IB/mthca: Check that SRQ WQE size does not exceed device's max value
[linux-block.git] / drivers / infiniband / hw / mthca / mthca_srq.c
CommitLineData
ec34a922
RD
1/*
2 * Copyright (c) 2005 Cisco Systems. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 * $Id: mthca_srq.c 3047 2005-08-10 03:59:35Z roland $
33 */
34
8c65b4a6
TS
35#include <linux/slab.h>
36#include <linux/string.h>
37
ec34a922
RD
38#include "mthca_dev.h"
39#include "mthca_cmd.h"
40#include "mthca_memfree.h"
41#include "mthca_wqe.h"
42
43enum {
44 MTHCA_MAX_DIRECT_SRQ_SIZE = 4 * PAGE_SIZE
45};
46
47struct mthca_tavor_srq_context {
48 __be64 wqe_base_ds; /* low 6 bits is descriptor size */
49 __be32 state_pd;
50 __be32 lkey;
51 __be32 uar;
fd02e803
EC
52 __be16 limit_watermark;
53 __be16 wqe_cnt;
ec34a922
RD
54 u32 reserved[2];
55};
56
57struct mthca_arbel_srq_context {
58 __be32 state_logsize_srqn;
59 __be32 lkey;
60 __be32 db_index;
61 __be32 logstride_usrpage;
62 __be64 wqe_base;
63 __be32 eq_pd;
64 __be16 limit_watermark;
65 __be16 wqe_cnt;
66 u16 reserved1;
67 __be16 wqe_counter;
68 u32 reserved2[3];
69};
70
71static void *get_wqe(struct mthca_srq *srq, int n)
72{
73 if (srq->is_direct)
74 return srq->queue.direct.buf + (n << srq->wqe_shift);
75 else
76 return srq->queue.page_list[(n << srq->wqe_shift) >> PAGE_SHIFT].buf +
77 ((n << srq->wqe_shift) & (PAGE_SIZE - 1));
78}
79
80/*
81 * Return a pointer to the location within a WQE that we're using as a
e5b251a2
RD
82 * link when the WQE is in the free list. We use the imm field
83 * because in the Tavor case, posting a WQE may overwrite the next
84 * segment of the previous WQE, but a receive WQE will never touch the
85 * imm field. This avoids corrupting our free list if the previous
86 * WQE has already completed and been put on the free list when we
87 * post the next WQE.
ec34a922
RD
88 */
89static inline int *wqe_to_link(void *wqe)
90{
e5b251a2 91 return (int *) (wqe + offsetof(struct mthca_next_seg, imm));
ec34a922
RD
92}
93
94static void mthca_tavor_init_srq_context(struct mthca_dev *dev,
95 struct mthca_pd *pd,
96 struct mthca_srq *srq,
97 struct mthca_tavor_srq_context *context)
98{
99 memset(context, 0, sizeof *context);
100
101 context->wqe_base_ds = cpu_to_be64(1 << (srq->wqe_shift - 4));
102 context->state_pd = cpu_to_be32(pd->pd_num);
103 context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
104
105 if (pd->ibpd.uobject)
106 context->uar =
107 cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
108 else
109 context->uar = cpu_to_be32(dev->driver_uar.index);
110}
111
112static void mthca_arbel_init_srq_context(struct mthca_dev *dev,
113 struct mthca_pd *pd,
114 struct mthca_srq *srq,
115 struct mthca_arbel_srq_context *context)
116{
117 int logsize;
118
119 memset(context, 0, sizeof *context);
120
121 logsize = long_log2(srq->max) + srq->wqe_shift;
122 context->state_logsize_srqn = cpu_to_be32(logsize << 24 | srq->srqn);
123 context->lkey = cpu_to_be32(srq->mr.ibmr.lkey);
124 context->db_index = cpu_to_be32(srq->db_index);
125 context->logstride_usrpage = cpu_to_be32((srq->wqe_shift - 4) << 29);
126 if (pd->ibpd.uobject)
127 context->logstride_usrpage |=
128 cpu_to_be32(to_mucontext(pd->ibpd.uobject->context)->uar.index);
129 else
130 context->logstride_usrpage |= cpu_to_be32(dev->driver_uar.index);
131 context->eq_pd = cpu_to_be32(MTHCA_EQ_ASYNC << 24 | pd->pd_num);
132}
133
134static void mthca_free_srq_buf(struct mthca_dev *dev, struct mthca_srq *srq)
135{
136 mthca_buf_free(dev, srq->max << srq->wqe_shift, &srq->queue,
137 srq->is_direct, &srq->mr);
138 kfree(srq->wrid);
139}
140
141static int mthca_alloc_srq_buf(struct mthca_dev *dev, struct mthca_pd *pd,
142 struct mthca_srq *srq)
143{
144 struct mthca_data_seg *scatter;
145 void *wqe;
146 int err;
147 int i;
148
149 if (pd->ibpd.uobject)
150 return 0;
151
152 srq->wrid = kmalloc(srq->max * sizeof (u64), GFP_KERNEL);
153 if (!srq->wrid)
154 return -ENOMEM;
155
156 err = mthca_buf_alloc(dev, srq->max << srq->wqe_shift,
157 MTHCA_MAX_DIRECT_SRQ_SIZE,
158 &srq->queue, &srq->is_direct, pd, 1, &srq->mr);
159 if (err) {
160 kfree(srq->wrid);
161 return err;
162 }
163
164 /*
165 * Now initialize the SRQ buffer so that all of the WQEs are
166 * linked into the list of free WQEs. In addition, set the
167 * scatter list L_Keys to the sentry value of 0x100.
168 */
169 for (i = 0; i < srq->max; ++i) {
170 wqe = get_wqe(srq, i);
171
172 *wqe_to_link(wqe) = i < srq->max - 1 ? i + 1 : -1;
173
174 for (scatter = wqe + sizeof (struct mthca_next_seg);
175 (void *) scatter < wqe + (1 << srq->wqe_shift);
176 ++scatter)
177 scatter->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
178 }
179
6577ae51
RD
180 srq->last = get_wqe(srq, srq->max - 1);
181
ec34a922
RD
182 return 0;
183}
184
185int mthca_alloc_srq(struct mthca_dev *dev, struct mthca_pd *pd,
186 struct ib_srq_attr *attr, struct mthca_srq *srq)
187{
188 struct mthca_mailbox *mailbox;
189 u8 status;
190 int ds;
191 int err;
192
193 /* Sanity check SRQ size before proceeding */
efaae8f7
JM
194 if (attr->max_wr > dev->limits.max_srq_wqes ||
195 attr->max_sge > dev->limits.max_sg)
ec34a922
RD
196 return -EINVAL;
197
198 srq->max = attr->max_wr;
199 srq->max_gs = attr->max_sge;
ec34a922
RD
200 srq->counter = 0;
201
202 if (mthca_is_memfree(dev))
203 srq->max = roundup_pow_of_two(srq->max + 1);
204
1d7d2f6f 205 ds = max(64UL,
ec34a922
RD
206 roundup_pow_of_two(sizeof (struct mthca_next_seg) +
207 srq->max_gs * sizeof (struct mthca_data_seg)));
ded9ad72
JM
208
209 if (ds > dev->limits.max_desc_sz)
210 return -EINVAL;
211
ec34a922
RD
212 srq->wqe_shift = long_log2(ds);
213
214 srq->srqn = mthca_alloc(&dev->srq_table.alloc);
215 if (srq->srqn == -1)
216 return -ENOMEM;
217
218 if (mthca_is_memfree(dev)) {
219 err = mthca_table_get(dev, dev->srq_table.table, srq->srqn);
220 if (err)
221 goto err_out;
222
223 if (!pd->ibpd.uobject) {
224 srq->db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_SRQ,
225 srq->srqn, &srq->db);
226 if (srq->db_index < 0) {
227 err = -ENOMEM;
228 goto err_out_icm;
229 }
230 }
231 }
232
233 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
234 if (IS_ERR(mailbox)) {
235 err = PTR_ERR(mailbox);
236 goto err_out_db;
237 }
238
239 err = mthca_alloc_srq_buf(dev, pd, srq);
240 if (err)
241 goto err_out_mailbox;
242
243 spin_lock_init(&srq->lock);
244 atomic_set(&srq->refcount, 1);
245 init_waitqueue_head(&srq->wait);
246
247 if (mthca_is_memfree(dev))
248 mthca_arbel_init_srq_context(dev, pd, srq, mailbox->buf);
249 else
250 mthca_tavor_init_srq_context(dev, pd, srq, mailbox->buf);
251
252 err = mthca_SW2HW_SRQ(dev, mailbox, srq->srqn, &status);
253
254 if (err) {
255 mthca_warn(dev, "SW2HW_SRQ failed (%d)\n", err);
256 goto err_out_free_buf;
257 }
258 if (status) {
259 mthca_warn(dev, "SW2HW_SRQ returned status 0x%02x\n",
260 status);
261 err = -EINVAL;
262 goto err_out_free_buf;
263 }
264
265 spin_lock_irq(&dev->srq_table.lock);
266 if (mthca_array_set(&dev->srq_table.srq,
267 srq->srqn & (dev->limits.num_srqs - 1),
268 srq)) {
269 spin_unlock_irq(&dev->srq_table.lock);
270 goto err_out_free_srq;
271 }
272 spin_unlock_irq(&dev->srq_table.lock);
273
274 mthca_free_mailbox(dev, mailbox);
275
276 srq->first_free = 0;
277 srq->last_free = srq->max - 1;
278
e10e271b 279 attr->max_wr = (mthca_is_memfree(dev)) ? srq->max - 1 : srq->max;
abb6e9ba
DB
280 attr->max_sge = srq->max_gs;
281
ec34a922
RD
282 return 0;
283
284err_out_free_srq:
285 err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
286 if (err)
287 mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
288 else if (status)
289 mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
290
291err_out_free_buf:
292 if (!pd->ibpd.uobject)
293 mthca_free_srq_buf(dev, srq);
294
295err_out_mailbox:
296 mthca_free_mailbox(dev, mailbox);
297
298err_out_db:
299 if (!pd->ibpd.uobject && mthca_is_memfree(dev))
300 mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
301
302err_out_icm:
303 mthca_table_put(dev, dev->srq_table.table, srq->srqn);
304
305err_out:
306 mthca_free(&dev->srq_table.alloc, srq->srqn);
307
308 return err;
309}
310
311void mthca_free_srq(struct mthca_dev *dev, struct mthca_srq *srq)
312{
313 struct mthca_mailbox *mailbox;
314 int err;
315 u8 status;
316
317 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
318 if (IS_ERR(mailbox)) {
319 mthca_warn(dev, "No memory for mailbox to free SRQ.\n");
320 return;
321 }
322
323 err = mthca_HW2SW_SRQ(dev, mailbox, srq->srqn, &status);
324 if (err)
325 mthca_warn(dev, "HW2SW_SRQ failed (%d)\n", err);
326 else if (status)
327 mthca_warn(dev, "HW2SW_SRQ returned status 0x%02x\n", status);
328
329 spin_lock_irq(&dev->srq_table.lock);
330 mthca_array_clear(&dev->srq_table.srq,
331 srq->srqn & (dev->limits.num_srqs - 1));
332 spin_unlock_irq(&dev->srq_table.lock);
333
334 atomic_dec(&srq->refcount);
335 wait_event(srq->wait, !atomic_read(&srq->refcount));
336
337 if (!srq->ibsrq.uobject) {
338 mthca_free_srq_buf(dev, srq);
339 if (mthca_is_memfree(dev))
340 mthca_free_db(dev, MTHCA_DB_TYPE_SRQ, srq->db_index);
341 }
342
343 mthca_table_put(dev, dev->srq_table.table, srq->srqn);
344 mthca_free(&dev->srq_table.alloc, srq->srqn);
345 mthca_free_mailbox(dev, mailbox);
346}
347
90f104da
RD
348int mthca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
349 enum ib_srq_attr_mask attr_mask)
2fa5e2eb 350{
90f104da
RD
351 struct mthca_dev *dev = to_mdev(ibsrq->device);
352 struct mthca_srq *srq = to_msrq(ibsrq);
353 int ret;
354 u8 status;
355
356 /* We don't support resizing SRQs (yet?) */
357 if (attr_mask & IB_SRQ_MAX_WR)
358 return -EINVAL;
359
360 if (attr_mask & IB_SRQ_LIMIT) {
361 ret = mthca_ARM_SRQ(dev, srq->srqn, attr->srq_limit, &status);
362 if (ret)
363 return ret;
364 if (status)
365 return -EINVAL;
366 }
367
368 return 0;
369}
370
8ebe5077
EC
371int mthca_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr)
372{
373 struct mthca_dev *dev = to_mdev(ibsrq->device);
374 struct mthca_srq *srq = to_msrq(ibsrq);
375 struct mthca_mailbox *mailbox;
376 struct mthca_arbel_srq_context *arbel_ctx;
fd02e803 377 struct mthca_tavor_srq_context *tavor_ctx;
8ebe5077
EC
378 u8 status;
379 int err;
380
381 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
382 if (IS_ERR(mailbox))
383 return PTR_ERR(mailbox);
384
385 err = mthca_QUERY_SRQ(dev, srq->srqn, mailbox, &status);
386 if (err)
387 goto out;
388
389 if (mthca_is_memfree(dev)) {
390 arbel_ctx = mailbox->buf;
fd02e803
EC
391 srq_attr->srq_limit = be16_to_cpu(arbel_ctx->limit_watermark);
392 } else {
393 tavor_ctx = mailbox->buf;
394 srq_attr->srq_limit = be16_to_cpu(tavor_ctx->limit_watermark);
395 }
8ebe5077 396
e10e271b 397 srq_attr->max_wr = (mthca_is_memfree(dev)) ? srq->max - 1 : srq->max;
8ebe5077
EC
398 srq_attr->max_sge = srq->max_gs;
399
400out:
401 mthca_free_mailbox(dev, mailbox);
402
403 return err;
404}
405
ec34a922
RD
406void mthca_srq_event(struct mthca_dev *dev, u32 srqn,
407 enum ib_event_type event_type)
408{
409 struct mthca_srq *srq;
410 struct ib_event event;
411
412 spin_lock(&dev->srq_table.lock);
413 srq = mthca_array_get(&dev->srq_table.srq, srqn & (dev->limits.num_srqs - 1));
414 if (srq)
415 atomic_inc(&srq->refcount);
416 spin_unlock(&dev->srq_table.lock);
417
418 if (!srq) {
419 mthca_warn(dev, "Async event for bogus SRQ %08x\n", srqn);
420 return;
421 }
422
423 if (!srq->ibsrq.event_handler)
424 goto out;
425
426 event.device = &dev->ib_dev;
427 event.event = event_type;
90f104da 428 event.element.srq = &srq->ibsrq;
ec34a922
RD
429 srq->ibsrq.event_handler(&event, srq->ibsrq.srq_context);
430
431out:
432 if (atomic_dec_and_test(&srq->refcount))
433 wake_up(&srq->wait);
434}
435
436/*
437 * This function must be called with IRQs disabled.
438 */
439void mthca_free_srq_wqe(struct mthca_srq *srq, u32 wqe_addr)
440{
441 int ind;
442
443 ind = wqe_addr >> srq->wqe_shift;
444
445 spin_lock(&srq->lock);
446
447 if (likely(srq->first_free >= 0))
448 *wqe_to_link(get_wqe(srq, srq->last_free)) = ind;
449 else
450 srq->first_free = ind;
451
452 *wqe_to_link(get_wqe(srq, ind)) = -1;
453 srq->last_free = ind;
454
455 spin_unlock(&srq->lock);
456}
457
458int mthca_tavor_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
459 struct ib_recv_wr **bad_wr)
460{
461 struct mthca_dev *dev = to_mdev(ibsrq->device);
462 struct mthca_srq *srq = to_msrq(ibsrq);
ae57e24a 463 __be32 doorbell[2];
ec34a922
RD
464 unsigned long flags;
465 int err = 0;
466 int first_ind;
467 int ind;
468 int next_ind;
469 int nreq;
470 int i;
471 void *wqe;
472 void *prev_wqe;
473
474 spin_lock_irqsave(&srq->lock, flags);
475
476 first_ind = srq->first_free;
477
478 for (nreq = 0; wr; ++nreq, wr = wr->next) {
ae57e24a
MT
479 if (unlikely(nreq == MTHCA_TAVOR_MAX_WQES_PER_RECV_DB)) {
480 nreq = 0;
481
482 doorbell[0] = cpu_to_be32(first_ind << srq->wqe_shift);
483 doorbell[1] = cpu_to_be32(srq->srqn << 8);
484
485 /*
486 * Make sure that descriptors are written
487 * before doorbell is rung.
488 */
489 wmb();
490
491 mthca_write64(doorbell,
492 dev->kar + MTHCA_RECEIVE_DOORBELL,
493 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
494
495 first_ind = srq->first_free;
496 }
497
ec34a922
RD
498 ind = srq->first_free;
499
500 if (ind < 0) {
501 mthca_err(dev, "SRQ %06x full\n", srq->srqn);
502 err = -ENOMEM;
503 *bad_wr = wr;
3853194c 504 break;
ec34a922
RD
505 }
506
507 wqe = get_wqe(srq, ind);
508 next_ind = *wqe_to_link(wqe);
e23d6d2b
RD
509
510 if (next_ind < 0) {
511 mthca_err(dev, "SRQ %06x full\n", srq->srqn);
512 err = -ENOMEM;
513 *bad_wr = wr;
514 break;
515 }
516
ec34a922
RD
517 prev_wqe = srq->last;
518 srq->last = wqe;
519
520 ((struct mthca_next_seg *) wqe)->nda_op = 0;
521 ((struct mthca_next_seg *) wqe)->ee_nds = 0;
522 /* flags field will always remain 0 */
523
524 wqe += sizeof (struct mthca_next_seg);
525
526 if (unlikely(wr->num_sge > srq->max_gs)) {
527 err = -EINVAL;
528 *bad_wr = wr;
529 srq->last = prev_wqe;
3853194c 530 break;
ec34a922
RD
531 }
532
533 for (i = 0; i < wr->num_sge; ++i) {
534 ((struct mthca_data_seg *) wqe)->byte_count =
535 cpu_to_be32(wr->sg_list[i].length);
536 ((struct mthca_data_seg *) wqe)->lkey =
537 cpu_to_be32(wr->sg_list[i].lkey);
538 ((struct mthca_data_seg *) wqe)->addr =
539 cpu_to_be64(wr->sg_list[i].addr);
540 wqe += sizeof (struct mthca_data_seg);
541 }
542
543 if (i < srq->max_gs) {
544 ((struct mthca_data_seg *) wqe)->byte_count = 0;
545 ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
546 ((struct mthca_data_seg *) wqe)->addr = 0;
547 }
548
d6cff021
RD
549 ((struct mthca_next_seg *) prev_wqe)->nda_op =
550 cpu_to_be32((ind << srq->wqe_shift) | 1);
551 wmb();
552 ((struct mthca_next_seg *) prev_wqe)->ee_nds =
553 cpu_to_be32(MTHCA_NEXT_DBD);
ec34a922
RD
554
555 srq->wrid[ind] = wr->wr_id;
556 srq->first_free = next_ind;
557 }
558
ec34a922 559 if (likely(nreq)) {
ec34a922
RD
560 doorbell[0] = cpu_to_be32(first_ind << srq->wqe_shift);
561 doorbell[1] = cpu_to_be32((srq->srqn << 8) | nreq);
562
563 /*
564 * Make sure that descriptors are written before
565 * doorbell is rung.
566 */
567 wmb();
568
569 mthca_write64(doorbell,
570 dev->kar + MTHCA_RECEIVE_DOORBELL,
571 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
572 }
573
574 spin_unlock_irqrestore(&srq->lock, flags);
575 return err;
576}
577
578int mthca_arbel_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
579 struct ib_recv_wr **bad_wr)
580{
581 struct mthca_dev *dev = to_mdev(ibsrq->device);
582 struct mthca_srq *srq = to_msrq(ibsrq);
583 unsigned long flags;
584 int err = 0;
585 int ind;
586 int next_ind;
587 int nreq;
588 int i;
589 void *wqe;
590
591 spin_lock_irqsave(&srq->lock, flags);
592
593 for (nreq = 0; wr; ++nreq, wr = wr->next) {
594 ind = srq->first_free;
595
596 if (ind < 0) {
597 mthca_err(dev, "SRQ %06x full\n", srq->srqn);
598 err = -ENOMEM;
599 *bad_wr = wr;
3853194c 600 break;
ec34a922
RD
601 }
602
603 wqe = get_wqe(srq, ind);
604 next_ind = *wqe_to_link(wqe);
605
e23d6d2b
RD
606 if (next_ind < 0) {
607 mthca_err(dev, "SRQ %06x full\n", srq->srqn);
608 err = -ENOMEM;
609 *bad_wr = wr;
610 break;
611 }
612
ec34a922
RD
613 ((struct mthca_next_seg *) wqe)->nda_op =
614 cpu_to_be32((next_ind << srq->wqe_shift) | 1);
615 ((struct mthca_next_seg *) wqe)->ee_nds = 0;
616 /* flags field will always remain 0 */
617
618 wqe += sizeof (struct mthca_next_seg);
619
620 if (unlikely(wr->num_sge > srq->max_gs)) {
621 err = -EINVAL;
622 *bad_wr = wr;
3853194c 623 break;
ec34a922
RD
624 }
625
626 for (i = 0; i < wr->num_sge; ++i) {
627 ((struct mthca_data_seg *) wqe)->byte_count =
628 cpu_to_be32(wr->sg_list[i].length);
629 ((struct mthca_data_seg *) wqe)->lkey =
630 cpu_to_be32(wr->sg_list[i].lkey);
631 ((struct mthca_data_seg *) wqe)->addr =
632 cpu_to_be64(wr->sg_list[i].addr);
633 wqe += sizeof (struct mthca_data_seg);
634 }
635
636 if (i < srq->max_gs) {
637 ((struct mthca_data_seg *) wqe)->byte_count = 0;
638 ((struct mthca_data_seg *) wqe)->lkey = cpu_to_be32(MTHCA_INVAL_LKEY);
639 ((struct mthca_data_seg *) wqe)->addr = 0;
640 }
641
642 srq->wrid[ind] = wr->wr_id;
643 srq->first_free = next_ind;
644 }
645
646 if (likely(nreq)) {
647 srq->counter += nreq;
648
649 /*
650 * Make sure that descriptors are written before
651 * we write doorbell record.
652 */
653 wmb();
654 *srq->db = cpu_to_be32(srq->counter);
655 }
656
657 spin_unlock_irqrestore(&srq->lock, flags);
658 return err;
659}
660
661int __devinit mthca_init_srq_table(struct mthca_dev *dev)
662{
663 int err;
664
665 if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
666 return 0;
667
668 spin_lock_init(&dev->srq_table.lock);
669
670 err = mthca_alloc_init(&dev->srq_table.alloc,
671 dev->limits.num_srqs,
672 dev->limits.num_srqs - 1,
673 dev->limits.reserved_srqs);
674 if (err)
675 return err;
676
677 err = mthca_array_init(&dev->srq_table.srq,
678 dev->limits.num_srqs);
679 if (err)
680 mthca_alloc_cleanup(&dev->srq_table.alloc);
681
682 return err;
683}
684
685void __devexit mthca_cleanup_srq_table(struct mthca_dev *dev)
686{
687 if (!(dev->mthca_flags & MTHCA_FLAG_SRQ))
688 return;
689
690 mthca_array_cleanup(&dev->srq_table.srq, dev->limits.num_srqs);
691 mthca_alloc_cleanup(&dev->srq_table.alloc);
692}