Change hash_64() return value to 32 bits
[linux-2.6-block.git] / lib / swiotlb.c
CommitLineData
1da177e4
LT
1/*
2 * Dynamic DMA mapping support.
3 *
563aaf06 4 * This implementation is a fallback for platforms that do not support
1da177e4
LT
5 * I/O TLBs (aka DMA address translation hardware).
6 * Copyright (C) 2000 Asit Mallick <Asit.K.Mallick@intel.com>
7 * Copyright (C) 2000 Goutham Rao <goutham.rao@intel.com>
8 * Copyright (C) 2000, 2003 Hewlett-Packard Co
9 * David Mosberger-Tang <davidm@hpl.hp.com>
10 *
11 * 03/05/07 davidm Switch from PCI-DMA to generic device DMA API.
12 * 00/12/13 davidm Rename to swiotlb.c and add mark_clean() to avoid
13 * unnecessary i-cache flushing.
569c8bf5
JL
14 * 04/07/.. ak Better overflow handling. Assorted fixes.
15 * 05/09/10 linville Add support for syncing ranges, support syncing for
16 * DMA_BIDIRECTIONAL mappings, miscellaneous cleanup.
fb05a379 17 * 08/12/11 beckyb Add highmem support
1da177e4
LT
18 */
19
20#include <linux/cache.h>
17e5ad6c 21#include <linux/dma-mapping.h>
1da177e4 22#include <linux/mm.h>
8bc3bcc9 23#include <linux/export.h>
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/string.h>
0016fdee 26#include <linux/swiotlb.h>
fb05a379 27#include <linux/pfn.h>
1da177e4
LT
28#include <linux/types.h>
29#include <linux/ctype.h>
ef9b1893 30#include <linux/highmem.h>
5a0e3ad6 31#include <linux/gfp.h>
84be456f 32#include <linux/scatterlist.h>
1da177e4
LT
33
34#include <asm/io.h>
1da177e4
LT
35#include <asm/dma.h>
36
37#include <linux/init.h>
38#include <linux/bootmem.h>
a8522509 39#include <linux/iommu-helper.h>
1da177e4 40
ce5be5a1 41#define CREATE_TRACE_POINTS
2b2b614d
ZK
42#include <trace/events/swiotlb.h>
43
1da177e4
LT
44#define OFFSET(val,align) ((unsigned long) \
45 ( (val) & ( (align) - 1)))
46
0b9afede
AW
47#define SLABS_PER_PAGE (1 << (PAGE_SHIFT - IO_TLB_SHIFT))
48
49/*
50 * Minimum IO TLB size to bother booting with. Systems with mainly
51 * 64bit capable cards will only lightly use the swiotlb. If we can't
52 * allocate a contiguous 1MB, we're probably in trouble anyway.
53 */
54#define IO_TLB_MIN_SLABS ((1<<20) >> IO_TLB_SHIFT)
55
1da177e4
LT
56int swiotlb_force;
57
58/*
bfc5501f
KRW
59 * Used to do a quick range check in swiotlb_tbl_unmap_single and
60 * swiotlb_tbl_sync_single_*, to see if the memory was in fact allocated by this
1da177e4
LT
61 * API.
62 */
ff7204a7 63static phys_addr_t io_tlb_start, io_tlb_end;
1da177e4
LT
64
65/*
b595076a 66 * The number of IO TLB blocks (in groups of 64) between io_tlb_start and
1da177e4
LT
67 * io_tlb_end. This is command line adjustable via setup_io_tlb_npages.
68 */
69static unsigned long io_tlb_nslabs;
70
71/*
72 * When the IOMMU overflows we return a fallback buffer. This sets the size.
73 */
74static unsigned long io_tlb_overflow = 32*1024;
75
ee3f6ba8 76static phys_addr_t io_tlb_overflow_buffer;
1da177e4
LT
77
78/*
79 * This is a free list describing the number of free entries available from
80 * each index
81 */
82static unsigned int *io_tlb_list;
83static unsigned int io_tlb_index;
84
85/*
86 * We need to save away the original address corresponding to a mapped entry
87 * for the sync operations.
88 */
8e0629c1 89#define INVALID_PHYS_ADDR (~(phys_addr_t)0)
bc40ac66 90static phys_addr_t *io_tlb_orig_addr;
1da177e4
LT
91
92/*
93 * Protect the above data structures in the map and unmap calls
94 */
95static DEFINE_SPINLOCK(io_tlb_lock);
96
5740afdb
FT
97static int late_alloc;
98
1da177e4
LT
99static int __init
100setup_io_tlb_npages(char *str)
101{
102 if (isdigit(*str)) {
e8579e72 103 io_tlb_nslabs = simple_strtoul(str, &str, 0);
1da177e4
LT
104 /* avoid tail segment of size < IO_TLB_SEGSIZE */
105 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
106 }
107 if (*str == ',')
108 ++str;
b18485e7 109 if (!strcmp(str, "force"))
1da177e4 110 swiotlb_force = 1;
b18485e7 111
c729de8f 112 return 0;
1da177e4 113}
c729de8f 114early_param("swiotlb", setup_io_tlb_npages);
1da177e4
LT
115/* make io_tlb_overflow tunable too? */
116
f21ffe9f 117unsigned long swiotlb_nr_tbl(void)
5f98ecdb
FT
118{
119 return io_tlb_nslabs;
120}
f21ffe9f 121EXPORT_SYMBOL_GPL(swiotlb_nr_tbl);
c729de8f
YL
122
123/* default to 64MB */
124#define IO_TLB_DEFAULT_SIZE (64UL<<20)
125unsigned long swiotlb_size_or_default(void)
126{
127 unsigned long size;
128
129 size = io_tlb_nslabs << IO_TLB_SHIFT;
130
131 return size ? size : (IO_TLB_DEFAULT_SIZE);
132}
133
02ca646e 134/* Note that this doesn't work with highmem page */
70a7d3cc
JF
135static dma_addr_t swiotlb_virt_to_bus(struct device *hwdev,
136 volatile void *address)
e08e1f7a 137{
862d196b 138 return phys_to_dma(hwdev, virt_to_phys(address));
e08e1f7a
IC
139}
140
ac2cbab2
YL
141static bool no_iotlb_memory;
142
ad32e8cb 143void swiotlb_print_info(void)
2e5b2b86 144{
ad32e8cb 145 unsigned long bytes = io_tlb_nslabs << IO_TLB_SHIFT;
ff7204a7 146 unsigned char *vstart, *vend;
2e5b2b86 147
ac2cbab2
YL
148 if (no_iotlb_memory) {
149 pr_warn("software IO TLB: No low mem\n");
150 return;
151 }
152
ff7204a7 153 vstart = phys_to_virt(io_tlb_start);
c40dba06 154 vend = phys_to_virt(io_tlb_end);
2e5b2b86 155
3af684c7 156 printk(KERN_INFO "software IO TLB [mem %#010llx-%#010llx] (%luMB) mapped at [%p-%p]\n",
ff7204a7 157 (unsigned long long)io_tlb_start,
c40dba06 158 (unsigned long long)io_tlb_end,
ff7204a7 159 bytes >> 20, vstart, vend - 1);
2e5b2b86
IC
160}
161
ac2cbab2 162int __init swiotlb_init_with_tbl(char *tlb, unsigned long nslabs, int verbose)
1da177e4 163{
ee3f6ba8 164 void *v_overflow_buffer;
563aaf06 165 unsigned long i, bytes;
1da177e4 166
abbceff7 167 bytes = nslabs << IO_TLB_SHIFT;
1da177e4 168
abbceff7 169 io_tlb_nslabs = nslabs;
ff7204a7
AD
170 io_tlb_start = __pa(tlb);
171 io_tlb_end = io_tlb_start + bytes;
1da177e4 172
ee3f6ba8
AD
173 /*
174 * Get the overflow emergency buffer
175 */
ad6492b8 176 v_overflow_buffer = memblock_virt_alloc_low_nopanic(
457ff1de
SS
177 PAGE_ALIGN(io_tlb_overflow),
178 PAGE_SIZE);
ee3f6ba8 179 if (!v_overflow_buffer)
ac2cbab2 180 return -ENOMEM;
ee3f6ba8
AD
181
182 io_tlb_overflow_buffer = __pa(v_overflow_buffer);
183
1da177e4
LT
184 /*
185 * Allocate and initialize the free list array. This array is used
186 * to find contiguous free memory regions of size up to IO_TLB_SEGSIZE
187 * between io_tlb_start and io_tlb_end.
188 */
457ff1de
SS
189 io_tlb_list = memblock_virt_alloc(
190 PAGE_ALIGN(io_tlb_nslabs * sizeof(int)),
191 PAGE_SIZE);
457ff1de
SS
192 io_tlb_orig_addr = memblock_virt_alloc(
193 PAGE_ALIGN(io_tlb_nslabs * sizeof(phys_addr_t)),
194 PAGE_SIZE);
8e0629c1
JB
195 for (i = 0; i < io_tlb_nslabs; i++) {
196 io_tlb_list[i] = IO_TLB_SEGSIZE - OFFSET(i, IO_TLB_SEGSIZE);
197 io_tlb_orig_addr[i] = INVALID_PHYS_ADDR;
198 }
199 io_tlb_index = 0;
1da177e4 200
ad32e8cb
FT
201 if (verbose)
202 swiotlb_print_info();
ac2cbab2
YL
203
204 return 0;
1da177e4
LT
205}
206
abbceff7
FT
207/*
208 * Statically reserve bounce buffer space and initialize bounce buffer data
209 * structures for the software IO TLB used to implement the DMA API.
210 */
ac2cbab2
YL
211void __init
212swiotlb_init(int verbose)
abbceff7 213{
c729de8f 214 size_t default_size = IO_TLB_DEFAULT_SIZE;
ff7204a7 215 unsigned char *vstart;
abbceff7
FT
216 unsigned long bytes;
217
218 if (!io_tlb_nslabs) {
219 io_tlb_nslabs = (default_size >> IO_TLB_SHIFT);
220 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
221 }
222
223 bytes = io_tlb_nslabs << IO_TLB_SHIFT;
224
ac2cbab2 225 /* Get IO TLB memory from the low pages */
ad6492b8 226 vstart = memblock_virt_alloc_low_nopanic(PAGE_ALIGN(bytes), PAGE_SIZE);
ac2cbab2
YL
227 if (vstart && !swiotlb_init_with_tbl(vstart, io_tlb_nslabs, verbose))
228 return;
abbceff7 229
ac2cbab2 230 if (io_tlb_start)
457ff1de
SS
231 memblock_free_early(io_tlb_start,
232 PAGE_ALIGN(io_tlb_nslabs << IO_TLB_SHIFT));
ac2cbab2
YL
233 pr_warn("Cannot allocate SWIOTLB buffer");
234 no_iotlb_memory = true;
1da177e4
LT
235}
236
0b9afede
AW
237/*
238 * Systems with larger DMA zones (those that don't support ISA) can
239 * initialize the swiotlb later using the slab allocator if needed.
240 * This should be just like above, but with some error catching.
241 */
242int
563aaf06 243swiotlb_late_init_with_default_size(size_t default_size)
0b9afede 244{
74838b75 245 unsigned long bytes, req_nslabs = io_tlb_nslabs;
ff7204a7 246 unsigned char *vstart = NULL;
0b9afede 247 unsigned int order;
74838b75 248 int rc = 0;
0b9afede
AW
249
250 if (!io_tlb_nslabs) {
251 io_tlb_nslabs = (default_size >> IO_TLB_SHIFT);
252 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
253 }
254
255 /*
256 * Get IO TLB memory from the low pages
257 */
563aaf06 258 order = get_order(io_tlb_nslabs << IO_TLB_SHIFT);
0b9afede 259 io_tlb_nslabs = SLABS_PER_PAGE << order;
563aaf06 260 bytes = io_tlb_nslabs << IO_TLB_SHIFT;
0b9afede
AW
261
262 while ((SLABS_PER_PAGE << order) > IO_TLB_MIN_SLABS) {
ff7204a7
AD
263 vstart = (void *)__get_free_pages(GFP_DMA | __GFP_NOWARN,
264 order);
265 if (vstart)
0b9afede
AW
266 break;
267 order--;
268 }
269
ff7204a7 270 if (!vstart) {
74838b75
KRW
271 io_tlb_nslabs = req_nslabs;
272 return -ENOMEM;
273 }
563aaf06 274 if (order != get_order(bytes)) {
0b9afede
AW
275 printk(KERN_WARNING "Warning: only able to allocate %ld MB "
276 "for software IO TLB\n", (PAGE_SIZE << order) >> 20);
277 io_tlb_nslabs = SLABS_PER_PAGE << order;
278 }
ff7204a7 279 rc = swiotlb_late_init_with_tbl(vstart, io_tlb_nslabs);
74838b75 280 if (rc)
ff7204a7 281 free_pages((unsigned long)vstart, order);
74838b75
KRW
282 return rc;
283}
284
285int
286swiotlb_late_init_with_tbl(char *tlb, unsigned long nslabs)
287{
288 unsigned long i, bytes;
ee3f6ba8 289 unsigned char *v_overflow_buffer;
74838b75
KRW
290
291 bytes = nslabs << IO_TLB_SHIFT;
292
293 io_tlb_nslabs = nslabs;
ff7204a7
AD
294 io_tlb_start = virt_to_phys(tlb);
295 io_tlb_end = io_tlb_start + bytes;
74838b75 296
ff7204a7 297 memset(tlb, 0, bytes);
0b9afede 298
ee3f6ba8
AD
299 /*
300 * Get the overflow emergency buffer
301 */
302 v_overflow_buffer = (void *)__get_free_pages(GFP_DMA,
303 get_order(io_tlb_overflow));
304 if (!v_overflow_buffer)
305 goto cleanup2;
306
307 io_tlb_overflow_buffer = virt_to_phys(v_overflow_buffer);
308
0b9afede
AW
309 /*
310 * Allocate and initialize the free list array. This array is used
311 * to find contiguous free memory regions of size up to IO_TLB_SEGSIZE
312 * between io_tlb_start and io_tlb_end.
313 */
314 io_tlb_list = (unsigned int *)__get_free_pages(GFP_KERNEL,
315 get_order(io_tlb_nslabs * sizeof(int)));
316 if (!io_tlb_list)
ee3f6ba8 317 goto cleanup3;
0b9afede 318
bc40ac66
BB
319 io_tlb_orig_addr = (phys_addr_t *)
320 __get_free_pages(GFP_KERNEL,
321 get_order(io_tlb_nslabs *
322 sizeof(phys_addr_t)));
0b9afede 323 if (!io_tlb_orig_addr)
ee3f6ba8 324 goto cleanup4;
0b9afede 325
8e0629c1
JB
326 for (i = 0; i < io_tlb_nslabs; i++) {
327 io_tlb_list[i] = IO_TLB_SEGSIZE - OFFSET(i, IO_TLB_SEGSIZE);
328 io_tlb_orig_addr[i] = INVALID_PHYS_ADDR;
329 }
330 io_tlb_index = 0;
0b9afede 331
ad32e8cb 332 swiotlb_print_info();
0b9afede 333
5740afdb
FT
334 late_alloc = 1;
335
0b9afede
AW
336 return 0;
337
338cleanup4:
25667d67
TL
339 free_pages((unsigned long)io_tlb_list, get_order(io_tlb_nslabs *
340 sizeof(int)));
0b9afede 341 io_tlb_list = NULL;
ee3f6ba8
AD
342cleanup3:
343 free_pages((unsigned long)v_overflow_buffer,
344 get_order(io_tlb_overflow));
345 io_tlb_overflow_buffer = 0;
0b9afede 346cleanup2:
c40dba06 347 io_tlb_end = 0;
ff7204a7 348 io_tlb_start = 0;
74838b75 349 io_tlb_nslabs = 0;
0b9afede
AW
350 return -ENOMEM;
351}
352
5740afdb
FT
353void __init swiotlb_free(void)
354{
ee3f6ba8 355 if (!io_tlb_orig_addr)
5740afdb
FT
356 return;
357
358 if (late_alloc) {
ee3f6ba8 359 free_pages((unsigned long)phys_to_virt(io_tlb_overflow_buffer),
5740afdb
FT
360 get_order(io_tlb_overflow));
361 free_pages((unsigned long)io_tlb_orig_addr,
362 get_order(io_tlb_nslabs * sizeof(phys_addr_t)));
363 free_pages((unsigned long)io_tlb_list, get_order(io_tlb_nslabs *
364 sizeof(int)));
ff7204a7 365 free_pages((unsigned long)phys_to_virt(io_tlb_start),
5740afdb
FT
366 get_order(io_tlb_nslabs << IO_TLB_SHIFT));
367 } else {
457ff1de
SS
368 memblock_free_late(io_tlb_overflow_buffer,
369 PAGE_ALIGN(io_tlb_overflow));
370 memblock_free_late(__pa(io_tlb_orig_addr),
371 PAGE_ALIGN(io_tlb_nslabs * sizeof(phys_addr_t)));
372 memblock_free_late(__pa(io_tlb_list),
373 PAGE_ALIGN(io_tlb_nslabs * sizeof(int)));
374 memblock_free_late(io_tlb_start,
375 PAGE_ALIGN(io_tlb_nslabs << IO_TLB_SHIFT));
5740afdb 376 }
f21ffe9f 377 io_tlb_nslabs = 0;
5740afdb
FT
378}
379
9c5a3621 380int is_swiotlb_buffer(phys_addr_t paddr)
640aebfe 381{
ff7204a7 382 return paddr >= io_tlb_start && paddr < io_tlb_end;
640aebfe
FT
383}
384
fb05a379
BB
385/*
386 * Bounce: copy the swiotlb buffer back to the original dma location
387 */
af51a9f1
AD
388static void swiotlb_bounce(phys_addr_t orig_addr, phys_addr_t tlb_addr,
389 size_t size, enum dma_data_direction dir)
fb05a379 390{
af51a9f1
AD
391 unsigned long pfn = PFN_DOWN(orig_addr);
392 unsigned char *vaddr = phys_to_virt(tlb_addr);
fb05a379
BB
393
394 if (PageHighMem(pfn_to_page(pfn))) {
395 /* The buffer does not have a mapping. Map it in and copy */
af51a9f1 396 unsigned int offset = orig_addr & ~PAGE_MASK;
fb05a379
BB
397 char *buffer;
398 unsigned int sz = 0;
399 unsigned long flags;
400
401 while (size) {
67131ad0 402 sz = min_t(size_t, PAGE_SIZE - offset, size);
fb05a379
BB
403
404 local_irq_save(flags);
c3eede8e 405 buffer = kmap_atomic(pfn_to_page(pfn));
fb05a379 406 if (dir == DMA_TO_DEVICE)
af51a9f1 407 memcpy(vaddr, buffer + offset, sz);
ef9b1893 408 else
af51a9f1 409 memcpy(buffer + offset, vaddr, sz);
c3eede8e 410 kunmap_atomic(buffer);
ef9b1893 411 local_irq_restore(flags);
fb05a379
BB
412
413 size -= sz;
414 pfn++;
af51a9f1 415 vaddr += sz;
fb05a379 416 offset = 0;
ef9b1893 417 }
af51a9f1
AD
418 } else if (dir == DMA_TO_DEVICE) {
419 memcpy(vaddr, phys_to_virt(orig_addr), size);
ef9b1893 420 } else {
af51a9f1 421 memcpy(phys_to_virt(orig_addr), vaddr, size);
ef9b1893 422 }
1b548f66
JF
423}
424
e05ed4d1
AD
425phys_addr_t swiotlb_tbl_map_single(struct device *hwdev,
426 dma_addr_t tbl_dma_addr,
427 phys_addr_t orig_addr, size_t size,
428 enum dma_data_direction dir)
1da177e4
LT
429{
430 unsigned long flags;
e05ed4d1 431 phys_addr_t tlb_addr;
1da177e4
LT
432 unsigned int nslots, stride, index, wrap;
433 int i;
681cc5cd
FT
434 unsigned long mask;
435 unsigned long offset_slots;
436 unsigned long max_slots;
437
ac2cbab2
YL
438 if (no_iotlb_memory)
439 panic("Can not allocate SWIOTLB buffer earlier and can't now provide you with the DMA bounce buffer");
440
681cc5cd 441 mask = dma_get_seg_boundary(hwdev);
681cc5cd 442
eb605a57
FT
443 tbl_dma_addr &= mask;
444
445 offset_slots = ALIGN(tbl_dma_addr, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
a5ddde4a
IC
446
447 /*
448 * Carefully handle integer overflow which can occur when mask == ~0UL.
449 */
b15a3891
JB
450 max_slots = mask + 1
451 ? ALIGN(mask + 1, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT
452 : 1UL << (BITS_PER_LONG - IO_TLB_SHIFT);
1da177e4
LT
453
454 /*
455 * For mappings greater than a page, we limit the stride (and
456 * hence alignment) to a page size.
457 */
458 nslots = ALIGN(size, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
459 if (size > PAGE_SIZE)
460 stride = (1 << (PAGE_SHIFT - IO_TLB_SHIFT));
461 else
462 stride = 1;
463
34814545 464 BUG_ON(!nslots);
1da177e4
LT
465
466 /*
467 * Find suitable number of IO TLB entries size that will fit this
468 * request and allocate a buffer from that IO TLB pool.
469 */
470 spin_lock_irqsave(&io_tlb_lock, flags);
a7133a15
AM
471 index = ALIGN(io_tlb_index, stride);
472 if (index >= io_tlb_nslabs)
473 index = 0;
474 wrap = index;
475
476 do {
a8522509
FT
477 while (iommu_is_span_boundary(index, nslots, offset_slots,
478 max_slots)) {
b15a3891
JB
479 index += stride;
480 if (index >= io_tlb_nslabs)
481 index = 0;
a7133a15
AM
482 if (index == wrap)
483 goto not_found;
484 }
485
486 /*
487 * If we find a slot that indicates we have 'nslots' number of
488 * contiguous buffers, we allocate the buffers from that slot
489 * and mark the entries as '0' indicating unavailable.
490 */
491 if (io_tlb_list[index] >= nslots) {
492 int count = 0;
493
494 for (i = index; i < (int) (index + nslots); i++)
495 io_tlb_list[i] = 0;
496 for (i = index - 1; (OFFSET(i, IO_TLB_SEGSIZE) != IO_TLB_SEGSIZE - 1) && io_tlb_list[i]; i--)
497 io_tlb_list[i] = ++count;
e05ed4d1 498 tlb_addr = io_tlb_start + (index << IO_TLB_SHIFT);
1da177e4 499
a7133a15
AM
500 /*
501 * Update the indices to avoid searching in the next
502 * round.
503 */
504 io_tlb_index = ((index + nslots) < io_tlb_nslabs
505 ? (index + nslots) : 0);
506
507 goto found;
508 }
509 index += stride;
510 if (index >= io_tlb_nslabs)
511 index = 0;
512 } while (index != wrap);
513
514not_found:
515 spin_unlock_irqrestore(&io_tlb_lock, flags);
0cb637bf
KRW
516 if (printk_ratelimit())
517 dev_warn(hwdev, "swiotlb buffer is full (sz: %zd bytes)\n", size);
e05ed4d1 518 return SWIOTLB_MAP_ERROR;
a7133a15 519found:
1da177e4
LT
520 spin_unlock_irqrestore(&io_tlb_lock, flags);
521
522 /*
523 * Save away the mapping from the original address to the DMA address.
524 * This is needed when we sync the memory. Then we sync the buffer if
525 * needed.
526 */
bc40ac66 527 for (i = 0; i < nslots; i++)
e05ed4d1 528 io_tlb_orig_addr[index+i] = orig_addr + (i << IO_TLB_SHIFT);
1da177e4 529 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL)
af51a9f1 530 swiotlb_bounce(orig_addr, tlb_addr, size, DMA_TO_DEVICE);
1da177e4 531
e05ed4d1 532 return tlb_addr;
1da177e4 533}
d7ef1533 534EXPORT_SYMBOL_GPL(swiotlb_tbl_map_single);
1da177e4 535
eb605a57
FT
536/*
537 * Allocates bounce buffer and returns its kernel virtual address.
538 */
539
023600f1
AC
540static phys_addr_t
541map_single(struct device *hwdev, phys_addr_t phys, size_t size,
542 enum dma_data_direction dir)
eb605a57 543{
ff7204a7 544 dma_addr_t start_dma_addr = phys_to_dma(hwdev, io_tlb_start);
eb605a57
FT
545
546 return swiotlb_tbl_map_single(hwdev, start_dma_addr, phys, size, dir);
547}
548
1da177e4
LT
549/*
550 * dma_addr is the kernel virtual address of the bounce buffer to unmap.
551 */
61ca08c3
AD
552void swiotlb_tbl_unmap_single(struct device *hwdev, phys_addr_t tlb_addr,
553 size_t size, enum dma_data_direction dir)
1da177e4
LT
554{
555 unsigned long flags;
556 int i, count, nslots = ALIGN(size, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
61ca08c3
AD
557 int index = (tlb_addr - io_tlb_start) >> IO_TLB_SHIFT;
558 phys_addr_t orig_addr = io_tlb_orig_addr[index];
1da177e4
LT
559
560 /*
561 * First, sync the memory before unmapping the entry
562 */
8e0629c1
JB
563 if (orig_addr != INVALID_PHYS_ADDR &&
564 ((dir == DMA_FROM_DEVICE) || (dir == DMA_BIDIRECTIONAL)))
af51a9f1 565 swiotlb_bounce(orig_addr, tlb_addr, size, DMA_FROM_DEVICE);
1da177e4
LT
566
567 /*
568 * Return the buffer to the free list by setting the corresponding
af901ca1 569 * entries to indicate the number of contiguous entries available.
1da177e4
LT
570 * While returning the entries to the free list, we merge the entries
571 * with slots below and above the pool being returned.
572 */
573 spin_lock_irqsave(&io_tlb_lock, flags);
574 {
575 count = ((index + nslots) < ALIGN(index + 1, IO_TLB_SEGSIZE) ?
576 io_tlb_list[index + nslots] : 0);
577 /*
578 * Step 1: return the slots to the free list, merging the
579 * slots with superceeding slots
580 */
8e0629c1 581 for (i = index + nslots - 1; i >= index; i--) {
1da177e4 582 io_tlb_list[i] = ++count;
8e0629c1
JB
583 io_tlb_orig_addr[i] = INVALID_PHYS_ADDR;
584 }
1da177e4
LT
585 /*
586 * Step 2: merge the returned slots with the preceding slots,
587 * if available (non zero)
588 */
589 for (i = index - 1; (OFFSET(i, IO_TLB_SEGSIZE) != IO_TLB_SEGSIZE -1) && io_tlb_list[i]; i--)
590 io_tlb_list[i] = ++count;
591 }
592 spin_unlock_irqrestore(&io_tlb_lock, flags);
593}
d7ef1533 594EXPORT_SYMBOL_GPL(swiotlb_tbl_unmap_single);
1da177e4 595
fbfda893
AD
596void swiotlb_tbl_sync_single(struct device *hwdev, phys_addr_t tlb_addr,
597 size_t size, enum dma_data_direction dir,
598 enum dma_sync_target target)
1da177e4 599{
fbfda893
AD
600 int index = (tlb_addr - io_tlb_start) >> IO_TLB_SHIFT;
601 phys_addr_t orig_addr = io_tlb_orig_addr[index];
bc40ac66 602
8e0629c1
JB
603 if (orig_addr == INVALID_PHYS_ADDR)
604 return;
fbfda893 605 orig_addr += (unsigned long)tlb_addr & ((1 << IO_TLB_SHIFT) - 1);
df336d1c 606
de69e0f0
JL
607 switch (target) {
608 case SYNC_FOR_CPU:
609 if (likely(dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL))
af51a9f1 610 swiotlb_bounce(orig_addr, tlb_addr,
fbfda893 611 size, DMA_FROM_DEVICE);
34814545
ES
612 else
613 BUG_ON(dir != DMA_TO_DEVICE);
de69e0f0
JL
614 break;
615 case SYNC_FOR_DEVICE:
616 if (likely(dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL))
af51a9f1 617 swiotlb_bounce(orig_addr, tlb_addr,
fbfda893 618 size, DMA_TO_DEVICE);
34814545
ES
619 else
620 BUG_ON(dir != DMA_FROM_DEVICE);
de69e0f0
JL
621 break;
622 default:
1da177e4 623 BUG();
de69e0f0 624 }
1da177e4 625}
d7ef1533 626EXPORT_SYMBOL_GPL(swiotlb_tbl_sync_single);
1da177e4
LT
627
628void *
629swiotlb_alloc_coherent(struct device *hwdev, size_t size,
06a54497 630 dma_addr_t *dma_handle, gfp_t flags)
1da177e4 631{
563aaf06 632 dma_addr_t dev_addr;
1da177e4
LT
633 void *ret;
634 int order = get_order(size);
284901a9 635 u64 dma_mask = DMA_BIT_MASK(32);
1e74f300
FT
636
637 if (hwdev && hwdev->coherent_dma_mask)
638 dma_mask = hwdev->coherent_dma_mask;
1da177e4 639
25667d67 640 ret = (void *)__get_free_pages(flags, order);
e05ed4d1
AD
641 if (ret) {
642 dev_addr = swiotlb_virt_to_bus(hwdev, ret);
643 if (dev_addr + size - 1 > dma_mask) {
644 /*
645 * The allocated memory isn't reachable by the device.
646 */
647 free_pages((unsigned long) ret, order);
648 ret = NULL;
649 }
1da177e4
LT
650 }
651 if (!ret) {
652 /*
bfc5501f
KRW
653 * We are either out of memory or the device can't DMA to
654 * GFP_DMA memory; fall back on map_single(), which
ceb5ac32 655 * will grab memory from the lowest available address range.
1da177e4 656 */
e05ed4d1
AD
657 phys_addr_t paddr = map_single(hwdev, 0, size, DMA_FROM_DEVICE);
658 if (paddr == SWIOTLB_MAP_ERROR)
94cc81f9 659 goto err_warn;
1da177e4 660
e05ed4d1
AD
661 ret = phys_to_virt(paddr);
662 dev_addr = phys_to_dma(hwdev, paddr);
1da177e4 663
61ca08c3
AD
664 /* Confirm address can be DMA'd by device */
665 if (dev_addr + size - 1 > dma_mask) {
666 printk("hwdev DMA mask = 0x%016Lx, dev_addr = 0x%016Lx\n",
667 (unsigned long long)dma_mask,
668 (unsigned long long)dev_addr);
a2b89b59 669
61ca08c3
AD
670 /* DMA_TO_DEVICE to avoid memcpy in unmap_single */
671 swiotlb_tbl_unmap_single(hwdev, paddr,
672 size, DMA_TO_DEVICE);
94cc81f9 673 goto err_warn;
61ca08c3 674 }
1da177e4 675 }
e05ed4d1 676
1da177e4 677 *dma_handle = dev_addr;
e05ed4d1
AD
678 memset(ret, 0, size);
679
1da177e4 680 return ret;
94cc81f9
JR
681
682err_warn:
683 pr_warn("swiotlb: coherent allocation failed for device %s size=%zu\n",
684 dev_name(hwdev), size);
685 dump_stack();
686
687 return NULL;
1da177e4 688}
874d6a95 689EXPORT_SYMBOL(swiotlb_alloc_coherent);
1da177e4
LT
690
691void
692swiotlb_free_coherent(struct device *hwdev, size_t size, void *vaddr,
02ca646e 693 dma_addr_t dev_addr)
1da177e4 694{
862d196b 695 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
02ca646e 696
aa24886e 697 WARN_ON(irqs_disabled());
02ca646e
FT
698 if (!is_swiotlb_buffer(paddr))
699 free_pages((unsigned long)vaddr, get_order(size));
1da177e4 700 else
bfc5501f 701 /* DMA_TO_DEVICE to avoid memcpy in swiotlb_tbl_unmap_single */
61ca08c3 702 swiotlb_tbl_unmap_single(hwdev, paddr, size, DMA_TO_DEVICE);
1da177e4 703}
874d6a95 704EXPORT_SYMBOL(swiotlb_free_coherent);
1da177e4
LT
705
706static void
22d48269
KRW
707swiotlb_full(struct device *dev, size_t size, enum dma_data_direction dir,
708 int do_panic)
1da177e4
LT
709{
710 /*
711 * Ran out of IOMMU space for this operation. This is very bad.
712 * Unfortunately the drivers cannot handle this operation properly.
17e5ad6c 713 * unless they check for dma_mapping_error (most don't)
1da177e4
LT
714 * When the mapping is small enough return a static buffer to limit
715 * the damage, or panic when the transfer is too big.
716 */
563aaf06 717 printk(KERN_ERR "DMA: Out of SW-IOMMU space for %zu bytes at "
94b32486 718 "device %s\n", size, dev ? dev_name(dev) : "?");
1da177e4 719
c7084b35
CD
720 if (size <= io_tlb_overflow || !do_panic)
721 return;
722
723 if (dir == DMA_BIDIRECTIONAL)
724 panic("DMA: Random memory could be DMA accessed\n");
725 if (dir == DMA_FROM_DEVICE)
726 panic("DMA: Random memory could be DMA written\n");
727 if (dir == DMA_TO_DEVICE)
728 panic("DMA: Random memory could be DMA read\n");
1da177e4
LT
729}
730
731/*
732 * Map a single buffer of the indicated size for DMA in streaming mode. The
17e5ad6c 733 * physical address to use is returned.
1da177e4
LT
734 *
735 * Once the device is given the dma address, the device owns this memory until
ceb5ac32 736 * either swiotlb_unmap_page or swiotlb_dma_sync_single is performed.
1da177e4 737 */
f98eee8e
FT
738dma_addr_t swiotlb_map_page(struct device *dev, struct page *page,
739 unsigned long offset, size_t size,
740 enum dma_data_direction dir,
741 struct dma_attrs *attrs)
1da177e4 742{
e05ed4d1 743 phys_addr_t map, phys = page_to_phys(page) + offset;
862d196b 744 dma_addr_t dev_addr = phys_to_dma(dev, phys);
1da177e4 745
34814545 746 BUG_ON(dir == DMA_NONE);
1da177e4 747 /*
ceb5ac32 748 * If the address happens to be in the device's DMA window,
1da177e4
LT
749 * we can safely return the device addr and not worry about bounce
750 * buffering it.
751 */
b9394647 752 if (dma_capable(dev, dev_addr, size) && !swiotlb_force)
1da177e4
LT
753 return dev_addr;
754
2b2b614d
ZK
755 trace_swiotlb_bounced(dev, dev_addr, size, swiotlb_force);
756
e05ed4d1 757 /* Oh well, have to allocate and map a bounce buffer. */
f98eee8e 758 map = map_single(dev, phys, size, dir);
e05ed4d1 759 if (map == SWIOTLB_MAP_ERROR) {
f98eee8e 760 swiotlb_full(dev, size, dir, 1);
ee3f6ba8 761 return phys_to_dma(dev, io_tlb_overflow_buffer);
1da177e4
LT
762 }
763
e05ed4d1 764 dev_addr = phys_to_dma(dev, map);
1da177e4 765
e05ed4d1 766 /* Ensure that the address returned is DMA'ble */
fba99fa3 767 if (!dma_capable(dev, dev_addr, size)) {
61ca08c3 768 swiotlb_tbl_unmap_single(dev, map, size, dir);
ee3f6ba8 769 return phys_to_dma(dev, io_tlb_overflow_buffer);
fba99fa3 770 }
1da177e4
LT
771
772 return dev_addr;
773}
f98eee8e 774EXPORT_SYMBOL_GPL(swiotlb_map_page);
1da177e4 775
1da177e4
LT
776/*
777 * Unmap a single streaming mode DMA translation. The dma_addr and size must
ceb5ac32 778 * match what was provided for in a previous swiotlb_map_page call. All
1da177e4
LT
779 * other usages are undefined.
780 *
781 * After this call, reads by the cpu to the buffer are guaranteed to see
782 * whatever the device wrote there.
783 */
7fcebbd2 784static void unmap_single(struct device *hwdev, dma_addr_t dev_addr,
22d48269 785 size_t size, enum dma_data_direction dir)
1da177e4 786{
862d196b 787 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
1da177e4 788
34814545 789 BUG_ON(dir == DMA_NONE);
7fcebbd2 790
02ca646e 791 if (is_swiotlb_buffer(paddr)) {
61ca08c3 792 swiotlb_tbl_unmap_single(hwdev, paddr, size, dir);
7fcebbd2
BB
793 return;
794 }
795
796 if (dir != DMA_FROM_DEVICE)
797 return;
798
02ca646e
FT
799 /*
800 * phys_to_virt doesn't work with hihgmem page but we could
801 * call dma_mark_clean() with hihgmem page here. However, we
802 * are fine since dma_mark_clean() is null on POWERPC. We can
803 * make dma_mark_clean() take a physical address if necessary.
804 */
805 dma_mark_clean(phys_to_virt(paddr), size);
7fcebbd2
BB
806}
807
808void swiotlb_unmap_page(struct device *hwdev, dma_addr_t dev_addr,
809 size_t size, enum dma_data_direction dir,
810 struct dma_attrs *attrs)
811{
812 unmap_single(hwdev, dev_addr, size, dir);
1da177e4 813}
f98eee8e 814EXPORT_SYMBOL_GPL(swiotlb_unmap_page);
874d6a95 815
1da177e4
LT
816/*
817 * Make physical memory consistent for a single streaming mode DMA translation
818 * after a transfer.
819 *
ceb5ac32 820 * If you perform a swiotlb_map_page() but wish to interrogate the buffer
17e5ad6c
TL
821 * using the cpu, yet do not wish to teardown the dma mapping, you must
822 * call this function before doing so. At the next point you give the dma
1da177e4
LT
823 * address back to the card, you must first perform a
824 * swiotlb_dma_sync_for_device, and then the device again owns the buffer
825 */
be6b0267 826static void
8270f3f1 827swiotlb_sync_single(struct device *hwdev, dma_addr_t dev_addr,
d7ef1533
KRW
828 size_t size, enum dma_data_direction dir,
829 enum dma_sync_target target)
1da177e4 830{
862d196b 831 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
1da177e4 832
34814545 833 BUG_ON(dir == DMA_NONE);
380d6878 834
02ca646e 835 if (is_swiotlb_buffer(paddr)) {
fbfda893 836 swiotlb_tbl_sync_single(hwdev, paddr, size, dir, target);
380d6878
BB
837 return;
838 }
839
840 if (dir != DMA_FROM_DEVICE)
841 return;
842
02ca646e 843 dma_mark_clean(phys_to_virt(paddr), size);
1da177e4
LT
844}
845
8270f3f1
JL
846void
847swiotlb_sync_single_for_cpu(struct device *hwdev, dma_addr_t dev_addr,
160c1d8e 848 size_t size, enum dma_data_direction dir)
8270f3f1 849{
de69e0f0 850 swiotlb_sync_single(hwdev, dev_addr, size, dir, SYNC_FOR_CPU);
8270f3f1 851}
874d6a95 852EXPORT_SYMBOL(swiotlb_sync_single_for_cpu);
8270f3f1 853
1da177e4
LT
854void
855swiotlb_sync_single_for_device(struct device *hwdev, dma_addr_t dev_addr,
160c1d8e 856 size_t size, enum dma_data_direction dir)
1da177e4 857{
de69e0f0 858 swiotlb_sync_single(hwdev, dev_addr, size, dir, SYNC_FOR_DEVICE);
1da177e4 859}
874d6a95 860EXPORT_SYMBOL(swiotlb_sync_single_for_device);
1da177e4
LT
861
862/*
863 * Map a set of buffers described by scatterlist in streaming mode for DMA.
ceb5ac32 864 * This is the scatter-gather version of the above swiotlb_map_page
1da177e4
LT
865 * interface. Here the scatter gather list elements are each tagged with the
866 * appropriate dma address and length. They are obtained via
867 * sg_dma_{address,length}(SG).
868 *
869 * NOTE: An implementation may be able to use a smaller number of
870 * DMA address/length pairs than there are SG table elements.
871 * (for example via virtual mapping capabilities)
872 * The routine returns the number of addr/length pairs actually
873 * used, at most nents.
874 *
ceb5ac32 875 * Device ownership issues as mentioned above for swiotlb_map_page are the
1da177e4
LT
876 * same here.
877 */
878int
309df0c5 879swiotlb_map_sg_attrs(struct device *hwdev, struct scatterlist *sgl, int nelems,
160c1d8e 880 enum dma_data_direction dir, struct dma_attrs *attrs)
1da177e4 881{
dbfd49fe 882 struct scatterlist *sg;
1da177e4
LT
883 int i;
884
34814545 885 BUG_ON(dir == DMA_NONE);
1da177e4 886
dbfd49fe 887 for_each_sg(sgl, sg, nelems, i) {
961d7d0e 888 phys_addr_t paddr = sg_phys(sg);
862d196b 889 dma_addr_t dev_addr = phys_to_dma(hwdev, paddr);
bc40ac66 890
cf56e3f2 891 if (swiotlb_force ||
b9394647 892 !dma_capable(hwdev, dev_addr, sg->length)) {
e05ed4d1
AD
893 phys_addr_t map = map_single(hwdev, sg_phys(sg),
894 sg->length, dir);
895 if (map == SWIOTLB_MAP_ERROR) {
1da177e4
LT
896 /* Don't panic here, we expect map_sg users
897 to do proper error handling. */
898 swiotlb_full(hwdev, sg->length, dir, 0);
309df0c5
AK
899 swiotlb_unmap_sg_attrs(hwdev, sgl, i, dir,
900 attrs);
4d86ec7a 901 sg_dma_len(sgl) = 0;
1da177e4
LT
902 return 0;
903 }
e05ed4d1 904 sg->dma_address = phys_to_dma(hwdev, map);
1da177e4
LT
905 } else
906 sg->dma_address = dev_addr;
4d86ec7a 907 sg_dma_len(sg) = sg->length;
1da177e4
LT
908 }
909 return nelems;
910}
309df0c5
AK
911EXPORT_SYMBOL(swiotlb_map_sg_attrs);
912
913int
914swiotlb_map_sg(struct device *hwdev, struct scatterlist *sgl, int nelems,
22d48269 915 enum dma_data_direction dir)
309df0c5
AK
916{
917 return swiotlb_map_sg_attrs(hwdev, sgl, nelems, dir, NULL);
918}
874d6a95 919EXPORT_SYMBOL(swiotlb_map_sg);
1da177e4
LT
920
921/*
922 * Unmap a set of streaming mode DMA translations. Again, cpu read rules
ceb5ac32 923 * concerning calls here are the same as for swiotlb_unmap_page() above.
1da177e4
LT
924 */
925void
309df0c5 926swiotlb_unmap_sg_attrs(struct device *hwdev, struct scatterlist *sgl,
160c1d8e 927 int nelems, enum dma_data_direction dir, struct dma_attrs *attrs)
1da177e4 928{
dbfd49fe 929 struct scatterlist *sg;
1da177e4
LT
930 int i;
931
34814545 932 BUG_ON(dir == DMA_NONE);
1da177e4 933
7fcebbd2 934 for_each_sg(sgl, sg, nelems, i)
4d86ec7a 935 unmap_single(hwdev, sg->dma_address, sg_dma_len(sg), dir);
7fcebbd2 936
1da177e4 937}
309df0c5
AK
938EXPORT_SYMBOL(swiotlb_unmap_sg_attrs);
939
940void
941swiotlb_unmap_sg(struct device *hwdev, struct scatterlist *sgl, int nelems,
22d48269 942 enum dma_data_direction dir)
309df0c5
AK
943{
944 return swiotlb_unmap_sg_attrs(hwdev, sgl, nelems, dir, NULL);
945}
874d6a95 946EXPORT_SYMBOL(swiotlb_unmap_sg);
1da177e4
LT
947
948/*
949 * Make physical memory consistent for a set of streaming mode DMA translations
950 * after a transfer.
951 *
952 * The same as swiotlb_sync_single_* but for a scatter-gather list, same rules
953 * and usage.
954 */
be6b0267 955static void
dbfd49fe 956swiotlb_sync_sg(struct device *hwdev, struct scatterlist *sgl,
d7ef1533
KRW
957 int nelems, enum dma_data_direction dir,
958 enum dma_sync_target target)
1da177e4 959{
dbfd49fe 960 struct scatterlist *sg;
1da177e4
LT
961 int i;
962
380d6878
BB
963 for_each_sg(sgl, sg, nelems, i)
964 swiotlb_sync_single(hwdev, sg->dma_address,
4d86ec7a 965 sg_dma_len(sg), dir, target);
1da177e4
LT
966}
967
8270f3f1
JL
968void
969swiotlb_sync_sg_for_cpu(struct device *hwdev, struct scatterlist *sg,
160c1d8e 970 int nelems, enum dma_data_direction dir)
8270f3f1 971{
de69e0f0 972 swiotlb_sync_sg(hwdev, sg, nelems, dir, SYNC_FOR_CPU);
8270f3f1 973}
874d6a95 974EXPORT_SYMBOL(swiotlb_sync_sg_for_cpu);
8270f3f1 975
1da177e4
LT
976void
977swiotlb_sync_sg_for_device(struct device *hwdev, struct scatterlist *sg,
160c1d8e 978 int nelems, enum dma_data_direction dir)
1da177e4 979{
de69e0f0 980 swiotlb_sync_sg(hwdev, sg, nelems, dir, SYNC_FOR_DEVICE);
1da177e4 981}
874d6a95 982EXPORT_SYMBOL(swiotlb_sync_sg_for_device);
1da177e4
LT
983
984int
8d8bb39b 985swiotlb_dma_mapping_error(struct device *hwdev, dma_addr_t dma_addr)
1da177e4 986{
ee3f6ba8 987 return (dma_addr == phys_to_dma(hwdev, io_tlb_overflow_buffer));
1da177e4 988}
874d6a95 989EXPORT_SYMBOL(swiotlb_dma_mapping_error);
1da177e4
LT
990
991/*
17e5ad6c 992 * Return whether the given device DMA address mask can be supported
1da177e4 993 * properly. For example, if your device can only drive the low 24-bits
17e5ad6c 994 * during bus mastering, then you would pass 0x00ffffff as the mask to
1da177e4
LT
995 * this function.
996 */
997int
563aaf06 998swiotlb_dma_supported(struct device *hwdev, u64 mask)
1da177e4 999{
c40dba06 1000 return phys_to_dma(hwdev, io_tlb_end - 1) <= mask;
1da177e4 1001}
1da177e4 1002EXPORT_SYMBOL(swiotlb_dma_supported);