NVMe: removed unused nn var from nvme_dev_add
[linux-2.6-block.git] / include / linux / nvme.h
CommitLineData
b60503ba
MW
1/*
2 * Definitions for the NVM Express interface
8757ad65 3 * Copyright (c) 2011-2014, Intel Corporation.
b60503ba
MW
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
b60503ba
MW
13 */
14
15#ifndef _LINUX_NVME_H
16#define _LINUX_NVME_H
17
42c77683
MW
18#include <uapi/linux/nvme.h>
19#include <linux/pci.h>
42c77683 20#include <linux/kref.h>
a4aea562 21#include <linux/blk-mq.h>
b60503ba
MW
22
23struct nvme_bar {
24 __u64 cap; /* Controller Capabilities */
25 __u32 vs; /* Version */
897cfe1c
MW
26 __u32 intms; /* Interrupt Mask Set */
27 __u32 intmc; /* Interrupt Mask Clear */
b60503ba 28 __u32 cc; /* Controller Configuration */
897cfe1c 29 __u32 rsvd1; /* Reserved */
b60503ba 30 __u32 csts; /* Controller Status */
897cfe1c 31 __u32 rsvd2; /* Reserved */
b60503ba
MW
32 __u32 aqa; /* Admin Queue Attributes */
33 __u64 asq; /* Admin SQ Base Address */
34 __u64 acq; /* Admin CQ Base Address */
8ffaadf7
JD
35 __u32 cmbloc; /* Controller Memory Buffer Location */
36 __u32 cmbsz; /* Controller Memory Buffer Size */
b60503ba
MW
37};
38
a0cadb85 39#define NVME_CAP_MQES(cap) ((cap) & 0xffff)
22605f96 40#define NVME_CAP_TIMEOUT(cap) (((cap) >> 24) & 0xff)
f1938f6e 41#define NVME_CAP_STRIDE(cap) (((cap) >> 32) & 0xf)
8fc23e03 42#define NVME_CAP_MPSMIN(cap) (((cap) >> 48) & 0xf)
1d090624 43#define NVME_CAP_MPSMAX(cap) (((cap) >> 52) & 0xf)
22605f96 44
8ffaadf7
JD
45#define NVME_CMB_BIR(cmbloc) ((cmbloc) & 0x7)
46#define NVME_CMB_OFST(cmbloc) (((cmbloc) >> 12) & 0xfffff)
47#define NVME_CMB_SZ(cmbsz) (((cmbsz) >> 12) & 0xfffff)
48#define NVME_CMB_SZU(cmbsz) (((cmbsz) >> 8) & 0xf)
49
50#define NVME_CMB_WDS(cmbsz) ((cmbsz) & 0x10)
51#define NVME_CMB_RDS(cmbsz) ((cmbsz) & 0x8)
52#define NVME_CMB_LISTS(cmbsz) ((cmbsz) & 0x4)
53#define NVME_CMB_CQS(cmbsz) ((cmbsz) & 0x2)
54#define NVME_CMB_SQS(cmbsz) ((cmbsz) & 0x1)
55
b60503ba
MW
56enum {
57 NVME_CC_ENABLE = 1 << 0,
58 NVME_CC_CSS_NVM = 0 << 4,
59 NVME_CC_MPS_SHIFT = 7,
60 NVME_CC_ARB_RR = 0 << 11,
61 NVME_CC_ARB_WRRU = 1 << 11,
7f53f9d2
MW
62 NVME_CC_ARB_VS = 7 << 11,
63 NVME_CC_SHN_NONE = 0 << 14,
64 NVME_CC_SHN_NORMAL = 1 << 14,
65 NVME_CC_SHN_ABRUPT = 2 << 14,
1894d8f1 66 NVME_CC_SHN_MASK = 3 << 14,
7f53f9d2
MW
67 NVME_CC_IOSQES = 6 << 16,
68 NVME_CC_IOCQES = 4 << 20,
b60503ba
MW
69 NVME_CSTS_RDY = 1 << 0,
70 NVME_CSTS_CFS = 1 << 1,
71 NVME_CSTS_SHST_NORMAL = 0 << 2,
72 NVME_CSTS_SHST_OCCUR = 1 << 2,
73 NVME_CSTS_SHST_CMPLT = 2 << 2,
1894d8f1 74 NVME_CSTS_SHST_MASK = 3 << 2,
b60503ba
MW
75};
76
bd67608a
MW
77extern unsigned char nvme_io_timeout;
78#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
13c3b0fc
VV
79
80/*
81 * Represents an NVM Express device. Each nvme_dev is a PCI function.
82 */
83struct nvme_dev {
84 struct list_head node;
a4aea562
MB
85 struct nvme_queue **queues;
86 struct request_queue *admin_q;
87 struct blk_mq_tag_set tagset;
88 struct blk_mq_tag_set admin_tagset;
13c3b0fc 89 u32 __iomem *dbs;
e75ec752 90 struct device *dev;
13c3b0fc
VV
91 struct dma_pool *prp_page_pool;
92 struct dma_pool *prp_small_pool;
93 int instance;
42f61420
KB
94 unsigned queue_count;
95 unsigned online_queues;
96 unsigned max_qid;
97 int q_depth;
b80d5ccc 98 u32 db_stride;
13c3b0fc
VV
99 u32 ctrl_config;
100 struct msix_entry *entry;
101 struct nvme_bar __iomem *bar;
102 struct list_head namespaces;
5e82e952 103 struct kref kref;
b3fffdef 104 struct device *device;
9ca97374 105 work_func_t reset_workfn;
9a6b9458 106 struct work_struct reset_work;
2e1d8448 107 struct work_struct probe_work;
a5768aa8 108 struct work_struct scan_work;
5e82e952 109 char name[12];
13c3b0fc
VV
110 char serial[20];
111 char model[40];
112 char firmware_rev[8];
113 u32 max_hw_sectors;
159b67d7 114 u32 stripe_size;
1d090624 115 u32 page_size;
8ffaadf7
JD
116 void __iomem *cmb;
117 dma_addr_t cmb_dma_addr;
118 u64 cmb_size;
119 u32 cmbsz;
13c3b0fc 120 u16 oncs;
c30341dc 121 u16 abort_limit;
6fccf938 122 u8 event_limit;
a7d2ce28 123 u8 vwc;
13c3b0fc
VV
124};
125
126/*
127 * An NVM Express namespace is equivalent to a SCSI LUN
128 */
129struct nvme_ns {
130 struct list_head list;
131
132 struct nvme_dev *dev;
133 struct request_queue *queue;
134 struct gendisk *disk;
135
c3bfe717 136 unsigned ns_id;
13c3b0fc 137 int lba_shift;
a67a9513
KB
138 u16 ms;
139 bool ext;
140 u8 pi_type;
5d0f6131
VV
141 u64 mode_select_num_blocks;
142 u32 mode_select_block_len;
13c3b0fc
VV
143};
144
145/*
146 * The nvme_iod describes the data in an I/O, including the list of PRP
147 * entries. You can't see it in this data structure because C doesn't let
148 * me express that. Use nvme_alloc_iod to ensure there's enough space
149 * allocated to store the PRP list.
150 */
151struct nvme_iod {
ac3dd5bd 152 unsigned long private; /* For the use of the submitter of the I/O */
13c3b0fc
VV
153 int npages; /* In the PRP list. 0 means small pool in use */
154 int offset; /* Of PRP list */
155 int nents; /* Used in scatterlist */
156 int length; /* Of data, in bytes */
157 dma_addr_t first_dma;
e1e5e564 158 struct scatterlist meta_sg[1]; /* metadata requires single contiguous buffer */
13c3b0fc
VV
159 struct scatterlist sg[0];
160};
5d0f6131 161
063cc6d5
MW
162static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
163{
164 return (sector >> (ns->lba_shift - 9));
165}
166
d29ec824
CH
167int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
168 void *buf, unsigned bufflen);
169int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
170 void *buffer, void __user *ubuffer, unsigned bufflen,
171 u32 *result, unsigned timeout);
172int nvme_identify_ctrl(struct nvme_dev *dev, struct nvme_id_ctrl **id);
173int nvme_identify_ns(struct nvme_dev *dev, unsigned nsid,
174 struct nvme_id_ns **id);
175int nvme_get_log_page(struct nvme_dev *dev, struct nvme_smart_log **log);
5d0f6131
VV
176int nvme_get_features(struct nvme_dev *dev, unsigned fid, unsigned nsid,
177 dma_addr_t dma_addr, u32 *result);
178int nvme_set_features(struct nvme_dev *dev, unsigned fid, unsigned dword11,
179 dma_addr_t dma_addr, u32 *result);
180
181struct sg_io_hdr;
182
183int nvme_sg_io(struct nvme_ns *ns, struct sg_io_hdr __user *u_hdr);
320a3827 184int nvme_sg_io32(struct nvme_ns *ns, unsigned long arg);
5d0f6131
VV
185int nvme_sg_get_version_num(int __user *ip);
186
b60503ba 187#endif /* _LINUX_NVME_H */