Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/j.anaszewski...
[linux-2.6-block.git] / drivers / mmc / host / sh_mmcif.c
CommitLineData
fdc50a94
YG
1/*
2 * MMCIF eMMC driver.
3 *
4 * Copyright (C) 2010 Renesas Solutions Corp.
5 * Yusuke Goda <yusuke.goda.sx@renesas.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License.
10 *
11 *
12 * TODO
13 * 1. DMA
14 * 2. Power management
15 * 3. Handle MMC errors better
16 *
17 */
18
f985da17
GL
19/*
20 * The MMCIF driver is now processing MMC requests asynchronously, according
21 * to the Linux MMC API requirement.
22 *
23 * The MMCIF driver processes MMC requests in up to 3 stages: command, optional
24 * data, and optional stop. To achieve asynchronous processing each of these
25 * stages is split into two halves: a top and a bottom half. The top half
26 * initialises the hardware, installs a timeout handler to handle completion
27 * timeouts, and returns. In case of the command stage this immediately returns
28 * control to the caller, leaving all further processing to run asynchronously.
29 * All further request processing is performed by the bottom halves.
30 *
31 * The bottom half further consists of a "hard" IRQ handler, an IRQ handler
32 * thread, a DMA completion callback, if DMA is used, a timeout work, and
33 * request- and stage-specific handler methods.
34 *
35 * Each bottom half run begins with either a hardware interrupt, a DMA callback
36 * invocation, or a timeout work run. In case of an error or a successful
37 * processing completion, the MMC core is informed and the request processing is
38 * finished. In case processing has to continue, i.e., if data has to be read
39 * from or written to the card, or if a stop command has to be sent, the next
40 * top half is called, which performs the necessary hardware handling and
41 * reschedules the timeout work. This returns the driver state machine into the
42 * bottom half waiting state.
43 */
44
86df1745 45#include <linux/bitops.h>
aa0787a9
GL
46#include <linux/clk.h>
47#include <linux/completion.h>
e47bf32a 48#include <linux/delay.h>
fdc50a94 49#include <linux/dma-mapping.h>
a782d688 50#include <linux/dmaengine.h>
fdc50a94
YG
51#include <linux/mmc/card.h>
52#include <linux/mmc/core.h>
e47bf32a 53#include <linux/mmc/host.h>
fdc50a94
YG
54#include <linux/mmc/mmc.h>
55#include <linux/mmc/sdio.h>
fdc50a94 56#include <linux/mmc/sh_mmcif.h>
e480606a 57#include <linux/mmc/slot-gpio.h>
bf68a812 58#include <linux/mod_devicetable.h>
8047310e 59#include <linux/mutex.h>
89d49a70 60#include <linux/of_device.h>
a782d688 61#include <linux/pagemap.h>
e47bf32a 62#include <linux/platform_device.h>
efe6a8ad 63#include <linux/pm_qos.h>
faca6648 64#include <linux/pm_runtime.h>
d00cadac 65#include <linux/sh_dma.h>
3b0beafc 66#include <linux/spinlock.h>
88b47679 67#include <linux/module.h>
fdc50a94
YG
68
69#define DRIVER_NAME "sh_mmcif"
70#define DRIVER_VERSION "2010-04-28"
71
fdc50a94
YG
72/* CE_CMD_SET */
73#define CMD_MASK 0x3f000000
74#define CMD_SET_RTYP_NO ((0 << 23) | (0 << 22))
75#define CMD_SET_RTYP_6B ((0 << 23) | (1 << 22)) /* R1/R1b/R3/R4/R5 */
76#define CMD_SET_RTYP_17B ((1 << 23) | (0 << 22)) /* R2 */
77#define CMD_SET_RBSY (1 << 21) /* R1b */
78#define CMD_SET_CCSEN (1 << 20)
79#define CMD_SET_WDAT (1 << 19) /* 1: on data, 0: no data */
80#define CMD_SET_DWEN (1 << 18) /* 1: write, 0: read */
81#define CMD_SET_CMLTE (1 << 17) /* 1: multi block trans, 0: single */
82#define CMD_SET_CMD12EN (1 << 16) /* 1: CMD12 auto issue */
83#define CMD_SET_RIDXC_INDEX ((0 << 15) | (0 << 14)) /* index check */
84#define CMD_SET_RIDXC_BITS ((0 << 15) | (1 << 14)) /* check bits check */
85#define CMD_SET_RIDXC_NO ((1 << 15) | (0 << 14)) /* no check */
86#define CMD_SET_CRC7C ((0 << 13) | (0 << 12)) /* CRC7 check*/
87#define CMD_SET_CRC7C_BITS ((0 << 13) | (1 << 12)) /* check bits check*/
88#define CMD_SET_CRC7C_INTERNAL ((1 << 13) | (0 << 12)) /* internal CRC7 check*/
89#define CMD_SET_CRC16C (1 << 10) /* 0: CRC16 check*/
90#define CMD_SET_CRCSTE (1 << 8) /* 1: not receive CRC status */
91#define CMD_SET_TBIT (1 << 7) /* 1: tran mission bit "Low" */
92#define CMD_SET_OPDM (1 << 6) /* 1: open/drain */
93#define CMD_SET_CCSH (1 << 5)
555061f9 94#define CMD_SET_DARS (1 << 2) /* Dual Data Rate */
fdc50a94
YG
95#define CMD_SET_DATW_1 ((0 << 1) | (0 << 0)) /* 1bit */
96#define CMD_SET_DATW_4 ((0 << 1) | (1 << 0)) /* 4bit */
97#define CMD_SET_DATW_8 ((1 << 1) | (0 << 0)) /* 8bit */
98
99/* CE_CMD_CTRL */
100#define CMD_CTRL_BREAK (1 << 0)
101
102/* CE_BLOCK_SET */
103#define BLOCK_SIZE_MASK 0x0000ffff
104
fdc50a94
YG
105/* CE_INT */
106#define INT_CCSDE (1 << 29)
107#define INT_CMD12DRE (1 << 26)
108#define INT_CMD12RBE (1 << 25)
109#define INT_CMD12CRE (1 << 24)
110#define INT_DTRANE (1 << 23)
111#define INT_BUFRE (1 << 22)
112#define INT_BUFWEN (1 << 21)
113#define INT_BUFREN (1 << 20)
114#define INT_CCSRCV (1 << 19)
115#define INT_RBSYE (1 << 17)
116#define INT_CRSPE (1 << 16)
117#define INT_CMDVIO (1 << 15)
118#define INT_BUFVIO (1 << 14)
119#define INT_WDATERR (1 << 11)
120#define INT_RDATERR (1 << 10)
121#define INT_RIDXERR (1 << 9)
122#define INT_RSPERR (1 << 8)
123#define INT_CCSTO (1 << 5)
124#define INT_CRCSTO (1 << 4)
125#define INT_WDATTO (1 << 3)
126#define INT_RDATTO (1 << 2)
127#define INT_RBSYTO (1 << 1)
128#define INT_RSPTO (1 << 0)
129#define INT_ERR_STS (INT_CMDVIO | INT_BUFVIO | INT_WDATERR | \
130 INT_RDATERR | INT_RIDXERR | INT_RSPERR | \
131 INT_CCSTO | INT_CRCSTO | INT_WDATTO | \
132 INT_RDATTO | INT_RBSYTO | INT_RSPTO)
133
8af50750
GL
134#define INT_ALL (INT_RBSYE | INT_CRSPE | INT_BUFREN | \
135 INT_BUFWEN | INT_CMD12DRE | INT_BUFRE | \
136 INT_DTRANE | INT_CMD12RBE | INT_CMD12CRE)
137
967bcb77
GL
138#define INT_CCS (INT_CCSTO | INT_CCSRCV | INT_CCSDE)
139
fdc50a94
YG
140/* CE_INT_MASK */
141#define MASK_ALL 0x00000000
142#define MASK_MCCSDE (1 << 29)
143#define MASK_MCMD12DRE (1 << 26)
144#define MASK_MCMD12RBE (1 << 25)
145#define MASK_MCMD12CRE (1 << 24)
146#define MASK_MDTRANE (1 << 23)
147#define MASK_MBUFRE (1 << 22)
148#define MASK_MBUFWEN (1 << 21)
149#define MASK_MBUFREN (1 << 20)
150#define MASK_MCCSRCV (1 << 19)
151#define MASK_MRBSYE (1 << 17)
152#define MASK_MCRSPE (1 << 16)
153#define MASK_MCMDVIO (1 << 15)
154#define MASK_MBUFVIO (1 << 14)
155#define MASK_MWDATERR (1 << 11)
156#define MASK_MRDATERR (1 << 10)
157#define MASK_MRIDXERR (1 << 9)
158#define MASK_MRSPERR (1 << 8)
159#define MASK_MCCSTO (1 << 5)
160#define MASK_MCRCSTO (1 << 4)
161#define MASK_MWDATTO (1 << 3)
162#define MASK_MRDATTO (1 << 2)
163#define MASK_MRBSYTO (1 << 1)
164#define MASK_MRSPTO (1 << 0)
165
ee4b8887
GL
166#define MASK_START_CMD (MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR | \
167 MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR | \
967bcb77 168 MASK_MCRCSTO | MASK_MWDATTO | \
ee4b8887
GL
169 MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO)
170
8af50750
GL
171#define MASK_CLEAN (INT_ERR_STS | MASK_MRBSYE | MASK_MCRSPE | \
172 MASK_MBUFREN | MASK_MBUFWEN | \
173 MASK_MCMD12DRE | MASK_MBUFRE | MASK_MDTRANE | \
174 MASK_MCMD12RBE | MASK_MCMD12CRE)
175
fdc50a94
YG
176/* CE_HOST_STS1 */
177#define STS1_CMDSEQ (1 << 31)
178
179/* CE_HOST_STS2 */
180#define STS2_CRCSTE (1 << 31)
181#define STS2_CRC16E (1 << 30)
182#define STS2_AC12CRCE (1 << 29)
183#define STS2_RSPCRC7E (1 << 28)
184#define STS2_CRCSTEBE (1 << 27)
185#define STS2_RDATEBE (1 << 26)
186#define STS2_AC12REBE (1 << 25)
187#define STS2_RSPEBE (1 << 24)
188#define STS2_AC12IDXE (1 << 23)
189#define STS2_RSPIDXE (1 << 22)
190#define STS2_CCSTO (1 << 15)
191#define STS2_RDATTO (1 << 14)
192#define STS2_DATBSYTO (1 << 13)
193#define STS2_CRCSTTO (1 << 12)
194#define STS2_AC12BSYTO (1 << 11)
195#define STS2_RSPBSYTO (1 << 10)
196#define STS2_AC12RSPTO (1 << 9)
197#define STS2_RSPTO (1 << 8)
198#define STS2_CRC_ERR (STS2_CRCSTE | STS2_CRC16E | \
199 STS2_AC12CRCE | STS2_RSPCRC7E | STS2_CRCSTEBE)
200#define STS2_TIMEOUT_ERR (STS2_CCSTO | STS2_RDATTO | \
201 STS2_DATBSYTO | STS2_CRCSTTO | \
202 STS2_AC12BSYTO | STS2_RSPBSYTO | \
203 STS2_AC12RSPTO | STS2_RSPTO)
204
fdc50a94
YG
205#define CLKDEV_EMMC_DATA 52000000 /* 52MHz */
206#define CLKDEV_MMC_DATA 20000000 /* 20MHz */
207#define CLKDEV_INIT 400000 /* 400 KHz */
208
1b1a694d 209enum sh_mmcif_state {
3b0beafc
GL
210 STATE_IDLE,
211 STATE_REQUEST,
212 STATE_IOS,
8047310e 213 STATE_TIMEOUT,
3b0beafc
GL
214};
215
1b1a694d 216enum sh_mmcif_wait_for {
f985da17
GL
217 MMCIF_WAIT_FOR_REQUEST,
218 MMCIF_WAIT_FOR_CMD,
219 MMCIF_WAIT_FOR_MREAD,
220 MMCIF_WAIT_FOR_MWRITE,
221 MMCIF_WAIT_FOR_READ,
222 MMCIF_WAIT_FOR_WRITE,
223 MMCIF_WAIT_FOR_READ_END,
224 MMCIF_WAIT_FOR_WRITE_END,
225 MMCIF_WAIT_FOR_STOP,
226};
227
89d49a70
KM
228/*
229 * difference for each SoC
230 */
fdc50a94
YG
231struct sh_mmcif_host {
232 struct mmc_host *mmc;
f985da17 233 struct mmc_request *mrq;
fdc50a94 234 struct platform_device *pd;
6aed678b 235 struct clk *clk;
fdc50a94 236 int bus_width;
555061f9 237 unsigned char timing;
aa0787a9 238 bool sd_error;
f985da17 239 bool dying;
fdc50a94
YG
240 long timeout;
241 void __iomem *addr;
f985da17 242 u32 *pio_ptr;
ee4b8887 243 spinlock_t lock; /* protect sh_mmcif_host::state */
1b1a694d
KM
244 enum sh_mmcif_state state;
245 enum sh_mmcif_wait_for wait_for;
f985da17
GL
246 struct delayed_work timeout_work;
247 size_t blocksize;
248 int sg_idx;
249 int sg_blkidx;
faca6648 250 bool power;
c9b0cef2 251 bool card_present;
967bcb77 252 bool ccs_enable; /* Command Completion Signal support */
6d6fd367 253 bool clk_ctrl2_enable;
8047310e 254 struct mutex thread_lock;
89d49a70 255 u32 clkdiv_map; /* see CE_CLK_CTRL::CLKDIV */
fdc50a94 256
a782d688
GL
257 /* DMA support */
258 struct dma_chan *chan_rx;
259 struct dma_chan *chan_tx;
260 struct completion dma_complete;
f38f94c6 261 bool dma_active;
a782d688 262};
fdc50a94 263
1b1a694d 264static const struct of_device_id sh_mmcif_of_match[] = {
70830b41
KM
265 { .compatible = "renesas,sh-mmcif" },
266 { }
267};
1b1a694d 268MODULE_DEVICE_TABLE(of, sh_mmcif_of_match);
70830b41 269
585c3a5a
KM
270#define sh_mmcif_host_to_dev(host) (&host->pd->dev)
271
fdc50a94
YG
272static inline void sh_mmcif_bitset(struct sh_mmcif_host *host,
273 unsigned int reg, u32 val)
274{
487d9fc5 275 writel(val | readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
276}
277
278static inline void sh_mmcif_bitclr(struct sh_mmcif_host *host,
279 unsigned int reg, u32 val)
280{
487d9fc5 281 writel(~val & readl(host->addr + reg), host->addr + reg);
fdc50a94
YG
282}
283
1b1a694d 284static void sh_mmcif_dma_complete(void *arg)
a782d688
GL
285{
286 struct sh_mmcif_host *host = arg;
8047310e 287 struct mmc_request *mrq = host->mrq;
585c3a5a 288 struct device *dev = sh_mmcif_host_to_dev(host);
69983404 289
585c3a5a 290 dev_dbg(dev, "Command completed\n");
a782d688 291
8047310e 292 if (WARN(!mrq || !mrq->data, "%s: NULL data in DMA completion!\n",
585c3a5a 293 dev_name(dev)))
a782d688
GL
294 return;
295
a782d688
GL
296 complete(&host->dma_complete);
297}
298
299static void sh_mmcif_start_dma_rx(struct sh_mmcif_host *host)
300{
69983404
GL
301 struct mmc_data *data = host->mrq->data;
302 struct scatterlist *sg = data->sg;
a782d688
GL
303 struct dma_async_tx_descriptor *desc = NULL;
304 struct dma_chan *chan = host->chan_rx;
585c3a5a 305 struct device *dev = sh_mmcif_host_to_dev(host);
a782d688
GL
306 dma_cookie_t cookie = -EINVAL;
307 int ret;
308
69983404 309 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 310 DMA_FROM_DEVICE);
a782d688 311 if (ret > 0) {
f38f94c6 312 host->dma_active = true;
16052827 313 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 314 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
315 }
316
317 if (desc) {
1b1a694d 318 desc->callback = sh_mmcif_dma_complete;
a782d688 319 desc->callback_param = host;
a5ece7d2
LW
320 cookie = dmaengine_submit(desc);
321 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN);
322 dma_async_issue_pending(chan);
a782d688 323 }
585c3a5a 324 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 325 __func__, data->sg_len, ret, cookie);
a782d688
GL
326
327 if (!desc) {
328 /* DMA failed, fall back to PIO */
329 if (ret >= 0)
330 ret = -EIO;
331 host->chan_rx = NULL;
f38f94c6 332 host->dma_active = false;
a782d688
GL
333 dma_release_channel(chan);
334 /* Free the Tx channel too */
335 chan = host->chan_tx;
336 if (chan) {
337 host->chan_tx = NULL;
338 dma_release_channel(chan);
339 }
585c3a5a 340 dev_warn(dev,
a782d688
GL
341 "DMA failed: %d, falling back to PIO\n", ret);
342 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
343 }
344
585c3a5a 345 dev_dbg(dev, "%s(): desc %p, cookie %d, sg[%d]\n", __func__,
69983404 346 desc, cookie, data->sg_len);
a782d688
GL
347}
348
349static void sh_mmcif_start_dma_tx(struct sh_mmcif_host *host)
350{
69983404
GL
351 struct mmc_data *data = host->mrq->data;
352 struct scatterlist *sg = data->sg;
a782d688
GL
353 struct dma_async_tx_descriptor *desc = NULL;
354 struct dma_chan *chan = host->chan_tx;
585c3a5a 355 struct device *dev = sh_mmcif_host_to_dev(host);
a782d688
GL
356 dma_cookie_t cookie = -EINVAL;
357 int ret;
358
69983404 359 ret = dma_map_sg(chan->device->dev, sg, data->sg_len,
1ed828db 360 DMA_TO_DEVICE);
a782d688 361 if (ret > 0) {
f38f94c6 362 host->dma_active = true;
16052827 363 desc = dmaengine_prep_slave_sg(chan, sg, ret,
05f5799c 364 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
a782d688
GL
365 }
366
367 if (desc) {
1b1a694d 368 desc->callback = sh_mmcif_dma_complete;
a782d688 369 desc->callback_param = host;
a5ece7d2
LW
370 cookie = dmaengine_submit(desc);
371 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAWEN);
372 dma_async_issue_pending(chan);
a782d688 373 }
585c3a5a 374 dev_dbg(dev, "%s(): mapped %d -> %d, cookie %d\n",
69983404 375 __func__, data->sg_len, ret, cookie);
a782d688
GL
376
377 if (!desc) {
378 /* DMA failed, fall back to PIO */
379 if (ret >= 0)
380 ret = -EIO;
381 host->chan_tx = NULL;
f38f94c6 382 host->dma_active = false;
a782d688
GL
383 dma_release_channel(chan);
384 /* Free the Rx channel too */
385 chan = host->chan_rx;
386 if (chan) {
387 host->chan_rx = NULL;
388 dma_release_channel(chan);
389 }
585c3a5a 390 dev_warn(dev,
a782d688
GL
391 "DMA failed: %d, falling back to PIO\n", ret);
392 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
393 }
394
585c3a5a 395 dev_dbg(dev, "%s(): desc %p, cookie %d\n", __func__,
a782d688
GL
396 desc, cookie);
397}
398
e5a233cb 399static struct dma_chan *
27cbd7e8 400sh_mmcif_request_dma_pdata(struct sh_mmcif_host *host, uintptr_t slave_id)
a782d688 401{
0e79f9ae 402 dma_cap_mask_t mask;
a782d688 403
e5a233cb
LP
404 dma_cap_zero(mask);
405 dma_cap_set(DMA_SLAVE, mask);
27cbd7e8
AB
406 if (slave_id <= 0)
407 return NULL;
e5a233cb 408
27cbd7e8
AB
409 return dma_request_channel(mask, shdma_chan_filter, (void *)slave_id);
410}
e5a233cb 411
27cbd7e8
AB
412static int sh_mmcif_dma_slave_config(struct sh_mmcif_host *host,
413 struct dma_chan *chan,
414 enum dma_transfer_direction direction)
415{
416 struct resource *res;
417 struct dma_slave_config cfg = { 0, };
e5a233cb
LP
418
419 res = platform_get_resource(host->pd, IORESOURCE_MEM, 0);
e5a233cb 420 cfg.direction = direction;
d25006e7 421
e36152aa 422 if (direction == DMA_DEV_TO_MEM) {
d25006e7 423 cfg.src_addr = res->start + MMCIF_CE_DATA;
e36152aa
LP
424 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
425 } else {
d25006e7 426 cfg.dst_addr = res->start + MMCIF_CE_DATA;
e36152aa
LP
427 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
428 }
d25006e7 429
27cbd7e8 430 return dmaengine_slave_config(chan, &cfg);
e5a233cb
LP
431}
432
27cbd7e8 433static void sh_mmcif_request_dma(struct sh_mmcif_host *host)
e5a233cb 434{
585c3a5a 435 struct device *dev = sh_mmcif_host_to_dev(host);
f38f94c6 436 host->dma_active = false;
a782d688 437
27cbd7e8
AB
438 /* We can only either use DMA for both Tx and Rx or not use it at all */
439 if (IS_ENABLED(CONFIG_SUPERH) && dev->platform_data) {
440 struct sh_mmcif_plat_data *pdata = dev->platform_data;
441
442 host->chan_tx = sh_mmcif_request_dma_pdata(host,
443 pdata->slave_id_tx);
444 host->chan_rx = sh_mmcif_request_dma_pdata(host,
445 pdata->slave_id_rx);
446 } else {
447 host->chan_tx = dma_request_slave_channel(dev, "tx");
a32ef81c 448 host->chan_rx = dma_request_slave_channel(dev, "rx");
acd6d772 449 }
27cbd7e8
AB
450 dev_dbg(dev, "%s: got channel TX %p RX %p\n", __func__, host->chan_tx,
451 host->chan_rx);
a782d688 452
27cbd7e8
AB
453 if (!host->chan_tx || !host->chan_rx ||
454 sh_mmcif_dma_slave_config(host, host->chan_tx, DMA_MEM_TO_DEV) ||
455 sh_mmcif_dma_slave_config(host, host->chan_rx, DMA_DEV_TO_MEM))
456 goto error;
a782d688 457
27cbd7e8
AB
458 return;
459
460error:
461 if (host->chan_tx)
e5a233cb 462 dma_release_channel(host->chan_tx);
27cbd7e8
AB
463 if (host->chan_rx)
464 dma_release_channel(host->chan_rx);
465 host->chan_tx = host->chan_rx = NULL;
a782d688
GL
466}
467
468static void sh_mmcif_release_dma(struct sh_mmcif_host *host)
469{
470 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC, BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
471 /* Descriptors are freed automatically */
472 if (host->chan_tx) {
473 struct dma_chan *chan = host->chan_tx;
474 host->chan_tx = NULL;
475 dma_release_channel(chan);
476 }
477 if (host->chan_rx) {
478 struct dma_chan *chan = host->chan_rx;
479 host->chan_rx = NULL;
480 dma_release_channel(chan);
481 }
482
f38f94c6 483 host->dma_active = false;
a782d688 484}
fdc50a94
YG
485
486static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
487{
585c3a5a
KM
488 struct device *dev = sh_mmcif_host_to_dev(host);
489 struct sh_mmcif_plat_data *p = dev->platform_data;
bf68a812 490 bool sup_pclk = p ? p->sup_pclk : false;
6aed678b 491 unsigned int current_clk = clk_get_rate(host->clk);
89d49a70 492 unsigned int clkdiv;
fdc50a94
YG
493
494 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
495 sh_mmcif_bitclr(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR);
496
497 if (!clk)
498 return;
fdc50a94 499
89d49a70
KM
500 if (host->clkdiv_map) {
501 unsigned int freq, best_freq, myclk, div, diff_min, diff;
502 int i;
503
504 clkdiv = 0;
505 diff_min = ~0;
506 best_freq = 0;
507 for (i = 31; i >= 0; i--) {
508 if (!((1 << i) & host->clkdiv_map))
509 continue;
510
511 /*
512 * clk = parent_freq / div
513 * -> parent_freq = clk x div
514 */
515
516 div = 1 << (i + 1);
517 freq = clk_round_rate(host->clk, clk * div);
518 myclk = freq / div;
519 diff = (myclk > clk) ? myclk - clk : clk - myclk;
520
521 if (diff <= diff_min) {
522 best_freq = freq;
523 clkdiv = i;
524 diff_min = diff;
525 }
526 }
527
528 dev_dbg(dev, "clk %u/%u (%u, 0x%x)\n",
529 (best_freq / (1 << (clkdiv + 1))), clk,
530 best_freq, clkdiv);
531
532 clk_set_rate(host->clk, best_freq);
533 clkdiv = clkdiv << 16;
534 } else if (sup_pclk && clk == current_clk) {
535 clkdiv = CLK_SUP_PCLK;
536 } else {
537 clkdiv = (fls(DIV_ROUND_UP(current_clk, clk) - 1) - 1) << 16;
538 }
539
540 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_CLEAR & clkdiv);
fdc50a94
YG
541 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, CLK_ENABLE);
542}
543
544static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
545{
546 u32 tmp;
547
487d9fc5 548 tmp = 0x010f0000 & sh_mmcif_readl(host->addr, MMCIF_CE_CLK_CTRL);
fdc50a94 549
487d9fc5
MD
550 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_ON);
551 sh_mmcif_writel(host->addr, MMCIF_CE_VERSION, SOFT_RST_OFF);
967bcb77
GL
552 if (host->ccs_enable)
553 tmp |= SCCSTO_29;
6d6fd367
GL
554 if (host->clk_ctrl2_enable)
555 sh_mmcif_writel(host->addr, MMCIF_CE_CLK_CTRL2, 0x0F0F0000);
fdc50a94 556 sh_mmcif_bitset(host, MMCIF_CE_CLK_CTRL, tmp |
967bcb77 557 SRSPTO_256 | SRBSYTO_29 | SRWDTO_29);
fdc50a94
YG
558 /* byte swap on */
559 sh_mmcif_bitset(host, MMCIF_CE_BUF_ACC, BUF_ACC_ATYP);
560}
561
562static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
563{
585c3a5a 564 struct device *dev = sh_mmcif_host_to_dev(host);
fdc50a94 565 u32 state1, state2;
ee4b8887 566 int ret, timeout;
fdc50a94 567
aa0787a9 568 host->sd_error = false;
fdc50a94 569
487d9fc5
MD
570 state1 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1);
571 state2 = sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS2);
585c3a5a
KM
572 dev_dbg(dev, "ERR HOST_STS1 = %08x\n", state1);
573 dev_dbg(dev, "ERR HOST_STS2 = %08x\n", state2);
fdc50a94
YG
574
575 if (state1 & STS1_CMDSEQ) {
576 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, CMD_CTRL_BREAK);
577 sh_mmcif_bitset(host, MMCIF_CE_CMD_CTRL, ~CMD_CTRL_BREAK);
ee4b8887 578 for (timeout = 10000000; timeout; timeout--) {
487d9fc5 579 if (!(sh_mmcif_readl(host->addr, MMCIF_CE_HOST_STS1)
ee4b8887 580 & STS1_CMDSEQ))
fdc50a94
YG
581 break;
582 mdelay(1);
583 }
ee4b8887 584 if (!timeout) {
585c3a5a 585 dev_err(dev,
ee4b8887
GL
586 "Forced end of command sequence timeout err\n");
587 return -EIO;
588 }
fdc50a94 589 sh_mmcif_sync_reset(host);
585c3a5a 590 dev_dbg(dev, "Forced end of command sequence\n");
fdc50a94
YG
591 return -EIO;
592 }
593
594 if (state2 & STS2_CRC_ERR) {
585c3a5a 595 dev_err(dev, " CRC error: state %u, wait %u\n",
e475b270 596 host->state, host->wait_for);
fdc50a94
YG
597 ret = -EIO;
598 } else if (state2 & STS2_TIMEOUT_ERR) {
585c3a5a 599 dev_err(dev, " Timeout: state %u, wait %u\n",
e475b270 600 host->state, host->wait_for);
fdc50a94
YG
601 ret = -ETIMEDOUT;
602 } else {
585c3a5a 603 dev_dbg(dev, " End/Index error: state %u, wait %u\n",
e475b270 604 host->state, host->wait_for);
fdc50a94
YG
605 ret = -EIO;
606 }
607 return ret;
608}
609
f985da17 610static bool sh_mmcif_next_block(struct sh_mmcif_host *host, u32 *p)
fdc50a94 611{
f985da17
GL
612 struct mmc_data *data = host->mrq->data;
613
614 host->sg_blkidx += host->blocksize;
615
616 /* data->sg->length must be a multiple of host->blocksize? */
617 BUG_ON(host->sg_blkidx > data->sg->length);
618
619 if (host->sg_blkidx == data->sg->length) {
620 host->sg_blkidx = 0;
621 if (++host->sg_idx < data->sg_len)
622 host->pio_ptr = sg_virt(++data->sg);
623 } else {
624 host->pio_ptr = p;
625 }
626
99eb9d8d 627 return host->sg_idx != data->sg_len;
f985da17
GL
628}
629
630static void sh_mmcif_single_read(struct sh_mmcif_host *host,
631 struct mmc_request *mrq)
632{
633 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
634 BLOCK_SIZE_MASK) + 3;
635
636 host->wait_for = MMCIF_WAIT_FOR_READ;
fdc50a94 637
fdc50a94
YG
638 /* buf read enable */
639 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
f985da17
GL
640}
641
642static bool sh_mmcif_read_block(struct sh_mmcif_host *host)
643{
585c3a5a 644 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
645 struct mmc_data *data = host->mrq->data;
646 u32 *p = sg_virt(data->sg);
647 int i;
648
649 if (host->sd_error) {
650 data->error = sh_mmcif_error_manage(host);
585c3a5a 651 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
652 return false;
653 }
654
655 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 656 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
fdc50a94
YG
657
658 /* buffer read end */
659 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFRE);
f985da17 660 host->wait_for = MMCIF_WAIT_FOR_READ_END;
fdc50a94 661
f985da17 662 return true;
fdc50a94
YG
663}
664
f985da17
GL
665static void sh_mmcif_multi_read(struct sh_mmcif_host *host,
666 struct mmc_request *mrq)
fdc50a94
YG
667{
668 struct mmc_data *data = mrq->data;
f985da17
GL
669
670 if (!data->sg_len || !data->sg->length)
671 return;
672
673 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
674 BLOCK_SIZE_MASK;
675
676 host->wait_for = MMCIF_WAIT_FOR_MREAD;
677 host->sg_idx = 0;
678 host->sg_blkidx = 0;
679 host->pio_ptr = sg_virt(data->sg);
5df460b1 680
f985da17
GL
681 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
682}
683
684static bool sh_mmcif_mread_block(struct sh_mmcif_host *host)
685{
585c3a5a 686 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
687 struct mmc_data *data = host->mrq->data;
688 u32 *p = host->pio_ptr;
689 int i;
690
691 if (host->sd_error) {
692 data->error = sh_mmcif_error_manage(host);
585c3a5a 693 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17 694 return false;
fdc50a94 695 }
f985da17
GL
696
697 BUG_ON(!data->sg->length);
698
699 for (i = 0; i < host->blocksize / 4; i++)
700 *p++ = sh_mmcif_readl(host->addr, MMCIF_CE_DATA);
701
702 if (!sh_mmcif_next_block(host, p))
703 return false;
704
f985da17
GL
705 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFREN);
706
707 return true;
fdc50a94
YG
708}
709
f985da17 710static void sh_mmcif_single_write(struct sh_mmcif_host *host,
fdc50a94
YG
711 struct mmc_request *mrq)
712{
f985da17
GL
713 host->blocksize = (sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
714 BLOCK_SIZE_MASK) + 3;
fdc50a94 715
f985da17 716 host->wait_for = MMCIF_WAIT_FOR_WRITE;
fdc50a94
YG
717
718 /* buf write enable */
f985da17
GL
719 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
720}
721
722static bool sh_mmcif_write_block(struct sh_mmcif_host *host)
723{
585c3a5a 724 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
725 struct mmc_data *data = host->mrq->data;
726 u32 *p = sg_virt(data->sg);
727 int i;
728
729 if (host->sd_error) {
730 data->error = sh_mmcif_error_manage(host);
585c3a5a 731 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17
GL
732 return false;
733 }
734
735 for (i = 0; i < host->blocksize / 4; i++)
487d9fc5 736 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
fdc50a94
YG
737
738 /* buffer write end */
739 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MDTRANE);
f985da17 740 host->wait_for = MMCIF_WAIT_FOR_WRITE_END;
fdc50a94 741
f985da17 742 return true;
fdc50a94
YG
743}
744
f985da17
GL
745static void sh_mmcif_multi_write(struct sh_mmcif_host *host,
746 struct mmc_request *mrq)
fdc50a94
YG
747{
748 struct mmc_data *data = mrq->data;
fdc50a94 749
f985da17
GL
750 if (!data->sg_len || !data->sg->length)
751 return;
fdc50a94 752
f985da17
GL
753 host->blocksize = sh_mmcif_readl(host->addr, MMCIF_CE_BLOCK_SET) &
754 BLOCK_SIZE_MASK;
fdc50a94 755
f985da17
GL
756 host->wait_for = MMCIF_WAIT_FOR_MWRITE;
757 host->sg_idx = 0;
758 host->sg_blkidx = 0;
759 host->pio_ptr = sg_virt(data->sg);
5df460b1 760
f985da17
GL
761 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
762}
fdc50a94 763
f985da17
GL
764static bool sh_mmcif_mwrite_block(struct sh_mmcif_host *host)
765{
585c3a5a 766 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
767 struct mmc_data *data = host->mrq->data;
768 u32 *p = host->pio_ptr;
769 int i;
770
771 if (host->sd_error) {
772 data->error = sh_mmcif_error_manage(host);
585c3a5a 773 dev_dbg(dev, "%s(): %d\n", __func__, data->error);
f985da17 774 return false;
fdc50a94 775 }
f985da17
GL
776
777 BUG_ON(!data->sg->length);
778
779 for (i = 0; i < host->blocksize / 4; i++)
780 sh_mmcif_writel(host->addr, MMCIF_CE_DATA, *p++);
781
782 if (!sh_mmcif_next_block(host, p))
783 return false;
784
f985da17
GL
785 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MBUFWEN);
786
787 return true;
fdc50a94
YG
788}
789
790static void sh_mmcif_get_response(struct sh_mmcif_host *host,
791 struct mmc_command *cmd)
792{
793 if (cmd->flags & MMC_RSP_136) {
487d9fc5
MD
794 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP3);
795 cmd->resp[1] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP2);
796 cmd->resp[2] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP1);
797 cmd->resp[3] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94 798 } else
487d9fc5 799 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP0);
fdc50a94
YG
800}
801
802static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
803 struct mmc_command *cmd)
804{
487d9fc5 805 cmd->resp[0] = sh_mmcif_readl(host->addr, MMCIF_CE_RESP_CMD12);
fdc50a94
YG
806}
807
808static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
69983404 809 struct mmc_request *mrq)
fdc50a94 810{
585c3a5a 811 struct device *dev = sh_mmcif_host_to_dev(host);
69983404
GL
812 struct mmc_data *data = mrq->data;
813 struct mmc_command *cmd = mrq->cmd;
814 u32 opc = cmd->opcode;
fdc50a94
YG
815 u32 tmp = 0;
816
817 /* Response Type check */
818 switch (mmc_resp_type(cmd)) {
819 case MMC_RSP_NONE:
820 tmp |= CMD_SET_RTYP_NO;
821 break;
822 case MMC_RSP_R1:
823 case MMC_RSP_R1B:
824 case MMC_RSP_R3:
825 tmp |= CMD_SET_RTYP_6B;
826 break;
827 case MMC_RSP_R2:
828 tmp |= CMD_SET_RTYP_17B;
829 break;
830 default:
585c3a5a 831 dev_err(dev, "Unsupported response type.\n");
fdc50a94
YG
832 break;
833 }
834 switch (opc) {
835 /* RBSY */
a812ba0f 836 case MMC_SLEEP_AWAKE:
fdc50a94
YG
837 case MMC_SWITCH:
838 case MMC_STOP_TRANSMISSION:
839 case MMC_SET_WRITE_PROT:
840 case MMC_CLR_WRITE_PROT:
841 case MMC_ERASE:
fdc50a94
YG
842 tmp |= CMD_SET_RBSY;
843 break;
844 }
845 /* WDAT / DATW */
69983404 846 if (data) {
fdc50a94
YG
847 tmp |= CMD_SET_WDAT;
848 switch (host->bus_width) {
849 case MMC_BUS_WIDTH_1:
850 tmp |= CMD_SET_DATW_1;
851 break;
852 case MMC_BUS_WIDTH_4:
853 tmp |= CMD_SET_DATW_4;
854 break;
855 case MMC_BUS_WIDTH_8:
856 tmp |= CMD_SET_DATW_8;
857 break;
858 default:
585c3a5a 859 dev_err(dev, "Unsupported bus width.\n");
fdc50a94
YG
860 break;
861 }
555061f9 862 switch (host->timing) {
4039ff47 863 case MMC_TIMING_MMC_DDR52:
555061f9
TK
864 /*
865 * MMC core will only set this timing, if the host
4039ff47
SJ
866 * advertises the MMC_CAP_1_8V_DDR/MMC_CAP_1_2V_DDR
867 * capability. MMCIF implementations with this
868 * capability, e.g. sh73a0, will have to set it
869 * in their platform data.
555061f9
TK
870 */
871 tmp |= CMD_SET_DARS;
872 break;
873 }
fdc50a94
YG
874 }
875 /* DWEN */
876 if (opc == MMC_WRITE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK)
877 tmp |= CMD_SET_DWEN;
878 /* CMLTE/CMD12EN */
879 if (opc == MMC_READ_MULTIPLE_BLOCK || opc == MMC_WRITE_MULTIPLE_BLOCK) {
880 tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
881 sh_mmcif_bitset(host, MMCIF_CE_BLOCK_SET,
69983404 882 data->blocks << 16);
fdc50a94
YG
883 }
884 /* RIDXC[1:0] check bits */
885 if (opc == MMC_SEND_OP_COND || opc == MMC_ALL_SEND_CID ||
886 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
887 tmp |= CMD_SET_RIDXC_BITS;
888 /* RCRC7C[1:0] check bits */
889 if (opc == MMC_SEND_OP_COND)
890 tmp |= CMD_SET_CRC7C_BITS;
891 /* RCRC7C[1:0] internal CRC7 */
892 if (opc == MMC_ALL_SEND_CID ||
893 opc == MMC_SEND_CSD || opc == MMC_SEND_CID)
894 tmp |= CMD_SET_CRC7C_INTERNAL;
895
69983404 896 return (opc << 24) | tmp;
fdc50a94
YG
897}
898
e47bf32a 899static int sh_mmcif_data_trans(struct sh_mmcif_host *host,
f985da17 900 struct mmc_request *mrq, u32 opc)
fdc50a94 901{
585c3a5a
KM
902 struct device *dev = sh_mmcif_host_to_dev(host);
903
fdc50a94
YG
904 switch (opc) {
905 case MMC_READ_MULTIPLE_BLOCK:
f985da17
GL
906 sh_mmcif_multi_read(host, mrq);
907 return 0;
fdc50a94 908 case MMC_WRITE_MULTIPLE_BLOCK:
f985da17
GL
909 sh_mmcif_multi_write(host, mrq);
910 return 0;
fdc50a94 911 case MMC_WRITE_BLOCK:
f985da17
GL
912 sh_mmcif_single_write(host, mrq);
913 return 0;
fdc50a94
YG
914 case MMC_READ_SINGLE_BLOCK:
915 case MMC_SEND_EXT_CSD:
f985da17
GL
916 sh_mmcif_single_read(host, mrq);
917 return 0;
fdc50a94 918 default:
585c3a5a 919 dev_err(dev, "Unsupported CMD%d\n", opc);
ee4b8887 920 return -EINVAL;
fdc50a94 921 }
fdc50a94
YG
922}
923
924static void sh_mmcif_start_cmd(struct sh_mmcif_host *host,
ee4b8887 925 struct mmc_request *mrq)
fdc50a94 926{
ee4b8887 927 struct mmc_command *cmd = mrq->cmd;
f985da17
GL
928 u32 opc = cmd->opcode;
929 u32 mask;
dbb42d96 930 unsigned long flags;
fdc50a94 931
fdc50a94 932 switch (opc) {
ee4b8887 933 /* response busy check */
a812ba0f 934 case MMC_SLEEP_AWAKE:
fdc50a94
YG
935 case MMC_SWITCH:
936 case MMC_STOP_TRANSMISSION:
937 case MMC_SET_WRITE_PROT:
938 case MMC_CLR_WRITE_PROT:
939 case MMC_ERASE:
ee4b8887 940 mask = MASK_START_CMD | MASK_MRBSYE;
fdc50a94
YG
941 break;
942 default:
ee4b8887 943 mask = MASK_START_CMD | MASK_MCRSPE;
fdc50a94
YG
944 break;
945 }
fdc50a94 946
967bcb77
GL
947 if (host->ccs_enable)
948 mask |= MASK_MCCSTO;
949
69983404 950 if (mrq->data) {
487d9fc5
MD
951 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET, 0);
952 sh_mmcif_writel(host->addr, MMCIF_CE_BLOCK_SET,
953 mrq->data->blksz);
fdc50a94 954 }
69983404 955 opc = sh_mmcif_set_cmd(host, mrq);
fdc50a94 956
967bcb77
GL
957 if (host->ccs_enable)
958 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0);
959 else
960 sh_mmcif_writel(host->addr, MMCIF_CE_INT, 0xD80430C0 | INT_CCS);
487d9fc5 961 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, mask);
fdc50a94 962 /* set arg */
487d9fc5 963 sh_mmcif_writel(host->addr, MMCIF_CE_ARG, cmd->arg);
fdc50a94 964 /* set cmd */
dbb42d96 965 spin_lock_irqsave(&host->lock, flags);
487d9fc5 966 sh_mmcif_writel(host->addr, MMCIF_CE_CMD_SET, opc);
fdc50a94 967
f985da17
GL
968 host->wait_for = MMCIF_WAIT_FOR_CMD;
969 schedule_delayed_work(&host->timeout_work, host->timeout);
dbb42d96 970 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
971}
972
973static void sh_mmcif_stop_cmd(struct sh_mmcif_host *host,
ee4b8887 974 struct mmc_request *mrq)
fdc50a94 975{
585c3a5a
KM
976 struct device *dev = sh_mmcif_host_to_dev(host);
977
69983404
GL
978 switch (mrq->cmd->opcode) {
979 case MMC_READ_MULTIPLE_BLOCK:
fdc50a94 980 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12DRE);
69983404
GL
981 break;
982 case MMC_WRITE_MULTIPLE_BLOCK:
fdc50a94 983 sh_mmcif_bitset(host, MMCIF_CE_INT_MASK, MASK_MCMD12RBE);
69983404
GL
984 break;
985 default:
585c3a5a 986 dev_err(dev, "unsupported stop cmd\n");
69983404 987 mrq->stop->error = sh_mmcif_error_manage(host);
fdc50a94
YG
988 return;
989 }
990
f985da17 991 host->wait_for = MMCIF_WAIT_FOR_STOP;
fdc50a94
YG
992}
993
994static void sh_mmcif_request(struct mmc_host *mmc, struct mmc_request *mrq)
995{
996 struct sh_mmcif_host *host = mmc_priv(mmc);
585c3a5a 997 struct device *dev = sh_mmcif_host_to_dev(host);
3b0beafc
GL
998 unsigned long flags;
999
1000 spin_lock_irqsave(&host->lock, flags);
1001 if (host->state != STATE_IDLE) {
585c3a5a
KM
1002 dev_dbg(dev, "%s() rejected, state %u\n",
1003 __func__, host->state);
3b0beafc
GL
1004 spin_unlock_irqrestore(&host->lock, flags);
1005 mrq->cmd->error = -EAGAIN;
1006 mmc_request_done(mmc, mrq);
1007 return;
1008 }
1009
1010 host->state = STATE_REQUEST;
1011 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94
YG
1012
1013 switch (mrq->cmd->opcode) {
1014 /* MMCIF does not support SD/SDIO command */
7541ca98
LP
1015 case MMC_SLEEP_AWAKE: /* = SD_IO_SEND_OP_COND (5) */
1016 case MMC_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
1017 if ((mrq->cmd->flags & MMC_CMD_MASK) != MMC_CMD_BCR)
1018 break;
fdc50a94 1019 case MMC_APP_CMD:
92ff0c5b 1020 case SD_IO_RW_DIRECT:
3b0beafc 1021 host->state = STATE_IDLE;
fdc50a94
YG
1022 mrq->cmd->error = -ETIMEDOUT;
1023 mmc_request_done(mmc, mrq);
1024 return;
fdc50a94
YG
1025 default:
1026 break;
1027 }
f985da17
GL
1028
1029 host->mrq = mrq;
fdc50a94 1030
f985da17 1031 sh_mmcif_start_cmd(host, mrq);
fdc50a94
YG
1032}
1033
9bb09a30 1034static void sh_mmcif_clk_setup(struct sh_mmcif_host *host)
a6609267 1035{
89d49a70
KM
1036 struct device *dev = sh_mmcif_host_to_dev(host);
1037
1038 if (host->mmc->f_max) {
1039 unsigned int f_max, f_min = 0, f_min_old;
1040
1041 f_max = host->mmc->f_max;
1042 for (f_min_old = f_max; f_min_old > 2;) {
1043 f_min = clk_round_rate(host->clk, f_min_old / 2);
1044 if (f_min == f_min_old)
1045 break;
1046 f_min_old = f_min;
1047 }
1048
1049 /*
1050 * This driver assumes this SoC is R-Car Gen2 or later
1051 */
1052 host->clkdiv_map = 0x3ff;
1053
1054 host->mmc->f_max = f_max / (1 << ffs(host->clkdiv_map));
1055 host->mmc->f_min = f_min / (1 << fls(host->clkdiv_map));
1056 } else {
1057 unsigned int clk = clk_get_rate(host->clk);
1058
1059 host->mmc->f_max = clk / 2;
1060 host->mmc->f_min = clk / 512;
1061 }
a6609267 1062
89d49a70
KM
1063 dev_dbg(dev, "clk max/min = %d/%d\n",
1064 host->mmc->f_max, host->mmc->f_min);
a6609267
GL
1065}
1066
7d17baa0
GL
1067static void sh_mmcif_set_power(struct sh_mmcif_host *host, struct mmc_ios *ios)
1068{
7d17baa0
GL
1069 struct mmc_host *mmc = host->mmc;
1070
7d17baa0
GL
1071 if (!IS_ERR(mmc->supply.vmmc))
1072 /* Errors ignored... */
1073 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1074 ios->power_mode ? ios->vdd : 0);
1075}
1076
fdc50a94
YG
1077static void sh_mmcif_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1078{
1079 struct sh_mmcif_host *host = mmc_priv(mmc);
585c3a5a 1080 struct device *dev = sh_mmcif_host_to_dev(host);
3b0beafc
GL
1081 unsigned long flags;
1082
1083 spin_lock_irqsave(&host->lock, flags);
1084 if (host->state != STATE_IDLE) {
585c3a5a
KM
1085 dev_dbg(dev, "%s() rejected, state %u\n",
1086 __func__, host->state);
3b0beafc
GL
1087 spin_unlock_irqrestore(&host->lock, flags);
1088 return;
1089 }
1090
1091 host->state = STATE_IOS;
1092 spin_unlock_irqrestore(&host->lock, flags);
fdc50a94 1093
f5e0cec4 1094 if (ios->power_mode == MMC_POWER_UP) {
c9b0cef2 1095 if (!host->card_present) {
faca6648 1096 /* See if we also get DMA */
27cbd7e8 1097 sh_mmcif_request_dma(host);
c9b0cef2 1098 host->card_present = true;
faca6648 1099 }
7d17baa0 1100 sh_mmcif_set_power(host, ios);
f5e0cec4 1101 } else if (ios->power_mode == MMC_POWER_OFF || !ios->clock) {
fdc50a94
YG
1102 /* clock stop */
1103 sh_mmcif_clock_control(host, 0);
faca6648 1104 if (ios->power_mode == MMC_POWER_OFF) {
c9b0cef2 1105 if (host->card_present) {
faca6648 1106 sh_mmcif_release_dma(host);
c9b0cef2 1107 host->card_present = false;
faca6648 1108 }
c9b0cef2
GL
1109 }
1110 if (host->power) {
585c3a5a 1111 pm_runtime_put_sync(dev);
6aed678b 1112 clk_disable_unprepare(host->clk);
c9b0cef2 1113 host->power = false;
7d17baa0
GL
1114 if (ios->power_mode == MMC_POWER_OFF)
1115 sh_mmcif_set_power(host, ios);
faca6648 1116 }
3b0beafc 1117 host->state = STATE_IDLE;
fdc50a94 1118 return;
fdc50a94
YG
1119 }
1120
c9b0cef2
GL
1121 if (ios->clock) {
1122 if (!host->power) {
9bb09a30
KM
1123 clk_prepare_enable(host->clk);
1124
585c3a5a 1125 pm_runtime_get_sync(dev);
c9b0cef2
GL
1126 host->power = true;
1127 sh_mmcif_sync_reset(host);
1128 }
fdc50a94 1129 sh_mmcif_clock_control(host, ios->clock);
c9b0cef2 1130 }
fdc50a94 1131
555061f9 1132 host->timing = ios->timing;
fdc50a94 1133 host->bus_width = ios->bus_width;
3b0beafc 1134 host->state = STATE_IDLE;
fdc50a94
YG
1135}
1136
777271d0
AH
1137static int sh_mmcif_get_cd(struct mmc_host *mmc)
1138{
1139 struct sh_mmcif_host *host = mmc_priv(mmc);
585c3a5a
KM
1140 struct device *dev = sh_mmcif_host_to_dev(host);
1141 struct sh_mmcif_plat_data *p = dev->platform_data;
e480606a
GL
1142 int ret = mmc_gpio_get_cd(mmc);
1143
1144 if (ret >= 0)
1145 return ret;
777271d0 1146
bf68a812 1147 if (!p || !p->get_cd)
777271d0
AH
1148 return -ENOSYS;
1149 else
1150 return p->get_cd(host->pd);
1151}
1152
fdc50a94
YG
1153static struct mmc_host_ops sh_mmcif_ops = {
1154 .request = sh_mmcif_request,
1155 .set_ios = sh_mmcif_set_ios,
777271d0 1156 .get_cd = sh_mmcif_get_cd,
fdc50a94
YG
1157};
1158
f985da17
GL
1159static bool sh_mmcif_end_cmd(struct sh_mmcif_host *host)
1160{
1161 struct mmc_command *cmd = host->mrq->cmd;
69983404 1162 struct mmc_data *data = host->mrq->data;
585c3a5a 1163 struct device *dev = sh_mmcif_host_to_dev(host);
f985da17
GL
1164 long time;
1165
1166 if (host->sd_error) {
1167 switch (cmd->opcode) {
1168 case MMC_ALL_SEND_CID:
1169 case MMC_SELECT_CARD:
1170 case MMC_APP_CMD:
1171 cmd->error = -ETIMEDOUT;
f985da17
GL
1172 break;
1173 default:
1174 cmd->error = sh_mmcif_error_manage(host);
f985da17
GL
1175 break;
1176 }
585c3a5a 1177 dev_dbg(dev, "CMD%d error %d\n",
e475b270 1178 cmd->opcode, cmd->error);
aba9d646 1179 host->sd_error = false;
f985da17
GL
1180 return false;
1181 }
1182 if (!(cmd->flags & MMC_RSP_PRESENT)) {
1183 cmd->error = 0;
1184 return false;
1185 }
1186
1187 sh_mmcif_get_response(host, cmd);
1188
69983404 1189 if (!data)
f985da17
GL
1190 return false;
1191
90f1cb43
GL
1192 /*
1193 * Completion can be signalled from DMA callback and error, so, have to
1194 * reset here, before setting .dma_active
1195 */
1196 init_completion(&host->dma_complete);
1197
69983404 1198 if (data->flags & MMC_DATA_READ) {
f985da17
GL
1199 if (host->chan_rx)
1200 sh_mmcif_start_dma_rx(host);
1201 } else {
1202 if (host->chan_tx)
1203 sh_mmcif_start_dma_tx(host);
1204 }
1205
1206 if (!host->dma_active) {
69983404 1207 data->error = sh_mmcif_data_trans(host, host->mrq, cmd->opcode);
99eb9d8d 1208 return !data->error;
f985da17
GL
1209 }
1210
1211 /* Running in the IRQ thread, can sleep */
1212 time = wait_for_completion_interruptible_timeout(&host->dma_complete,
1213 host->timeout);
eae30983
TK
1214
1215 if (data->flags & MMC_DATA_READ)
1216 dma_unmap_sg(host->chan_rx->device->dev,
1217 data->sg, data->sg_len,
1218 DMA_FROM_DEVICE);
1219 else
1220 dma_unmap_sg(host->chan_tx->device->dev,
1221 data->sg, data->sg_len,
1222 DMA_TO_DEVICE);
1223
f985da17
GL
1224 if (host->sd_error) {
1225 dev_err(host->mmc->parent,
1226 "Error IRQ while waiting for DMA completion!\n");
1227 /* Woken up by an error IRQ: abort DMA */
69983404 1228 data->error = sh_mmcif_error_manage(host);
f985da17 1229 } else if (!time) {
e475b270 1230 dev_err(host->mmc->parent, "DMA timeout!\n");
69983404 1231 data->error = -ETIMEDOUT;
f985da17 1232 } else if (time < 0) {
e475b270
TK
1233 dev_err(host->mmc->parent,
1234 "wait_for_completion_...() error %ld!\n", time);
69983404 1235 data->error = time;
f985da17
GL
1236 }
1237 sh_mmcif_bitclr(host, MMCIF_CE_BUF_ACC,
1238 BUF_ACC_DMAREN | BUF_ACC_DMAWEN);
1239 host->dma_active = false;
1240
eae30983 1241 if (data->error) {
69983404 1242 data->bytes_xfered = 0;
eae30983
TK
1243 /* Abort DMA */
1244 if (data->flags & MMC_DATA_READ)
1245 dmaengine_terminate_all(host->chan_rx);
1246 else
1247 dmaengine_terminate_all(host->chan_tx);
1248 }
f985da17
GL
1249
1250 return false;
1251}
1252
1253static irqreturn_t sh_mmcif_irqt(int irq, void *dev_id)
1254{
1255 struct sh_mmcif_host *host = dev_id;
8047310e 1256 struct mmc_request *mrq;
585c3a5a 1257 struct device *dev = sh_mmcif_host_to_dev(host);
5df460b1 1258 bool wait = false;
dbb42d96
KT
1259 unsigned long flags;
1260 int wait_work;
1261
1262 spin_lock_irqsave(&host->lock, flags);
1263 wait_work = host->wait_for;
1264 spin_unlock_irqrestore(&host->lock, flags);
f985da17
GL
1265
1266 cancel_delayed_work_sync(&host->timeout_work);
1267
8047310e
GL
1268 mutex_lock(&host->thread_lock);
1269
1270 mrq = host->mrq;
1271 if (!mrq) {
585c3a5a 1272 dev_dbg(dev, "IRQ thread state %u, wait %u: NULL mrq!\n",
8047310e
GL
1273 host->state, host->wait_for);
1274 mutex_unlock(&host->thread_lock);
1275 return IRQ_HANDLED;
1276 }
1277
f985da17
GL
1278 /*
1279 * All handlers return true, if processing continues, and false, if the
1280 * request has to be completed - successfully or not
1281 */
dbb42d96 1282 switch (wait_work) {
f985da17
GL
1283 case MMCIF_WAIT_FOR_REQUEST:
1284 /* We're too late, the timeout has already kicked in */
8047310e 1285 mutex_unlock(&host->thread_lock);
f985da17
GL
1286 return IRQ_HANDLED;
1287 case MMCIF_WAIT_FOR_CMD:
5df460b1
GL
1288 /* Wait for data? */
1289 wait = sh_mmcif_end_cmd(host);
f985da17
GL
1290 break;
1291 case MMCIF_WAIT_FOR_MREAD:
5df460b1
GL
1292 /* Wait for more data? */
1293 wait = sh_mmcif_mread_block(host);
f985da17
GL
1294 break;
1295 case MMCIF_WAIT_FOR_READ:
5df460b1
GL
1296 /* Wait for data end? */
1297 wait = sh_mmcif_read_block(host);
f985da17
GL
1298 break;
1299 case MMCIF_WAIT_FOR_MWRITE:
5df460b1
GL
1300 /* Wait data to write? */
1301 wait = sh_mmcif_mwrite_block(host);
f985da17
GL
1302 break;
1303 case MMCIF_WAIT_FOR_WRITE:
5df460b1
GL
1304 /* Wait for data end? */
1305 wait = sh_mmcif_write_block(host);
f985da17
GL
1306 break;
1307 case MMCIF_WAIT_FOR_STOP:
1308 if (host->sd_error) {
1309 mrq->stop->error = sh_mmcif_error_manage(host);
585c3a5a 1310 dev_dbg(dev, "%s(): %d\n", __func__, mrq->stop->error);
f985da17
GL
1311 break;
1312 }
1313 sh_mmcif_get_cmd12response(host, mrq->stop);
1314 mrq->stop->error = 0;
1315 break;
1316 case MMCIF_WAIT_FOR_READ_END:
1317 case MMCIF_WAIT_FOR_WRITE_END:
e475b270 1318 if (host->sd_error) {
91ab252a 1319 mrq->data->error = sh_mmcif_error_manage(host);
585c3a5a 1320 dev_dbg(dev, "%s(): %d\n", __func__, mrq->data->error);
e475b270 1321 }
f985da17
GL
1322 break;
1323 default:
1324 BUG();
1325 }
1326
5df460b1
GL
1327 if (wait) {
1328 schedule_delayed_work(&host->timeout_work, host->timeout);
1329 /* Wait for more data */
8047310e 1330 mutex_unlock(&host->thread_lock);
5df460b1
GL
1331 return IRQ_HANDLED;
1332 }
1333
f985da17 1334 if (host->wait_for != MMCIF_WAIT_FOR_STOP) {
91ab252a 1335 struct mmc_data *data = mrq->data;
69983404
GL
1336 if (!mrq->cmd->error && data && !data->error)
1337 data->bytes_xfered =
1338 data->blocks * data->blksz;
f985da17 1339
69983404 1340 if (mrq->stop && !mrq->cmd->error && (!data || !data->error)) {
f985da17 1341 sh_mmcif_stop_cmd(host, mrq);
5df460b1
GL
1342 if (!mrq->stop->error) {
1343 schedule_delayed_work(&host->timeout_work, host->timeout);
8047310e 1344 mutex_unlock(&host->thread_lock);
f985da17 1345 return IRQ_HANDLED;
5df460b1 1346 }
f985da17
GL
1347 }
1348 }
1349
1350 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
1351 host->state = STATE_IDLE;
69983404 1352 host->mrq = NULL;
f985da17
GL
1353 mmc_request_done(host->mmc, mrq);
1354
8047310e
GL
1355 mutex_unlock(&host->thread_lock);
1356
f985da17
GL
1357 return IRQ_HANDLED;
1358}
1359
fdc50a94
YG
1360static irqreturn_t sh_mmcif_intr(int irq, void *dev_id)
1361{
1362 struct sh_mmcif_host *host = dev_id;
585c3a5a 1363 struct device *dev = sh_mmcif_host_to_dev(host);
967bcb77 1364 u32 state, mask;
fdc50a94 1365
487d9fc5 1366 state = sh_mmcif_readl(host->addr, MMCIF_CE_INT);
967bcb77
GL
1367 mask = sh_mmcif_readl(host->addr, MMCIF_CE_INT_MASK);
1368 if (host->ccs_enable)
1369 sh_mmcif_writel(host->addr, MMCIF_CE_INT, ~(state & mask));
1370 else
1371 sh_mmcif_writel(host->addr, MMCIF_CE_INT, INT_CCS | ~(state & mask));
8af50750 1372 sh_mmcif_bitclr(host, MMCIF_CE_INT_MASK, state & MASK_CLEAN);
fdc50a94 1373
8af50750 1374 if (state & ~MASK_CLEAN)
585c3a5a 1375 dev_dbg(dev, "IRQ state = 0x%08x incompletely cleared\n",
8af50750
GL
1376 state);
1377
1378 if (state & INT_ERR_STS || state & ~INT_ALL) {
aa0787a9 1379 host->sd_error = true;
585c3a5a 1380 dev_dbg(dev, "int err state = 0x%08x\n", state);
fdc50a94 1381 }
f985da17 1382 if (state & ~(INT_CMD12RBE | INT_CMD12CRE)) {
8af50750 1383 if (!host->mrq)
585c3a5a 1384 dev_dbg(dev, "NULL IRQ state = 0x%08x\n", state);
f985da17
GL
1385 if (!host->dma_active)
1386 return IRQ_WAKE_THREAD;
1387 else if (host->sd_error)
1b1a694d 1388 sh_mmcif_dma_complete(host);
f985da17 1389 } else {
585c3a5a 1390 dev_dbg(dev, "Unexpected IRQ 0x%x\n", state);
f985da17 1391 }
fdc50a94
YG
1392
1393 return IRQ_HANDLED;
1394}
1395
1b1a694d 1396static void sh_mmcif_timeout_work(struct work_struct *work)
f985da17 1397{
1046a811 1398 struct delayed_work *d = to_delayed_work(work);
f985da17
GL
1399 struct sh_mmcif_host *host = container_of(d, struct sh_mmcif_host, timeout_work);
1400 struct mmc_request *mrq = host->mrq;
585c3a5a 1401 struct device *dev = sh_mmcif_host_to_dev(host);
8047310e 1402 unsigned long flags;
f985da17
GL
1403
1404 if (host->dying)
1405 /* Don't run after mmc_remove_host() */
1406 return;
1407
8047310e
GL
1408 spin_lock_irqsave(&host->lock, flags);
1409 if (host->state == STATE_IDLE) {
1410 spin_unlock_irqrestore(&host->lock, flags);
1411 return;
1412 }
1413
585c3a5a 1414 dev_err(dev, "Timeout waiting for %u on CMD%u\n",
4cbd5224
KT
1415 host->wait_for, mrq->cmd->opcode);
1416
8047310e
GL
1417 host->state = STATE_TIMEOUT;
1418 spin_unlock_irqrestore(&host->lock, flags);
1419
f985da17
GL
1420 /*
1421 * Handle races with cancel_delayed_work(), unless
1422 * cancel_delayed_work_sync() is used
1423 */
1424 switch (host->wait_for) {
1425 case MMCIF_WAIT_FOR_CMD:
1426 mrq->cmd->error = sh_mmcif_error_manage(host);
1427 break;
1428 case MMCIF_WAIT_FOR_STOP:
1429 mrq->stop->error = sh_mmcif_error_manage(host);
1430 break;
1431 case MMCIF_WAIT_FOR_MREAD:
1432 case MMCIF_WAIT_FOR_MWRITE:
1433 case MMCIF_WAIT_FOR_READ:
1434 case MMCIF_WAIT_FOR_WRITE:
1435 case MMCIF_WAIT_FOR_READ_END:
1436 case MMCIF_WAIT_FOR_WRITE_END:
69983404 1437 mrq->data->error = sh_mmcif_error_manage(host);
f985da17
GL
1438 break;
1439 default:
1440 BUG();
1441 }
1442
1443 host->state = STATE_IDLE;
1444 host->wait_for = MMCIF_WAIT_FOR_REQUEST;
f985da17
GL
1445 host->mrq = NULL;
1446 mmc_request_done(host->mmc, mrq);
1447}
1448
7d17baa0
GL
1449static void sh_mmcif_init_ocr(struct sh_mmcif_host *host)
1450{
585c3a5a
KM
1451 struct device *dev = sh_mmcif_host_to_dev(host);
1452 struct sh_mmcif_plat_data *pd = dev->platform_data;
7d17baa0
GL
1453 struct mmc_host *mmc = host->mmc;
1454
1455 mmc_regulator_get_supply(mmc);
1456
bf68a812
GL
1457 if (!pd)
1458 return;
1459
7d17baa0
GL
1460 if (!mmc->ocr_avail)
1461 mmc->ocr_avail = pd->ocr;
1462 else if (pd->ocr)
1463 dev_warn(mmc_dev(mmc), "Platform OCR mask is ignored\n");
1464}
1465
c3be1efd 1466static int sh_mmcif_probe(struct platform_device *pdev)
fdc50a94
YG
1467{
1468 int ret = 0, irq[2];
1469 struct mmc_host *mmc;
e47bf32a 1470 struct sh_mmcif_host *host;
60985c39
KM
1471 struct device *dev = &pdev->dev;
1472 struct sh_mmcif_plat_data *pd = dev->platform_data;
fdc50a94
YG
1473 struct resource *res;
1474 void __iomem *reg;
2cd5b3e0 1475 const char *name;
fdc50a94
YG
1476
1477 irq[0] = platform_get_irq(pdev, 0);
1478 irq[1] = platform_get_irq(pdev, 1);
2cd5b3e0 1479 if (irq[0] < 0) {
60985c39 1480 dev_err(dev, "Get irq error\n");
fdc50a94
YG
1481 return -ENXIO;
1482 }
18f55fcc 1483
fdc50a94 1484 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
60985c39 1485 reg = devm_ioremap_resource(dev, res);
18f55fcc
BD
1486 if (IS_ERR(reg))
1487 return PTR_ERR(reg);
e1aae2eb 1488
60985c39 1489 mmc = mmc_alloc_host(sizeof(struct sh_mmcif_host), dev);
18f55fcc
BD
1490 if (!mmc)
1491 return -ENOMEM;
2c9054dc
SB
1492
1493 ret = mmc_of_parse(mmc);
1494 if (ret < 0)
46991005 1495 goto err_host;
2c9054dc 1496
fdc50a94
YG
1497 host = mmc_priv(mmc);
1498 host->mmc = mmc;
1499 host->addr = reg;
bad4371d 1500 host->timeout = msecs_to_jiffies(10000);
967bcb77 1501 host->ccs_enable = !pd || !pd->ccs_unsupported;
6d6fd367 1502 host->clk_ctrl2_enable = pd && pd->clk_ctrl2_present;
fdc50a94 1503
fdc50a94
YG
1504 host->pd = pdev;
1505
3b0beafc 1506 spin_lock_init(&host->lock);
fdc50a94
YG
1507
1508 mmc->ops = &sh_mmcif_ops;
7d17baa0
GL
1509 sh_mmcif_init_ocr(host);
1510
eca889f6 1511 mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_WAIT_WHILE_BUSY;
bf68a812 1512 if (pd && pd->caps)
fdc50a94 1513 mmc->caps |= pd->caps;
a782d688 1514 mmc->max_segs = 32;
fdc50a94 1515 mmc->max_blk_size = 512;
09cbfeaf 1516 mmc->max_req_size = PAGE_SIZE * mmc->max_segs;
a782d688 1517 mmc->max_blk_count = mmc->max_req_size / mmc->max_blk_size;
fdc50a94
YG
1518 mmc->max_seg_size = mmc->max_req_size;
1519
fdc50a94 1520 platform_set_drvdata(pdev, host);
a782d688 1521
60985c39 1522 pm_runtime_enable(dev);
faca6648
GL
1523 host->power = false;
1524
6aed678b
KM
1525 host->clk = devm_clk_get(dev, NULL);
1526 if (IS_ERR(host->clk)) {
1527 ret = PTR_ERR(host->clk);
60985c39 1528 dev_err(dev, "cannot get clock: %d\n", ret);
46991005 1529 goto err_pm;
b289174f 1530 }
9bb09a30
KM
1531
1532 ret = clk_prepare_enable(host->clk);
a6609267 1533 if (ret < 0)
46991005 1534 goto err_pm;
b289174f 1535
9bb09a30
KM
1536 sh_mmcif_clk_setup(host);
1537
60985c39 1538 ret = pm_runtime_resume(dev);
faca6648 1539 if (ret < 0)
46991005 1540 goto err_clk;
a782d688 1541
1b1a694d 1542 INIT_DELAYED_WORK(&host->timeout_work, sh_mmcif_timeout_work);
fdc50a94 1543
b289174f 1544 sh_mmcif_sync_reset(host);
3b0beafc
GL
1545 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1546
60985c39
KM
1547 name = irq[1] < 0 ? dev_name(dev) : "sh_mmc:error";
1548 ret = devm_request_threaded_irq(dev, irq[0], sh_mmcif_intr,
6f4789e6 1549 sh_mmcif_irqt, 0, name, host);
fdc50a94 1550 if (ret) {
60985c39 1551 dev_err(dev, "request_irq error (%s)\n", name);
11a80852 1552 goto err_clk;
fdc50a94 1553 }
2cd5b3e0 1554 if (irq[1] >= 0) {
60985c39 1555 ret = devm_request_threaded_irq(dev, irq[1],
6f4789e6
BD
1556 sh_mmcif_intr, sh_mmcif_irqt,
1557 0, "sh_mmc:int", host);
2cd5b3e0 1558 if (ret) {
60985c39 1559 dev_err(dev, "request_irq error (sh_mmc:int)\n");
11a80852 1560 goto err_clk;
2cd5b3e0 1561 }
fdc50a94
YG
1562 }
1563
e480606a 1564 if (pd && pd->use_cd_gpio) {
214fc309 1565 ret = mmc_gpio_request_cd(mmc, pd->cd_gpio, 0);
e480606a 1566 if (ret < 0)
7f67f3a2 1567 goto err_clk;
e480606a
GL
1568 }
1569
8047310e
GL
1570 mutex_init(&host->thread_lock);
1571
5ba85d95
GL
1572 ret = mmc_add_host(mmc);
1573 if (ret < 0)
7f67f3a2 1574 goto err_clk;
fdc50a94 1575
60985c39 1576 dev_pm_qos_expose_latency_limit(dev, 100);
efe6a8ad 1577
60985c39 1578 dev_info(dev, "Chip version 0x%04x, clock rate %luMHz\n",
ce7eb688 1579 sh_mmcif_readl(host->addr, MMCIF_CE_VERSION) & 0xffff,
6aed678b 1580 clk_get_rate(host->clk) / 1000000UL);
ce7eb688 1581
6aed678b 1582 clk_disable_unprepare(host->clk);
fdc50a94
YG
1583 return ret;
1584
46991005 1585err_clk:
6aed678b 1586 clk_disable_unprepare(host->clk);
46991005 1587err_pm:
60985c39 1588 pm_runtime_disable(dev);
46991005 1589err_host:
fdc50a94 1590 mmc_free_host(mmc);
fdc50a94
YG
1591 return ret;
1592}
1593
6e0ee714 1594static int sh_mmcif_remove(struct platform_device *pdev)
fdc50a94
YG
1595{
1596 struct sh_mmcif_host *host = platform_get_drvdata(pdev);
fdc50a94 1597
f985da17 1598 host->dying = true;
6aed678b 1599 clk_prepare_enable(host->clk);
faca6648 1600 pm_runtime_get_sync(&pdev->dev);
fdc50a94 1601
efe6a8ad
RW
1602 dev_pm_qos_hide_latency_limit(&pdev->dev);
1603
faca6648 1604 mmc_remove_host(host->mmc);
3b0beafc
GL
1605 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
1606
f985da17
GL
1607 /*
1608 * FIXME: cancel_delayed_work(_sync)() and free_irq() race with the
1609 * mmc_remove_host() call above. But swapping order doesn't help either
1610 * (a query on the linux-mmc mailing list didn't bring any replies).
1611 */
1612 cancel_delayed_work_sync(&host->timeout_work);
1613
6aed678b 1614 clk_disable_unprepare(host->clk);
fdc50a94 1615 mmc_free_host(host->mmc);
faca6648
GL
1616 pm_runtime_put_sync(&pdev->dev);
1617 pm_runtime_disable(&pdev->dev);
fdc50a94
YG
1618
1619 return 0;
1620}
1621
51129f31 1622#ifdef CONFIG_PM_SLEEP
faca6648
GL
1623static int sh_mmcif_suspend(struct device *dev)
1624{
b289174f 1625 struct sh_mmcif_host *host = dev_get_drvdata(dev);
faca6648 1626
5afc30fc 1627 pm_runtime_get_sync(dev);
cb3ca1ae 1628 sh_mmcif_writel(host->addr, MMCIF_CE_INT_MASK, MASK_ALL);
5afc30fc 1629 pm_runtime_put(dev);
faca6648 1630
cb3ca1ae 1631 return 0;
faca6648
GL
1632}
1633
1634static int sh_mmcif_resume(struct device *dev)
1635{
cb3ca1ae 1636 return 0;
faca6648 1637}
51129f31 1638#endif
faca6648
GL
1639
1640static const struct dev_pm_ops sh_mmcif_dev_pm_ops = {
51129f31 1641 SET_SYSTEM_SLEEP_PM_OPS(sh_mmcif_suspend, sh_mmcif_resume)
faca6648
GL
1642};
1643
fdc50a94
YG
1644static struct platform_driver sh_mmcif_driver = {
1645 .probe = sh_mmcif_probe,
1646 .remove = sh_mmcif_remove,
1647 .driver = {
1648 .name = DRIVER_NAME,
faca6648 1649 .pm = &sh_mmcif_dev_pm_ops,
1b1a694d 1650 .of_match_table = sh_mmcif_of_match,
fdc50a94
YG
1651 },
1652};
1653
d1f81a64 1654module_platform_driver(sh_mmcif_driver);
fdc50a94
YG
1655
1656MODULE_DESCRIPTION("SuperH on-chip MMC/eMMC interface driver");
1657MODULE_LICENSE("GPL");
aa0787a9 1658MODULE_ALIAS("platform:" DRIVER_NAME);
fdc50a94 1659MODULE_AUTHOR("Yusuke Goda <yusuke.goda.sx@renesas.com>");