Merge branch 'bkl/procfs' of git://git.kernel.org/pub/scm/linux/kernel/git/frederic...
[linux-2.6-block.git] / drivers / infiniband / hw / mthca / mthca_cq.c
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
cd4e8fb4 3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
4885bf64 4 * Copyright (c) 2005, 2006 Cisco Systems, Inc. All rights reserved.
2a1d9b7f
RD
5 * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
6 * Copyright (c) 2004 Voltaire, Inc. All rights reserved.
1da177e4
LT
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
1da177e4
LT
35 */
36
5a0e3ad6 37#include <linux/gfp.h>
1da177e4 38#include <linux/hardirq.h>
e8edc6e0 39#include <linux/sched.h>
1da177e4 40
1f5c23e2
AK
41#include <asm/io.h>
42
a4d61e84 43#include <rdma/ib_pack.h>
1da177e4
LT
44
45#include "mthca_dev.h"
46#include "mthca_cmd.h"
47#include "mthca_memfree.h"
48
49enum {
50 MTHCA_MAX_DIRECT_CQ_SIZE = 4 * PAGE_SIZE
51};
52
53enum {
54 MTHCA_CQ_ENTRY_SIZE = 0x20
55};
56
98714cb1
JM
57enum {
58 MTHCA_ATOMIC_BYTE_LEN = 8
59};
60
1da177e4
LT
61/*
62 * Must be packed because start is 64 bits but only aligned to 32 bits.
63 */
64struct mthca_cq_context {
97f52eb4
SH
65 __be32 flags;
66 __be64 start;
67 __be32 logsize_usrpage;
68 __be32 error_eqn; /* Tavor only */
69 __be32 comp_eqn;
70 __be32 pd;
71 __be32 lkey;
72 __be32 last_notified_index;
73 __be32 solicit_producer_index;
74 __be32 consumer_index;
75 __be32 producer_index;
76 __be32 cqn;
77 __be32 ci_db; /* Arbel only */
78 __be32 state_db; /* Arbel only */
79 u32 reserved;
1da177e4
LT
80} __attribute__((packed));
81
82#define MTHCA_CQ_STATUS_OK ( 0 << 28)
83#define MTHCA_CQ_STATUS_OVERFLOW ( 9 << 28)
84#define MTHCA_CQ_STATUS_WRITE_FAIL (10 << 28)
85#define MTHCA_CQ_FLAG_TR ( 1 << 18)
86#define MTHCA_CQ_FLAG_OI ( 1 << 17)
87#define MTHCA_CQ_STATE_DISARMED ( 0 << 8)
88#define MTHCA_CQ_STATE_ARMED ( 1 << 8)
89#define MTHCA_CQ_STATE_ARMED_SOL ( 4 << 8)
90#define MTHCA_EQ_STATE_FIRED (10 << 8)
91
92enum {
93 MTHCA_ERROR_CQE_OPCODE_MASK = 0xfe
94};
95
96enum {
97 SYNDROME_LOCAL_LENGTH_ERR = 0x01,
98 SYNDROME_LOCAL_QP_OP_ERR = 0x02,
99 SYNDROME_LOCAL_EEC_OP_ERR = 0x03,
100 SYNDROME_LOCAL_PROT_ERR = 0x04,
101 SYNDROME_WR_FLUSH_ERR = 0x05,
102 SYNDROME_MW_BIND_ERR = 0x06,
103 SYNDROME_BAD_RESP_ERR = 0x10,
104 SYNDROME_LOCAL_ACCESS_ERR = 0x11,
105 SYNDROME_REMOTE_INVAL_REQ_ERR = 0x12,
106 SYNDROME_REMOTE_ACCESS_ERR = 0x13,
107 SYNDROME_REMOTE_OP_ERR = 0x14,
108 SYNDROME_RETRY_EXC_ERR = 0x15,
109 SYNDROME_RNR_RETRY_EXC_ERR = 0x16,
110 SYNDROME_LOCAL_RDD_VIOL_ERR = 0x20,
111 SYNDROME_REMOTE_INVAL_RD_REQ_ERR = 0x21,
112 SYNDROME_REMOTE_ABORTED_ERR = 0x22,
113 SYNDROME_INVAL_EECN_ERR = 0x23,
114 SYNDROME_INVAL_EEC_STATE_ERR = 0x24
115};
116
117struct mthca_cqe {
97f52eb4
SH
118 __be32 my_qpn;
119 __be32 my_ee;
120 __be32 rqpn;
680b575f
EC
121 u8 sl_ipok;
122 u8 g_mlpath;
97f52eb4
SH
123 __be16 rlid;
124 __be32 imm_etype_pkey_eec;
125 __be32 byte_cnt;
126 __be32 wqe;
127 u8 opcode;
128 u8 is_send;
129 u8 reserved;
130 u8 owner;
1da177e4
LT
131};
132
133struct mthca_err_cqe {
97f52eb4
SH
134 __be32 my_qpn;
135 u32 reserved1[3];
136 u8 syndrome;
0f8e8f96 137 u8 vendor_err;
97f52eb4 138 __be16 db_cnt;
0f8e8f96 139 u32 reserved2;
97f52eb4
SH
140 __be32 wqe;
141 u8 opcode;
0f8e8f96 142 u8 reserved3[2];
97f52eb4 143 u8 owner;
1da177e4
LT
144};
145
146#define MTHCA_CQ_ENTRY_OWNER_SW (0 << 7)
147#define MTHCA_CQ_ENTRY_OWNER_HW (1 << 7)
148
149#define MTHCA_TAVOR_CQ_DB_INC_CI (1 << 24)
150#define MTHCA_TAVOR_CQ_DB_REQ_NOT (2 << 24)
151#define MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL (3 << 24)
152#define MTHCA_TAVOR_CQ_DB_SET_CI (4 << 24)
153#define MTHCA_TAVOR_CQ_DB_REQ_NOT_MULT (5 << 24)
154
155#define MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL (1 << 24)
156#define MTHCA_ARBEL_CQ_DB_REQ_NOT (2 << 24)
157#define MTHCA_ARBEL_CQ_DB_REQ_NOT_MULT (3 << 24)
158
4885bf64
RD
159static inline struct mthca_cqe *get_cqe_from_buf(struct mthca_cq_buf *buf,
160 int entry)
1da177e4 161{
4885bf64
RD
162 if (buf->is_direct)
163 return buf->queue.direct.buf + (entry * MTHCA_CQ_ENTRY_SIZE);
1da177e4 164 else
4885bf64 165 return buf->queue.page_list[entry * MTHCA_CQ_ENTRY_SIZE / PAGE_SIZE].buf
1da177e4
LT
166 + (entry * MTHCA_CQ_ENTRY_SIZE) % PAGE_SIZE;
167}
168
4885bf64
RD
169static inline struct mthca_cqe *get_cqe(struct mthca_cq *cq, int entry)
170{
171 return get_cqe_from_buf(&cq->buf, entry);
172}
173
174static inline struct mthca_cqe *cqe_sw(struct mthca_cqe *cqe)
1da177e4 175{
1da177e4
LT
176 return MTHCA_CQ_ENTRY_OWNER_HW & cqe->owner ? NULL : cqe;
177}
178
179static inline struct mthca_cqe *next_cqe_sw(struct mthca_cq *cq)
180{
4885bf64 181 return cqe_sw(get_cqe(cq, cq->cons_index & cq->ibcq.cqe));
1da177e4
LT
182}
183
184static inline void set_cqe_hw(struct mthca_cqe *cqe)
185{
186 cqe->owner = MTHCA_CQ_ENTRY_OWNER_HW;
187}
188
bb2af78b
RD
189static void dump_cqe(struct mthca_dev *dev, void *cqe_ptr)
190{
191 __be32 *cqe = cqe_ptr;
192
193 (void) cqe; /* avoid warning if mthca_dbg compiled away... */
194 mthca_dbg(dev, "CQE contents %08x %08x %08x %08x %08x %08x %08x %08x\n",
195 be32_to_cpu(cqe[0]), be32_to_cpu(cqe[1]), be32_to_cpu(cqe[2]),
196 be32_to_cpu(cqe[3]), be32_to_cpu(cqe[4]), be32_to_cpu(cqe[5]),
197 be32_to_cpu(cqe[6]), be32_to_cpu(cqe[7]));
198}
199
1da177e4
LT
200/*
201 * incr is ignored in native Arbel (mem-free) mode, so cq->cons_index
202 * should be correct before calling update_cons_index().
203 */
204static inline void update_cons_index(struct mthca_dev *dev, struct mthca_cq *cq,
205 int incr)
206{
d10ddbf6 207 if (mthca_is_memfree(dev)) {
1da177e4
LT
208 *cq->set_ci_db = cpu_to_be32(cq->cons_index);
209 wmb();
210 } else {
ab8403c4 211 mthca_write64(MTHCA_TAVOR_CQ_DB_INC_CI | cq->cqn, incr - 1,
1da177e4
LT
212 dev->kar + MTHCA_CQ_DOORBELL,
213 MTHCA_GET_DOORBELL_LOCK(&dev->doorbell_lock));
1f5c23e2
AK
214 /*
215 * Make sure doorbells don't leak out of CQ spinlock
216 * and reach the HCA out of order:
217 */
218 mmiowb();
1da177e4
LT
219 }
220}
221
affcd505 222void mthca_cq_completion(struct mthca_dev *dev, u32 cqn)
1da177e4
LT
223{
224 struct mthca_cq *cq;
225
226 cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
227
228 if (!cq) {
229 mthca_warn(dev, "Completion event for bogus CQ %08x\n", cqn);
230 return;
231 }
232
233 ++cq->arm_sn;
234
235 cq->ibcq.comp_handler(&cq->ibcq, cq->ibcq.cq_context);
236}
237
affcd505
MT
238void mthca_cq_event(struct mthca_dev *dev, u32 cqn,
239 enum ib_event_type event_type)
240{
241 struct mthca_cq *cq;
242 struct ib_event event;
243
244 spin_lock(&dev->cq_table.lock);
245
246 cq = mthca_array_get(&dev->cq_table.cq, cqn & (dev->limits.num_cqs - 1));
affcd505 247 if (cq)
a3285aa4
RD
248 ++cq->refcount;
249
affcd505
MT
250 spin_unlock(&dev->cq_table.lock);
251
252 if (!cq) {
253 mthca_warn(dev, "Async event for bogus CQ %08x\n", cqn);
254 return;
255 }
256
257 event.device = &dev->ib_dev;
258 event.event = event_type;
259 event.element.cq = &cq->ibcq;
260 if (cq->ibcq.event_handler)
261 cq->ibcq.event_handler(&event, cq->ibcq.cq_context);
262
a3285aa4
RD
263 spin_lock(&dev->cq_table.lock);
264 if (!--cq->refcount)
affcd505 265 wake_up(&cq->wait);
a3285aa4 266 spin_unlock(&dev->cq_table.lock);
affcd505
MT
267}
268
576d2e4e
JM
269static inline int is_recv_cqe(struct mthca_cqe *cqe)
270{
271 if ((cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
272 MTHCA_ERROR_CQE_OPCODE_MASK)
273 return !(cqe->opcode & 0x01);
274 else
275 return !(cqe->is_send & 0x80);
276}
277
a3285aa4 278void mthca_cq_clean(struct mthca_dev *dev, struct mthca_cq *cq, u32 qpn,
ec34a922 279 struct mthca_srq *srq)
1da177e4 280{
1da177e4 281 struct mthca_cqe *cqe;
64044bcf 282 u32 prod_index;
bd18c112 283 int i, nfreed = 0;
1da177e4 284
1da177e4
LT
285 spin_lock_irq(&cq->lock);
286
287 /*
288 * First we need to find the current producer index, so we
289 * know where to start cleaning from. It doesn't matter if HW
290 * adds new entries after this loop -- the QP we're worried
291 * about is already in RESET, so the new entries won't come
292 * from our QP and therefore don't need to be checked.
293 */
294 for (prod_index = cq->cons_index;
4885bf64 295 cqe_sw(get_cqe(cq, prod_index & cq->ibcq.cqe));
1da177e4
LT
296 ++prod_index)
297 if (prod_index == cq->cons_index + cq->ibcq.cqe)
298 break;
299
300 if (0)
301 mthca_dbg(dev, "Cleaning QPN %06x from CQN %06x; ci %d, pi %d\n",
a3285aa4 302 qpn, cq->cqn, cq->cons_index, prod_index);
1da177e4
LT
303
304 /*
305 * Now sweep backwards through the CQ, removing CQ entries
306 * that match our QP by copying older entries on top of them.
307 */
64044bcf
RD
308 while ((int) --prod_index - (int) cq->cons_index >= 0) {
309 cqe = get_cqe(cq, prod_index & cq->ibcq.cqe);
ec34a922 310 if (cqe->my_qpn == cpu_to_be32(qpn)) {
576d2e4e 311 if (srq && is_recv_cqe(cqe))
ec34a922 312 mthca_free_srq_wqe(srq, be32_to_cpu(cqe->wqe));
1da177e4 313 ++nfreed;
64044bcf
RD
314 } else if (nfreed)
315 memcpy(get_cqe(cq, (prod_index + nfreed) & cq->ibcq.cqe),
316 cqe, MTHCA_CQ_ENTRY_SIZE);
1da177e4
LT
317 }
318
319 if (nfreed) {
bd18c112
MT
320 for (i = 0; i < nfreed; ++i)
321 set_cqe_hw(get_cqe(cq, (cq->cons_index + i) & cq->ibcq.cqe));
1da177e4
LT
322 wmb();
323 cq->cons_index += nfreed;
324 update_cons_index(dev, cq, nfreed);
325 }
326
327 spin_unlock_irq(&cq->lock);
1da177e4
LT
328}
329
4885bf64
RD
330void mthca_cq_resize_copy_cqes(struct mthca_cq *cq)
331{
332 int i;
333
334 /*
335 * In Tavor mode, the hardware keeps the consumer and producer
336 * indices mod the CQ size. Since we might be making the CQ
337 * bigger, we need to deal with the case where the producer
338 * index wrapped around before the CQ was resized.
339 */
340 if (!mthca_is_memfree(to_mdev(cq->ibcq.device)) &&
341 cq->ibcq.cqe < cq->resize_buf->cqe) {
342 cq->cons_index &= cq->ibcq.cqe;
343 if (cqe_sw(get_cqe(cq, cq->ibcq.cqe)))
344 cq->cons_index -= cq->ibcq.cqe + 1;
345 }
346
347 for (i = cq->cons_index; cqe_sw(get_cqe(cq, i & cq->ibcq.cqe)); ++i)
348 memcpy(get_cqe_from_buf(&cq->resize_buf->buf,
349 i & cq->resize_buf->cqe),
350 get_cqe(cq, i & cq->ibcq.cqe), MTHCA_CQ_ENTRY_SIZE);
351}
352
353int mthca_alloc_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int nent)
354{
355 int ret;
356 int i;
357
358 ret = mthca_buf_alloc(dev, nent * MTHCA_CQ_ENTRY_SIZE,
359 MTHCA_MAX_DIRECT_CQ_SIZE,
360 &buf->queue, &buf->is_direct,
361 &dev->driver_pd, 1, &buf->mr);
362 if (ret)
363 return ret;
364
365 for (i = 0; i < nent; ++i)
366 set_cqe_hw(get_cqe_from_buf(buf, i));
367
368 return 0;
369}
370
371void mthca_free_cq_buf(struct mthca_dev *dev, struct mthca_cq_buf *buf, int cqe)
372{
373 mthca_buf_free(dev, (cqe + 1) * MTHCA_CQ_ENTRY_SIZE, &buf->queue,
374 buf->is_direct, &buf->mr);
375}
376
d9b98b0f
RD
377static void handle_error_cqe(struct mthca_dev *dev, struct mthca_cq *cq,
378 struct mthca_qp *qp, int wqe_index, int is_send,
379 struct mthca_err_cqe *cqe,
380 struct ib_wc *entry, int *free_cqe)
1da177e4 381{
1da177e4 382 int dbd;
97f52eb4 383 __be32 new_wqe;
1da177e4 384
bb2af78b
RD
385 if (cqe->syndrome == SYNDROME_LOCAL_QP_OP_ERR) {
386 mthca_dbg(dev, "local QP operation err "
387 "(QPN %06x, WQE @ %08x, CQN %06x, index %d)\n",
388 be32_to_cpu(cqe->my_qpn), be32_to_cpu(cqe->wqe),
389 cq->cqn, cq->cons_index);
390 dump_cqe(dev, cqe);
1da177e4
LT
391 }
392
393 /*
0f8e8f96
MT
394 * For completions in error, only work request ID, status, vendor error
395 * (and freed resource count for RD) have to be set.
1da177e4
LT
396 */
397 switch (cqe->syndrome) {
398 case SYNDROME_LOCAL_LENGTH_ERR:
399 entry->status = IB_WC_LOC_LEN_ERR;
400 break;
401 case SYNDROME_LOCAL_QP_OP_ERR:
402 entry->status = IB_WC_LOC_QP_OP_ERR;
403 break;
404 case SYNDROME_LOCAL_EEC_OP_ERR:
405 entry->status = IB_WC_LOC_EEC_OP_ERR;
406 break;
407 case SYNDROME_LOCAL_PROT_ERR:
408 entry->status = IB_WC_LOC_PROT_ERR;
409 break;
410 case SYNDROME_WR_FLUSH_ERR:
411 entry->status = IB_WC_WR_FLUSH_ERR;
412 break;
413 case SYNDROME_MW_BIND_ERR:
414 entry->status = IB_WC_MW_BIND_ERR;
415 break;
416 case SYNDROME_BAD_RESP_ERR:
417 entry->status = IB_WC_BAD_RESP_ERR;
418 break;
419 case SYNDROME_LOCAL_ACCESS_ERR:
420 entry->status = IB_WC_LOC_ACCESS_ERR;
421 break;
422 case SYNDROME_REMOTE_INVAL_REQ_ERR:
423 entry->status = IB_WC_REM_INV_REQ_ERR;
424 break;
425 case SYNDROME_REMOTE_ACCESS_ERR:
426 entry->status = IB_WC_REM_ACCESS_ERR;
427 break;
428 case SYNDROME_REMOTE_OP_ERR:
429 entry->status = IB_WC_REM_OP_ERR;
430 break;
431 case SYNDROME_RETRY_EXC_ERR:
432 entry->status = IB_WC_RETRY_EXC_ERR;
433 break;
434 case SYNDROME_RNR_RETRY_EXC_ERR:
435 entry->status = IB_WC_RNR_RETRY_EXC_ERR;
436 break;
437 case SYNDROME_LOCAL_RDD_VIOL_ERR:
438 entry->status = IB_WC_LOC_RDD_VIOL_ERR;
439 break;
440 case SYNDROME_REMOTE_INVAL_RD_REQ_ERR:
441 entry->status = IB_WC_REM_INV_RD_REQ_ERR;
442 break;
443 case SYNDROME_REMOTE_ABORTED_ERR:
444 entry->status = IB_WC_REM_ABORT_ERR;
445 break;
446 case SYNDROME_INVAL_EECN_ERR:
447 entry->status = IB_WC_INV_EECN_ERR;
448 break;
449 case SYNDROME_INVAL_EEC_STATE_ERR:
450 entry->status = IB_WC_INV_EEC_STATE_ERR;
451 break;
452 default:
453 entry->status = IB_WC_GENERAL_ERR;
454 break;
455 }
456
0f8e8f96
MT
457 entry->vendor_err = cqe->vendor_err;
458
288bdeb4
RD
459 /*
460 * Mem-free HCAs always generate one CQE per WQE, even in the
461 * error case, so we don't have to check the doorbell count, etc.
462 */
463 if (mthca_is_memfree(dev))
d9b98b0f 464 return;
288bdeb4 465
d9b98b0f 466 mthca_free_err_wqe(dev, qp, is_send, wqe_index, &dbd, &new_wqe);
1da177e4
LT
467
468 /*
469 * If we're at the end of the WQE chain, or we've used up our
470 * doorbell count, free the CQE. Otherwise just update it for
471 * the next poll operation.
472 */
288bdeb4 473 if (!(new_wqe & cpu_to_be32(0x3f)) || (!cqe->db_cnt && dbd))
d9b98b0f 474 return;
1da177e4 475
5163dc1a 476 be16_add_cpu(&cqe->db_cnt, -dbd);
1da177e4
LT
477 cqe->wqe = new_wqe;
478 cqe->syndrome = SYNDROME_WR_FLUSH_ERR;
479
480 *free_cqe = 0;
1da177e4
LT
481}
482
1da177e4
LT
483static inline int mthca_poll_one(struct mthca_dev *dev,
484 struct mthca_cq *cq,
485 struct mthca_qp **cur_qp,
486 int *freed,
487 struct ib_wc *entry)
488{
489 struct mthca_wq *wq;
490 struct mthca_cqe *cqe;
491 int wqe_index;
492 int is_error;
493 int is_send;
494 int free_cqe = 1;
495 int err = 0;
680b575f 496 u16 checksum;
1da177e4
LT
497
498 cqe = next_cqe_sw(cq);
499 if (!cqe)
500 return -EAGAIN;
501
502 /*
503 * Make sure we read CQ entry contents after we've checked the
504 * ownership bit.
505 */
506 rmb();
507
508 if (0) {
509 mthca_dbg(dev, "%x/%d: CQE -> QPN %06x, WQE @ %08x\n",
510 cq->cqn, cq->cons_index, be32_to_cpu(cqe->my_qpn),
511 be32_to_cpu(cqe->wqe));
bb2af78b 512 dump_cqe(dev, cqe);
1da177e4
LT
513 }
514
515 is_error = (cqe->opcode & MTHCA_ERROR_CQE_OPCODE_MASK) ==
516 MTHCA_ERROR_CQE_OPCODE_MASK;
517 is_send = is_error ? cqe->opcode & 0x01 : cqe->is_send & 0x80;
518
519 if (!*cur_qp || be32_to_cpu(cqe->my_qpn) != (*cur_qp)->qpn) {
520 /*
521 * We do not have to take the QP table lock here,
522 * because CQs will be locked while QPs are removed
523 * from the table.
524 */
525 *cur_qp = mthca_array_get(&dev->qp_table.qp,
526 be32_to_cpu(cqe->my_qpn) &
527 (dev->limits.num_qps - 1));
528 if (!*cur_qp) {
529 mthca_warn(dev, "CQ entry for unknown QP %06x\n",
530 be32_to_cpu(cqe->my_qpn) & 0xffffff);
531 err = -EINVAL;
532 goto out;
533 }
534 }
535
062dbb69 536 entry->qp = &(*cur_qp)->ibqp;
1da177e4
LT
537
538 if (is_send) {
539 wq = &(*cur_qp)->sq;
540 wqe_index = ((be32_to_cpu(cqe->wqe) - (*cur_qp)->send_wqe_offset)
541 >> wq->wqe_shift);
542 entry->wr_id = (*cur_qp)->wrid[wqe_index +
543 (*cur_qp)->rq.max];
ec34a922
RD
544 } else if ((*cur_qp)->ibqp.srq) {
545 struct mthca_srq *srq = to_msrq((*cur_qp)->ibqp.srq);
546 u32 wqe = be32_to_cpu(cqe->wqe);
547 wq = NULL;
548 wqe_index = wqe >> srq->wqe_shift;
549 entry->wr_id = srq->wrid[wqe_index];
550 mthca_free_srq_wqe(srq, wqe);
1da177e4 551 } else {
4e56ea79 552 s32 wqe;
1da177e4 553 wq = &(*cur_qp)->rq;
4e56ea79
MT
554 wqe = be32_to_cpu(cqe->wqe);
555 wqe_index = wqe >> wq->wqe_shift;
3cd96564
RD
556 /*
557 * WQE addr == base - 1 might be reported in receive completion
558 * with error instead of (rq size - 1) by Sinai FW 1.0.800 and
559 * Arbel FW 5.1.400. This bug should be fixed in later FW revs.
560 */
4e56ea79
MT
561 if (unlikely(wqe_index < 0))
562 wqe_index = wq->max - 1;
1da177e4
LT
563 entry->wr_id = (*cur_qp)->wrid[wqe_index];
564 }
565
ec34a922
RD
566 if (wq) {
567 if (wq->last_comp < wqe_index)
568 wq->tail += wqe_index - wq->last_comp;
569 else
570 wq->tail += wqe_index + wq->max - wq->last_comp;
1da177e4 571
ec34a922
RD
572 wq->last_comp = wqe_index;
573 }
1da177e4
LT
574
575 if (is_error) {
d9b98b0f
RD
576 handle_error_cqe(dev, cq, *cur_qp, wqe_index, is_send,
577 (struct mthca_err_cqe *) cqe,
578 entry, &free_cqe);
1da177e4
LT
579 goto out;
580 }
581
582 if (is_send) {
2a4443a6
MT
583 entry->wc_flags = 0;
584 switch (cqe->opcode) {
585 case MTHCA_OPCODE_RDMA_WRITE:
586 entry->opcode = IB_WC_RDMA_WRITE;
587 break;
588 case MTHCA_OPCODE_RDMA_WRITE_IMM:
589 entry->opcode = IB_WC_RDMA_WRITE;
590 entry->wc_flags |= IB_WC_WITH_IMM;
591 break;
592 case MTHCA_OPCODE_SEND:
593 entry->opcode = IB_WC_SEND;
594 break;
595 case MTHCA_OPCODE_SEND_IMM:
596 entry->opcode = IB_WC_SEND;
597 entry->wc_flags |= IB_WC_WITH_IMM;
598 break;
599 case MTHCA_OPCODE_RDMA_READ:
600 entry->opcode = IB_WC_RDMA_READ;
601 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
602 break;
603 case MTHCA_OPCODE_ATOMIC_CS:
604 entry->opcode = IB_WC_COMP_SWAP;
98714cb1 605 entry->byte_len = MTHCA_ATOMIC_BYTE_LEN;
2a4443a6
MT
606 break;
607 case MTHCA_OPCODE_ATOMIC_FA:
608 entry->opcode = IB_WC_FETCH_ADD;
98714cb1 609 entry->byte_len = MTHCA_ATOMIC_BYTE_LEN;
2a4443a6
MT
610 break;
611 case MTHCA_OPCODE_BIND_MW:
612 entry->opcode = IB_WC_BIND_MW;
613 break;
614 default:
615 entry->opcode = MTHCA_OPCODE_INVALID;
616 break;
617 }
1da177e4
LT
618 } else {
619 entry->byte_len = be32_to_cpu(cqe->byte_cnt);
620 switch (cqe->opcode & 0x1f) {
621 case IB_OPCODE_SEND_LAST_WITH_IMMEDIATE:
622 case IB_OPCODE_SEND_ONLY_WITH_IMMEDIATE:
623 entry->wc_flags = IB_WC_WITH_IMM;
00f7ec36 624 entry->ex.imm_data = cqe->imm_etype_pkey_eec;
1da177e4
LT
625 entry->opcode = IB_WC_RECV;
626 break;
627 case IB_OPCODE_RDMA_WRITE_LAST_WITH_IMMEDIATE:
628 case IB_OPCODE_RDMA_WRITE_ONLY_WITH_IMMEDIATE:
629 entry->wc_flags = IB_WC_WITH_IMM;
00f7ec36 630 entry->ex.imm_data = cqe->imm_etype_pkey_eec;
1da177e4
LT
631 entry->opcode = IB_WC_RECV_RDMA_WITH_IMM;
632 break;
633 default:
634 entry->wc_flags = 0;
635 entry->opcode = IB_WC_RECV;
636 break;
637 }
638 entry->slid = be16_to_cpu(cqe->rlid);
680b575f 639 entry->sl = cqe->sl_ipok >> 4;
1da177e4 640 entry->src_qp = be32_to_cpu(cqe->rqpn) & 0xffffff;
680b575f 641 entry->dlid_path_bits = cqe->g_mlpath & 0x7f;
1da177e4 642 entry->pkey_index = be32_to_cpu(cqe->imm_etype_pkey_eec) >> 16;
680b575f
EC
643 entry->wc_flags |= cqe->g_mlpath & 0x80 ? IB_WC_GRH : 0;
644 checksum = (be32_to_cpu(cqe->rqpn) >> 24) |
645 ((be32_to_cpu(cqe->my_ee) >> 16) & 0xff00);
646 entry->csum_ok = (cqe->sl_ipok & 1 && checksum == 0xffff);
1da177e4
LT
647 }
648
649 entry->status = IB_WC_SUCCESS;
650
651 out:
652 if (likely(free_cqe)) {
653 set_cqe_hw(cqe);
654 ++(*freed);
655 ++cq->cons_index;
656 }
657
658 return err;
659}
660
661int mthca_poll_cq(struct ib_cq *ibcq, int num_entries,
662 struct ib_wc *entry)
663{
664 struct mthca_dev *dev = to_mdev(ibcq->device);
665 struct mthca_cq *cq = to_mcq(ibcq);
666 struct mthca_qp *qp = NULL;
667 unsigned long flags;
668 int err = 0;
669 int freed = 0;
670 int npolled;
671
672 spin_lock_irqsave(&cq->lock, flags);
673
4885bf64
RD
674 npolled = 0;
675repoll:
676 while (npolled < num_entries) {
1da177e4
LT
677 err = mthca_poll_one(dev, cq, &qp,
678 &freed, entry + npolled);
679 if (err)
680 break;
4885bf64 681 ++npolled;
1da177e4
LT
682 }
683
684 if (freed) {
685 wmb();
686 update_cons_index(dev, cq, freed);
687 }
688
4885bf64
RD
689 /*
690 * If a CQ resize is in progress and we discovered that the
691 * old buffer is empty, then peek in the new buffer, and if
692 * it's not empty, switch to the new buffer and continue
693 * polling there.
694 */
695 if (unlikely(err == -EAGAIN && cq->resize_buf &&
696 cq->resize_buf->state == CQ_RESIZE_READY)) {
697 /*
698 * In Tavor mode, the hardware keeps the producer
699 * index modulo the CQ size. Since we might be making
700 * the CQ bigger, we need to mask our consumer index
701 * using the size of the old CQ buffer before looking
702 * in the new CQ buffer.
703 */
704 if (!mthca_is_memfree(dev))
705 cq->cons_index &= cq->ibcq.cqe;
706
707 if (cqe_sw(get_cqe_from_buf(&cq->resize_buf->buf,
708 cq->cons_index & cq->resize_buf->cqe))) {
709 struct mthca_cq_buf tbuf;
710 int tcqe;
711
712 tbuf = cq->buf;
713 tcqe = cq->ibcq.cqe;
714 cq->buf = cq->resize_buf->buf;
715 cq->ibcq.cqe = cq->resize_buf->cqe;
716
717 cq->resize_buf->buf = tbuf;
718 cq->resize_buf->cqe = tcqe;
719 cq->resize_buf->state = CQ_RESIZE_SWAPPED;
720
721 goto repoll;
722 }
723 }
724
1da177e4
LT
725 spin_unlock_irqrestore(&cq->lock, flags);
726
727 return err == 0 || err == -EAGAIN ? npolled : err;
728}
729
ed23a727 730int mthca_tavor_arm_cq(struct ib_cq *cq, enum ib_cq_notify_flags flags)
1da177e4 731{
ab8403c4
RD
732 u32 dbhi = ((flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
733 MTHCA_TAVOR_CQ_DB_REQ_NOT_SOL :
734 MTHCA_TAVOR_CQ_DB_REQ_NOT) |
735 to_mcq(cq)->cqn;
1da177e4 736
ab8403c4 737 mthca_write64(dbhi, 0xffffffff, to_mdev(cq->device)->kar + MTHCA_CQ_DOORBELL,
1da177e4
LT
738 MTHCA_GET_DOORBELL_LOCK(&to_mdev(cq->device)->doorbell_lock));
739
740 return 0;
741}
742
ed23a727 743int mthca_arbel_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags)
1da177e4
LT
744{
745 struct mthca_cq *cq = to_mcq(ibcq);
ab8403c4
RD
746 __be32 db_rec[2];
747 u32 dbhi;
748 u32 sn = cq->arm_sn & 3;
1da177e4 749
ab8403c4
RD
750 db_rec[0] = cpu_to_be32(cq->cons_index);
751 db_rec[1] = cpu_to_be32((cq->cqn << 8) | (2 << 5) | (sn << 3) |
752 ((flags & IB_CQ_SOLICITED_MASK) ==
753 IB_CQ_SOLICITED ? 1 : 2));
1da177e4 754
ab8403c4 755 mthca_write_db_rec(db_rec, cq->arm_db);
1da177e4
LT
756
757 /*
758 * Make sure that the doorbell record in host memory is
759 * written before ringing the doorbell via PCI MMIO.
760 */
761 wmb();
762
ab8403c4
RD
763 dbhi = (sn << 28) |
764 ((flags & IB_CQ_SOLICITED_MASK) == IB_CQ_SOLICITED ?
765 MTHCA_ARBEL_CQ_DB_REQ_NOT_SOL :
766 MTHCA_ARBEL_CQ_DB_REQ_NOT) | cq->cqn;
1da177e4 767
ab8403c4 768 mthca_write64(dbhi, cq->cons_index,
1da177e4
LT
769 to_mdev(ibcq->device)->kar + MTHCA_CQ_DOORBELL,
770 MTHCA_GET_DOORBELL_LOCK(&to_mdev(ibcq->device)->doorbell_lock));
771
772 return 0;
773}
774
1da177e4 775int mthca_init_cq(struct mthca_dev *dev, int nent,
74c2174e 776 struct mthca_ucontext *ctx, u32 pdn,
1da177e4
LT
777 struct mthca_cq *cq)
778{
ed878458 779 struct mthca_mailbox *mailbox;
1da177e4
LT
780 struct mthca_cq_context *cq_context;
781 int err = -ENOMEM;
782 u8 status;
1da177e4 783
74c2174e
RD
784 cq->ibcq.cqe = nent - 1;
785 cq->is_kernel = !ctx;
1da177e4
LT
786
787 cq->cqn = mthca_alloc(&dev->cq_table.alloc);
788 if (cq->cqn == -1)
789 return -ENOMEM;
790
d10ddbf6 791 if (mthca_is_memfree(dev)) {
1da177e4
LT
792 err = mthca_table_get(dev, dev->cq_table.table, cq->cqn);
793 if (err)
794 goto err_out;
795
74c2174e
RD
796 if (cq->is_kernel) {
797 cq->arm_sn = 1;
798
799 err = -ENOMEM;
1da177e4 800
74c2174e
RD
801 cq->set_ci_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_SET_CI,
802 cq->cqn, &cq->set_ci_db);
803 if (cq->set_ci_db_index < 0)
804 goto err_out_icm;
1da177e4 805
74c2174e
RD
806 cq->arm_db_index = mthca_alloc_db(dev, MTHCA_DB_TYPE_CQ_ARM,
807 cq->cqn, &cq->arm_db);
808 if (cq->arm_db_index < 0)
809 goto err_out_ci;
810 }
1da177e4
LT
811 }
812
ed878458
RD
813 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
814 if (IS_ERR(mailbox))
815 goto err_out_arm;
1da177e4 816
ed878458 817 cq_context = mailbox->buf;
1da177e4 818
74c2174e 819 if (cq->is_kernel) {
4885bf64 820 err = mthca_alloc_cq_buf(dev, &cq->buf, nent);
74c2174e
RD
821 if (err)
822 goto err_out_mailbox;
74c2174e 823 }
1da177e4
LT
824
825 spin_lock_init(&cq->lock);
a3285aa4 826 cq->refcount = 1;
1da177e4 827 init_waitqueue_head(&cq->wait);
c93b6fba 828 mutex_init(&cq->mutex);
1da177e4
LT
829
830 memset(cq_context, 0, sizeof *cq_context);
831 cq_context->flags = cpu_to_be32(MTHCA_CQ_STATUS_OK |
832 MTHCA_CQ_STATE_DISARMED |
833 MTHCA_CQ_FLAG_TR);
74c2174e
RD
834 cq_context->logsize_usrpage = cpu_to_be32((ffs(nent) - 1) << 24);
835 if (ctx)
836 cq_context->logsize_usrpage |= cpu_to_be32(ctx->uar.index);
837 else
838 cq_context->logsize_usrpage |= cpu_to_be32(dev->driver_uar.index);
1da177e4
LT
839 cq_context->error_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_ASYNC].eqn);
840 cq_context->comp_eqn = cpu_to_be32(dev->eq_table.eq[MTHCA_EQ_COMP].eqn);
74c2174e 841 cq_context->pd = cpu_to_be32(pdn);
4885bf64 842 cq_context->lkey = cpu_to_be32(cq->buf.mr.ibmr.lkey);
1da177e4
LT
843 cq_context->cqn = cpu_to_be32(cq->cqn);
844
d10ddbf6 845 if (mthca_is_memfree(dev)) {
1da177e4
LT
846 cq_context->ci_db = cpu_to_be32(cq->set_ci_db_index);
847 cq_context->state_db = cpu_to_be32(cq->arm_db_index);
848 }
849
ed878458 850 err = mthca_SW2HW_CQ(dev, mailbox, cq->cqn, &status);
1da177e4
LT
851 if (err) {
852 mthca_warn(dev, "SW2HW_CQ failed (%d)\n", err);
853 goto err_out_free_mr;
854 }
855
856 if (status) {
857 mthca_warn(dev, "SW2HW_CQ returned status 0x%02x\n",
858 status);
859 err = -EINVAL;
860 goto err_out_free_mr;
861 }
862
863 spin_lock_irq(&dev->cq_table.lock);
864 if (mthca_array_set(&dev->cq_table.cq,
865 cq->cqn & (dev->limits.num_cqs - 1),
866 cq)) {
867 spin_unlock_irq(&dev->cq_table.lock);
868 goto err_out_free_mr;
869 }
870 spin_unlock_irq(&dev->cq_table.lock);
871
872 cq->cons_index = 0;
873
ed878458 874 mthca_free_mailbox(dev, mailbox);
1da177e4
LT
875
876 return 0;
877
878err_out_free_mr:
87b81670 879 if (cq->is_kernel)
4885bf64 880 mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
1da177e4
LT
881
882err_out_mailbox:
ed878458 883 mthca_free_mailbox(dev, mailbox);
1da177e4 884
ed878458 885err_out_arm:
74c2174e 886 if (cq->is_kernel && mthca_is_memfree(dev))
b635fa21 887 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
1da177e4
LT
888
889err_out_ci:
74c2174e 890 if (cq->is_kernel && mthca_is_memfree(dev))
b635fa21 891 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
1da177e4
LT
892
893err_out_icm:
894 mthca_table_put(dev, dev->cq_table.table, cq->cqn);
895
896err_out:
897 mthca_free(&dev->cq_table.alloc, cq->cqn);
898
899 return err;
900}
901
a3285aa4
RD
902static inline int get_cq_refcount(struct mthca_dev *dev, struct mthca_cq *cq)
903{
904 int c;
905
906 spin_lock_irq(&dev->cq_table.lock);
907 c = cq->refcount;
908 spin_unlock_irq(&dev->cq_table.lock);
909
910 return c;
911}
912
1da177e4
LT
913void mthca_free_cq(struct mthca_dev *dev,
914 struct mthca_cq *cq)
915{
ed878458 916 struct mthca_mailbox *mailbox;
1da177e4
LT
917 int err;
918 u8 status;
919
ed878458
RD
920 mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
921 if (IS_ERR(mailbox)) {
1da177e4
LT
922 mthca_warn(dev, "No memory for mailbox to free CQ.\n");
923 return;
924 }
925
ed878458 926 err = mthca_HW2SW_CQ(dev, mailbox, cq->cqn, &status);
1da177e4
LT
927 if (err)
928 mthca_warn(dev, "HW2SW_CQ failed (%d)\n", err);
929 else if (status)
ed878458 930 mthca_warn(dev, "HW2SW_CQ returned status 0x%02x\n", status);
1da177e4
LT
931
932 if (0) {
97f52eb4 933 __be32 *ctx = mailbox->buf;
1da177e4
LT
934 int j;
935
936 printk(KERN_ERR "context for CQN %x (cons index %x, next sw %d)\n",
74c2174e
RD
937 cq->cqn, cq->cons_index,
938 cq->is_kernel ? !!next_cqe_sw(cq) : 0);
1da177e4
LT
939 for (j = 0; j < 16; ++j)
940 printk(KERN_ERR "[%2x] %08x\n", j * 4, be32_to_cpu(ctx[j]));
941 }
942
943 spin_lock_irq(&dev->cq_table.lock);
944 mthca_array_clear(&dev->cq_table.cq,
945 cq->cqn & (dev->limits.num_cqs - 1));
a3285aa4 946 --cq->refcount;
1da177e4
LT
947 spin_unlock_irq(&dev->cq_table.lock);
948
949 if (dev->mthca_flags & MTHCA_FLAG_MSI_X)
950 synchronize_irq(dev->eq_table.eq[MTHCA_EQ_COMP].msi_x_vector);
951 else
952 synchronize_irq(dev->pdev->irq);
953
a3285aa4 954 wait_event(cq->wait, !get_cq_refcount(dev, cq));
1da177e4 955
74c2174e 956 if (cq->is_kernel) {
4885bf64 957 mthca_free_cq_buf(dev, &cq->buf, cq->ibcq.cqe);
74c2174e
RD
958 if (mthca_is_memfree(dev)) {
959 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_ARM, cq->arm_db_index);
960 mthca_free_db(dev, MTHCA_DB_TYPE_CQ_SET_CI, cq->set_ci_db_index);
961 }
1da177e4
LT
962 }
963
a03a5a67 964 mthca_table_put(dev, dev->cq_table.table, cq->cqn);
1da177e4 965 mthca_free(&dev->cq_table.alloc, cq->cqn);
ed878458 966 mthca_free_mailbox(dev, mailbox);
1da177e4
LT
967}
968
f4f3d0f0 969int mthca_init_cq_table(struct mthca_dev *dev)
1da177e4
LT
970{
971 int err;
972
973 spin_lock_init(&dev->cq_table.lock);
974
975 err = mthca_alloc_init(&dev->cq_table.alloc,
976 dev->limits.num_cqs,
977 (1 << 24) - 1,
978 dev->limits.reserved_cqs);
979 if (err)
980 return err;
981
982 err = mthca_array_init(&dev->cq_table.cq,
983 dev->limits.num_cqs);
984 if (err)
985 mthca_alloc_cleanup(&dev->cq_table.alloc);
986
987 return err;
988}
989
e1f7868c 990void mthca_cleanup_cq_table(struct mthca_dev *dev)
1da177e4
LT
991{
992 mthca_array_cleanup(&dev->cq_table.cq, dev->limits.num_cqs);
993 mthca_alloc_cleanup(&dev->cq_table.alloc);
994}