Merge tag 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dledford/rdma
[linux-2.6-block.git] / drivers / gpio / gpio-davinci.c
CommitLineData
3d9edf09
VB
1/*
2 * TI DaVinci GPIO Support
3 *
dce1115b 4 * Copyright (c) 2006-2007 David Brownell
3d9edf09
VB
5 * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
2f8163ba 12#include <linux/gpio.h>
3d9edf09
VB
13#include <linux/errno.h>
14#include <linux/kernel.h>
3d9edf09
VB
15#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/io.h>
118150f2 18#include <linux/irq.h>
9211ff31 19#include <linux/irqdomain.h>
c770844c
KS
20#include <linux/module.h>
21#include <linux/of.h>
22#include <linux/of_device.h>
118150f2
KS
23#include <linux/platform_device.h>
24#include <linux/platform_data/gpio-davinci.h>
0d978eb7 25#include <linux/irqchip/chained_irq.h>
3d9edf09 26
c12f415a
CC
27struct davinci_gpio_regs {
28 u32 dir;
29 u32 out_data;
30 u32 set_data;
31 u32 clr_data;
32 u32 in_data;
33 u32 set_rising;
34 u32 clr_rising;
35 u32 set_falling;
36 u32 clr_falling;
37 u32 intstat;
38};
39
0c6feb07
GS
40typedef struct irq_chip *(*gpio_get_irq_chip_cb_t)(unsigned int irq);
41
131a10a3
PA
42#define BINTEN 0x8 /* GPIO Interrupt Per-Bank Enable Register */
43
ba4a984e 44#define chip2controller(chip) \
99e9e52d 45 container_of(chip, struct davinci_gpio_controller, chip)
ba4a984e 46
b8d44293 47static void __iomem *gpio_base;
3d9edf09 48
118150f2 49static struct davinci_gpio_regs __iomem *gpio2regs(unsigned gpio)
3d9edf09 50{
c12f415a 51 void __iomem *ptr;
c12f415a
CC
52
53 if (gpio < 32 * 1)
b8d44293 54 ptr = gpio_base + 0x10;
c12f415a 55 else if (gpio < 32 * 2)
b8d44293 56 ptr = gpio_base + 0x38;
c12f415a 57 else if (gpio < 32 * 3)
b8d44293 58 ptr = gpio_base + 0x60;
c12f415a 59 else if (gpio < 32 * 4)
b8d44293 60 ptr = gpio_base + 0x88;
c12f415a 61 else if (gpio < 32 * 5)
b8d44293 62 ptr = gpio_base + 0xb0;
c12f415a
CC
63 else
64 ptr = NULL;
65 return ptr;
3d9edf09
VB
66}
67
99e9e52d 68static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
21ce873d 69{
99e9e52d 70 struct davinci_gpio_regs __iomem *g;
21ce873d 71
6845664a 72 g = (__force struct davinci_gpio_regs __iomem *)irq_get_chip_data(irq);
21ce873d
KH
73
74 return g;
75}
76
118150f2 77static int davinci_gpio_irq_setup(struct platform_device *pdev);
dce1115b
DB
78
79/*--------------------------------------------------------------------------*/
80
5b3a05ca 81/* board setup code *MUST* setup pinmux and enable the GPIO clock. */
ba4a984e
CC
82static inline int __davinci_direction(struct gpio_chip *chip,
83 unsigned offset, bool out, int value)
3d9edf09 84{
99e9e52d
CC
85 struct davinci_gpio_controller *d = chip2controller(chip);
86 struct davinci_gpio_regs __iomem *g = d->regs;
b27b6d03 87 unsigned long flags;
dce1115b 88 u32 temp;
ba4a984e 89 u32 mask = 1 << offset;
3d9edf09 90
b27b6d03 91 spin_lock_irqsave(&d->lock, flags);
388291c3 92 temp = readl_relaxed(&g->dir);
ba4a984e
CC
93 if (out) {
94 temp &= ~mask;
388291c3 95 writel_relaxed(mask, value ? &g->set_data : &g->clr_data);
ba4a984e
CC
96 } else {
97 temp |= mask;
98 }
388291c3 99 writel_relaxed(temp, &g->dir);
b27b6d03 100 spin_unlock_irqrestore(&d->lock, flags);
3d9edf09 101
dce1115b
DB
102 return 0;
103}
3d9edf09 104
ba4a984e
CC
105static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
106{
107 return __davinci_direction(chip, offset, false, 0);
108}
109
110static int
111davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
112{
113 return __davinci_direction(chip, offset, true, value);
114}
115
3d9edf09
VB
116/*
117 * Read the pin's value (works even if it's set up as output);
118 * returns zero/nonzero.
119 *
120 * Note that changes are synched to the GPIO clock, so reading values back
121 * right after you've set them may give old values.
122 */
dce1115b 123static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
3d9edf09 124{
99e9e52d
CC
125 struct davinci_gpio_controller *d = chip2controller(chip);
126 struct davinci_gpio_regs __iomem *g = d->regs;
3d9edf09 127
388291c3 128 return (1 << offset) & readl_relaxed(&g->in_data);
3d9edf09 129}
3d9edf09 130
dce1115b
DB
131/*
132 * Assuming the pin is muxed as a gpio output, set its output value.
133 */
134static void
135davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
3d9edf09 136{
99e9e52d
CC
137 struct davinci_gpio_controller *d = chip2controller(chip);
138 struct davinci_gpio_regs __iomem *g = d->regs;
3d9edf09 139
388291c3 140 writel_relaxed((1 << offset), value ? &g->set_data : &g->clr_data);
dce1115b
DB
141}
142
c770844c
KS
143static struct davinci_gpio_platform_data *
144davinci_gpio_get_pdata(struct platform_device *pdev)
145{
146 struct device_node *dn = pdev->dev.of_node;
147 struct davinci_gpio_platform_data *pdata;
148 int ret;
149 u32 val;
150
151 if (!IS_ENABLED(CONFIG_OF) || !pdev->dev.of_node)
152 return pdev->dev.platform_data;
153
154 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
155 if (!pdata)
156 return NULL;
157
158 ret = of_property_read_u32(dn, "ti,ngpio", &val);
159 if (ret)
160 goto of_err;
161
162 pdata->ngpio = val;
163
164 ret = of_property_read_u32(dn, "ti,davinci-gpio-unbanked", &val);
165 if (ret)
166 goto of_err;
167
168 pdata->gpio_unbanked = val;
169
170 return pdata;
171
172of_err:
173 dev_err(&pdev->dev, "Populating pdata from DT failed: err %d\n", ret);
174 return NULL;
175}
176
758afe42
AH
177#ifdef CONFIG_OF_GPIO
178static int davinci_gpio_of_xlate(struct gpio_chip *gc,
179 const struct of_phandle_args *gpiospec,
180 u32 *flags)
181{
182 struct davinci_gpio_controller *chips = dev_get_drvdata(gc->dev);
183 struct davinci_gpio_platform_data *pdata = dev_get_platdata(gc->dev);
184
185 if (gpiospec->args[0] > pdata->ngpio)
186 return -EINVAL;
187
188 if (gc != &chips[gpiospec->args[0] / 32].chip)
189 return -EINVAL;
190
191 if (flags)
192 *flags = gpiospec->args[1];
193
194 return gpiospec->args[0] % 32;
195}
196#endif
197
118150f2 198static int davinci_gpio_probe(struct platform_device *pdev)
dce1115b
DB
199{
200 int i, base;
a994955c 201 unsigned ngpio;
118150f2
KS
202 struct davinci_gpio_controller *chips;
203 struct davinci_gpio_platform_data *pdata;
204 struct davinci_gpio_regs __iomem *regs;
205 struct device *dev = &pdev->dev;
206 struct resource *res;
207
c770844c 208 pdata = davinci_gpio_get_pdata(pdev);
118150f2
KS
209 if (!pdata) {
210 dev_err(dev, "No platform data found\n");
211 return -EINVAL;
212 }
686b634a 213
c770844c
KS
214 dev->platform_data = pdata;
215
a994955c
MG
216 /*
217 * The gpio banks conceptually expose a segmented bitmap,
474dad54
DB
218 * and "ngpio" is one more than the largest zero-based
219 * bit index that's valid.
220 */
118150f2 221 ngpio = pdata->ngpio;
a994955c 222 if (ngpio == 0) {
118150f2 223 dev_err(dev, "How many GPIOs?\n");
474dad54
DB
224 return -EINVAL;
225 }
226
c21d500b
GS
227 if (WARN_ON(ARCH_NR_GPIOS < ngpio))
228 ngpio = ARCH_NR_GPIOS;
474dad54 229
118150f2
KS
230 chips = devm_kzalloc(dev,
231 ngpio * sizeof(struct davinci_gpio_controller),
232 GFP_KERNEL);
9ea9363c 233 if (!chips)
b8d44293 234 return -ENOMEM;
118150f2
KS
235
236 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
118150f2
KS
237 gpio_base = devm_ioremap_resource(dev, res);
238 if (IS_ERR(gpio_base))
239 return PTR_ERR(gpio_base);
b8d44293 240
474dad54 241 for (i = 0, base = 0; base < ngpio; i++, base += 32) {
dce1115b
DB
242 chips[i].chip.label = "DaVinci";
243
244 chips[i].chip.direction_input = davinci_direction_in;
245 chips[i].chip.get = davinci_gpio_get;
246 chips[i].chip.direction_output = davinci_direction_out;
247 chips[i].chip.set = davinci_gpio_set;
248
249 chips[i].chip.base = base;
474dad54 250 chips[i].chip.ngpio = ngpio - base;
dce1115b
DB
251 if (chips[i].chip.ngpio > 32)
252 chips[i].chip.ngpio = 32;
253
c770844c 254#ifdef CONFIG_OF_GPIO
758afe42
AH
255 chips[i].chip.of_gpio_n_cells = 2;
256 chips[i].chip.of_xlate = davinci_gpio_of_xlate;
257 chips[i].chip.dev = dev;
c770844c
KS
258 chips[i].chip.of_node = dev->of_node;
259#endif
b27b6d03
CC
260 spin_lock_init(&chips[i].lock);
261
c12f415a
CC
262 regs = gpio2regs(base);
263 chips[i].regs = regs;
264 chips[i].set_data = &regs->set_data;
265 chips[i].clr_data = &regs->clr_data;
266 chips[i].in_data = &regs->in_data;
dce1115b
DB
267
268 gpiochip_add(&chips[i].chip);
269 }
3d9edf09 270
118150f2
KS
271 platform_set_drvdata(pdev, chips);
272 davinci_gpio_irq_setup(pdev);
3d9edf09
VB
273 return 0;
274}
3d9edf09 275
dce1115b 276/*--------------------------------------------------------------------------*/
3d9edf09
VB
277/*
278 * We expect irqs will normally be set up as input pins, but they can also be
279 * used as output pins ... which is convenient for testing.
280 *
474dad54 281 * NOTE: The first few GPIOs also have direct INTC hookups in addition
7a36071e 282 * to their GPIOBNK0 irq, with a bit less overhead.
3d9edf09 283 *
474dad54 284 * All those INTC hookups (direct, plus several IRQ banks) can also
3d9edf09
VB
285 * serve as EDMA event triggers.
286 */
287
23265442 288static void gpio_irq_disable(struct irq_data *d)
3d9edf09 289{
23265442 290 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
6845664a 291 u32 mask = (u32) irq_data_get_irq_handler_data(d);
3d9edf09 292
388291c3
LP
293 writel_relaxed(mask, &g->clr_falling);
294 writel_relaxed(mask, &g->clr_rising);
3d9edf09
VB
295}
296
23265442 297static void gpio_irq_enable(struct irq_data *d)
3d9edf09 298{
23265442 299 struct davinci_gpio_regs __iomem *g = irq2regs(d->irq);
6845664a 300 u32 mask = (u32) irq_data_get_irq_handler_data(d);
5093aec8 301 unsigned status = irqd_get_trigger_type(d);
3d9edf09 302
df4aab46
DB
303 status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
304 if (!status)
305 status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
306
307 if (status & IRQ_TYPE_EDGE_FALLING)
388291c3 308 writel_relaxed(mask, &g->set_falling);
df4aab46 309 if (status & IRQ_TYPE_EDGE_RISING)
388291c3 310 writel_relaxed(mask, &g->set_rising);
3d9edf09
VB
311}
312
23265442 313static int gpio_irq_type(struct irq_data *d, unsigned trigger)
3d9edf09 314{
3d9edf09
VB
315 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
316 return -EINVAL;
317
3d9edf09
VB
318 return 0;
319}
320
321static struct irq_chip gpio_irqchip = {
322 .name = "GPIO",
23265442
LB
323 .irq_enable = gpio_irq_enable,
324 .irq_disable = gpio_irq_disable,
325 .irq_set_type = gpio_irq_type,
5093aec8 326 .flags = IRQCHIP_SET_TYPE_MASKED,
3d9edf09
VB
327};
328
329static void
330gpio_irq_handler(unsigned irq, struct irq_desc *desc)
331{
74164016 332 struct davinci_gpio_regs __iomem *g;
3d9edf09 333 u32 mask = 0xffff;
f299bb95 334 struct davinci_gpio_controller *d;
3d9edf09 335
f299bb95
IY
336 d = (struct davinci_gpio_controller *)irq_desc_get_handler_data(desc);
337 g = (struct davinci_gpio_regs __iomem *)d->regs;
74164016 338
3d9edf09
VB
339 /* we only care about one bank */
340 if (irq & 1)
341 mask <<= 16;
342
343 /* temporarily mask (level sensitive) parent IRQ */
0d978eb7 344 chained_irq_enter(irq_desc_get_chip(desc), desc);
3d9edf09
VB
345 while (1) {
346 u32 status;
9211ff31 347 int bit;
3d9edf09
VB
348
349 /* ack any irqs */
388291c3 350 status = readl_relaxed(&g->intstat) & mask;
3d9edf09
VB
351 if (!status)
352 break;
388291c3 353 writel_relaxed(status, &g->intstat);
3d9edf09
VB
354
355 /* now demux them to the right lowlevel handler */
f299bb95 356
3d9edf09 357 while (status) {
9211ff31
LP
358 bit = __ffs(status);
359 status &= ~BIT(bit);
360 generic_handle_irq(
361 irq_find_mapping(d->irq_domain,
362 d->chip.base + bit));
3d9edf09
VB
363 }
364 }
0d978eb7 365 chained_irq_exit(irq_desc_get_chip(desc), desc);
3d9edf09
VB
366 /* now it may re-trigger */
367}
368
7a36071e
DB
369static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
370{
99e9e52d 371 struct davinci_gpio_controller *d = chip2controller(chip);
7a36071e 372
6075a8b2
GS
373 if (d->irq_domain)
374 return irq_create_mapping(d->irq_domain, d->chip.base + offset);
375 else
376 return -ENXIO;
7a36071e
DB
377}
378
379static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
380{
118150f2 381 struct davinci_gpio_controller *d = chip2controller(chip);
7a36071e 382
131a10a3
PA
383 /*
384 * NOTE: we assume for now that only irqs in the first gpio_chip
7a36071e
DB
385 * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
386 */
34af1ab4 387 if (offset < d->gpio_unbanked)
118150f2 388 return d->gpio_irq + offset;
7a36071e
DB
389 else
390 return -ENODEV;
391}
392
ab2dde99 393static int gpio_irq_type_unbanked(struct irq_data *data, unsigned trigger)
7a36071e 394{
ab2dde99
SN
395 struct davinci_gpio_controller *d;
396 struct davinci_gpio_regs __iomem *g;
ab2dde99
SN
397 u32 mask;
398
399 d = (struct davinci_gpio_controller *)data->handler_data;
400 g = (struct davinci_gpio_regs __iomem *)d->regs;
118150f2 401 mask = __gpio_mask(data->irq - d->gpio_irq);
7a36071e
DB
402
403 if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
404 return -EINVAL;
405
388291c3 406 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
7a36071e 407 ? &g->set_falling : &g->clr_falling);
388291c3 408 writel_relaxed(mask, (trigger & IRQ_TYPE_EDGE_RISING)
7a36071e
DB
409 ? &g->set_rising : &g->clr_rising);
410
411 return 0;
412}
413
9211ff31
LP
414static int
415davinci_gpio_irq_map(struct irq_domain *d, unsigned int irq,
416 irq_hw_number_t hw)
417{
418 struct davinci_gpio_regs __iomem *g = gpio2regs(hw);
419
420 irq_set_chip_and_handler_name(irq, &gpio_irqchip, handle_simple_irq,
421 "davinci_gpio");
422 irq_set_irq_type(irq, IRQ_TYPE_NONE);
423 irq_set_chip_data(irq, (__force void *)g);
424 irq_set_handler_data(irq, (void *)__gpio_mask(hw));
425 set_irq_flags(irq, IRQF_VALID);
426
427 return 0;
428}
429
430static const struct irq_domain_ops davinci_gpio_irq_ops = {
431 .map = davinci_gpio_irq_map,
432 .xlate = irq_domain_xlate_onetwocell,
433};
434
0c6feb07
GS
435static struct irq_chip *davinci_gpio_get_irq_chip(unsigned int irq)
436{
437 static struct irq_chip_type gpio_unbanked;
438
439 gpio_unbanked = *container_of(irq_get_chip(irq),
440 struct irq_chip_type, chip);
441
442 return &gpio_unbanked.chip;
443};
444
445static struct irq_chip *keystone_gpio_get_irq_chip(unsigned int irq)
446{
447 static struct irq_chip gpio_unbanked;
448
449 gpio_unbanked = *irq_get_chip(irq);
450 return &gpio_unbanked;
451};
452
453static const struct of_device_id davinci_gpio_ids[];
454
3d9edf09 455/*
474dad54
DB
456 * NOTE: for suspend/resume, probably best to make a platform_device with
457 * suspend_late/resume_resume calls hooking into results of the set_wake()
3d9edf09
VB
458 * calls ... so if no gpios are wakeup events the clock can be disabled,
459 * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
474dad54 460 * (dm6446) can be set appropriately for GPIOV33 pins.
3d9edf09
VB
461 */
462
118150f2 463static int davinci_gpio_irq_setup(struct platform_device *pdev)
3d9edf09 464{
58c0f5aa
AS
465 unsigned gpio, bank;
466 int irq;
3d9edf09 467 struct clk *clk;
474dad54 468 u32 binten = 0;
a994955c 469 unsigned ngpio, bank_irq;
118150f2
KS
470 struct device *dev = &pdev->dev;
471 struct resource *res;
472 struct davinci_gpio_controller *chips = platform_get_drvdata(pdev);
473 struct davinci_gpio_platform_data *pdata = dev->platform_data;
474 struct davinci_gpio_regs __iomem *g;
6075a8b2 475 struct irq_domain *irq_domain = NULL;
0c6feb07
GS
476 const struct of_device_id *match;
477 struct irq_chip *irq_chip;
478 gpio_get_irq_chip_cb_t gpio_get_irq_chip;
479
480 /*
481 * Use davinci_gpio_get_irq_chip by default to handle non DT cases
482 */
483 gpio_get_irq_chip = davinci_gpio_get_irq_chip;
484 match = of_match_device(of_match_ptr(davinci_gpio_ids),
485 dev);
486 if (match)
487 gpio_get_irq_chip = (gpio_get_irq_chip_cb_t)match->data;
a994955c 488
118150f2
KS
489 ngpio = pdata->ngpio;
490 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
491 if (!res) {
492 dev_err(dev, "Invalid IRQ resource\n");
493 return -EBUSY;
494 }
474dad54 495
118150f2
KS
496 bank_irq = res->start;
497
498 if (!bank_irq) {
499 dev_err(dev, "Invalid IRQ resource\n");
500 return -ENODEV;
474dad54 501 }
3d9edf09 502
118150f2 503 clk = devm_clk_get(dev, "gpio");
3d9edf09
VB
504 if (IS_ERR(clk)) {
505 printk(KERN_ERR "Error %ld getting gpio clock?\n",
506 PTR_ERR(clk));
474dad54 507 return PTR_ERR(clk);
3d9edf09 508 }
ce6b658d 509 clk_prepare_enable(clk);
3d9edf09 510
6075a8b2
GS
511 if (!pdata->gpio_unbanked) {
512 irq = irq_alloc_descs(-1, 0, ngpio, 0);
513 if (irq < 0) {
514 dev_err(dev, "Couldn't allocate IRQ numbers\n");
515 return irq;
516 }
9211ff31 517
6075a8b2
GS
518 irq_domain = irq_domain_add_legacy(NULL, ngpio, irq, 0,
519 &davinci_gpio_irq_ops,
520 chips);
521 if (!irq_domain) {
522 dev_err(dev, "Couldn't register an IRQ domain\n");
523 return -ENODEV;
524 }
9211ff31
LP
525 }
526
131a10a3
PA
527 /*
528 * Arrange gpio_to_irq() support, handling either direct IRQs or
7a36071e
DB
529 * banked IRQs. Having GPIOs in the first GPIO bank use direct
530 * IRQs, while the others use banked IRQs, would need some setup
531 * tweaks to recognize hardware which can do that.
532 */
533 for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
534 chips[bank].chip.to_irq = gpio_to_irq_banked;
6075a8b2 535 chips[bank].irq_domain = irq_domain;
7a36071e
DB
536 }
537
538 /*
539 * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
540 * controller only handling trigger modes. We currently assume no
541 * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
542 */
118150f2 543 if (pdata->gpio_unbanked) {
7a36071e
DB
544 /* pass "bank 0" GPIO IRQs to AINTC */
545 chips[0].chip.to_irq = gpio_to_irq_unbanked;
34af1ab4
LP
546 chips[0].gpio_irq = bank_irq;
547 chips[0].gpio_unbanked = pdata->gpio_unbanked;
7a36071e
DB
548 binten = BIT(0);
549
550 /* AINTC handles mask/unmask; GPIO handles triggering */
551 irq = bank_irq;
0c6feb07
GS
552 irq_chip = gpio_get_irq_chip(irq);
553 irq_chip->name = "GPIO-AINTC";
554 irq_chip->irq_set_type = gpio_irq_type_unbanked;
7a36071e
DB
555
556 /* default trigger: both edges */
99e9e52d 557 g = gpio2regs(0);
388291c3
LP
558 writel_relaxed(~0, &g->set_falling);
559 writel_relaxed(~0, &g->set_rising);
7a36071e
DB
560
561 /* set the direct IRQs up to use that irqchip */
118150f2 562 for (gpio = 0; gpio < pdata->gpio_unbanked; gpio++, irq++) {
0c6feb07 563 irq_set_chip(irq, irq_chip);
ab2dde99 564 irq_set_handler_data(irq, &chips[gpio / 32]);
5093aec8 565 irq_set_status_flags(irq, IRQ_TYPE_EDGE_BOTH);
7a36071e
DB
566 }
567
568 goto done;
569 }
570
571 /*
572 * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
573 * then chain through our own handler.
574 */
9211ff31 575 for (gpio = 0, bank = 0; gpio < ngpio; bank++, bank_irq++, gpio += 16) {
7a36071e 576 /* disabled by default, enabled only as needed */
99e9e52d 577 g = gpio2regs(gpio);
388291c3
LP
578 writel_relaxed(~0, &g->clr_falling);
579 writel_relaxed(~0, &g->clr_rising);
3d9edf09 580
f299bb95
IY
581 /*
582 * Each chip handles 32 gpios, and each irq bank consists of 16
583 * gpio irqs. Pass the irq bank's corresponding controller to
584 * the chained irq handler.
585 */
20483d04
TG
586 irq_set_chained_handler_and_data(bank_irq, gpio_irq_handler,
587 &chips[gpio / 32]);
3d9edf09 588
474dad54 589 binten |= BIT(bank);
3d9edf09
VB
590 }
591
7a36071e 592done:
131a10a3
PA
593 /*
594 * BINTEN -- per-bank interrupt enable. genirq would also let these
3d9edf09
VB
595 * bits be set/cleared dynamically.
596 */
388291c3 597 writel_relaxed(binten, gpio_base + BINTEN);
3d9edf09 598
3d9edf09
VB
599 return 0;
600}
118150f2 601
c770844c
KS
602#if IS_ENABLED(CONFIG_OF)
603static const struct of_device_id davinci_gpio_ids[] = {
0c6feb07
GS
604 { .compatible = "ti,keystone-gpio", keystone_gpio_get_irq_chip},
605 { .compatible = "ti,dm6441-gpio", davinci_gpio_get_irq_chip},
c770844c
KS
606 { /* sentinel */ },
607};
608MODULE_DEVICE_TABLE(of, davinci_gpio_ids);
609#endif
610
118150f2
KS
611static struct platform_driver davinci_gpio_driver = {
612 .probe = davinci_gpio_probe,
613 .driver = {
c770844c 614 .name = "davinci_gpio",
c770844c 615 .of_match_table = of_match_ptr(davinci_gpio_ids),
118150f2
KS
616 },
617};
618
619/**
620 * GPIO driver registration needs to be done before machine_init functions
621 * access GPIO. Hence davinci_gpio_drv_reg() is a postcore_initcall.
622 */
623static int __init davinci_gpio_drv_reg(void)
624{
625 return platform_driver_register(&davinci_gpio_driver);
626}
627postcore_initcall(davinci_gpio_drv_reg);