Merge git://git.kernel.org/pub/scm/linux/kernel/git/lethal/sh-2.6
[linux-2.6-block.git] / arch / x86 / kernel / i387.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1994 Linus Torvalds
3 *
4 * Pentium III FXSR, SSE support
5 * General FPU state handling cleanups
6 * Gareth Hughes <gareth@valinux.com>, May 2000
7 */
129f6946 8#include <linux/module.h>
44210111 9#include <linux/regset.h>
f668964e 10#include <linux/sched.h>
5a0e3ad6 11#include <linux/slab.h>
f668964e
IM
12
13#include <asm/sigcontext.h>
1da177e4 14#include <asm/processor.h>
1da177e4 15#include <asm/math_emu.h>
1da177e4 16#include <asm/uaccess.h>
f668964e
IM
17#include <asm/ptrace.h>
18#include <asm/i387.h>
19#include <asm/user.h>
1da177e4 20
44210111 21#ifdef CONFIG_X86_64
f668964e
IM
22# include <asm/sigcontext32.h>
23# include <asm/user32.h>
44210111 24#else
ab513701
SS
25# define save_i387_xstate_ia32 save_i387_xstate
26# define restore_i387_xstate_ia32 restore_i387_xstate
f668964e 27# define _fpstate_ia32 _fpstate
ab513701 28# define _xstate_ia32 _xstate
3c1c7f10 29# define sig_xstate_ia32_size sig_xstate_size
c37b5efe 30# define fx_sw_reserved_ia32 fx_sw_reserved
f668964e
IM
31# define user_i387_ia32_struct user_i387_struct
32# define user32_fxsr_struct user_fxsr_struct
44210111
RM
33#endif
34
1da177e4 35#ifdef CONFIG_MATH_EMULATION
f668964e 36# define HAVE_HWFP (boot_cpu_data.hard_math)
1da177e4 37#else
f668964e 38# define HAVE_HWFP 1
1da177e4
LT
39#endif
40
f668964e 41static unsigned int mxcsr_feature_mask __read_mostly = 0xffffffffu;
61c4628b 42unsigned int xstate_size;
3c1c7f10 43unsigned int sig_xstate_ia32_size = sizeof(struct _fpstate_ia32);
61c4628b 44static struct i387_fxsave_struct fx_scratch __cpuinitdata;
1da177e4 45
61c4628b 46void __cpuinit mxcsr_feature_mask_init(void)
1da177e4
LT
47{
48 unsigned long mask = 0;
f668964e 49
1da177e4
LT
50 clts();
51 if (cpu_has_fxsr) {
61c4628b
SS
52 memset(&fx_scratch, 0, sizeof(struct i387_fxsave_struct));
53 asm volatile("fxsave %0" : : "m" (fx_scratch));
54 mask = fx_scratch.mxcsr_mask;
3b095a04
CG
55 if (mask == 0)
56 mask = 0x0000ffbf;
57 }
1da177e4
LT
58 mxcsr_feature_mask &= mask;
59 stts();
60}
61
9bc646f1 62void __cpuinit init_thread_xstate(void)
61c4628b 63{
e8a496ac
SS
64 if (!HAVE_HWFP) {
65 xstate_size = sizeof(struct i387_soft_struct);
66 return;
67 }
68
dc1e35c6
SS
69 if (cpu_has_xsave) {
70 xsave_cntxt_init();
71 return;
72 }
73
61c4628b
SS
74 if (cpu_has_fxsr)
75 xstate_size = sizeof(struct i387_fxsave_struct);
76#ifdef CONFIG_X86_32
77 else
78 xstate_size = sizeof(struct i387_fsave_struct);
79#endif
61c4628b
SS
80}
81
44210111
RM
82#ifdef CONFIG_X86_64
83/*
84 * Called at bootup to set up the initial FPU state that is later cloned
85 * into all processes.
86 */
87void __cpuinit fpu_init(void)
88{
89 unsigned long oldcr0 = read_cr0();
f668964e 90
44210111
RM
91 set_in_cr4(X86_CR4_OSFXSR);
92 set_in_cr4(X86_CR4_OSXMMEXCPT);
93
f668964e 94 write_cr0(oldcr0 & ~(X86_CR0_TS|X86_CR0_EM)); /* clear TS and EM */
44210111 95
dc1e35c6
SS
96 /*
97 * Boot processor to setup the FP and extended state context info.
98 */
99 if (!smp_processor_id())
100 init_thread_xstate();
101 xsave_init();
102
44210111
RM
103 mxcsr_feature_mask_init();
104 /* clean state in init */
c9ad4882 105 current_thread_info()->status = 0;
44210111
RM
106 clear_used_math();
107}
108#endif /* CONFIG_X86_64 */
109
86603283 110static void fpu_finit(struct fpu *fpu)
1da177e4 111{
e8a496ac
SS
112#ifdef CONFIG_X86_32
113 if (!HAVE_HWFP) {
86603283
AK
114 finit_soft_fpu(&fpu->state->soft);
115 return;
e8a496ac
SS
116 }
117#endif
118
1da177e4 119 if (cpu_has_fxsr) {
86603283 120 struct i387_fxsave_struct *fx = &fpu->state->fxsave;
61c4628b
SS
121
122 memset(fx, 0, xstate_size);
123 fx->cwd = 0x37f;
1da177e4 124 if (cpu_has_xmm)
61c4628b 125 fx->mxcsr = MXCSR_DEFAULT;
1da177e4 126 } else {
86603283 127 struct i387_fsave_struct *fp = &fpu->state->fsave;
61c4628b
SS
128 memset(fp, 0, xstate_size);
129 fp->cwd = 0xffff037fu;
130 fp->swd = 0xffff0000u;
131 fp->twd = 0xffffffffu;
132 fp->fos = 0xffff0000u;
1da177e4 133 }
86603283
AK
134}
135
136/*
137 * The _current_ task is using the FPU for the first time
138 * so initialize it and set the mxcsr to its default
139 * value at reset if we support XMM instructions and then
140 * remeber the current task has used the FPU.
141 */
142int init_fpu(struct task_struct *tsk)
143{
144 int ret;
145
146 if (tsk_used_math(tsk)) {
147 if (HAVE_HWFP && tsk == current)
148 unlazy_fpu(tsk);
149 return 0;
150 }
151
44210111 152 /*
86603283 153 * Memory allocation at the first usage of the FPU and other state.
44210111 154 */
86603283
AK
155 ret = fpu_alloc(&tsk->thread.fpu);
156 if (ret)
157 return ret;
158
159 fpu_finit(&tsk->thread.fpu);
160
1da177e4 161 set_stopped_child_used_math(tsk);
aa283f49 162 return 0;
1da177e4
LT
163}
164
5b3efd50
SS
165/*
166 * The xstateregs_active() routine is the same as the fpregs_active() routine,
167 * as the "regset->n" for the xstate regset will be updated based on the feature
168 * capabilites supported by the xsave.
169 */
44210111
RM
170int fpregs_active(struct task_struct *target, const struct user_regset *regset)
171{
172 return tsk_used_math(target) ? regset->n : 0;
173}
1da177e4 174
44210111 175int xfpregs_active(struct task_struct *target, const struct user_regset *regset)
1da177e4 176{
44210111
RM
177 return (cpu_has_fxsr && tsk_used_math(target)) ? regset->n : 0;
178}
1da177e4 179
44210111
RM
180int xfpregs_get(struct task_struct *target, const struct user_regset *regset,
181 unsigned int pos, unsigned int count,
182 void *kbuf, void __user *ubuf)
183{
aa283f49
SS
184 int ret;
185
44210111
RM
186 if (!cpu_has_fxsr)
187 return -ENODEV;
188
aa283f49
SS
189 ret = init_fpu(target);
190 if (ret)
191 return ret;
44210111
RM
192
193 return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 194 &target->thread.fpu.state->fxsave, 0, -1);
1da177e4 195}
44210111
RM
196
197int xfpregs_set(struct task_struct *target, const struct user_regset *regset,
198 unsigned int pos, unsigned int count,
199 const void *kbuf, const void __user *ubuf)
200{
201 int ret;
202
203 if (!cpu_has_fxsr)
204 return -ENODEV;
205
aa283f49
SS
206 ret = init_fpu(target);
207 if (ret)
208 return ret;
209
44210111 210 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 211 &target->thread.fpu.state->fxsave, 0, -1);
44210111
RM
212
213 /*
214 * mxcsr reserved bits must be masked to zero for security reasons.
215 */
86603283 216 target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
44210111 217
42deec6f
SS
218 /*
219 * update the header bits in the xsave header, indicating the
220 * presence of FP and SSE state.
221 */
222 if (cpu_has_xsave)
86603283 223 target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FPSSE;
42deec6f 224
44210111
RM
225 return ret;
226}
227
5b3efd50
SS
228int xstateregs_get(struct task_struct *target, const struct user_regset *regset,
229 unsigned int pos, unsigned int count,
230 void *kbuf, void __user *ubuf)
231{
232 int ret;
233
234 if (!cpu_has_xsave)
235 return -ENODEV;
236
237 ret = init_fpu(target);
238 if (ret)
239 return ret;
240
241 /*
ff7fbc72
SS
242 * Copy the 48bytes defined by the software first into the xstate
243 * memory layout in the thread struct, so that we can copy the entire
244 * xstateregs to the user using one user_regset_copyout().
5b3efd50 245 */
86603283 246 memcpy(&target->thread.fpu.state->fxsave.sw_reserved,
ff7fbc72 247 xstate_fx_sw_bytes, sizeof(xstate_fx_sw_bytes));
5b3efd50
SS
248
249 /*
ff7fbc72 250 * Copy the xstate memory layout.
5b3efd50
SS
251 */
252 ret = user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 253 &target->thread.fpu.state->xsave, 0, -1);
5b3efd50
SS
254 return ret;
255}
256
257int xstateregs_set(struct task_struct *target, const struct user_regset *regset,
258 unsigned int pos, unsigned int count,
259 const void *kbuf, const void __user *ubuf)
260{
261 int ret;
262 struct xsave_hdr_struct *xsave_hdr;
263
264 if (!cpu_has_xsave)
265 return -ENODEV;
266
267 ret = init_fpu(target);
268 if (ret)
269 return ret;
270
271 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 272 &target->thread.fpu.state->xsave, 0, -1);
5b3efd50
SS
273
274 /*
275 * mxcsr reserved bits must be masked to zero for security reasons.
276 */
86603283 277 target->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
5b3efd50 278
86603283 279 xsave_hdr = &target->thread.fpu.state->xsave.xsave_hdr;
5b3efd50
SS
280
281 xsave_hdr->xstate_bv &= pcntxt_mask;
282 /*
283 * These bits must be zero.
284 */
285 xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
286
287 return ret;
288}
289
44210111 290#if defined CONFIG_X86_32 || defined CONFIG_IA32_EMULATION
1da177e4 291
1da177e4
LT
292/*
293 * FPU tag word conversions.
294 */
295
3b095a04 296static inline unsigned short twd_i387_to_fxsr(unsigned short twd)
1da177e4
LT
297{
298 unsigned int tmp; /* to avoid 16 bit prefixes in the code */
3b095a04 299
1da177e4 300 /* Transform each pair of bits into 01 (valid) or 00 (empty) */
3b095a04 301 tmp = ~twd;
44210111 302 tmp = (tmp | (tmp>>1)) & 0x5555; /* 0V0V0V0V0V0V0V0V */
3b095a04
CG
303 /* and move the valid bits to the lower byte. */
304 tmp = (tmp | (tmp >> 1)) & 0x3333; /* 00VV00VV00VV00VV */
305 tmp = (tmp | (tmp >> 2)) & 0x0f0f; /* 0000VVVV0000VVVV */
306 tmp = (tmp | (tmp >> 4)) & 0x00ff; /* 00000000VVVVVVVV */
f668964e 307
3b095a04 308 return tmp;
1da177e4
LT
309}
310
1da177e4 311#define FPREG_ADDR(f, n) ((void *)&(f)->st_space + (n) * 16);
44210111
RM
312#define FP_EXP_TAG_VALID 0
313#define FP_EXP_TAG_ZERO 1
314#define FP_EXP_TAG_SPECIAL 2
315#define FP_EXP_TAG_EMPTY 3
316
317static inline u32 twd_fxsr_to_i387(struct i387_fxsave_struct *fxsave)
318{
319 struct _fpxreg *st;
320 u32 tos = (fxsave->swd >> 11) & 7;
321 u32 twd = (unsigned long) fxsave->twd;
322 u32 tag;
323 u32 ret = 0xffff0000u;
324 int i;
1da177e4 325
44210111 326 for (i = 0; i < 8; i++, twd >>= 1) {
3b095a04
CG
327 if (twd & 0x1) {
328 st = FPREG_ADDR(fxsave, (i - tos) & 7);
1da177e4 329
3b095a04 330 switch (st->exponent & 0x7fff) {
1da177e4 331 case 0x7fff:
44210111 332 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
333 break;
334 case 0x0000:
3b095a04
CG
335 if (!st->significand[0] &&
336 !st->significand[1] &&
337 !st->significand[2] &&
44210111
RM
338 !st->significand[3])
339 tag = FP_EXP_TAG_ZERO;
340 else
341 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
342 break;
343 default:
44210111
RM
344 if (st->significand[3] & 0x8000)
345 tag = FP_EXP_TAG_VALID;
346 else
347 tag = FP_EXP_TAG_SPECIAL;
1da177e4
LT
348 break;
349 }
350 } else {
44210111 351 tag = FP_EXP_TAG_EMPTY;
1da177e4 352 }
44210111 353 ret |= tag << (2 * i);
1da177e4
LT
354 }
355 return ret;
356}
357
358/*
44210111 359 * FXSR floating point environment conversions.
1da177e4
LT
360 */
361
f668964e
IM
362static void
363convert_from_fxsr(struct user_i387_ia32_struct *env, struct task_struct *tsk)
1da177e4 364{
86603283 365 struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
44210111
RM
366 struct _fpreg *to = (struct _fpreg *) &env->st_space[0];
367 struct _fpxreg *from = (struct _fpxreg *) &fxsave->st_space[0];
368 int i;
1da177e4 369
44210111
RM
370 env->cwd = fxsave->cwd | 0xffff0000u;
371 env->swd = fxsave->swd | 0xffff0000u;
372 env->twd = twd_fxsr_to_i387(fxsave);
373
374#ifdef CONFIG_X86_64
375 env->fip = fxsave->rip;
376 env->foo = fxsave->rdp;
377 if (tsk == current) {
378 /*
379 * should be actually ds/cs at fpu exception time, but
380 * that information is not available in 64bit mode.
381 */
f668964e
IM
382 asm("mov %%ds, %[fos]" : [fos] "=r" (env->fos));
383 asm("mov %%cs, %[fcs]" : [fcs] "=r" (env->fcs));
1da177e4 384 } else {
44210111 385 struct pt_regs *regs = task_pt_regs(tsk);
f668964e 386
44210111
RM
387 env->fos = 0xffff0000 | tsk->thread.ds;
388 env->fcs = regs->cs;
1da177e4 389 }
44210111
RM
390#else
391 env->fip = fxsave->fip;
609b5297 392 env->fcs = (u16) fxsave->fcs | ((u32) fxsave->fop << 16);
44210111
RM
393 env->foo = fxsave->foo;
394 env->fos = fxsave->fos;
395#endif
1da177e4 396
44210111
RM
397 for (i = 0; i < 8; ++i)
398 memcpy(&to[i], &from[i], sizeof(to[0]));
1da177e4
LT
399}
400
44210111
RM
401static void convert_to_fxsr(struct task_struct *tsk,
402 const struct user_i387_ia32_struct *env)
1da177e4 403
1da177e4 404{
86603283 405 struct i387_fxsave_struct *fxsave = &tsk->thread.fpu.state->fxsave;
44210111
RM
406 struct _fpreg *from = (struct _fpreg *) &env->st_space[0];
407 struct _fpxreg *to = (struct _fpxreg *) &fxsave->st_space[0];
408 int i;
1da177e4 409
44210111
RM
410 fxsave->cwd = env->cwd;
411 fxsave->swd = env->swd;
412 fxsave->twd = twd_i387_to_fxsr(env->twd);
413 fxsave->fop = (u16) ((u32) env->fcs >> 16);
414#ifdef CONFIG_X86_64
415 fxsave->rip = env->fip;
416 fxsave->rdp = env->foo;
417 /* cs and ds ignored */
418#else
419 fxsave->fip = env->fip;
420 fxsave->fcs = (env->fcs & 0xffff);
421 fxsave->foo = env->foo;
422 fxsave->fos = env->fos;
423#endif
1da177e4 424
44210111
RM
425 for (i = 0; i < 8; ++i)
426 memcpy(&to[i], &from[i], sizeof(from[0]));
1da177e4
LT
427}
428
44210111
RM
429int fpregs_get(struct task_struct *target, const struct user_regset *regset,
430 unsigned int pos, unsigned int count,
431 void *kbuf, void __user *ubuf)
1da177e4 432{
44210111 433 struct user_i387_ia32_struct env;
aa283f49 434 int ret;
1da177e4 435
aa283f49
SS
436 ret = init_fpu(target);
437 if (ret)
438 return ret;
1da177e4 439
e8a496ac
SS
440 if (!HAVE_HWFP)
441 return fpregs_soft_get(target, regset, pos, count, kbuf, ubuf);
442
f668964e 443 if (!cpu_has_fxsr) {
44210111 444 return user_regset_copyout(&pos, &count, &kbuf, &ubuf,
86603283 445 &target->thread.fpu.state->fsave, 0,
61c4628b 446 -1);
f668964e 447 }
1da177e4 448
44210111
RM
449 if (kbuf && pos == 0 && count == sizeof(env)) {
450 convert_from_fxsr(kbuf, target);
451 return 0;
1da177e4 452 }
44210111
RM
453
454 convert_from_fxsr(&env, target);
f668964e 455
44210111 456 return user_regset_copyout(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
1da177e4
LT
457}
458
44210111
RM
459int fpregs_set(struct task_struct *target, const struct user_regset *regset,
460 unsigned int pos, unsigned int count,
461 const void *kbuf, const void __user *ubuf)
1da177e4 462{
44210111
RM
463 struct user_i387_ia32_struct env;
464 int ret;
1da177e4 465
aa283f49
SS
466 ret = init_fpu(target);
467 if (ret)
468 return ret;
469
e8a496ac
SS
470 if (!HAVE_HWFP)
471 return fpregs_soft_set(target, regset, pos, count, kbuf, ubuf);
472
f668964e 473 if (!cpu_has_fxsr) {
44210111 474 return user_regset_copyin(&pos, &count, &kbuf, &ubuf,
86603283 475 &target->thread.fpu.state->fsave, 0, -1);
f668964e 476 }
44210111
RM
477
478 if (pos > 0 || count < sizeof(env))
479 convert_from_fxsr(&env, target);
480
481 ret = user_regset_copyin(&pos, &count, &kbuf, &ubuf, &env, 0, -1);
482 if (!ret)
483 convert_to_fxsr(target, &env);
484
42deec6f
SS
485 /*
486 * update the header bit in the xsave header, indicating the
487 * presence of FP.
488 */
489 if (cpu_has_xsave)
86603283 490 target->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FP;
44210111 491 return ret;
1da177e4
LT
492}
493
494/*
495 * Signal frame handlers.
496 */
497
44210111 498static inline int save_i387_fsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
499{
500 struct task_struct *tsk = current;
86603283 501 struct i387_fsave_struct *fp = &tsk->thread.fpu.state->fsave;
1da177e4 502
61c4628b
SS
503 fp->status = fp->swd;
504 if (__copy_to_user(buf, fp, sizeof(struct i387_fsave_struct)))
1da177e4
LT
505 return -1;
506 return 1;
507}
508
44210111 509static int save_i387_fxsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
510{
511 struct task_struct *tsk = current;
86603283 512 struct i387_fxsave_struct *fx = &tsk->thread.fpu.state->fxsave;
44210111 513 struct user_i387_ia32_struct env;
1da177e4
LT
514 int err = 0;
515
44210111
RM
516 convert_from_fxsr(&env, tsk);
517 if (__copy_to_user(buf, &env, sizeof(env)))
1da177e4
LT
518 return -1;
519
61c4628b 520 err |= __put_user(fx->swd, &buf->status);
3b095a04
CG
521 err |= __put_user(X86_FXSR_MAGIC, &buf->magic);
522 if (err)
1da177e4
LT
523 return -1;
524
c37b5efe 525 if (__copy_to_user(&buf->_fxsr_env[0], fx, xstate_size))
1da177e4
LT
526 return -1;
527 return 1;
528}
529
c37b5efe
SS
530static int save_i387_xsave(void __user *buf)
531{
04944b79 532 struct task_struct *tsk = current;
c37b5efe
SS
533 struct _fpstate_ia32 __user *fx = buf;
534 int err = 0;
535
04944b79
SS
536 /*
537 * For legacy compatible, we always set FP/SSE bits in the bit
538 * vector while saving the state to the user context.
539 * This will enable us capturing any changes(during sigreturn) to
540 * the FP/SSE bits by the legacy applications which don't touch
541 * xstate_bv in the xsave header.
542 *
543 * xsave aware applications can change the xstate_bv in the xsave
544 * header as well as change any contents in the memory layout.
545 * xrestore as part of sigreturn will capture all the changes.
546 */
86603283 547 tsk->thread.fpu.state->xsave.xsave_hdr.xstate_bv |= XSTATE_FPSSE;
04944b79 548
c37b5efe
SS
549 if (save_i387_fxsave(fx) < 0)
550 return -1;
551
552 err = __copy_to_user(&fx->sw_reserved, &fx_sw_reserved_ia32,
553 sizeof(struct _fpx_sw_bytes));
554 err |= __put_user(FP_XSTATE_MAGIC2,
555 (__u32 __user *) (buf + sig_xstate_ia32_size
556 - FP_XSTATE_MAGIC2_SIZE));
557 if (err)
558 return -1;
559
560 return 1;
561}
562
ab513701 563int save_i387_xstate_ia32(void __user *buf)
1da177e4 564{
ab513701
SS
565 struct _fpstate_ia32 __user *fp = (struct _fpstate_ia32 __user *) buf;
566 struct task_struct *tsk = current;
567
3b095a04 568 if (!used_math())
1da177e4 569 return 0;
ab513701
SS
570
571 if (!access_ok(VERIFY_WRITE, buf, sig_xstate_ia32_size))
572 return -EACCES;
f668964e
IM
573 /*
574 * This will cause a "finit" to be triggered by the next
1da177e4
LT
575 * attempted FPU operation by the 'current' process.
576 */
577 clear_used_math();
578
f668964e 579 if (!HAVE_HWFP) {
44210111
RM
580 return fpregs_soft_get(current, NULL,
581 0, sizeof(struct user_i387_ia32_struct),
ab513701 582 NULL, fp) ? -1 : 1;
1da177e4 583 }
f668964e 584
ab513701
SS
585 unlazy_fpu(tsk);
586
c37b5efe
SS
587 if (cpu_has_xsave)
588 return save_i387_xsave(fp);
f668964e 589 if (cpu_has_fxsr)
ab513701 590 return save_i387_fxsave(fp);
f668964e 591 else
ab513701 592 return save_i387_fsave(fp);
1da177e4
LT
593}
594
44210111 595static inline int restore_i387_fsave(struct _fpstate_ia32 __user *buf)
1da177e4
LT
596{
597 struct task_struct *tsk = current;
f668964e 598
86603283 599 return __copy_from_user(&tsk->thread.fpu.state->fsave, buf,
3b095a04 600 sizeof(struct i387_fsave_struct));
1da177e4
LT
601}
602
c37b5efe
SS
603static int restore_i387_fxsave(struct _fpstate_ia32 __user *buf,
604 unsigned int size)
1da177e4 605{
1da177e4 606 struct task_struct *tsk = current;
44210111 607 struct user_i387_ia32_struct env;
f668964e
IM
608 int err;
609
86603283 610 err = __copy_from_user(&tsk->thread.fpu.state->fxsave, &buf->_fxsr_env[0],
c37b5efe 611 size);
1da177e4 612 /* mxcsr reserved bits must be masked to zero for security reasons */
86603283 613 tsk->thread.fpu.state->fxsave.mxcsr &= mxcsr_feature_mask;
44210111
RM
614 if (err || __copy_from_user(&env, buf, sizeof(env)))
615 return 1;
616 convert_to_fxsr(tsk, &env);
f668964e 617
44210111 618 return 0;
1da177e4
LT
619}
620
c37b5efe
SS
621static int restore_i387_xsave(void __user *buf)
622{
623 struct _fpx_sw_bytes fx_sw_user;
624 struct _fpstate_ia32 __user *fx_user =
625 ((struct _fpstate_ia32 __user *) buf);
626 struct i387_fxsave_struct __user *fx =
627 (struct i387_fxsave_struct __user *) &fx_user->_fxsr_env[0];
628 struct xsave_hdr_struct *xsave_hdr =
86603283 629 &current->thread.fpu.state->xsave.xsave_hdr;
6152e4b1 630 u64 mask;
c37b5efe
SS
631 int err;
632
633 if (check_for_xstate(fx, buf, &fx_sw_user))
634 goto fx_only;
635
6152e4b1 636 mask = fx_sw_user.xstate_bv;
c37b5efe
SS
637
638 err = restore_i387_fxsave(buf, fx_sw_user.xstate_size);
639
6152e4b1 640 xsave_hdr->xstate_bv &= pcntxt_mask;
c37b5efe
SS
641 /*
642 * These bits must be zero.
643 */
644 xsave_hdr->reserved1[0] = xsave_hdr->reserved1[1] = 0;
645
646 /*
647 * Init the state that is not present in the memory layout
648 * and enabled by the OS.
649 */
6152e4b1
PA
650 mask = ~(pcntxt_mask & ~mask);
651 xsave_hdr->xstate_bv &= mask;
c37b5efe
SS
652
653 return err;
654fx_only:
655 /*
656 * Couldn't find the extended state information in the memory
657 * layout. Restore the FP/SSE and init the other extended state
658 * enabled by the OS.
659 */
660 xsave_hdr->xstate_bv = XSTATE_FPSSE;
661 return restore_i387_fxsave(buf, sizeof(struct i387_fxsave_struct));
662}
663
ab513701 664int restore_i387_xstate_ia32(void __user *buf)
1da177e4
LT
665{
666 int err;
e8a496ac 667 struct task_struct *tsk = current;
ab513701 668 struct _fpstate_ia32 __user *fp = (struct _fpstate_ia32 __user *) buf;
1da177e4 669
e8a496ac 670 if (HAVE_HWFP)
fd3c3ed5
SS
671 clear_fpu(tsk);
672
ab513701
SS
673 if (!buf) {
674 if (used_math()) {
675 clear_fpu(tsk);
676 clear_used_math();
677 }
678
679 return 0;
680 } else
681 if (!access_ok(VERIFY_READ, buf, sig_xstate_ia32_size))
682 return -EACCES;
683
e8a496ac
SS
684 if (!used_math()) {
685 err = init_fpu(tsk);
686 if (err)
687 return err;
688 }
fd3c3ed5 689
e8a496ac 690 if (HAVE_HWFP) {
c37b5efe
SS
691 if (cpu_has_xsave)
692 err = restore_i387_xsave(buf);
693 else if (cpu_has_fxsr)
694 err = restore_i387_fxsave(fp, sizeof(struct
695 i387_fxsave_struct));
f668964e 696 else
ab513701 697 err = restore_i387_fsave(fp);
1da177e4 698 } else {
44210111
RM
699 err = fpregs_soft_set(current, NULL,
700 0, sizeof(struct user_i387_ia32_struct),
ab513701 701 NULL, fp) != 0;
1da177e4
LT
702 }
703 set_used_math();
f668964e 704
1da177e4
LT
705 return err;
706}
707
1da177e4
LT
708/*
709 * FPU state for core dumps.
60b3b9af
RM
710 * This is only used for a.out dumps now.
711 * It is declared generically using elf_fpregset_t (which is
712 * struct user_i387_struct) but is in fact only used for 32-bit
713 * dumps, so on 64-bit it is really struct user_i387_ia32_struct.
1da177e4 714 */
3b095a04 715int dump_fpu(struct pt_regs *regs, struct user_i387_struct *fpu)
1da177e4 716{
1da177e4 717 struct task_struct *tsk = current;
f668964e 718 int fpvalid;
1da177e4
LT
719
720 fpvalid = !!used_math();
60b3b9af
RM
721 if (fpvalid)
722 fpvalid = !fpregs_get(tsk, NULL,
723 0, sizeof(struct user_i387_ia32_struct),
724 fpu, NULL);
1da177e4
LT
725
726 return fpvalid;
727}
129f6946 728EXPORT_SYMBOL(dump_fpu);
1da177e4 729
60b3b9af 730#endif /* CONFIG_X86_32 || CONFIG_IA32_EMULATION */