Merge tag 'drm-vc4-fixes-2016-09-14' of https://github.com/anholt/linux into drm...
[linux-2.6-block.git] / arch / x86 / kernel / apic / x2apic_cluster.c
CommitLineData
12a67cf6
SS
1#include <linux/threads.h>
2#include <linux/cpumask.h>
3#include <linux/string.h>
4#include <linux/kernel.h>
5#include <linux/ctype.h>
1b9b89e7 6#include <linux/dmar.h>
9d0fa6c5 7#include <linux/cpu.h>
1b9b89e7 8
12a67cf6 9#include <asm/smp.h>
79deb8e5 10#include <asm/x2apic.h>
12a67cf6 11
2de1f33e 12static DEFINE_PER_CPU(u32, x86_cpu_to_logical_apicid);
a39d1f3f 13static DEFINE_PER_CPU(cpumask_var_t, cpus_in_cluster);
9d0fa6c5 14static DEFINE_PER_CPU(cpumask_var_t, ipi_mask);
12a67cf6 15
2caa3715 16static int x2apic_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
1b9b89e7 17{
ef1f87aa 18 return x2apic_enabled();
1b9b89e7
YL
19}
20
a39d1f3f
CG
21static inline u32 x2apic_cluster(int cpu)
22{
23 return per_cpu(x86_cpu_to_logical_apicid, cpu) >> 16;
24}
25
7b6ce46c
LT
26static void x2apic_send_IPI(int cpu, int vector)
27{
28 u32 dest = per_cpu(x86_cpu_to_logical_apicid, cpu);
29
30 x2apic_wrmsr_fence();
31 __x2apic_send_IPI_dest(dest, vector, APIC_DEST_LOGICAL);
32}
33
a27d0b5e
SS
34static void
35__x2apic_send_IPI_mask(const struct cpumask *mask, int vector, int apic_dest)
12a67cf6 36{
9d0fa6c5
CG
37 struct cpumask *cpus_in_cluster_ptr;
38 struct cpumask *ipi_mask_ptr;
39 unsigned int cpu, this_cpu;
dac5f412 40 unsigned long flags;
9d0fa6c5 41 u32 dest;
12a67cf6 42
ce4e240c
SS
43 x2apic_wrmsr_fence();
44
12a67cf6 45 local_irq_save(flags);
a27d0b5e
SS
46
47 this_cpu = smp_processor_id();
9d0fa6c5
CG
48
49 /*
50 * We are to modify mask, so we need an own copy
51 * and be sure it's manipulated with irq off.
52 */
4ba29684 53 ipi_mask_ptr = this_cpu_cpumask_var_ptr(ipi_mask);
59f6e207 54 cpumask_copy(ipi_mask_ptr, mask);
9d0fa6c5
CG
55
56 /*
57 * The idea is to send one IPI per cluster.
58 */
59 for_each_cpu(cpu, ipi_mask_ptr) {
60 unsigned long i;
61
62 cpus_in_cluster_ptr = per_cpu(cpus_in_cluster, cpu);
63 dest = 0;
64
65 /* Collect cpus in cluster. */
66 for_each_cpu_and(i, ipi_mask_ptr, cpus_in_cluster_ptr) {
67 if (apic_dest == APIC_DEST_ALLINC || i != this_cpu)
68 dest |= per_cpu(x86_cpu_to_logical_apicid, i);
69 }
70
71 if (!dest)
a27d0b5e 72 continue;
9d0fa6c5
CG
73
74 __x2apic_send_IPI_dest(dest, vector, apic->dest_logical);
75 /*
76 * Cluster sibling cpus should be discared now so
77 * we would not send IPI them second time.
78 */
79 cpumask_andnot(ipi_mask_ptr, ipi_mask_ptr, cpus_in_cluster_ptr);
dac5f412 80 }
a27d0b5e 81
12a67cf6
SS
82 local_irq_restore(flags);
83}
84
a27d0b5e
SS
85static void x2apic_send_IPI_mask(const struct cpumask *mask, int vector)
86{
87 __x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLINC);
88}
89
dac5f412 90static void
49d0c7a0 91x2apic_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
12a67cf6 92{
a27d0b5e 93 __x2apic_send_IPI_mask(mask, vector, APIC_DEST_ALLBUT);
e7986739 94}
12a67cf6 95
e7986739
MT
96static void x2apic_send_IPI_allbutself(int vector)
97{
a27d0b5e 98 __x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLBUT);
12a67cf6
SS
99}
100
101static void x2apic_send_IPI_all(int vector)
102{
a27d0b5e 103 __x2apic_send_IPI_mask(cpu_online_mask, vector, APIC_DEST_ALLINC);
12a67cf6
SS
104}
105
ff164324 106static int
debccb3e 107x2apic_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
ff164324
AG
108 const struct cpumask *andmask,
109 unsigned int *apicid)
95d313cf 110{
0b8255e6
SS
111 u32 dest = 0;
112 u16 cluster;
113 int i;
95d313cf 114
0b8255e6
SS
115 for_each_cpu_and(i, cpumask, andmask) {
116 if (!cpumask_test_cpu(i, cpu_online_mask))
117 continue;
118 dest = per_cpu(x86_cpu_to_logical_apicid, i);
119 cluster = x2apic_cluster(i);
120 break;
debccb3e
IM
121 }
122
0b8255e6 123 if (!dest)
ff164324 124 return -EINVAL;
0b8255e6
SS
125
126 for_each_cpu_and(i, cpumask, andmask) {
127 if (!cpumask_test_cpu(i, cpu_online_mask))
128 continue;
129 if (cluster != x2apic_cluster(i))
130 continue;
131 dest |= per_cpu(x86_cpu_to_logical_apicid, i);
132 }
133
ff164324
AG
134 *apicid = dest;
135
136 return 0;
95d313cf
MT
137}
138
12a67cf6 139static void init_x2apic_ldr(void)
a39d1f3f
CG
140{
141 unsigned int this_cpu = smp_processor_id();
142 unsigned int cpu;
143
144 per_cpu(x86_cpu_to_logical_apicid, this_cpu) = apic_read(APIC_LDR);
145
d089f8e9 146 cpumask_set_cpu(this_cpu, per_cpu(cpus_in_cluster, this_cpu));
a39d1f3f
CG
147 for_each_online_cpu(cpu) {
148 if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
149 continue;
d089f8e9
RR
150 cpumask_set_cpu(this_cpu, per_cpu(cpus_in_cluster, cpu));
151 cpumask_set_cpu(cpu, per_cpu(cpus_in_cluster, this_cpu));
a39d1f3f
CG
152 }
153}
154
6b2c2847
SAS
155/*
156 * At CPU state changes, update the x2apic cluster sibling info.
157 */
d52c0569 158static int x2apic_prepare_cpu(unsigned int cpu)
a39d1f3f 159{
6b2c2847
SAS
160 if (!zalloc_cpumask_var(&per_cpu(cpus_in_cluster, cpu), GFP_KERNEL))
161 return -ENOMEM;
162
163 if (!zalloc_cpumask_var(&per_cpu(ipi_mask, cpu), GFP_KERNEL)) {
164 free_cpumask_var(per_cpu(cpus_in_cluster, cpu));
165 return -ENOMEM;
a39d1f3f
CG
166 }
167
6b2c2847 168 return 0;
a39d1f3f
CG
169}
170
d52c0569 171static int x2apic_dead_cpu(unsigned int this_cpu)
12a67cf6 172{
6b2c2847 173 int cpu;
a39d1f3f 174
6b2c2847
SAS
175 for_each_online_cpu(cpu) {
176 if (x2apic_cluster(this_cpu) != x2apic_cluster(cpu))
177 continue;
178 cpumask_clear_cpu(this_cpu, per_cpu(cpus_in_cluster, cpu));
179 cpumask_clear_cpu(cpu, per_cpu(cpus_in_cluster, this_cpu));
180 }
181 free_cpumask_var(per_cpu(cpus_in_cluster, this_cpu));
182 free_cpumask_var(per_cpu(ipi_mask, this_cpu));
183 return 0;
12a67cf6
SS
184}
185
9ebd680b
SS
186static int x2apic_cluster_probe(void)
187{
6b2c2847 188 int cpu = smp_processor_id();
d52c0569 189 int ret;
6b2c2847
SAS
190
191 if (!x2apic_mode)
a39d1f3f 192 return 0;
6b2c2847 193
d52c0569
SAS
194 ret = cpuhp_setup_state(CPUHP_X2APIC_PREPARE, "X2APIC_PREPARE",
195 x2apic_prepare_cpu, x2apic_dead_cpu);
196 if (ret < 0) {
197 pr_err("Failed to register X2APIC_PREPARE\n");
198 return 0;
199 }
6b2c2847 200 cpumask_set_cpu(cpu, per_cpu(cpus_in_cluster, cpu));
6b2c2847 201 return 1;
9ebd680b
SS
202}
203
d872818d
SS
204static const struct cpumask *x2apic_cluster_target_cpus(void)
205{
206 return cpu_all_mask;
207}
208
0b8255e6
SS
209/*
210 * Each x2apic cluster is an allocation domain.
211 */
1ac322d0
SS
212static void cluster_vector_allocation_domain(int cpu, struct cpumask *retmask,
213 const struct cpumask *mask)
0b8255e6 214{
d872818d
SS
215 /*
216 * To minimize vector pressure, default case of boot, device bringup
217 * etc will use a single cpu for the interrupt destination.
218 *
219 * On explicit migration requests coming from irqbalance etc,
220 * interrupts will be routed to the x2apic cluster (cluster-id
221 * derived from the first cpu in the mask) members specified
222 * in the mask.
223 */
224 if (mask == x2apic_cluster_target_cpus())
225 cpumask_copy(retmask, cpumask_of(cpu));
226 else
227 cpumask_and(retmask, mask, per_cpu(cpus_in_cluster, cpu));
0b8255e6
SS
228}
229
1a8880a1 230static struct apic apic_x2apic_cluster = {
504a3c3a
IM
231
232 .name = "cluster x2apic",
9ebd680b 233 .probe = x2apic_cluster_probe,
504a3c3a 234 .acpi_madt_oem_check = x2apic_acpi_madt_oem_check,
b7157acf 235 .apic_id_valid = x2apic_apic_id_valid,
504a3c3a
IM
236 .apic_id_registered = x2apic_apic_id_registered,
237
f8987a10 238 .irq_delivery_mode = dest_LowestPrio,
0b06e734 239 .irq_dest_mode = 1, /* logical */
504a3c3a 240
d872818d 241 .target_cpus = x2apic_cluster_target_cpus,
08125d3e 242 .disable_esr = 0,
bdb1a9b6 243 .dest_logical = APIC_DEST_LOGICAL,
504a3c3a 244 .check_apicid_used = NULL,
504a3c3a 245
0b8255e6 246 .vector_allocation_domain = cluster_vector_allocation_domain,
504a3c3a
IM
247 .init_apic_ldr = init_x2apic_ldr,
248
249 .ioapic_phys_id_map = NULL,
250 .setup_apic_routing = NULL,
a21769a4 251 .cpu_present_to_apicid = default_cpu_present_to_apicid,
504a3c3a 252 .apicid_to_cpu_present = NULL,
a27a6210 253 .check_phys_apicid_present = default_check_phys_apicid_present,
79deb8e5 254 .phys_pkg_id = x2apic_phys_pkg_id,
504a3c3a 255
79deb8e5
CG
256 .get_apic_id = x2apic_get_apic_id,
257 .set_apic_id = x2apic_set_apic_id,
504a3c3a 258
504a3c3a
IM
259 .cpu_mask_to_apicid_and = x2apic_cpu_mask_to_apicid_and,
260
7b6ce46c 261 .send_IPI = x2apic_send_IPI,
504a3c3a
IM
262 .send_IPI_mask = x2apic_send_IPI_mask,
263 .send_IPI_mask_allbutself = x2apic_send_IPI_mask_allbutself,
264 .send_IPI_allbutself = x2apic_send_IPI_allbutself,
265 .send_IPI_all = x2apic_send_IPI_all,
266 .send_IPI_self = x2apic_send_IPI_self,
267
504a3c3a 268 .inquire_remote_apic = NULL,
c1eeb2de
YL
269
270 .read = native_apic_msr_read,
271 .write = native_apic_msr_write,
0ab711ae 272 .eoi_write = native_apic_msr_eoi_write,
c1eeb2de
YL
273 .icr_read = native_x2apic_icr_read,
274 .icr_write = native_x2apic_icr_write,
275 .wait_icr_idle = native_x2apic_wait_icr_idle,
276 .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
12a67cf6 277};
107e0e0c
SS
278
279apic_driver(apic_x2apic_cluster);