Merge tag 'sound-4.2' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound
[linux-2.6-block.git] / arch / mips / cavium-octeon / smp.c
CommitLineData
5b3b1688
DD
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
edfcbb8c 6 * Copyright (C) 2004-2008, 2009, 2010 Cavium Networks
5b3b1688 7 */
773cb77d 8#include <linux/cpu.h>
5b3b1688
DD
9#include <linux/delay.h>
10#include <linux/smp.h>
11#include <linux/interrupt.h>
12#include <linux/kernel_stat.h>
13#include <linux/sched.h>
14#include <linux/module.h>
15
16#include <asm/mmu_context.h>
5b3b1688 17#include <asm/time.h>
b81947c6 18#include <asm/setup.h>
5b3b1688
DD
19
20#include <asm/octeon/octeon.h>
21
773cb77d
RB
22#include "octeon_boot.h"
23
5b3b1688
DD
24volatile unsigned long octeon_processor_boot = 0xff;
25volatile unsigned long octeon_processor_sp;
26volatile unsigned long octeon_processor_gp;
27
773cb77d 28#ifdef CONFIG_HOTPLUG_CPU
babba4f1
DD
29uint64_t octeon_bootloader_entry_addr;
30EXPORT_SYMBOL(octeon_bootloader_entry_addr);
773cb77d
RB
31#endif
32
5b3b1688
DD
33static irqreturn_t mailbox_interrupt(int irq, void *dev_id)
34{
35 const int coreid = cvmx_get_core_num();
36 uint64_t action;
37
38 /* Load the mailbox register to figure out what we're supposed to do */
e650ce0f 39 action = cvmx_read_csr(CVMX_CIU_MBOX_CLRX(coreid)) & 0xffff;
5b3b1688
DD
40
41 /* Clear the mailbox to clear the interrupt */
42 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(coreid), action);
43
44 if (action & SMP_CALL_FUNCTION)
4ace6139 45 generic_smp_call_function_interrupt();
184748cc
PZ
46 if (action & SMP_RESCHEDULE_YOURSELF)
47 scheduler_ipi();
5b3b1688
DD
48
49 /* Check if we've been told to flush the icache */
50 if (action & SMP_ICACHE_FLUSH)
51 asm volatile ("synci 0($0)\n");
52 return IRQ_HANDLED;
53}
54
55/**
56 * Cause the function described by call_data to be executed on the passed
70342287 57 * cpu. When the function has finished, increment the finished field of
5b3b1688
DD
58 * call_data.
59 */
60void octeon_send_ipi_single(int cpu, unsigned int action)
61{
62 int coreid = cpu_logical_map(cpu);
63 /*
64 pr_info("SMP: Mailbox send cpu=%d, coreid=%d, action=%u\n", cpu,
65 coreid, action);
66 */
67 cvmx_write_csr(CVMX_CIU_MBOX_SETX(coreid), action);
68}
69
067f3290
DD
70static inline void octeon_send_ipi_mask(const struct cpumask *mask,
71 unsigned int action)
5b3b1688
DD
72{
73 unsigned int i;
74
8dd92891 75 for_each_cpu(i, mask)
5b3b1688
DD
76 octeon_send_ipi_single(i, action);
77}
78
79/**
5f054e31 80 * Detect available CPUs, populate cpu_possible_mask
5b3b1688 81 */
773cb77d
RB
82static void octeon_smp_hotplug_setup(void)
83{
84#ifdef CONFIG_HOTPLUG_CPU
babba4f1
DD
85 struct linux_app_boot_info *labi;
86
5ca0e377
AK
87 if (!setup_max_cpus)
88 return;
89
babba4f1 90 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
eac44d9c
AK
91 if (labi->labi_signature != LABI_SIGNATURE) {
92 pr_info("The bootloader on this board does not support HOTPLUG_CPU.");
93 return;
94 }
babba4f1
DD
95
96 octeon_bootloader_entry_addr = labi->InitTLBStart_addr;
773cb77d
RB
97#endif
98}
99
5b3b1688
DD
100static void octeon_smp_setup(void)
101{
102 const int coreid = cvmx_get_core_num();
103 int cpus;
104 int id;
5b3b1688 105 int core_mask = octeon_get_boot_coremask();
edfcbb8c
DD
106#ifdef CONFIG_HOTPLUG_CPU
107 unsigned int num_cores = cvmx_octeon_num_cores();
108#endif
109
110 /* The present CPUs are initially just the boot cpu (CPU 0). */
111 for (id = 0; id < NR_CPUS; id++) {
112 set_cpu_possible(id, id == 0);
113 set_cpu_present(id, id == 0);
114 }
5b3b1688 115
5b3b1688
DD
116 __cpu_number_map[coreid] = 0;
117 __cpu_logical_map[0] = coreid;
5b3b1688 118
edfcbb8c 119 /* The present CPUs get the lowest CPU numbers. */
5b3b1688 120 cpus = 1;
edfcbb8c 121 for (id = 0; id < NR_CPUS; id++) {
5b3b1688 122 if ((id != coreid) && (core_mask & (1 << id))) {
edfcbb8c
DD
123 set_cpu_possible(cpus, true);
124 set_cpu_present(cpus, true);
125 __cpu_number_map[id] = cpus;
126 __cpu_logical_map[cpus] = id;
127 cpus++;
128 }
129 }
130
131#ifdef CONFIG_HOTPLUG_CPU
132 /*
70342287
RB
133 * The possible CPUs are all those present on the chip. We
134 * will assign CPU numbers for possible cores as well. Cores
edfcbb8c
DD
135 * are always consecutively numberd from 0.
136 */
eac44d9c
AK
137 for (id = 0; setup_max_cpus && octeon_bootloader_entry_addr &&
138 id < num_cores && id < NR_CPUS; id++) {
edfcbb8c
DD
139 if (!(core_mask & (1 << id))) {
140 set_cpu_possible(cpus, true);
5b3b1688
DD
141 __cpu_number_map[id] = cpus;
142 __cpu_logical_map[cpus] = id;
143 cpus++;
144 }
145 }
edfcbb8c 146#endif
773cb77d
RB
147
148 octeon_smp_hotplug_setup();
5b3b1688
DD
149}
150
151/**
152 * Firmware CPU startup hook
153 *
154 */
155static void octeon_boot_secondary(int cpu, struct task_struct *idle)
156{
157 int count;
158
159 pr_info("SMP: Booting CPU%02d (CoreId %2d)...\n", cpu,
160 cpu_logical_map(cpu));
161
162 octeon_processor_sp = __KSTK_TOS(idle);
163 octeon_processor_gp = (unsigned long)(task_thread_info(idle));
164 octeon_processor_boot = cpu_logical_map(cpu);
165 mb();
166
167 count = 10000;
168 while (octeon_processor_sp && count) {
169 /* Waiting for processor to get the SP and GP */
170 udelay(1);
171 count--;
172 }
173 if (count == 0)
174 pr_err("Secondary boot timeout\n");
175}
176
177/**
178 * After we've done initial boot, this function is called to allow the
179 * board code to clean up state, if needed
180 */
078a55fc 181static void octeon_init_secondary(void)
5b3b1688 182{
babba4f1 183 unsigned int sr;
5b3b1688 184
babba4f1
DD
185 sr = set_c0_status(ST0_BEV);
186 write_c0_ebase((u32)ebase);
187 write_c0_status(sr);
188
5b3b1688
DD
189 octeon_check_cpu_bist();
190 octeon_init_cvmcount();
0c326387
DD
191
192 octeon_irq_setup_secondary();
5b3b1688
DD
193}
194
195/**
196 * Callout to firmware before smp_init
197 *
198 */
199void octeon_prepare_cpus(unsigned int max_cpus)
200{
e650ce0f
DD
201 /*
202 * Only the low order mailbox bits are used for IPIs, leave
203 * the other bits alone.
204 */
205 cvmx_write_csr(CVMX_CIU_MBOX_CLRX(cvmx_get_core_num()), 0xffff);
e63fb7a9
VS
206 if (request_irq(OCTEON_IRQ_MBOX0, mailbox_interrupt,
207 IRQF_PERCPU | IRQF_NO_THREAD, "SMP-IPI",
208 mailbox_interrupt)) {
ab75dc02 209 panic("Cannot request_irq(OCTEON_IRQ_MBOX0)");
5b3b1688 210 }
5b3b1688
DD
211}
212
213/**
214 * Last chance for the board code to finish SMP initialization before
215 * the CPU is "online".
216 */
217static void octeon_smp_finish(void)
218{
5b3b1688
DD
219 octeon_user_io_init();
220
221 /* to generate the first CPU timer interrupt */
222 write_c0_compare(read_c0_count() + mips_hpt_frequency / HZ);
1bcfecc0 223 local_irq_enable();
5b3b1688
DD
224}
225
773cb77d
RB
226#ifdef CONFIG_HOTPLUG_CPU
227
228/* State of each CPU. */
229DEFINE_PER_CPU(int, cpu_state);
230
773cb77d
RB
231static int octeon_cpu_disable(void)
232{
233 unsigned int cpu = smp_processor_id();
234
235 if (cpu == 0)
236 return -EBUSY;
237
eac44d9c
AK
238 if (!octeon_bootloader_entry_addr)
239 return -ENOTSUPP;
240
0b5f9c00 241 set_cpu_online(cpu, false);
8dd92891 242 cpumask_clear_cpu(cpu, &cpu_callin_map);
17efb59a 243 octeon_fixup_irqs();
773cb77d
RB
244
245 flush_cache_all();
246 local_flush_tlb_all();
247
773cb77d
RB
248 return 0;
249}
250
251static void octeon_cpu_die(unsigned int cpu)
252{
253 int coreid = cpu_logical_map(cpu);
babba4f1
DD
254 uint32_t mask, new_mask;
255 const struct cvmx_bootmem_named_block_desc *block_desc;
773cb77d 256
773cb77d
RB
257 while (per_cpu(cpu_state, cpu) != CPU_DEAD)
258 cpu_relax();
259
260 /*
261 * This is a bit complicated strategics of getting/settig available
262 * cores mask, copied from bootloader
263 */
babba4f1
DD
264
265 mask = 1 << coreid;
773cb77d
RB
266 /* LINUX_APP_BOOT_BLOCK is initialized in bootoct binary */
267 block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);
268
269 if (!block_desc) {
babba4f1 270 struct linux_app_boot_info *labi;
773cb77d 271
babba4f1 272 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
773cb77d 273
babba4f1
DD
274 labi->avail_coremask |= mask;
275 new_mask = labi->avail_coremask;
276 } else { /* alternative, already initialized */
277 uint32_t *p = (uint32_t *)PHYS_TO_XKSEG_CACHED(block_desc->base_addr +
278 AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
279 *p |= mask;
280 new_mask = *p;
773cb77d
RB
281 }
282
babba4f1
DD
283 pr_info("Reset core %d. Available Coremask = 0x%x \n", coreid, new_mask);
284 mb();
773cb77d
RB
285 cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
286 cvmx_write_csr(CVMX_CIU_PP_RST, 0);
287}
288
289void play_dead(void)
290{
babba4f1 291 int cpu = cpu_number_map(cvmx_get_core_num());
773cb77d
RB
292
293 idle_task_exit();
294 octeon_processor_boot = 0xff;
babba4f1
DD
295 per_cpu(cpu_state, cpu) = CPU_DEAD;
296
297 mb();
773cb77d
RB
298
299 while (1) /* core will be reset here */
300 ;
301}
302
303extern void kernel_entry(unsigned long arg1, ...);
304
305static void start_after_reset(void)
306{
70342287 307 kernel_entry(0, 0, 0); /* set a2 = 0 for secondary core */
773cb77d
RB
308}
309
babba4f1 310static int octeon_update_boot_vector(unsigned int cpu)
773cb77d
RB
311{
312
313 int coreid = cpu_logical_map(cpu);
babba4f1
DD
314 uint32_t avail_coremask;
315 const struct cvmx_bootmem_named_block_desc *block_desc;
773cb77d 316 struct boot_init_vector *boot_vect =
babba4f1 317 (struct boot_init_vector *)PHYS_TO_XKSEG_CACHED(BOOTLOADER_BOOT_VECTOR);
773cb77d
RB
318
319 block_desc = cvmx_bootmem_find_named_block(LINUX_APP_BOOT_BLOCK_NAME);
320
321 if (!block_desc) {
babba4f1
DD
322 struct linux_app_boot_info *labi;
323
324 labi = (struct linux_app_boot_info *)PHYS_TO_XKSEG_CACHED(LABI_ADDR_IN_BOOTLOADER);
325
326 avail_coremask = labi->avail_coremask;
327 labi->avail_coremask &= ~(1 << coreid);
773cb77d 328 } else { /* alternative, already initialized */
babba4f1
DD
329 avail_coremask = *(uint32_t *)PHYS_TO_XKSEG_CACHED(
330 block_desc->base_addr + AVAIL_COREMASK_OFFSET_IN_LINUX_APP_BOOT_BLOCK);
773cb77d
RB
331 }
332
333 if (!(avail_coremask & (1 << coreid))) {
334 /* core not available, assume, that catched by simple-executive */
335 cvmx_write_csr(CVMX_CIU_PP_RST, 1 << coreid);
336 cvmx_write_csr(CVMX_CIU_PP_RST, 0);
337 }
338
339 boot_vect[coreid].app_start_func_addr =
340 (uint32_t) (unsigned long) start_after_reset;
babba4f1 341 boot_vect[coreid].code_addr = octeon_bootloader_entry_addr;
773cb77d 342
babba4f1 343 mb();
773cb77d
RB
344
345 cvmx_write_csr(CVMX_CIU_NMI, (1 << coreid) & avail_coremask);
346
347 return 0;
348}
349
078a55fc 350static int octeon_cpu_callback(struct notifier_block *nfb,
773cb77d
RB
351 unsigned long action, void *hcpu)
352{
353 unsigned int cpu = (unsigned long)hcpu;
354
355 switch (action) {
356 case CPU_UP_PREPARE:
357 octeon_update_boot_vector(cpu);
358 break;
359 case CPU_ONLINE:
360 pr_info("Cpu %d online\n", cpu);
361 break;
362 case CPU_DEAD:
363 break;
364 }
365
366 return NOTIFY_OK;
367}
368
078a55fc 369static int register_cavium_notifier(void)
773cb77d 370{
442f2012 371 hotcpu_notifier(octeon_cpu_callback, 0);
773cb77d
RB
372 return 0;
373}
773cb77d
RB
374late_initcall(register_cavium_notifier);
375
70342287 376#endif /* CONFIG_HOTPLUG_CPU */
773cb77d 377
5b3b1688
DD
378struct plat_smp_ops octeon_smp_ops = {
379 .send_ipi_single = octeon_send_ipi_single,
380 .send_ipi_mask = octeon_send_ipi_mask,
381 .init_secondary = octeon_init_secondary,
382 .smp_finish = octeon_smp_finish,
5b3b1688
DD
383 .boot_secondary = octeon_boot_secondary,
384 .smp_setup = octeon_smp_setup,
385 .prepare_cpus = octeon_prepare_cpus,
773cb77d
RB
386#ifdef CONFIG_HOTPLUG_CPU
387 .cpu_disable = octeon_cpu_disable,
388 .cpu_die = octeon_cpu_die,
389#endif
5b3b1688 390};