cpumask: change cpumask_scnprintf, cpumask_parse_user, cpulist_parse, and cpulist_scn...
[linux-2.6-block.git] / arch / ia64 / kernel / iosapic.c
CommitLineData
1da177e4
LT
1/*
2 * I/O SAPIC support.
3 *
4 * Copyright (C) 1999 Intel Corp.
5 * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
6 * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
7 * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
8 * David Mosberger-Tang <davidm@hpl.hp.com>
9 * Copyright (C) 1999 VA Linux Systems
10 * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
11 *
46cba3dc
ST
12 * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
13 * APIC code. In particular, we now have separate
14 * handlers for edge and level triggered
15 * interrupts.
16 * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
17 * allocation PCI to vector mapping, shared PCI
18 * interrupts.
19 * 00/10/27 D. Mosberger Document things a bit more to make them more
20 * understandable. Clean up much of the old
21 * IOSAPIC cruft.
22 * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
23 * and fixes for ACPI S5(SoftOff) support.
1da177e4 24 * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
46cba3dc
ST
25 * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
26 * vectors in iosapic_set_affinity(),
27 * initializations for /proc/irq/#/smp_affinity
1da177e4
LT
28 * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
29 * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
46cba3dc
ST
30 * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
31 * IOSAPIC mapping error
1da177e4 32 * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
46cba3dc
ST
33 * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
34 * interrupt, vector, etc.)
35 * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
36 * pci_irq code.
1da177e4 37 * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
46cba3dc
ST
38 * Remove iosapic_address & gsi_base from
39 * external interfaces. Rationalize
40 * __init/__devinit attributes.
1da177e4 41 * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
46cba3dc
ST
42 * Updated to work with irq migration necessary
43 * for CPU Hotplug
1da177e4
LT
44 */
45/*
46cba3dc
ST
46 * Here is what the interrupt logic between a PCI device and the kernel looks
47 * like:
1da177e4 48 *
46cba3dc
ST
49 * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
50 * INTD). The device is uniquely identified by its bus-, and slot-number
51 * (the function number does not matter here because all functions share
52 * the same interrupt lines).
1da177e4 53 *
46cba3dc
ST
54 * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
55 * controller. Multiple interrupt lines may have to share the same
56 * IOSAPIC pin (if they're level triggered and use the same polarity).
57 * Each interrupt line has a unique Global System Interrupt (GSI) number
58 * which can be calculated as the sum of the controller's base GSI number
59 * and the IOSAPIC pin number to which the line connects.
1da177e4 60 *
46cba3dc
ST
61 * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
62 * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
63 * sent to the CPU.
1da177e4 64 *
46cba3dc
ST
65 * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
66 * used as architecture-independent interrupt handling mechanism in Linux.
67 * As an IRQ is a number, we have to have
68 * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
69 * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
70 * platform can implement platform_irq_to_vector(irq) and
1da177e4 71 * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
7f30491c 72 * Please see also arch/ia64/include/asm/hw_irq.h for those APIs.
1da177e4
LT
73 *
74 * To sum up, there are three levels of mappings involved:
75 *
76 * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
77 *
46cba3dc
ST
78 * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
79 * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
80 * (isa_irq) is the only exception in this source code.
1da177e4 81 */
1da177e4
LT
82
83#include <linux/acpi.h>
84#include <linux/init.h>
85#include <linux/irq.h>
86#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/pci.h>
89#include <linux/smp.h>
1da177e4 90#include <linux/string.h>
24eeb568 91#include <linux/bootmem.h>
1da177e4
LT
92
93#include <asm/delay.h>
94#include <asm/hw_irq.h>
95#include <asm/io.h>
96#include <asm/iosapic.h>
97#include <asm/machvec.h>
98#include <asm/processor.h>
99#include <asm/ptrace.h>
100#include <asm/system.h>
101
1da177e4
LT
102#undef DEBUG_INTERRUPT_ROUTING
103
104#ifdef DEBUG_INTERRUPT_ROUTING
105#define DBG(fmt...) printk(fmt)
106#else
107#define DBG(fmt...)
108#endif
109
46cba3dc
ST
110#define NR_PREALLOCATE_RTE_ENTRIES \
111 (PAGE_SIZE / sizeof(struct iosapic_rte_info))
24eeb568
KK
112#define RTE_PREALLOCATED (1)
113
1da177e4
LT
114static DEFINE_SPINLOCK(iosapic_lock);
115
46cba3dc
ST
116/*
117 * These tables map IA-64 vectors to the IOSAPIC pin that generates this
118 * vector.
119 */
e1b30a39
YI
120
121#define NO_REF_RTE 0
122
c5e3f9e5
YI
123static struct iosapic {
124 char __iomem *addr; /* base address of IOSAPIC */
125 unsigned int gsi_base; /* GSI base */
126 unsigned short num_rte; /* # of RTEs on this IOSAPIC */
127 int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
128#ifdef CONFIG_NUMA
129 unsigned short node; /* numa node association via pxm */
130#endif
c1726d6f 131 spinlock_t lock; /* lock for indirect reg access */
c5e3f9e5 132} iosapic_lists[NR_IOSAPICS];
1da177e4 133
24eeb568 134struct iosapic_rte_info {
c5e3f9e5 135 struct list_head rte_list; /* RTEs sharing the same vector */
24eeb568
KK
136 char rte_index; /* IOSAPIC RTE index */
137 int refcnt; /* reference counter */
138 unsigned int flags; /* flags */
c5e3f9e5 139 struct iosapic *iosapic;
24eeb568
KK
140} ____cacheline_aligned;
141
142static struct iosapic_intr_info {
46cba3dc
ST
143 struct list_head rtes; /* RTEs using this vector (empty =>
144 * not an IOSAPIC interrupt) */
c4c376f7 145 int count; /* # of registered RTEs */
46cba3dc
ST
146 u32 low32; /* current value of low word of
147 * Redirection table entry */
24eeb568 148 unsigned int dest; /* destination CPU physical ID */
1da177e4 149 unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
46cba3dc
ST
150 unsigned char polarity: 1; /* interrupt polarity
151 * (see iosapic.h) */
1da177e4 152 unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
4bbdec7a 153} iosapic_intr_info[NR_IRQS];
1da177e4 154
0e888adc 155static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
1da177e4 156
24eeb568
KK
157static int iosapic_kmalloc_ok;
158static LIST_HEAD(free_rte_list);
1da177e4 159
c1726d6f
YI
160static inline void
161iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
162{
163 unsigned long flags;
164
165 spin_lock_irqsave(&iosapic->lock, flags);
166 __iosapic_write(iosapic->addr, reg, val);
167 spin_unlock_irqrestore(&iosapic->lock, flags);
168}
169
1da177e4
LT
170/*
171 * Find an IOSAPIC associated with a GSI
172 */
173static inline int
174find_iosapic (unsigned int gsi)
175{
176 int i;
177
0e888adc 178 for (i = 0; i < NR_IOSAPICS; i++) {
46cba3dc
ST
179 if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
180 iosapic_lists[i].num_rte)
1da177e4
LT
181 return i;
182 }
183
184 return -1;
185}
186
4bbdec7a 187static inline int __gsi_to_irq(unsigned int gsi)
1da177e4 188{
4bbdec7a 189 int irq;
1da177e4 190 struct iosapic_intr_info *info;
24eeb568 191 struct iosapic_rte_info *rte;
1da177e4 192
4bbdec7a
YI
193 for (irq = 0; irq < NR_IRQS; irq++) {
194 info = &iosapic_intr_info[irq];
24eeb568 195 list_for_each_entry(rte, &info->rtes, rte_list)
c5e3f9e5 196 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
4bbdec7a
YI
197 return irq;
198 }
1da177e4
LT
199 return -1;
200}
201
1da177e4
LT
202int
203gsi_to_irq (unsigned int gsi)
204{
24eeb568
KK
205 unsigned long flags;
206 int irq;
4bbdec7a 207
24eeb568 208 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a 209 irq = __gsi_to_irq(gsi);
24eeb568 210 spin_unlock_irqrestore(&iosapic_lock, flags);
24eeb568
KK
211 return irq;
212}
213
4bbdec7a 214static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
24eeb568
KK
215{
216 struct iosapic_rte_info *rte;
217
4bbdec7a 218 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
c5e3f9e5 219 if (rte->iosapic->gsi_base + rte->rte_index == gsi)
24eeb568
KK
220 return rte;
221 return NULL;
1da177e4
LT
222}
223
224static void
4bbdec7a 225set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
1da177e4
LT
226{
227 unsigned long pol, trigger, dmode;
228 u32 low32, high32;
1da177e4
LT
229 int rte_index;
230 char redir;
24eeb568 231 struct iosapic_rte_info *rte;
4bbdec7a 232 ia64_vector vector = irq_to_vector(irq);
1da177e4
LT
233
234 DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
235
4bbdec7a 236 rte = find_rte(irq, gsi);
24eeb568 237 if (!rte)
1da177e4
LT
238 return; /* not an IOSAPIC interrupt */
239
24eeb568 240 rte_index = rte->rte_index;
4bbdec7a
YI
241 pol = iosapic_intr_info[irq].polarity;
242 trigger = iosapic_intr_info[irq].trigger;
243 dmode = iosapic_intr_info[irq].dmode;
1da177e4
LT
244
245 redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
246
247#ifdef CONFIG_SMP
4bbdec7a 248 set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
1da177e4
LT
249#endif
250
251 low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
252 (trigger << IOSAPIC_TRIGGER_SHIFT) |
253 (dmode << IOSAPIC_DELIVERY_SHIFT) |
254 ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
255 vector);
256
257 /* dest contains both id and eid */
258 high32 = (dest << IOSAPIC_DEST_SHIFT);
259
c1726d6f
YI
260 iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
261 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
4bbdec7a
YI
262 iosapic_intr_info[irq].low32 = low32;
263 iosapic_intr_info[irq].dest = dest;
1da177e4
LT
264}
265
266static void
46cba3dc 267nop (unsigned int irq)
1da177e4
LT
268{
269 /* do nothing... */
270}
271
a7956113
ZN
272
273#ifdef CONFIG_KEXEC
274void
275kexec_disable_iosapic(void)
276{
277 struct iosapic_intr_info *info;
278 struct iosapic_rte_info *rte;
4bbdec7a
YI
279 ia64_vector vec;
280 int irq;
281
282 for (irq = 0; irq < NR_IRQS; irq++) {
283 info = &iosapic_intr_info[irq];
284 vec = irq_to_vector(irq);
a7956113
ZN
285 list_for_each_entry(rte, &info->rtes,
286 rte_list) {
c1726d6f 287 iosapic_write(rte->iosapic,
a7956113
ZN
288 IOSAPIC_RTE_LOW(rte->rte_index),
289 IOSAPIC_MASK|vec);
c5e3f9e5 290 iosapic_eoi(rte->iosapic->addr, vec);
a7956113
ZN
291 }
292 }
293}
294#endif
295
1da177e4
LT
296static void
297mask_irq (unsigned int irq)
298{
1da177e4
LT
299 u32 low32;
300 int rte_index;
24eeb568 301 struct iosapic_rte_info *rte;
1da177e4 302
c4c376f7 303 if (!iosapic_intr_info[irq].count)
1da177e4
LT
304 return; /* not an IOSAPIC interrupt! */
305
e3a8f7b8 306 /* set only the mask bit */
4bbdec7a
YI
307 low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
308 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
e3a8f7b8 309 rte_index = rte->rte_index;
c1726d6f 310 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 311 }
1da177e4
LT
312}
313
314static void
315unmask_irq (unsigned int irq)
316{
1da177e4
LT
317 u32 low32;
318 int rte_index;
24eeb568 319 struct iosapic_rte_info *rte;
1da177e4 320
c4c376f7 321 if (!iosapic_intr_info[irq].count)
1da177e4
LT
322 return; /* not an IOSAPIC interrupt! */
323
4bbdec7a
YI
324 low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
325 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
e3a8f7b8 326 rte_index = rte->rte_index;
c1726d6f 327 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 328 }
1da177e4
LT
329}
330
331
332static void
333iosapic_set_affinity (unsigned int irq, cpumask_t mask)
334{
335#ifdef CONFIG_SMP
1da177e4
LT
336 u32 high32, low32;
337 int dest, rte_index;
1da177e4 338 int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
24eeb568 339 struct iosapic_rte_info *rte;
c1726d6f 340 struct iosapic *iosapic;
1da177e4
LT
341
342 irq &= (~IA64_IRQ_REDIRECTED);
1da177e4 343
cd378f18 344 cpus_and(mask, mask, cpu_online_map);
1da177e4
LT
345 if (cpus_empty(mask))
346 return;
347
a6cd6322 348 if (irq_prepare_move(irq, first_cpu(mask)))
cd378f18
YI
349 return;
350
1da177e4
LT
351 dest = cpu_physical_id(first_cpu(mask));
352
c4c376f7 353 if (!iosapic_intr_info[irq].count)
1da177e4
LT
354 return; /* not an IOSAPIC interrupt */
355
356 set_irq_affinity_info(irq, dest, redir);
357
358 /* dest contains both id and eid */
359 high32 = dest << IOSAPIC_DEST_SHIFT;
360
4bbdec7a 361 low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
e3a8f7b8
YI
362 if (redir)
363 /* change delivery mode to lowest priority */
364 low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
365 else
366 /* change delivery mode to fixed */
367 low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
cd378f18
YI
368 low32 &= IOSAPIC_VECTOR_MASK;
369 low32 |= irq_to_vector(irq);
e3a8f7b8 370
4bbdec7a
YI
371 iosapic_intr_info[irq].low32 = low32;
372 iosapic_intr_info[irq].dest = dest;
373 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
c1726d6f 374 iosapic = rte->iosapic;
e3a8f7b8 375 rte_index = rte->rte_index;
c1726d6f
YI
376 iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
377 iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
1da177e4 378 }
1da177e4
LT
379#endif
380}
381
382/*
383 * Handlers for level-triggered interrupts.
384 */
385
386static unsigned int
387iosapic_startup_level_irq (unsigned int irq)
388{
389 unmask_irq(irq);
390 return 0;
391}
392
393static void
394iosapic_end_level_irq (unsigned int irq)
395{
396 ia64_vector vec = irq_to_vector(irq);
24eeb568 397 struct iosapic_rte_info *rte;
cd378f18
YI
398 int do_unmask_irq = 0;
399
a6cd6322 400 irq_complete_move(irq);
cd378f18
YI
401 if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) {
402 do_unmask_irq = 1;
403 mask_irq(irq);
404 }
1da177e4 405
4bbdec7a 406 list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
c5e3f9e5 407 iosapic_eoi(rte->iosapic->addr, vec);
cd378f18
YI
408
409 if (unlikely(do_unmask_irq)) {
410 move_masked_irq(irq);
411 unmask_irq(irq);
412 }
1da177e4
LT
413}
414
415#define iosapic_shutdown_level_irq mask_irq
416#define iosapic_enable_level_irq unmask_irq
417#define iosapic_disable_level_irq mask_irq
418#define iosapic_ack_level_irq nop
419
9e004ebd 420static struct irq_chip irq_type_iosapic_level = {
06344db3 421 .name = "IO-SAPIC-level",
1da177e4
LT
422 .startup = iosapic_startup_level_irq,
423 .shutdown = iosapic_shutdown_level_irq,
424 .enable = iosapic_enable_level_irq,
425 .disable = iosapic_disable_level_irq,
426 .ack = iosapic_ack_level_irq,
427 .end = iosapic_end_level_irq,
e253eb0c
KH
428 .mask = mask_irq,
429 .unmask = unmask_irq,
1da177e4
LT
430 .set_affinity = iosapic_set_affinity
431};
432
433/*
434 * Handlers for edge-triggered interrupts.
435 */
436
437static unsigned int
438iosapic_startup_edge_irq (unsigned int irq)
439{
440 unmask_irq(irq);
441 /*
442 * IOSAPIC simply drops interrupts pended while the
443 * corresponding pin was masked, so we can't know if an
444 * interrupt is pending already. Let's hope not...
445 */
446 return 0;
447}
448
449static void
450iosapic_ack_edge_irq (unsigned int irq)
451{
a8553acd 452 irq_desc_t *idesc = irq_desc + irq;
1da177e4 453
a6cd6322 454 irq_complete_move(irq);
41503def 455 move_native_irq(irq);
1da177e4
LT
456 /*
457 * Once we have recorded IRQ_PENDING already, we can mask the
458 * interrupt for real. This prevents IRQ storms from unhandled
459 * devices.
460 */
46cba3dc
ST
461 if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
462 (IRQ_PENDING|IRQ_DISABLED))
1da177e4
LT
463 mask_irq(irq);
464}
465
466#define iosapic_enable_edge_irq unmask_irq
467#define iosapic_disable_edge_irq nop
468#define iosapic_end_edge_irq nop
469
9e004ebd 470static struct irq_chip irq_type_iosapic_edge = {
06344db3 471 .name = "IO-SAPIC-edge",
1da177e4
LT
472 .startup = iosapic_startup_edge_irq,
473 .shutdown = iosapic_disable_edge_irq,
474 .enable = iosapic_enable_edge_irq,
475 .disable = iosapic_disable_edge_irq,
476 .ack = iosapic_ack_edge_irq,
477 .end = iosapic_end_edge_irq,
e253eb0c
KH
478 .mask = mask_irq,
479 .unmask = unmask_irq,
1da177e4
LT
480 .set_affinity = iosapic_set_affinity
481};
482
9e004ebd 483static unsigned int
1da177e4
LT
484iosapic_version (char __iomem *addr)
485{
486 /*
487 * IOSAPIC Version Register return 32 bit structure like:
488 * {
489 * unsigned int version : 8;
490 * unsigned int reserved1 : 8;
491 * unsigned int max_redir : 8;
492 * unsigned int reserved2 : 8;
493 * }
494 */
c1726d6f 495 return __iosapic_read(addr, IOSAPIC_VERSION);
1da177e4
LT
496}
497
4bbdec7a 498static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
24eeb568 499{
4bbdec7a 500 int i, irq = -ENOSPC, min_count = -1;
24eeb568
KK
501 struct iosapic_intr_info *info;
502
503 /*
504 * shared vectors for edge-triggered interrupts are not
505 * supported yet
506 */
507 if (trigger == IOSAPIC_EDGE)
40598cbe 508 return -EINVAL;
24eeb568 509
4bbdec7a 510 for (i = 0; i <= NR_IRQS; i++) {
24eeb568
KK
511 info = &iosapic_intr_info[i];
512 if (info->trigger == trigger && info->polarity == pol &&
f8c087f3
YI
513 (info->dmode == IOSAPIC_FIXED ||
514 info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
515 can_request_irq(i, IRQF_SHARED)) {
24eeb568 516 if (min_count == -1 || info->count < min_count) {
4bbdec7a 517 irq = i;
24eeb568
KK
518 min_count = info->count;
519 }
520 }
521 }
4bbdec7a 522 return irq;
24eeb568
KK
523}
524
1da177e4
LT
525/*
526 * if the given vector is already owned by other,
527 * assign a new vector for the other and make the vector available
528 */
529static void __init
4bbdec7a 530iosapic_reassign_vector (int irq)
1da177e4 531{
4bbdec7a 532 int new_irq;
1da177e4 533
c4c376f7 534 if (iosapic_intr_info[irq].count) {
4bbdec7a
YI
535 new_irq = create_irq();
536 if (new_irq < 0)
d4ed8084 537 panic("%s: out of interrupt vectors!\n", __func__);
46cba3dc 538 printk(KERN_INFO "Reassigning vector %d to %d\n",
4bbdec7a
YI
539 irq_to_vector(irq), irq_to_vector(new_irq));
540 memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
1da177e4 541 sizeof(struct iosapic_intr_info));
4bbdec7a
YI
542 INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
543 list_move(iosapic_intr_info[irq].rtes.next,
544 &iosapic_intr_info[new_irq].rtes);
545 memset(&iosapic_intr_info[irq], 0,
46cba3dc 546 sizeof(struct iosapic_intr_info));
4bbdec7a
YI
547 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
548 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
1da177e4
LT
549 }
550}
551
056e6d89 552static struct iosapic_rte_info * __init_refok iosapic_alloc_rte (void)
24eeb568
KK
553{
554 int i;
555 struct iosapic_rte_info *rte;
556 int preallocated = 0;
557
558 if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
46cba3dc
ST
559 rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
560 NR_PREALLOCATE_RTE_ENTRIES);
24eeb568
KK
561 for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
562 list_add(&rte->rte_list, &free_rte_list);
563 }
564
565 if (!list_empty(&free_rte_list)) {
46cba3dc
ST
566 rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
567 rte_list);
24eeb568
KK
568 list_del(&rte->rte_list);
569 preallocated++;
570 } else {
571 rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
572 if (!rte)
573 return NULL;
574 }
575
576 memset(rte, 0, sizeof(struct iosapic_rte_info));
577 if (preallocated)
578 rte->flags |= RTE_PREALLOCATED;
579
580 return rte;
581}
582
4bbdec7a 583static inline int irq_is_shared (int irq)
24eeb568 584{
4bbdec7a 585 return (iosapic_intr_info[irq].count > 1);
24eeb568
KK
586}
587
33b39e84
IY
588struct irq_chip*
589ia64_native_iosapic_get_irq_chip(unsigned long trigger)
590{
591 if (trigger == IOSAPIC_EDGE)
592 return &irq_type_iosapic_edge;
593 else
594 return &irq_type_iosapic_level;
595}
596
14454a1b 597static int
4bbdec7a 598register_intr (unsigned int gsi, int irq, unsigned char delivery,
1da177e4
LT
599 unsigned long polarity, unsigned long trigger)
600{
601 irq_desc_t *idesc;
602 struct hw_interrupt_type *irq_type;
1da177e4 603 int index;
24eeb568 604 struct iosapic_rte_info *rte;
1da177e4
LT
605
606 index = find_iosapic(gsi);
607 if (index < 0) {
46cba3dc 608 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
d4ed8084 609 __func__, gsi);
14454a1b 610 return -ENODEV;
1da177e4
LT
611 }
612
4bbdec7a 613 rte = find_rte(irq, gsi);
24eeb568
KK
614 if (!rte) {
615 rte = iosapic_alloc_rte();
616 if (!rte) {
46cba3dc 617 printk(KERN_WARNING "%s: cannot allocate memory\n",
d4ed8084 618 __func__);
14454a1b 619 return -ENOMEM;
24eeb568
KK
620 }
621
c5e3f9e5
YI
622 rte->iosapic = &iosapic_lists[index];
623 rte->rte_index = gsi - rte->iosapic->gsi_base;
24eeb568 624 rte->refcnt++;
4bbdec7a
YI
625 list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
626 iosapic_intr_info[irq].count++;
0e888adc 627 iosapic_lists[index].rtes_inuse++;
24eeb568 628 }
e1b30a39 629 else if (rte->refcnt == NO_REF_RTE) {
4bbdec7a 630 struct iosapic_intr_info *info = &iosapic_intr_info[irq];
e1b30a39
YI
631 if (info->count > 0 &&
632 (info->trigger != trigger || info->polarity != polarity)){
46cba3dc
ST
633 printk (KERN_WARNING
634 "%s: cannot override the interrupt\n",
d4ed8084 635 __func__);
14454a1b 636 return -EINVAL;
24eeb568 637 }
e1b30a39
YI
638 rte->refcnt++;
639 iosapic_intr_info[irq].count++;
640 iosapic_lists[index].rtes_inuse++;
24eeb568
KK
641 }
642
4bbdec7a
YI
643 iosapic_intr_info[irq].polarity = polarity;
644 iosapic_intr_info[irq].dmode = delivery;
645 iosapic_intr_info[irq].trigger = trigger;
1da177e4 646
33b39e84 647 irq_type = iosapic_get_irq_chip(trigger);
1da177e4 648
4bbdec7a 649 idesc = irq_desc + irq;
33b39e84 650 if (irq_type != NULL && idesc->chip != irq_type) {
d1bef4ed 651 if (idesc->chip != &no_irq_type)
46cba3dc
ST
652 printk(KERN_WARNING
653 "%s: changing vector %d from %s to %s\n",
d4ed8084 654 __func__, irq_to_vector(irq),
351a5839 655 idesc->chip->name, irq_type->name);
d1bef4ed 656 idesc->chip = irq_type;
1da177e4 657 }
14454a1b 658 return 0;
1da177e4
LT
659}
660
661static unsigned int
4bbdec7a 662get_target_cpu (unsigned int gsi, int irq)
1da177e4
LT
663{
664#ifdef CONFIG_SMP
665 static int cpu = -1;
ff741906 666 extern int cpe_vector;
4994be1b 667 cpumask_t domain = irq_to_domain(irq);
1da177e4 668
24eeb568
KK
669 /*
670 * In case of vector shared by multiple RTEs, all RTEs that
671 * share the vector need to use the same destination CPU.
672 */
c4c376f7 673 if (iosapic_intr_info[irq].count)
4bbdec7a 674 return iosapic_intr_info[irq].dest;
24eeb568 675
1da177e4
LT
676 /*
677 * If the platform supports redirection via XTP, let it
678 * distribute interrupts.
679 */
680 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
681 return cpu_physical_id(smp_processor_id());
682
683 /*
684 * Some interrupts (ACPI SCI, for instance) are registered
685 * before the BSP is marked as online.
686 */
687 if (!cpu_online(smp_processor_id()))
688 return cpu_physical_id(smp_processor_id());
689
ff741906 690#ifdef CONFIG_ACPI
4bbdec7a 691 if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
b88e9265 692 return get_cpei_target_cpu();
ff741906
AR
693#endif
694
1da177e4
LT
695#ifdef CONFIG_NUMA
696 {
697 int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
698 cpumask_t cpu_mask;
699
700 iosapic_index = find_iosapic(gsi);
701 if (iosapic_index < 0 ||
702 iosapic_lists[iosapic_index].node == MAX_NUMNODES)
703 goto skip_numa_setup;
704
705 cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
4994be1b 706 cpus_and(cpu_mask, cpu_mask, domain);
1da177e4
LT
707 for_each_cpu_mask(numa_cpu, cpu_mask) {
708 if (!cpu_online(numa_cpu))
709 cpu_clear(numa_cpu, cpu_mask);
710 }
711
712 num_cpus = cpus_weight(cpu_mask);
713
714 if (!num_cpus)
715 goto skip_numa_setup;
716
4bbdec7a
YI
717 /* Use irq assignment to distribute across cpus in node */
718 cpu_index = irq % num_cpus;
1da177e4
LT
719
720 for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
721 numa_cpu = next_cpu(numa_cpu, cpu_mask);
722
723 if (numa_cpu != NR_CPUS)
724 return cpu_physical_id(numa_cpu);
725 }
726skip_numa_setup:
727#endif
728 /*
729 * Otherwise, round-robin interrupt vectors across all the
730 * processors. (It'd be nice if we could be smarter in the
731 * case of NUMA.)
732 */
733 do {
734 if (++cpu >= NR_CPUS)
735 cpu = 0;
4994be1b 736 } while (!cpu_online(cpu) || !cpu_isset(cpu, domain));
1da177e4
LT
737
738 return cpu_physical_id(cpu);
46cba3dc 739#else /* CONFIG_SMP */
1da177e4
LT
740 return cpu_physical_id(smp_processor_id());
741#endif
742}
743
c9d059de
KK
744static inline unsigned char choose_dmode(void)
745{
746#ifdef CONFIG_SMP
747 if (smp_int_redirect & SMP_IRQ_REDIRECTION)
748 return IOSAPIC_LOWEST_PRIORITY;
749#endif
750 return IOSAPIC_FIXED;
751}
752
1da177e4
LT
753/*
754 * ACPI can describe IOSAPIC interrupts via static tables and namespace
755 * methods. This provides an interface to register those interrupts and
756 * program the IOSAPIC RTE.
757 */
758int
759iosapic_register_intr (unsigned int gsi,
760 unsigned long polarity, unsigned long trigger)
761{
4bbdec7a 762 int irq, mask = 1, err;
1da177e4
LT
763 unsigned int dest;
764 unsigned long flags;
24eeb568
KK
765 struct iosapic_rte_info *rte;
766 u32 low32;
c9d059de 767 unsigned char dmode;
40598cbe 768
1da177e4
LT
769 /*
770 * If this GSI has already been registered (i.e., it's a
771 * shared interrupt, or we lost a race to register it),
772 * don't touch the RTE.
773 */
774 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a
YI
775 irq = __gsi_to_irq(gsi);
776 if (irq > 0) {
777 rte = find_rte(irq, gsi);
e1b30a39
YI
778 if(iosapic_intr_info[irq].count == 0) {
779 assign_irq_vector(irq);
780 dynamic_irq_init(irq);
781 } else if (rte->refcnt != NO_REF_RTE) {
782 rte->refcnt++;
783 goto unlock_iosapic_lock;
784 }
785 } else
786 irq = create_irq();
24eeb568
KK
787
788 /* If vector is running out, we try to find a sharable vector */
eb21ab24 789 if (irq < 0) {
4bbdec7a
YI
790 irq = iosapic_find_sharable_irq(trigger, polarity);
791 if (irq < 0)
40598cbe 792 goto unlock_iosapic_lock;
4bbdec7a 793 }
1da177e4 794
4bbdec7a
YI
795 spin_lock(&irq_desc[irq].lock);
796 dest = get_target_cpu(gsi, irq);
c9d059de
KK
797 dmode = choose_dmode();
798 err = register_intr(gsi, irq, dmode, polarity, trigger);
e3a8f7b8 799 if (err < 0) {
224685c0 800 spin_unlock(&irq_desc[irq].lock);
4bbdec7a 801 irq = err;
224685c0 802 goto unlock_iosapic_lock;
1da177e4 803 }
e3a8f7b8
YI
804
805 /*
806 * If the vector is shared and already unmasked for other
807 * interrupt sources, don't mask it.
808 */
4bbdec7a
YI
809 low32 = iosapic_intr_info[irq].low32;
810 if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
e3a8f7b8 811 mask = 0;
4bbdec7a 812 set_rte(gsi, irq, dest, mask);
1da177e4
LT
813
814 printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
815 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
816 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
4bbdec7a 817 cpu_logical_id(dest), dest, irq_to_vector(irq));
224685c0 818
4bbdec7a 819 spin_unlock(&irq_desc[irq].lock);
40598cbe
YI
820 unlock_iosapic_lock:
821 spin_unlock_irqrestore(&iosapic_lock, flags);
4bbdec7a 822 return irq;
1da177e4
LT
823}
824
1da177e4
LT
825void
826iosapic_unregister_intr (unsigned int gsi)
827{
828 unsigned long flags;
4bbdec7a 829 int irq, index;
1da177e4 830 irq_desc_t *idesc;
24eeb568 831 u32 low32;
1da177e4 832 unsigned long trigger, polarity;
24eeb568
KK
833 unsigned int dest;
834 struct iosapic_rte_info *rte;
1da177e4
LT
835
836 /*
837 * If the irq associated with the gsi is not found,
838 * iosapic_unregister_intr() is unbalanced. We need to check
839 * this again after getting locks.
840 */
841 irq = gsi_to_irq(gsi);
842 if (irq < 0) {
46cba3dc
ST
843 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
844 gsi);
1da177e4
LT
845 WARN_ON(1);
846 return;
847 }
1da177e4 848
40598cbe 849 spin_lock_irqsave(&iosapic_lock, flags);
4bbdec7a 850 if ((rte = find_rte(irq, gsi)) == NULL) {
e3a8f7b8
YI
851 printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
852 gsi);
853 WARN_ON(1);
854 goto out;
855 }
1da177e4 856
e3a8f7b8
YI
857 if (--rte->refcnt > 0)
858 goto out;
1da177e4 859
40598cbe 860 idesc = irq_desc + irq;
e1b30a39 861 rte->refcnt = NO_REF_RTE;
40598cbe 862
e3a8f7b8 863 /* Mask the interrupt */
4bbdec7a 864 low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
c1726d6f 865 iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
1da177e4 866
4bbdec7a 867 iosapic_intr_info[irq].count--;
e3a8f7b8
YI
868 index = find_iosapic(gsi);
869 iosapic_lists[index].rtes_inuse--;
870 WARN_ON(iosapic_lists[index].rtes_inuse < 0);
24eeb568 871
4bbdec7a
YI
872 trigger = iosapic_intr_info[irq].trigger;
873 polarity = iosapic_intr_info[irq].polarity;
874 dest = iosapic_intr_info[irq].dest;
e3a8f7b8
YI
875 printk(KERN_INFO
876 "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
877 gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
878 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
4bbdec7a 879 cpu_logical_id(dest), dest, irq_to_vector(irq));
24eeb568 880
e1b30a39 881 if (iosapic_intr_info[irq].count == 0) {
451fe00c 882#ifdef CONFIG_SMP
e3a8f7b8
YI
883 /* Clear affinity */
884 cpus_setall(idesc->affinity);
451fe00c 885#endif
e3a8f7b8 886 /* Clear the interrupt information */
e1b30a39
YI
887 iosapic_intr_info[irq].dest = 0;
888 iosapic_intr_info[irq].dmode = 0;
889 iosapic_intr_info[irq].polarity = 0;
890 iosapic_intr_info[irq].trigger = 0;
4bbdec7a 891 iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
1da177e4 892
e1b30a39
YI
893 /* Destroy and reserve IRQ */
894 destroy_and_reserve_irq(irq);
1da177e4 895 }
24eeb568 896 out:
40598cbe 897 spin_unlock_irqrestore(&iosapic_lock, flags);
1da177e4 898}
1da177e4
LT
899
900/*
901 * ACPI calls this when it finds an entry for a platform interrupt.
1da177e4
LT
902 */
903int __init
904iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
905 int iosapic_vector, u16 eid, u16 id,
906 unsigned long polarity, unsigned long trigger)
907{
908 static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
909 unsigned char delivery;
eb21ab24 910 int irq, vector, mask = 0;
1da177e4
LT
911 unsigned int dest = ((id << 8) | eid) & 0xffff;
912
913 switch (int_type) {
914 case ACPI_INTERRUPT_PMI:
e1b30a39 915 irq = vector = iosapic_vector;
4994be1b 916 bind_irq_vector(irq, vector, CPU_MASK_ALL);
1da177e4
LT
917 /*
918 * since PMI vector is alloc'd by FW(ACPI) not by kernel,
919 * we need to make sure the vector is available
920 */
4bbdec7a 921 iosapic_reassign_vector(irq);
1da177e4
LT
922 delivery = IOSAPIC_PMI;
923 break;
924 case ACPI_INTERRUPT_INIT:
eb21ab24
YI
925 irq = create_irq();
926 if (irq < 0)
d4ed8084 927 panic("%s: out of interrupt vectors!\n", __func__);
eb21ab24 928 vector = irq_to_vector(irq);
1da177e4
LT
929 delivery = IOSAPIC_INIT;
930 break;
931 case ACPI_INTERRUPT_CPEI:
e1b30a39 932 irq = vector = IA64_CPE_VECTOR;
4994be1b 933 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
aa0ebec9 934 delivery = IOSAPIC_FIXED;
1da177e4
LT
935 mask = 1;
936 break;
937 default:
d4ed8084 938 printk(KERN_ERR "%s: invalid int type 0x%x\n", __func__,
46cba3dc 939 int_type);
1da177e4
LT
940 return -1;
941 }
942
4bbdec7a 943 register_intr(gsi, irq, delivery, polarity, trigger);
1da177e4 944
46cba3dc
ST
945 printk(KERN_INFO
946 "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
947 " vector %d\n",
1da177e4
LT
948 int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
949 int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
950 (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
951 cpu_logical_id(dest), dest, vector);
952
4bbdec7a 953 set_rte(gsi, irq, dest, mask);
1da177e4
LT
954 return vector;
955}
956
1da177e4
LT
957/*
958 * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
1da177e4 959 */
0f7ac29e 960void __devinit
1da177e4
LT
961iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
962 unsigned long polarity,
963 unsigned long trigger)
964{
4bbdec7a 965 int vector, irq;
1da177e4 966 unsigned int dest = cpu_physical_id(smp_processor_id());
c9d059de 967 unsigned char dmode;
1da177e4 968
e1b30a39 969 irq = vector = isa_irq_to_vector(isa_irq);
4994be1b 970 BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL));
c9d059de
KK
971 dmode = choose_dmode();
972 register_intr(gsi, irq, dmode, polarity, trigger);
1da177e4
LT
973
974 DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
975 isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
976 polarity == IOSAPIC_POL_HIGH ? "high" : "low",
977 cpu_logical_id(dest), dest, vector);
978
4bbdec7a 979 set_rte(gsi, irq, dest, 1);
1da177e4
LT
980}
981
33b39e84
IY
982void __init
983ia64_native_iosapic_pcat_compat_init(void)
984{
985 if (pcat_compat) {
986 /*
987 * Disable the compatibility mode interrupts (8259 style),
988 * needs IN/OUT support enabled.
989 */
990 printk(KERN_INFO
991 "%s: Disabling PC-AT compatible 8259 interrupts\n",
992 __func__);
993 outb(0xff, 0xA1);
994 outb(0xff, 0x21);
995 }
996}
997
1da177e4
LT
998void __init
999iosapic_system_init (int system_pcat_compat)
1000{
4bbdec7a 1001 int irq;
1da177e4 1002
4bbdec7a
YI
1003 for (irq = 0; irq < NR_IRQS; ++irq) {
1004 iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
46cba3dc 1005 /* mark as unused */
4bbdec7a 1006 INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
e1b30a39
YI
1007
1008 iosapic_intr_info[irq].count = 0;
24eeb568 1009 }
1da177e4
LT
1010
1011 pcat_compat = system_pcat_compat;
33b39e84
IY
1012 if (pcat_compat)
1013 iosapic_pcat_compat_init();
1da177e4
LT
1014}
1015
0e888adc
KK
1016static inline int
1017iosapic_alloc (void)
1018{
1019 int index;
1020
1021 for (index = 0; index < NR_IOSAPICS; index++)
1022 if (!iosapic_lists[index].addr)
1023 return index;
1024
d4ed8084 1025 printk(KERN_WARNING "%s: failed to allocate iosapic\n", __func__);
0e888adc
KK
1026 return -1;
1027}
1028
1029static inline void
1030iosapic_free (int index)
1031{
1032 memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
1033}
1034
1035static inline int
1036iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
1037{
1038 int index;
1039 unsigned int gsi_end, base, end;
1040
1041 /* check gsi range */
1042 gsi_end = gsi_base + ((ver >> 16) & 0xff);
1043 for (index = 0; index < NR_IOSAPICS; index++) {
1044 if (!iosapic_lists[index].addr)
1045 continue;
1046
1047 base = iosapic_lists[index].gsi_base;
1048 end = base + iosapic_lists[index].num_rte - 1;
1049
e6d1ba5c 1050 if (gsi_end < base || end < gsi_base)
0e888adc
KK
1051 continue; /* OK */
1052
1053 return -EBUSY;
1054 }
1055 return 0;
1056}
1057
1058int __devinit
1da177e4
LT
1059iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
1060{
0e888adc 1061 int num_rte, err, index;
1da177e4
LT
1062 unsigned int isa_irq, ver;
1063 char __iomem *addr;
0e888adc
KK
1064 unsigned long flags;
1065
1066 spin_lock_irqsave(&iosapic_lock, flags);
c1726d6f
YI
1067 index = find_iosapic(gsi_base);
1068 if (index >= 0) {
1069 spin_unlock_irqrestore(&iosapic_lock, flags);
1070 return -EBUSY;
1071 }
1072
e3a8f7b8
YI
1073 addr = ioremap(phys_addr, 0);
1074 ver = iosapic_version(addr);
e3a8f7b8
YI
1075 if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
1076 iounmap(addr);
1077 spin_unlock_irqrestore(&iosapic_lock, flags);
1078 return err;
1079 }
1da177e4 1080
e3a8f7b8
YI
1081 /*
1082 * The MAX_REDIR register holds the highest input pin number
1083 * (starting from 0). We add 1 so that we can use it for
1084 * number of pins (= RTEs)
1085 */
1086 num_rte = ((ver >> 16) & 0xff) + 1;
1da177e4 1087
e3a8f7b8
YI
1088 index = iosapic_alloc();
1089 iosapic_lists[index].addr = addr;
1090 iosapic_lists[index].gsi_base = gsi_base;
1091 iosapic_lists[index].num_rte = num_rte;
1da177e4 1092#ifdef CONFIG_NUMA
e3a8f7b8 1093 iosapic_lists[index].node = MAX_NUMNODES;
1da177e4 1094#endif
c1726d6f 1095 spin_lock_init(&iosapic_lists[index].lock);
0e888adc 1096 spin_unlock_irqrestore(&iosapic_lock, flags);
1da177e4
LT
1097
1098 if ((gsi_base == 0) && pcat_compat) {
1099 /*
46cba3dc
ST
1100 * Map the legacy ISA devices into the IOSAPIC data. Some of
1101 * these may get reprogrammed later on with data from the ACPI
1102 * Interrupt Source Override table.
1da177e4
LT
1103 */
1104 for (isa_irq = 0; isa_irq < 16; ++isa_irq)
46cba3dc
ST
1105 iosapic_override_isa_irq(isa_irq, isa_irq,
1106 IOSAPIC_POL_HIGH,
1107 IOSAPIC_EDGE);
1da177e4 1108 }
0e888adc
KK
1109 return 0;
1110}
1111
1112#ifdef CONFIG_HOTPLUG
1113int
1114iosapic_remove (unsigned int gsi_base)
1115{
1116 int index, err = 0;
1117 unsigned long flags;
1118
1119 spin_lock_irqsave(&iosapic_lock, flags);
e3a8f7b8
YI
1120 index = find_iosapic(gsi_base);
1121 if (index < 0) {
1122 printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
d4ed8084 1123 __func__, gsi_base);
e3a8f7b8
YI
1124 goto out;
1125 }
0e888adc 1126
e3a8f7b8
YI
1127 if (iosapic_lists[index].rtes_inuse) {
1128 err = -EBUSY;
1129 printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
d4ed8084 1130 __func__, gsi_base);
e3a8f7b8 1131 goto out;
0e888adc 1132 }
e3a8f7b8
YI
1133
1134 iounmap(iosapic_lists[index].addr);
1135 iosapic_free(index);
0e888adc
KK
1136 out:
1137 spin_unlock_irqrestore(&iosapic_lock, flags);
1138 return err;
1da177e4 1139}
0e888adc 1140#endif /* CONFIG_HOTPLUG */
1da177e4
LT
1141
1142#ifdef CONFIG_NUMA
0e888adc 1143void __devinit
1da177e4
LT
1144map_iosapic_to_node(unsigned int gsi_base, int node)
1145{
1146 int index;
1147
1148 index = find_iosapic(gsi_base);
1149 if (index < 0) {
1150 printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
d4ed8084 1151 __func__, gsi_base);
1da177e4
LT
1152 return;
1153 }
1154 iosapic_lists[index].node = node;
1155 return;
1156}
1157#endif
24eeb568
KK
1158
1159static int __init iosapic_enable_kmalloc (void)
1160{
1161 iosapic_kmalloc_ok = 1;
1162 return 0;
1163}
1164core_initcall (iosapic_enable_kmalloc);