arm64: lse: Make ARM64_LSE_ATOMICS depend on JUMP_LABEL
[linux-2.6-block.git] / arch / arm64 / Kconfig
CommitLineData
ec8f24b7 1# SPDX-License-Identifier: GPL-2.0-only
8c2c3df3
CM
2config ARM64
3 def_bool y
b6197b93 4 select ACPI_CCA_REQUIRED if ACPI
d8f4f161 5 select ACPI_GENERIC_GSI if ACPI
5f1ae4eb 6 select ACPI_GTDT if ACPI
c6bb8f89 7 select ACPI_IORT if ACPI
6933de0c 8 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
52146173 9 select ACPI_MCFG if (ACPI && PCI)
888125a7 10 select ACPI_SPCR_TABLE if ACPI
0ce82232 11 select ACPI_PPTT if ACPI
1d8f51d4 12 select ARCH_CLOCKSOURCE_DATA
ec6d06ef 13 select ARCH_HAS_DEBUG_VIRTUAL
21266be9 14 select ARCH_HAS_DEVMEM_IS_ALLOWED
886643b7
CH
15 select ARCH_HAS_DMA_COHERENT_TO_PFN
16 select ARCH_HAS_DMA_MMAP_PGPROT
13bf5ced 17 select ARCH_HAS_DMA_PREP_COHERENT
38b04a74 18 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
2b68f6ca 19 select ARCH_HAS_ELF_RANDOMIZE
e75bef2a 20 select ARCH_HAS_FAST_MULTIPLIER
6974f0c4 21 select ARCH_HAS_FORTIFY_SOURCE
957e3fac 22 select ARCH_HAS_GCOV_PROFILE_ALL
4eb0716e 23 select ARCH_HAS_GIGANTIC_PAGE
5e4c7549 24 select ARCH_HAS_KCOV
d8ae8a37 25 select ARCH_HAS_KEEPINITRD
f1e3a12b 26 select ARCH_HAS_MEMBARRIER_SYNC_CORE
73b20c84 27 select ARCH_HAS_PTE_DEVMAP
3010a5ea 28 select ARCH_HAS_PTE_SPECIAL
347cb6af 29 select ARCH_HAS_SETUP_DMA_OPS
4739d53f 30 select ARCH_HAS_SET_DIRECT_MAP
d2852a22 31 select ARCH_HAS_SET_MEMORY
ad21fc4f
LA
32 select ARCH_HAS_STRICT_KERNEL_RWX
33 select ARCH_HAS_STRICT_MODULE_RWX
886643b7
CH
34 select ARCH_HAS_SYNC_DMA_FOR_DEVICE
35 select ARCH_HAS_SYNC_DMA_FOR_CPU
4378a7d4 36 select ARCH_HAS_SYSCALL_WRAPPER
dc2acded 37 select ARCH_HAS_TEARDOWN_DMA_OPS if IOMMU_SUPPORT
1f85008e 38 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
396a5d4a 39 select ARCH_HAVE_NMI_SAFE_CMPXCHG
087133ac
WD
40 select ARCH_INLINE_READ_LOCK if !PREEMPT
41 select ARCH_INLINE_READ_LOCK_BH if !PREEMPT
42 select ARCH_INLINE_READ_LOCK_IRQ if !PREEMPT
43 select ARCH_INLINE_READ_LOCK_IRQSAVE if !PREEMPT
44 select ARCH_INLINE_READ_UNLOCK if !PREEMPT
45 select ARCH_INLINE_READ_UNLOCK_BH if !PREEMPT
46 select ARCH_INLINE_READ_UNLOCK_IRQ if !PREEMPT
47 select ARCH_INLINE_READ_UNLOCK_IRQRESTORE if !PREEMPT
48 select ARCH_INLINE_WRITE_LOCK if !PREEMPT
49 select ARCH_INLINE_WRITE_LOCK_BH if !PREEMPT
50 select ARCH_INLINE_WRITE_LOCK_IRQ if !PREEMPT
51 select ARCH_INLINE_WRITE_LOCK_IRQSAVE if !PREEMPT
52 select ARCH_INLINE_WRITE_UNLOCK if !PREEMPT
53 select ARCH_INLINE_WRITE_UNLOCK_BH if !PREEMPT
54 select ARCH_INLINE_WRITE_UNLOCK_IRQ if !PREEMPT
55 select ARCH_INLINE_WRITE_UNLOCK_IRQRESTORE if !PREEMPT
5d168964
WD
56 select ARCH_INLINE_SPIN_TRYLOCK if !PREEMPT
57 select ARCH_INLINE_SPIN_TRYLOCK_BH if !PREEMPT
58 select ARCH_INLINE_SPIN_LOCK if !PREEMPT
59 select ARCH_INLINE_SPIN_LOCK_BH if !PREEMPT
60 select ARCH_INLINE_SPIN_LOCK_IRQ if !PREEMPT
61 select ARCH_INLINE_SPIN_LOCK_IRQSAVE if !PREEMPT
62 select ARCH_INLINE_SPIN_UNLOCK if !PREEMPT
63 select ARCH_INLINE_SPIN_UNLOCK_BH if !PREEMPT
64 select ARCH_INLINE_SPIN_UNLOCK_IRQ if !PREEMPT
65 select ARCH_INLINE_SPIN_UNLOCK_IRQRESTORE if !PREEMPT
350e88ba 66 select ARCH_KEEP_MEMBLOCK
c63c8700 67 select ARCH_USE_CMPXCHG_LOCKREF
087133ac 68 select ARCH_USE_QUEUED_RWLOCKS
c1109047 69 select ARCH_USE_QUEUED_SPINLOCKS
c484f256 70 select ARCH_SUPPORTS_MEMORY_FAILURE
4badad35 71 select ARCH_SUPPORTS_ATOMIC_RMW
f3a53f7b 72 select ARCH_SUPPORTS_INT128 if GCC_VERSION >= 50000 || CC_IS_CLANG
56166230 73 select ARCH_SUPPORTS_NUMA_BALANCING
84c187af 74 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION if COMPAT
b6f35981 75 select ARCH_WANT_FRAME_POINTERS
3876d4a3 76 select ARCH_WANT_HUGE_PMD_SHARE if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
f0b7f8a4 77 select ARCH_HAS_UBSAN_SANITIZE_ALL
25c92a37 78 select ARM_AMBA
1aee5d7a 79 select ARM_ARCH_TIMER
c4188edc 80 select ARM_GIC
875cbf3e 81 select AUDIT_ARCH_COMPAT_GENERIC
3ee80364 82 select ARM_GIC_V2M if PCI
021f6537 83 select ARM_GIC_V3
3ee80364 84 select ARM_GIC_V3_ITS if PCI
bff60792 85 select ARM_PSCI_FW
adace895 86 select BUILDTIME_EXTABLE_SORT
db2789b5 87 select CLONE_BACKWARDS
7ca2ef33 88 select COMMON_CLK
166936ba 89 select CPU_PM if (SUSPEND || CPU_IDLE)
7481cddf 90 select CRC32
7bc13fd3 91 select DCACHE_WORD_ACCESS
0c3b3171 92 select DMA_DIRECT_REMAP
ef37566c 93 select EDAC_SUPPORT
2f34f173 94 select FRAME_POINTER
d4932f9e 95 select GENERIC_ALLOCATOR
2ef7a295 96 select GENERIC_ARCH_TOPOLOGY
8c2c3df3 97 select GENERIC_CLOCKEVENTS
4b3dc967 98 select GENERIC_CLOCKEVENTS_BROADCAST
3be1a5c4 99 select GENERIC_CPU_AUTOPROBE
61ae1321 100 select GENERIC_CPU_VULNERABILITIES
bf4b558e 101 select GENERIC_EARLY_IOREMAP
2314ee4d 102 select GENERIC_IDLE_POLL_SETUP
78ae2e1c 103 select GENERIC_IRQ_MULTI_HANDLER
8c2c3df3
CM
104 select GENERIC_IRQ_PROBE
105 select GENERIC_IRQ_SHOW
6544e67b 106 select GENERIC_IRQ_SHOW_LEVEL
cb61f676 107 select GENERIC_PCI_IOMAP
65cd4f6c 108 select GENERIC_SCHED_CLOCK
8c2c3df3 109 select GENERIC_SMP_IDLE_THREAD
12a0ef7b
WD
110 select GENERIC_STRNCPY_FROM_USER
111 select GENERIC_STRNLEN_USER
8c2c3df3 112 select GENERIC_TIME_VSYSCALL
28b1a824 113 select GENERIC_GETTIMEOFDAY
bfe801eb 114 select GENERIC_COMPAT_VDSO if (!CPU_BIG_ENDIAN && COMPAT)
a1ddc74a 115 select HANDLE_DOMAIN_IRQ
8c2c3df3 116 select HARDIRQS_SW_RESEND
eb01d42a 117 select HAVE_PCI
9f9a35a7 118 select HAVE_ACPI_APEI if (ACPI && EFI)
5284e1b4 119 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
875cbf3e 120 select HAVE_ARCH_AUDITSYSCALL
8e7a4cef 121 select HAVE_ARCH_BITREVERSE
324420bf 122 select HAVE_ARCH_HUGE_VMAP
9732cafd 123 select HAVE_ARCH_JUMP_LABEL
c296146c 124 select HAVE_ARCH_JUMP_LABEL_RELATIVE
e17d8025 125 select HAVE_ARCH_KASAN if !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
2d4acb90 126 select HAVE_ARCH_KASAN_SW_TAGS if HAVE_ARCH_KASAN
9529247d 127 select HAVE_ARCH_KGDB
8f0d3aa9
DC
128 select HAVE_ARCH_MMAP_RND_BITS
129 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
271ca788 130 select HAVE_ARCH_PREL32_RELOCATIONS
a1ae65b2 131 select HAVE_ARCH_SECCOMP_FILTER
0b3e3366 132 select HAVE_ARCH_STACKLEAK
9e8084d3 133 select HAVE_ARCH_THREAD_STRUCT_WHITELIST
8c2c3df3 134 select HAVE_ARCH_TRACEHOOK
8ee70879 135 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
e3067861 136 select HAVE_ARCH_VMAP_STACK
8ee70879 137 select HAVE_ARM_SMCCC
6077776b 138 select HAVE_EBPF_JIT
af64d2aa 139 select HAVE_C_RECORDMCOUNT
5284e1b4 140 select HAVE_CMPXCHG_DOUBLE
95eff6b2 141 select HAVE_CMPXCHG_LOCAL
8ee70879 142 select HAVE_CONTEXT_TRACKING
9b2a60c4 143 select HAVE_DEBUG_BUGVERBOSE
b69ec42b 144 select HAVE_DEBUG_KMEMLEAK
6ac2104d 145 select HAVE_DMA_CONTIGUOUS
bd7d38db 146 select HAVE_DYNAMIC_FTRACE
50afc33a 147 select HAVE_EFFICIENT_UNALIGNED_ACCESS
67a929e0 148 select HAVE_FAST_GUP
af64d2aa 149 select HAVE_FTRACE_MCOUNT_RECORD
819e50e2
AT
150 select HAVE_FUNCTION_TRACER
151 select HAVE_FUNCTION_GRAPH_TRACER
6b90bd4b 152 select HAVE_GCC_PLUGINS
8c2c3df3 153 select HAVE_HW_BREAKPOINT if PERF_EVENTS
24da208d 154 select HAVE_IRQ_TIME_ACCOUNTING
1a2db300 155 select HAVE_MEMBLOCK_NODE_MAP if NUMA
396a5d4a 156 select HAVE_NMI
55834a77 157 select HAVE_PATA_PLATFORM
8c2c3df3 158 select HAVE_PERF_EVENTS
2ee0d7fd
JP
159 select HAVE_PERF_REGS
160 select HAVE_PERF_USER_STACK_DUMP
0a8ea52c 161 select HAVE_REGS_AND_STACK_ACCESS_API
a823c35f 162 select HAVE_FUNCTION_ARG_ACCESS_API
5e5f6dc1 163 select HAVE_RCU_TABLE_FREE
409d5db4 164 select HAVE_RSEQ
d148eac0 165 select HAVE_STACKPROTECTOR
055b1212 166 select HAVE_SYSCALL_TRACEPOINTS
2dd0e8d2 167 select HAVE_KPROBES
cd1ee3b1 168 select HAVE_KRETPROBES
28b1a824 169 select HAVE_GENERIC_VDSO
876945db 170 select IOMMU_DMA if IOMMU_SUPPORT
8c2c3df3 171 select IRQ_DOMAIN
e8557d1f 172 select IRQ_FORCED_THREADING
fea2acaa 173 select MODULES_USE_ELF_RELA
f616ab59 174 select NEED_DMA_MAP_STATE
86596f0a 175 select NEED_SG_DMA_LENGTH
8c2c3df3
CM
176 select OF
177 select OF_EARLY_FLATTREE
2eac9c2d 178 select PCI_DOMAINS_GENERIC if PCI
52146173 179 select PCI_ECAM if (ACPI && PCI)
20f1b79d 180 select PCI_SYSCALL if PCI
aa1e8ec1
CM
181 select POWER_RESET
182 select POWER_SUPPLY
4adcec11 183 select REFCOUNT_FULL
8c2c3df3 184 select SPARSE_IRQ
09230cbc 185 select SWIOTLB
7ac57a89 186 select SYSCTL_EXCEPTION_TRACE
c02433dd 187 select THREAD_INFO_IN_TASK
8c2c3df3
CM
188 help
189 ARM 64-bit (AArch64) Linux support.
190
191config 64BIT
192 def_bool y
193
8c2c3df3
CM
194config MMU
195 def_bool y
196
030c4d24
MR
197config ARM64_PAGE_SHIFT
198 int
199 default 16 if ARM64_64K_PAGES
200 default 14 if ARM64_16K_PAGES
201 default 12
202
203config ARM64_CONT_SHIFT
204 int
205 default 5 if ARM64_64K_PAGES
206 default 7 if ARM64_16K_PAGES
207 default 4
208
8f0d3aa9
DC
209config ARCH_MMAP_RND_BITS_MIN
210 default 14 if ARM64_64K_PAGES
211 default 16 if ARM64_16K_PAGES
212 default 18
213
214# max bits determined by the following formula:
215# VA_BITS - PAGE_SHIFT - 3
216config ARCH_MMAP_RND_BITS_MAX
217 default 19 if ARM64_VA_BITS=36
218 default 24 if ARM64_VA_BITS=39
219 default 27 if ARM64_VA_BITS=42
220 default 30 if ARM64_VA_BITS=47
221 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
222 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
223 default 33 if ARM64_VA_BITS=48
224 default 14 if ARM64_64K_PAGES
225 default 16 if ARM64_16K_PAGES
226 default 18
227
228config ARCH_MMAP_RND_COMPAT_BITS_MIN
229 default 7 if ARM64_64K_PAGES
230 default 9 if ARM64_16K_PAGES
231 default 11
232
233config ARCH_MMAP_RND_COMPAT_BITS_MAX
234 default 16
235
ce816fa8 236config NO_IOPORT_MAP
d1e6dc91 237 def_bool y if !PCI
8c2c3df3
CM
238
239config STACKTRACE_SUPPORT
240 def_bool y
241
bf0c4e04
JVS
242config ILLEGAL_POINTER_VALUE
243 hex
244 default 0xdead000000000000
245
8c2c3df3
CM
246config LOCKDEP_SUPPORT
247 def_bool y
248
249config TRACE_IRQFLAGS_SUPPORT
250 def_bool y
251
9fb7410f
DM
252config GENERIC_BUG
253 def_bool y
254 depends on BUG
255
256config GENERIC_BUG_RELATIVE_POINTERS
257 def_bool y
258 depends on GENERIC_BUG
259
8c2c3df3
CM
260config GENERIC_HWEIGHT
261 def_bool y
262
263config GENERIC_CSUM
264 def_bool y
265
266config GENERIC_CALIBRATE_DELAY
267 def_bool y
268
ad67f5a6 269config ZONE_DMA32
0c1f14ed
MC
270 bool "Support DMA32 zone" if EXPERT
271 default y
8c2c3df3 272
4ab21506
RM
273config ARCH_ENABLE_MEMORY_HOTPLUG
274 def_bool y
275
4b3dc967
WD
276config SMP
277 def_bool y
278
4cfb3613
AB
279config KERNEL_MODE_NEON
280 def_bool y
281
92cc15fc
RH
282config FIX_EARLYCON_MEM
283 def_bool y
284
9f25e6ad
KS
285config PGTABLE_LEVELS
286 int
21539939 287 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
9f25e6ad 288 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
4d08d20f 289 default 3 if ARM64_64K_PAGES && (ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52)
9f25e6ad 290 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
44eaacf1
SP
291 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
292 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
9f25e6ad 293
9842ceae
PA
294config ARCH_SUPPORTS_UPROBES
295 def_bool y
296
8f360948
AB
297config ARCH_PROC_KCORE_TEXT
298 def_bool y
299
6a377491 300source "arch/arm64/Kconfig.platforms"
8c2c3df3 301
8c2c3df3
CM
302menu "Kernel Features"
303
c0a01b84
AP
304menu "ARM errata workarounds via the alternatives framework"
305
c9460dcb 306config ARM64_WORKAROUND_CLEAN_CACHE
bc15cf70 307 bool
c9460dcb 308
c0a01b84
AP
309config ARM64_ERRATUM_826319
310 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
311 default y
c9460dcb 312 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
313 help
314 This option adds an alternative code sequence to work around ARM
315 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
316 AXI master interface and an L2 cache.
317
318 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
319 and is unable to accept a certain write via this interface, it will
320 not progress on read data presented on the read data channel and the
321 system can deadlock.
322
323 The workaround promotes data cache clean instructions to
324 data cache clean-and-invalidate.
325 Please note that this does not necessarily enable the workaround,
326 as it depends on the alternative framework, which will only patch
327 the kernel if an affected CPU is detected.
328
329 If unsure, say Y.
330
331config ARM64_ERRATUM_827319
332 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
333 default y
c9460dcb 334 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
335 help
336 This option adds an alternative code sequence to work around ARM
337 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
338 master interface and an L2 cache.
339
340 Under certain conditions this erratum can cause a clean line eviction
341 to occur at the same time as another transaction to the same address
342 on the AMBA 5 CHI interface, which can cause data corruption if the
343 interconnect reorders the two transactions.
344
345 The workaround promotes data cache clean instructions to
346 data cache clean-and-invalidate.
347 Please note that this does not necessarily enable the workaround,
348 as it depends on the alternative framework, which will only patch
349 the kernel if an affected CPU is detected.
350
351 If unsure, say Y.
352
353config ARM64_ERRATUM_824069
354 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
355 default y
c9460dcb 356 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
357 help
358 This option adds an alternative code sequence to work around ARM
359 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
360 to a coherent interconnect.
361
362 If a Cortex-A53 processor is executing a store or prefetch for
363 write instruction at the same time as a processor in another
364 cluster is executing a cache maintenance operation to the same
365 address, then this erratum might cause a clean cache line to be
366 incorrectly marked as dirty.
367
368 The workaround promotes data cache clean instructions to
369 data cache clean-and-invalidate.
370 Please note that this option does not necessarily enable the
371 workaround, as it depends on the alternative framework, which will
372 only patch the kernel if an affected CPU is detected.
373
374 If unsure, say Y.
375
376config ARM64_ERRATUM_819472
377 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
378 default y
c9460dcb 379 select ARM64_WORKAROUND_CLEAN_CACHE
c0a01b84
AP
380 help
381 This option adds an alternative code sequence to work around ARM
382 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
383 present when it is connected to a coherent interconnect.
384
385 If the processor is executing a load and store exclusive sequence at
386 the same time as a processor in another cluster is executing a cache
387 maintenance operation to the same address, then this erratum might
388 cause data corruption.
389
390 The workaround promotes data cache clean instructions to
391 data cache clean-and-invalidate.
392 Please note that this does not necessarily enable the workaround,
393 as it depends on the alternative framework, which will only patch
394 the kernel if an affected CPU is detected.
395
396 If unsure, say Y.
397
398config ARM64_ERRATUM_832075
399 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
400 default y
401 help
402 This option adds an alternative code sequence to work around ARM
403 erratum 832075 on Cortex-A57 parts up to r1p2.
404
405 Affected Cortex-A57 parts might deadlock when exclusive load/store
406 instructions to Write-Back memory are mixed with Device loads.
407
408 The workaround is to promote device loads to use Load-Acquire
409 semantics.
410 Please note that this does not necessarily enable the workaround,
498cd5c3
MZ
411 as it depends on the alternative framework, which will only patch
412 the kernel if an affected CPU is detected.
413
414 If unsure, say Y.
415
416config ARM64_ERRATUM_834220
417 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
418 depends on KVM
419 default y
420 help
421 This option adds an alternative code sequence to work around ARM
422 erratum 834220 on Cortex-A57 parts up to r1p2.
423
424 Affected Cortex-A57 parts might report a Stage 2 translation
425 fault as the result of a Stage 1 fault for load crossing a
426 page boundary when there is a permission or device memory
427 alignment fault at Stage 1 and a translation fault at Stage 2.
428
429 The workaround is to verify that the Stage 1 translation
430 doesn't generate a fault before handling the Stage 2 fault.
431 Please note that this does not necessarily enable the workaround,
c0a01b84
AP
432 as it depends on the alternative framework, which will only patch
433 the kernel if an affected CPU is detected.
434
435 If unsure, say Y.
436
905e8c5d
WD
437config ARM64_ERRATUM_845719
438 bool "Cortex-A53: 845719: a load might read incorrect data"
439 depends on COMPAT
440 default y
441 help
442 This option adds an alternative code sequence to work around ARM
443 erratum 845719 on Cortex-A53 parts up to r0p4.
444
445 When running a compat (AArch32) userspace on an affected Cortex-A53
446 part, a load at EL0 from a virtual address that matches the bottom 32
447 bits of the virtual address used by a recent load at (AArch64) EL1
448 might return incorrect data.
449
450 The workaround is to write the contextidr_el1 register on exception
451 return to a 32-bit task.
452 Please note that this does not necessarily enable the workaround,
453 as it depends on the alternative framework, which will only patch
454 the kernel if an affected CPU is detected.
455
456 If unsure, say Y.
457
df057cc7
WD
458config ARM64_ERRATUM_843419
459 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
df057cc7 460 default y
a257e025 461 select ARM64_MODULE_PLTS if MODULES
df057cc7 462 help
6ffe9923 463 This option links the kernel with '--fix-cortex-a53-843419' and
a257e025
AB
464 enables PLT support to replace certain ADRP instructions, which can
465 cause subsequent memory accesses to use an incorrect address on
466 Cortex-A53 parts up to r0p4.
df057cc7
WD
467
468 If unsure, say Y.
469
ece1397c
SP
470config ARM64_ERRATUM_1024718
471 bool "Cortex-A55: 1024718: Update of DBM/AP bits without break before make might result in incorrect update"
472 default y
473 help
bc15cf70 474 This option adds a workaround for ARM Cortex-A55 Erratum 1024718.
ece1397c
SP
475
476 Affected Cortex-A55 cores (r0p0, r0p1, r1p0) could cause incorrect
477 update of the hardware dirty bit when the DBM/AP bits are updated
bc15cf70 478 without a break-before-make. The workaround is to disable the usage
ece1397c 479 of hardware DBM locally on the affected cores. CPUs not affected by
bc15cf70 480 this erratum will continue to use the feature.
df057cc7
WD
481
482 If unsure, say Y.
483
a5325089 484config ARM64_ERRATUM_1418040
6989303a 485 bool "Cortex-A76/Neoverse-N1: MRC read following MRRC read of specific Generic Timer in AArch32 might give incorrect result"
95b861a4 486 default y
c2b5bba3 487 depends on COMPAT
95b861a4 488 help
24cf262d 489 This option adds a workaround for ARM Cortex-A76/Neoverse-N1
a5325089 490 errata 1188873 and 1418040.
95b861a4 491
a5325089 492 Affected Cortex-A76/Neoverse-N1 cores (r0p0 to r3p1) could
6989303a
MZ
493 cause register corruption when accessing the timer registers
494 from AArch32 userspace.
95b861a4
MZ
495
496 If unsure, say Y.
497
a457b0f7
MZ
498config ARM64_ERRATUM_1165522
499 bool "Cortex-A76: Speculative AT instruction using out-of-context translation regime could cause subsequent request to generate an incorrect translation"
500 default y
501 help
bc15cf70 502 This option adds a workaround for ARM Cortex-A76 erratum 1165522.
a457b0f7
MZ
503
504 Affected Cortex-A76 cores (r0p0, r1p0, r2p0) could end-up with
505 corrupted TLBs by speculating an AT instruction during a guest
506 context switch.
507
508 If unsure, say Y.
509
ce8c80c5
CM
510config ARM64_ERRATUM_1286807
511 bool "Cortex-A76: Modification of the translation table for a virtual address might lead to read-after-read ordering violation"
512 default y
513 select ARM64_WORKAROUND_REPEAT_TLBI
514 help
bc15cf70 515 This option adds a workaround for ARM Cortex-A76 erratum 1286807.
ce8c80c5
CM
516
517 On the affected Cortex-A76 cores (r0p0 to r3p0), if a virtual
518 address for a cacheable mapping of a location is being
519 accessed by a core while another core is remapping the virtual
520 address to a new physical page using the recommended
521 break-before-make sequence, then under very rare circumstances
522 TLBI+DSB completes before a read using the translation being
523 invalidated has been observed by other observers. The
524 workaround repeats the TLBI+DSB operation.
525
526 If unsure, say Y.
527
969f5ea6
WD
528config ARM64_ERRATUM_1463225
529 bool "Cortex-A76: Software Step might prevent interrupt recognition"
530 default y
531 help
532 This option adds a workaround for Arm Cortex-A76 erratum 1463225.
533
534 On the affected Cortex-A76 cores (r0p0 to r3p1), software stepping
535 of a system call instruction (SVC) can prevent recognition of
536 subsequent interrupts when software stepping is disabled in the
537 exception handler of the system call and either kernel debugging
538 is enabled or VHE is in use.
539
540 Work around the erratum by triggering a dummy step exception
541 when handling a system call from a task that is being stepped
542 in a VHE configuration of the kernel.
543
544 If unsure, say Y.
545
94100970
RR
546config CAVIUM_ERRATUM_22375
547 bool "Cavium erratum 22375, 24313"
548 default y
549 help
bc15cf70 550 Enable workaround for errata 22375 and 24313.
94100970
RR
551
552 This implements two gicv3-its errata workarounds for ThunderX. Both
bc15cf70 553 with a small impact affecting only ITS table allocation.
94100970
RR
554
555 erratum 22375: only alloc 8MB table size
556 erratum 24313: ignore memory access type
557
558 The fixes are in ITS initialization and basically ignore memory access
559 type and table size provided by the TYPER and BASER registers.
560
561 If unsure, say Y.
562
fbf8f40e
GK
563config CAVIUM_ERRATUM_23144
564 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
565 depends on NUMA
566 default y
567 help
568 ITS SYNC command hang for cross node io and collections/cpu mapping.
569
570 If unsure, say Y.
571
6d4e11c5
RR
572config CAVIUM_ERRATUM_23154
573 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
574 default y
575 help
576 The gicv3 of ThunderX requires a modified version for
577 reading the IAR status to ensure data synchronization
578 (access to icc_iar1_el1 is not sync'ed before and after).
579
580 If unsure, say Y.
581
104a0c02
AP
582config CAVIUM_ERRATUM_27456
583 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
584 default y
585 help
586 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
587 instructions may cause the icache to become corrupted if it
588 contains data for a non-current ASID. The fix is to
589 invalidate the icache when changing the mm context.
590
591 If unsure, say Y.
592
690a3415
DD
593config CAVIUM_ERRATUM_30115
594 bool "Cavium erratum 30115: Guest may disable interrupts in host"
595 default y
596 help
597 On ThunderX T88 pass 1.x through 2.2, T81 pass 1.0 through
598 1.2, and T83 Pass 1.0, KVM guest execution may disable
599 interrupts in host. Trapping both GICv3 group-0 and group-1
600 accesses sidesteps the issue.
601
602 If unsure, say Y.
603
38fd94b0
CC
604config QCOM_FALKOR_ERRATUM_1003
605 bool "Falkor E1003: Incorrect translation due to ASID change"
606 default y
38fd94b0
CC
607 help
608 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
d1777e68
WD
609 and BADDR are changed together in TTBRx_EL1. Since we keep the ASID
610 in TTBR1_EL1, this situation only occurs in the entry trampoline and
611 then only for entries in the walk cache, since the leaf translation
612 is unchanged. Work around the erratum by invalidating the walk cache
613 entries for the trampoline before entering the kernel proper.
38fd94b0 614
ce8c80c5
CM
615config ARM64_WORKAROUND_REPEAT_TLBI
616 bool
ce8c80c5 617
d9ff80f8
CC
618config QCOM_FALKOR_ERRATUM_1009
619 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
620 default y
ce8c80c5 621 select ARM64_WORKAROUND_REPEAT_TLBI
d9ff80f8
CC
622 help
623 On Falkor v1, the CPU may prematurely complete a DSB following a
624 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
625 one more time to fix the issue.
626
627 If unsure, say Y.
628
90922a2d
SD
629config QCOM_QDF2400_ERRATUM_0065
630 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
631 default y
632 help
633 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
634 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
635 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
636
637 If unsure, say Y.
638
558b0165
AB
639config SOCIONEXT_SYNQUACER_PREITS
640 bool "Socionext Synquacer: Workaround for GICv3 pre-ITS"
641 default y
642 help
643 Socionext Synquacer SoCs implement a separate h/w block to generate
644 MSI doorbell writes with non-zero values for the device ID.
645
5c9a882e
MZ
646 If unsure, say Y.
647
648config HISILICON_ERRATUM_161600802
649 bool "Hip07 161600802: Erroneous redistributor VLPI base"
650 default y
651 help
bc15cf70 652 The HiSilicon Hip07 SoC uses the wrong redistributor base
5c9a882e
MZ
653 when issued ITS commands such as VMOVP and VMAPP, and requires
654 a 128kB offset to be applied to the target address in this commands.
655
558b0165 656 If unsure, say Y.
932b50c7
SD
657
658config QCOM_FALKOR_ERRATUM_E1041
659 bool "Falkor E1041: Speculative instruction fetches might cause errant memory access"
660 default y
661 help
662 Falkor CPU may speculatively fetch instructions from an improper
663 memory location when MMU translation is changed from SCTLR_ELn[M]=1
664 to SCTLR_ELn[M]=0. Prefix an ISB instruction to fix the problem.
665
666 If unsure, say Y.
667
3e32131a
ZL
668config FUJITSU_ERRATUM_010001
669 bool "Fujitsu-A64FX erratum E#010001: Undefined fault may occur wrongly"
670 default y
671 help
bc15cf70 672 This option adds a workaround for Fujitsu-A64FX erratum E#010001.
3e32131a
ZL
673 On some variants of the Fujitsu-A64FX cores ver(1.0, 1.1), memory
674 accesses may cause undefined fault (Data abort, DFSC=0b111111).
675 This fault occurs under a specific hardware condition when a
676 load/store instruction performs an address translation using:
677 case-1 TTBR0_EL1 with TCR_EL1.NFD0 == 1.
678 case-2 TTBR0_EL2 with TCR_EL2.NFD0 == 1.
679 case-3 TTBR1_EL1 with TCR_EL1.NFD1 == 1.
680 case-4 TTBR1_EL2 with TCR_EL2.NFD1 == 1.
681
682 The workaround is to ensure these bits are clear in TCR_ELx.
bc15cf70 683 The workaround only affects the Fujitsu-A64FX.
3e32131a
ZL
684
685 If unsure, say Y.
686
c0a01b84
AP
687endmenu
688
689
e41ceed0
JL
690choice
691 prompt "Page size"
692 default ARM64_4K_PAGES
693 help
694 Page size (translation granule) configuration.
695
696config ARM64_4K_PAGES
697 bool "4KB"
698 help
699 This feature enables 4KB pages support.
700
44eaacf1
SP
701config ARM64_16K_PAGES
702 bool "16KB"
703 help
704 The system will use 16KB pages support. AArch32 emulation
705 requires applications compiled with 16K (or a multiple of 16K)
706 aligned segments.
707
8c2c3df3 708config ARM64_64K_PAGES
e41ceed0 709 bool "64KB"
8c2c3df3
CM
710 help
711 This feature enables 64KB pages support (4KB by default)
712 allowing only two levels of page tables and faster TLB
db488be3
SP
713 look-up. AArch32 emulation requires applications compiled
714 with 64K aligned segments.
8c2c3df3 715
e41ceed0
JL
716endchoice
717
718choice
719 prompt "Virtual address space size"
720 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
44eaacf1 721 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
e41ceed0
JL
722 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
723 help
724 Allows choosing one of multiple possible virtual address
725 space sizes. The level of translation table is determined by
726 a combination of page size and virtual address space size.
727
21539939 728config ARM64_VA_BITS_36
56a3f30e 729 bool "36-bit" if EXPERT
21539939
SP
730 depends on ARM64_16K_PAGES
731
e41ceed0
JL
732config ARM64_VA_BITS_39
733 bool "39-bit"
734 depends on ARM64_4K_PAGES
735
736config ARM64_VA_BITS_42
737 bool "42-bit"
738 depends on ARM64_64K_PAGES
739
44eaacf1
SP
740config ARM64_VA_BITS_47
741 bool "47-bit"
742 depends on ARM64_16K_PAGES
743
c79b954b
JL
744config ARM64_VA_BITS_48
745 bool "48-bit"
c79b954b 746
68d23da4
WD
747config ARM64_USER_VA_BITS_52
748 bool "52-bit (user)"
749 depends on ARM64_64K_PAGES && (ARM64_PAN || !ARM64_SW_TTBR0_PAN)
750 help
751 Enable 52-bit virtual addressing for userspace when explicitly
752 requested via a hint to mmap(). The kernel will continue to
753 use 48-bit virtual addresses for its own mappings.
754
755 NOTE: Enabling 52-bit virtual addressing in conjunction with
756 ARMv8.3 Pointer Authentication will result in the PAC being
757 reduced from 7 bits to 3 bits, which may have a significant
758 impact on its susceptibility to brute-force attacks.
759
760 If unsure, select 48-bit virtual addressing instead.
761
e41ceed0
JL
762endchoice
763
68d23da4
WD
764config ARM64_FORCE_52BIT
765 bool "Force 52-bit virtual addresses for userspace"
766 depends on ARM64_USER_VA_BITS_52 && EXPERT
767 help
768 For systems with 52-bit userspace VAs enabled, the kernel will attempt
769 to maintain compatibility with older software by providing 48-bit VAs
770 unless a hint is supplied to mmap.
771
772 This configuration option disables the 48-bit compatibility logic, and
773 forces all userspace addresses to be 52-bit on HW that supports it. One
774 should only enable this configuration option for stress testing userspace
775 memory management code. If unsure say N here.
776
e41ceed0
JL
777config ARM64_VA_BITS
778 int
21539939 779 default 36 if ARM64_VA_BITS_36
e41ceed0
JL
780 default 39 if ARM64_VA_BITS_39
781 default 42 if ARM64_VA_BITS_42
44eaacf1 782 default 47 if ARM64_VA_BITS_47
68d23da4 783 default 48 if ARM64_VA_BITS_48 || ARM64_USER_VA_BITS_52
e41ceed0 784
982aa7c5
KM
785choice
786 prompt "Physical address space size"
787 default ARM64_PA_BITS_48
788 help
789 Choose the maximum physical address range that the kernel will
790 support.
791
792config ARM64_PA_BITS_48
793 bool "48-bit"
794
f77d2817
KM
795config ARM64_PA_BITS_52
796 bool "52-bit (ARMv8.2)"
797 depends on ARM64_64K_PAGES
798 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
799 help
800 Enable support for a 52-bit physical address space, introduced as
801 part of the ARMv8.2-LPA extension.
802
803 With this enabled, the kernel will also continue to work on CPUs that
804 do not support ARMv8.2-LPA, but with some added memory overhead (and
805 minor performance overhead).
806
982aa7c5
KM
807endchoice
808
809config ARM64_PA_BITS
810 int
811 default 48 if ARM64_PA_BITS_48
f77d2817 812 default 52 if ARM64_PA_BITS_52
982aa7c5 813
a872013d
WD
814config CPU_BIG_ENDIAN
815 bool "Build big-endian kernel"
816 help
817 Say Y if you plan on running a kernel in big-endian mode.
818
f6e763b9
MB
819config SCHED_MC
820 bool "Multi-core scheduler support"
f6e763b9
MB
821 help
822 Multi-core scheduler support improves the CPU scheduler's decision
823 making when dealing with multi-core CPU chips at a cost of slightly
824 increased overhead in some places. If unsure say N here.
825
826config SCHED_SMT
827 bool "SMT scheduler support"
f6e763b9
MB
828 help
829 Improves the CPU scheduler's decision making when dealing with
830 MultiThreading at a cost of slightly increased overhead in some
831 places. If unsure say N here.
832
8c2c3df3 833config NR_CPUS
62aa9655
GK
834 int "Maximum number of CPUs (2-4096)"
835 range 2 4096
846a415b 836 default "256"
8c2c3df3 837
9327e2c6
MR
838config HOTPLUG_CPU
839 bool "Support for hot-pluggable CPUs"
217d453d 840 select GENERIC_IRQ_MIGRATION
9327e2c6
MR
841 help
842 Say Y here to experiment with turning CPUs off and on. CPUs
843 can be controlled through /sys/devices/system/cpu.
844
1a2db300
GK
845# Common NUMA Features
846config NUMA
847 bool "Numa Memory Allocation and Scheduler Support"
0c2a6cce
KW
848 select ACPI_NUMA if ACPI
849 select OF_NUMA
1a2db300
GK
850 help
851 Enable NUMA (Non Uniform Memory Access) support.
852
853 The kernel will try to allocate memory used by a CPU on the
854 local memory of the CPU and add some more
855 NUMA awareness to the kernel.
856
857config NODES_SHIFT
858 int "Maximum NUMA Nodes (as a power of 2)"
859 range 1 10
860 default "2"
861 depends on NEED_MULTIPLE_NODES
862 help
863 Specify the maximum number of NUMA Nodes available on the target
864 system. Increases memory reserved to accommodate various tables.
865
866config USE_PERCPU_NUMA_NODE_ID
867 def_bool y
868 depends on NUMA
869
7af3a0a9
ZL
870config HAVE_SETUP_PER_CPU_AREA
871 def_bool y
872 depends on NUMA
873
874config NEED_PER_CPU_EMBED_FIRST_CHUNK
875 def_bool y
876 depends on NUMA
877
6d526ee2
AB
878config HOLES_IN_ZONE
879 def_bool y
6d526ee2 880
8636a1f9 881source "kernel/Kconfig.hz"
8c2c3df3 882
83863f25
LA
883config ARCH_SUPPORTS_DEBUG_PAGEALLOC
884 def_bool y
885
8c2c3df3
CM
886config ARCH_SPARSEMEM_ENABLE
887 def_bool y
888 select SPARSEMEM_VMEMMAP_ENABLE
889
890config ARCH_SPARSEMEM_DEFAULT
891 def_bool ARCH_SPARSEMEM_ENABLE
892
893config ARCH_SELECT_MEMORY_MODEL
894 def_bool ARCH_SPARSEMEM_ENABLE
895
e7d4bac4 896config ARCH_FLATMEM_ENABLE
54501ac1 897 def_bool !NUMA
e7d4bac4 898
8c2c3df3 899config HAVE_ARCH_PFN_VALID
8a695a58 900 def_bool y
8c2c3df3
CM
901
902config HW_PERF_EVENTS
6475b2d8
MR
903 def_bool y
904 depends on ARM_PMU
8c2c3df3 905
084bd298
SC
906config SYS_SUPPORTS_HUGETLBFS
907 def_bool y
908
084bd298 909config ARCH_WANT_HUGE_PMD_SHARE
084bd298 910
a41dc0e8
CM
911config ARCH_HAS_CACHE_LINE_SIZE
912 def_bool y
913
54c8d911
YZ
914config ARCH_ENABLE_SPLIT_PMD_PTLOCK
915 def_bool y if PGTABLE_LEVELS > 2
916
a1ae65b2
AT
917config SECCOMP
918 bool "Enable seccomp to safely compute untrusted bytecode"
919 ---help---
920 This kernel feature is useful for number crunching applications
921 that may need to compute untrusted bytecode during their
922 execution. By using pipes or other transports made available to
923 the process as file descriptors supporting the read/write
924 syscalls, it's possible to isolate those applications in
925 their own address space using seccomp. Once seccomp is
926 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
927 and the task is only allowed to execute a few safe syscalls
928 defined by each seccomp mode.
929
dfd57bc3
SS
930config PARAVIRT
931 bool "Enable paravirtualization code"
932 help
933 This changes the kernel so it can modify itself when it is run
934 under a hypervisor, potentially improving performance significantly
935 over full virtualization.
936
937config PARAVIRT_TIME_ACCOUNTING
938 bool "Paravirtual steal time accounting"
939 select PARAVIRT
dfd57bc3
SS
940 help
941 Select this option to enable fine granularity task steal time
942 accounting. Time spent executing other tasks in parallel with
943 the current vCPU is discounted from the vCPU power. To account for
944 that, there can be a small performance impact.
945
946 If in doubt, say N here.
947
d28f6df1
GL
948config KEXEC
949 depends on PM_SLEEP_SMP
950 select KEXEC_CORE
951 bool "kexec system call"
952 ---help---
953 kexec is a system call that implements the ability to shutdown your
954 current kernel, and to start another kernel. It is like a reboot
955 but it is independent of the system firmware. And like a reboot
956 you can start any kernel with it, not just Linux.
957
3ddd9992
AT
958config KEXEC_FILE
959 bool "kexec file based system call"
960 select KEXEC_CORE
961 help
962 This is new version of kexec system call. This system call is
963 file based and takes file descriptors as system call argument
964 for kernel and initramfs as opposed to list of segments as
965 accepted by previous system call.
966
732b7b93
AT
967config KEXEC_VERIFY_SIG
968 bool "Verify kernel signature during kexec_file_load() syscall"
969 depends on KEXEC_FILE
970 help
971 Select this option to verify a signature with loaded kernel
972 image. If configured, any attempt of loading a image without
973 valid signature will fail.
974
975 In addition to that option, you need to enable signature
976 verification for the corresponding kernel image type being
977 loaded in order for this to work.
978
979config KEXEC_IMAGE_VERIFY_SIG
980 bool "Enable Image signature verification support"
981 default y
982 depends on KEXEC_VERIFY_SIG
983 depends on EFI && SIGNED_PE_FILE_VERIFICATION
984 help
985 Enable Image signature verification support.
986
987comment "Support for PE file signature verification disabled"
988 depends on KEXEC_VERIFY_SIG
989 depends on !EFI || !SIGNED_PE_FILE_VERIFICATION
990
e62aaeac
AT
991config CRASH_DUMP
992 bool "Build kdump crash kernel"
993 help
994 Generate crash dump after being started by kexec. This should
995 be normally only set in special crash dump kernels which are
996 loaded in the main kernel with kexec-tools into a specially
997 reserved region and then later executed after a crash by
998 kdump/kexec.
999
330d4810 1000 For more details see Documentation/admin-guide/kdump/kdump.rst
e62aaeac 1001
aa42aa13
SS
1002config XEN_DOM0
1003 def_bool y
1004 depends on XEN
1005
1006config XEN
c2ba1f7d 1007 bool "Xen guest support on ARM64"
aa42aa13 1008 depends on ARM64 && OF
83862ccf 1009 select SWIOTLB_XEN
dfd57bc3 1010 select PARAVIRT
aa42aa13
SS
1011 help
1012 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
1013
d03bb145
SC
1014config FORCE_MAX_ZONEORDER
1015 int
1016 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
44eaacf1 1017 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
d03bb145 1018 default "11"
44eaacf1
SP
1019 help
1020 The kernel memory allocator divides physically contiguous memory
1021 blocks into "zones", where each zone is a power of two number of
1022 pages. This option selects the largest power of two that the kernel
1023 keeps in the memory allocator. If you need to allocate very large
1024 blocks of physically contiguous memory, then you may need to
1025 increase this value.
1026
1027 This config option is actually maximum order plus one. For example,
1028 a value of 11 means that the largest free memory block is 2^10 pages.
1029
1030 We make sure that we can allocate upto a HugePage size for each configuration.
1031 Hence we have :
1032 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
1033
1034 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
1035 4M allocations matching the default size used by generic code.
d03bb145 1036
084eb77c 1037config UNMAP_KERNEL_AT_EL0
0617052d 1038 bool "Unmap kernel when running in userspace (aka \"KAISER\")" if EXPERT
084eb77c
WD
1039 default y
1040 help
0617052d
WD
1041 Speculation attacks against some high-performance processors can
1042 be used to bypass MMU permission checks and leak kernel data to
1043 userspace. This can be defended against by unmapping the kernel
1044 when running in userspace, mapping it back in on exception entry
1045 via a trampoline page in the vector table.
084eb77c
WD
1046
1047 If unsure, say Y.
1048
0f15adbb
WD
1049config HARDEN_BRANCH_PREDICTOR
1050 bool "Harden the branch predictor against aliasing attacks" if EXPERT
1051 default y
1052 help
1053 Speculation attacks against some high-performance processors rely on
1054 being able to manipulate the branch predictor for a victim context by
1055 executing aliasing branches in the attacker context. Such attacks
1056 can be partially mitigated against by clearing internal branch
1057 predictor state and limiting the prediction logic in some situations.
1058
1059 This config option will take CPU-specific actions to harden the
1060 branch predictor against aliasing attacks and may rely on specific
1061 instruction sequences or control bits being set by the system
1062 firmware.
1063
1064 If unsure, say Y.
1065
dee39247
MZ
1066config HARDEN_EL2_VECTORS
1067 bool "Harden EL2 vector mapping against system register leak" if EXPERT
1068 default y
1069 help
1070 Speculation attacks against some high-performance processors can
1071 be used to leak privileged information such as the vector base
1072 register, resulting in a potential defeat of the EL2 layout
1073 randomization.
1074
1075 This config option will map the vectors to a fixed location,
1076 independent of the EL2 code mapping, so that revealing VBAR_EL2
1077 to an attacker does not give away any extra information. This
1078 only gets enabled on affected CPUs.
1079
1080 If unsure, say Y.
1081
a725e3dd
MZ
1082config ARM64_SSBD
1083 bool "Speculative Store Bypass Disable" if EXPERT
1084 default y
1085 help
1086 This enables mitigation of the bypassing of previous stores
1087 by speculative loads.
1088
1089 If unsure, say Y.
1090
c55191e9
AB
1091config RODATA_FULL_DEFAULT_ENABLED
1092 bool "Apply r/o permissions of VM areas also to their linear aliases"
1093 default y
1094 help
1095 Apply read-only attributes of VM areas to the linear alias of
1096 the backing pages as well. This prevents code or read-only data
1097 from being modified (inadvertently or intentionally) via another
1098 mapping of the same memory page. This additional enhancement can
1099 be turned off at runtime by passing rodata=[off|on] (and turned on
1100 with rodata=full if this option is set to 'n')
1101
1102 This requires the linear region to be mapped down to pages,
1103 which may adversely affect performance in some cases.
1104
dd523791
WD
1105config ARM64_SW_TTBR0_PAN
1106 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
1107 help
1108 Enabling this option prevents the kernel from accessing
1109 user-space memory directly by pointing TTBR0_EL1 to a reserved
1110 zeroed area and reserved ASID. The user access routines
1111 restore the valid TTBR0_EL1 temporarily.
1112
1113menuconfig COMPAT
1114 bool "Kernel support for 32-bit EL0"
1115 depends on ARM64_4K_PAGES || EXPERT
1116 select COMPAT_BINFMT_ELF if BINFMT_ELF
1117 select HAVE_UID16
1118 select OLD_SIGSUSPEND3
1119 select COMPAT_OLD_SIGACTION
1120 help
1121 This option enables support for a 32-bit EL0 running under a 64-bit
1122 kernel at EL1. AArch32-specific components such as system calls,
1123 the user helper functions, VFP support and the ptrace interface are
1124 handled appropriately by the kernel.
1125
1126 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1127 that you will only be able to execute AArch32 binaries that were compiled
1128 with page size aligned segments.
1129
1130 If you want to execute 32-bit userspace applications, say Y.
1131
1132if COMPAT
1133
1134config KUSER_HELPERS
1135 bool "Enable kuser helpers page for 32 bit applications"
1136 default y
1137 help
1138 Warning: disabling this option may break 32-bit user programs.
1139
1140 Provide kuser helpers to compat tasks. The kernel provides
1141 helper code to userspace in read only form at a fixed location
1142 to allow userspace to be independent of the CPU type fitted to
1143 the system. This permits binaries to be run on ARMv4 through
1144 to ARMv8 without modification.
1145
dc7a12bd 1146 See Documentation/arm/kernel_user_helpers.rst for details.
dd523791
WD
1147
1148 However, the fixed address nature of these helpers can be used
1149 by ROP (return orientated programming) authors when creating
1150 exploits.
1151
1152 If all of the binaries and libraries which run on your platform
1153 are built specifically for your platform, and make no use of
1154 these helpers, then you can turn this option off to hinder
1155 such exploits. However, in that case, if a binary or library
1156 relying on those helpers is run, it will not function correctly.
1157
1158 Say N here only if you are absolutely certain that you do not
1159 need these helpers; otherwise, the safe option is to say Y.
1160
1161
1b907f46
WD
1162menuconfig ARMV8_DEPRECATED
1163 bool "Emulate deprecated/obsolete ARMv8 instructions"
6cfa7cc4 1164 depends on SYSCTL
1b907f46
WD
1165 help
1166 Legacy software support may require certain instructions
1167 that have been deprecated or obsoleted in the architecture.
1168
1169 Enable this config to enable selective emulation of these
1170 features.
1171
1172 If unsure, say Y
1173
1174if ARMV8_DEPRECATED
1175
1176config SWP_EMULATION
1177 bool "Emulate SWP/SWPB instructions"
1178 help
1179 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
1180 they are always undefined. Say Y here to enable software
1181 emulation of these instructions for userspace using LDXR/STXR.
1182
1183 In some older versions of glibc [<=2.8] SWP is used during futex
1184 trylock() operations with the assumption that the code will not
1185 be preempted. This invalid assumption may be more likely to fail
1186 with SWP emulation enabled, leading to deadlock of the user
1187 application.
1188
1189 NOTE: when accessing uncached shared regions, LDXR/STXR rely
1190 on an external transaction monitoring block called a global
1191 monitor to maintain update atomicity. If your system does not
1192 implement a global monitor, this option can cause programs that
1193 perform SWP operations to uncached memory to deadlock.
1194
1195 If unsure, say Y
1196
1197config CP15_BARRIER_EMULATION
1198 bool "Emulate CP15 Barrier instructions"
1199 help
1200 The CP15 barrier instructions - CP15ISB, CP15DSB, and
1201 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
1202 strongly recommended to use the ISB, DSB, and DMB
1203 instructions instead.
1204
1205 Say Y here to enable software emulation of these
1206 instructions for AArch32 userspace code. When this option is
1207 enabled, CP15 barrier usage is traced which can help
1208 identify software that needs updating.
1209
1210 If unsure, say Y
1211
2d888f48
SP
1212config SETEND_EMULATION
1213 bool "Emulate SETEND instruction"
1214 help
1215 The SETEND instruction alters the data-endianness of the
1216 AArch32 EL0, and is deprecated in ARMv8.
1217
1218 Say Y here to enable software emulation of the instruction
1219 for AArch32 userspace code.
1220
1221 Note: All the cpus on the system must have mixed endian support at EL0
1222 for this feature to be enabled. If a new CPU - which doesn't support mixed
1223 endian - is hotplugged in after this feature has been enabled, there could
1224 be unexpected results in the applications.
1225
1226 If unsure, say Y
1b907f46
WD
1227endif
1228
dd523791 1229endif
ba42822a 1230
0e4a0709
WD
1231menu "ARMv8.1 architectural features"
1232
1233config ARM64_HW_AFDBM
1234 bool "Support for hardware updates of the Access and Dirty page flags"
1235 default y
1236 help
1237 The ARMv8.1 architecture extensions introduce support for
1238 hardware updates of the access and dirty information in page
1239 table entries. When enabled in TCR_EL1 (HA and HD bits) on
1240 capable processors, accesses to pages with PTE_AF cleared will
1241 set this bit instead of raising an access flag fault.
1242 Similarly, writes to read-only pages with the DBM bit set will
1243 clear the read-only bit (AP[2]) instead of raising a
1244 permission fault.
1245
1246 Kernels built with this configuration option enabled continue
1247 to work on pre-ARMv8.1 hardware and the performance impact is
1248 minimal. If unsure, say Y.
1249
1250config ARM64_PAN
1251 bool "Enable support for Privileged Access Never (PAN)"
1252 default y
1253 help
1254 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
1255 prevents the kernel or hypervisor from accessing user-space (EL0)
1256 memory directly.
1257
1258 Choosing this option will cause any unprotected (not using
1259 copy_to_user et al) memory access to fail with a permission fault.
1260
1261 The feature is detected at runtime, and will remain as a 'nop'
1262 instruction if the cpu does not implement the feature.
1263
1264config ARM64_LSE_ATOMICS
1265 bool "Atomic instructions"
b32baf91 1266 depends on JUMP_LABEL
7bd99b40 1267 default y
0e4a0709
WD
1268 help
1269 As part of the Large System Extensions, ARMv8.1 introduces new
1270 atomic instructions that are designed specifically to scale in
1271 very large systems.
1272
1273 Say Y here to make use of these instructions for the in-kernel
1274 atomic routines. This incurs a small overhead on CPUs that do
1275 not support these instructions and requires the kernel to be
7bd99b40
WD
1276 built with binutils >= 2.25 in order for the new instructions
1277 to be used.
0e4a0709 1278
1f364c8c
MZ
1279config ARM64_VHE
1280 bool "Enable support for Virtualization Host Extensions (VHE)"
1281 default y
1282 help
1283 Virtualization Host Extensions (VHE) allow the kernel to run
1284 directly at EL2 (instead of EL1) on processors that support
1285 it. This leads to better performance for KVM, as they reduce
1286 the cost of the world switch.
1287
1288 Selecting this option allows the VHE feature to be detected
1289 at runtime, and does not affect processors that do not
1290 implement this feature.
1291
0e4a0709
WD
1292endmenu
1293
f993318b
WD
1294menu "ARMv8.2 architectural features"
1295
57f4959b
JM
1296config ARM64_UAO
1297 bool "Enable support for User Access Override (UAO)"
1298 default y
1299 help
1300 User Access Override (UAO; part of the ARMv8.2 Extensions)
1301 causes the 'unprivileged' variant of the load/store instructions to
83fc61a5 1302 be overridden to be privileged.
57f4959b
JM
1303
1304 This option changes get_user() and friends to use the 'unprivileged'
1305 variant of the load/store instructions. This ensures that user-space
1306 really did have access to the supplied memory. When addr_limit is
1307 set to kernel memory the UAO bit will be set, allowing privileged
1308 access to kernel memory.
1309
1310 Choosing this option will cause copy_to_user() et al to use user-space
1311 memory permissions.
1312
1313 The feature is detected at runtime, the kernel will use the
1314 regular load/store instructions if the cpu does not implement the
1315 feature.
1316
d50e071f
RM
1317config ARM64_PMEM
1318 bool "Enable support for persistent memory"
1319 select ARCH_HAS_PMEM_API
5d7bdeb1 1320 select ARCH_HAS_UACCESS_FLUSHCACHE
d50e071f
RM
1321 help
1322 Say Y to enable support for the persistent memory API based on the
1323 ARMv8.2 DCPoP feature.
1324
1325 The feature is detected at runtime, and the kernel will use DC CVAC
1326 operations if DC CVAP is not supported (following the behaviour of
1327 DC CVAP itself if the system does not define a point of persistence).
1328
64c02720
XX
1329config ARM64_RAS_EXTN
1330 bool "Enable support for RAS CPU Extensions"
1331 default y
1332 help
1333 CPUs that support the Reliability, Availability and Serviceability
1334 (RAS) Extensions, part of ARMv8.2 are able to track faults and
1335 errors, classify them and report them to software.
1336
1337 On CPUs with these extensions system software can use additional
1338 barriers to determine if faults are pending and read the
1339 classification from a new set of registers.
1340
1341 Selecting this feature will allow the kernel to use these barriers
1342 and access the new registers if the system supports the extension.
1343 Platform RAS features may additionally depend on firmware support.
1344
5ffdfaed
VM
1345config ARM64_CNP
1346 bool "Enable support for Common Not Private (CNP) translations"
1347 default y
1348 depends on ARM64_PAN || !ARM64_SW_TTBR0_PAN
1349 help
1350 Common Not Private (CNP) allows translation table entries to
1351 be shared between different PEs in the same inner shareable
1352 domain, so the hardware can use this fact to optimise the
1353 caching of such entries in the TLB.
1354
1355 Selecting this option allows the CNP feature to be detected
1356 at runtime, and does not affect PEs that do not implement
1357 this feature.
1358
f993318b
WD
1359endmenu
1360
04ca3204
MR
1361menu "ARMv8.3 architectural features"
1362
1363config ARM64_PTR_AUTH
1364 bool "Enable support for pointer authentication"
1365 default y
384b40ca 1366 depends on !KVM || ARM64_VHE
04ca3204
MR
1367 help
1368 Pointer authentication (part of the ARMv8.3 Extensions) provides
1369 instructions for signing and authenticating pointers against secret
1370 keys, which can be used to mitigate Return Oriented Programming (ROP)
1371 and other attacks.
1372
1373 This option enables these instructions at EL0 (i.e. for userspace).
1374
1375 Choosing this option will cause the kernel to initialise secret keys
1376 for each process at exec() time, with these keys being
1377 context-switched along with the process.
1378
1379 The feature is detected at runtime. If the feature is not present in
384b40ca
MR
1380 hardware it will not be advertised to userspace/KVM guest nor will it
1381 be enabled. However, KVM guest also require VHE mode and hence
1382 CONFIG_ARM64_VHE=y option to use this feature.
04ca3204
MR
1383
1384endmenu
1385
ddd25ad1
DM
1386config ARM64_SVE
1387 bool "ARM Scalable Vector Extension support"
1388 default y
85acda3b 1389 depends on !KVM || ARM64_VHE
ddd25ad1
DM
1390 help
1391 The Scalable Vector Extension (SVE) is an extension to the AArch64
1392 execution state which complements and extends the SIMD functionality
1393 of the base architecture to support much larger vectors and to enable
1394 additional vectorisation opportunities.
1395
1396 To enable use of this extension on CPUs that implement it, say Y.
1397
06a916fe
DM
1398 On CPUs that support the SVE2 extensions, this option will enable
1399 those too.
1400
5043694e
DM
1401 Note that for architectural reasons, firmware _must_ implement SVE
1402 support when running on SVE capable hardware. The required support
1403 is present in:
1404
1405 * version 1.5 and later of the ARM Trusted Firmware
1406 * the AArch64 boot wrapper since commit 5e1261e08abf
1407 ("bootwrapper: SVE: Enable SVE for EL2 and below").
1408
1409 For other firmware implementations, consult the firmware documentation
1410 or vendor.
1411
1412 If you need the kernel to boot on SVE-capable hardware with broken
1413 firmware, you may need to say N here until you get your firmware
1414 fixed. Otherwise, you may experience firmware panics or lockups when
1415 booting the kernel. If unsure and you are not observing these
1416 symptoms, you should assume that it is safe to say Y.
fd045f6c 1417
85acda3b
DM
1418 CPUs that support SVE are architecturally required to support the
1419 Virtualization Host Extensions (VHE), so the kernel makes no
1420 provision for supporting SVE alongside KVM without VHE enabled.
1421 Thus, you will need to enable CONFIG_ARM64_VHE if you want to support
1422 KVM in the same kernel image.
1423
fd045f6c 1424config ARM64_MODULE_PLTS
58557e48 1425 bool "Use PLTs to allow module memory to spill over into vmalloc area"
faaa73bc 1426 depends on MODULES
fd045f6c 1427 select HAVE_MOD_ARCH_SPECIFIC
58557e48
FF
1428 help
1429 Allocate PLTs when loading modules so that jumps and calls whose
1430 targets are too far away for their relative offsets to be encoded
1431 in the instructions themselves can be bounced via veneers in the
1432 module's PLT. This allows modules to be allocated in the generic
1433 vmalloc area after the dedicated module memory area has been
1434 exhausted.
1435
1436 When running with address space randomization (KASLR), the module
1437 region itself may be too far away for ordinary relative jumps and
1438 calls, and so in that case, module PLTs are required and cannot be
1439 disabled.
1440
1441 Specific errata workaround(s) might also force module PLTs to be
1442 enabled (ARM64_ERRATUM_843419).
fd045f6c 1443
bc3c03cc
JT
1444config ARM64_PSEUDO_NMI
1445 bool "Support for NMI-like interrupts"
1446 select CONFIG_ARM_GIC_V3
1447 help
1448 Adds support for mimicking Non-Maskable Interrupts through the use of
1449 GIC interrupt priority. This support requires version 3 or later of
bc15cf70 1450 ARM GIC.
bc3c03cc
JT
1451
1452 This high priority configuration for interrupts needs to be
1453 explicitly enabled by setting the kernel parameter
1454 "irqchip.gicv3_pseudo_nmi" to 1.
1455
1456 If unsure, say N
1457
48ce8f80
JT
1458if ARM64_PSEUDO_NMI
1459config ARM64_DEBUG_PRIORITY_MASKING
1460 bool "Debug interrupt priority masking"
1461 help
1462 This adds runtime checks to functions enabling/disabling
1463 interrupts when using priority masking. The additional checks verify
1464 the validity of ICC_PMR_EL1 when calling concerned functions.
1465
1466 If unsure, say N
1467endif
1468
1e48ef7f
AB
1469config RELOCATABLE
1470 bool
1471 help
1472 This builds the kernel as a Position Independent Executable (PIE),
1473 which retains all relocation metadata required to relocate the
1474 kernel binary at runtime to a different virtual address than the
1475 address it was linked at.
1476 Since AArch64 uses the RELA relocation format, this requires a
1477 relocation pass at runtime even if the kernel is loaded at the
1478 same address it was linked at.
1479
f80fb3a3
AB
1480config RANDOMIZE_BASE
1481 bool "Randomize the address of the kernel image"
b9c220b5 1482 select ARM64_MODULE_PLTS if MODULES
f80fb3a3
AB
1483 select RELOCATABLE
1484 help
1485 Randomizes the virtual address at which the kernel image is
1486 loaded, as a security feature that deters exploit attempts
1487 relying on knowledge of the location of kernel internals.
1488
1489 It is the bootloader's job to provide entropy, by passing a
1490 random u64 value in /chosen/kaslr-seed at kernel entry.
1491
2b5fe07a
AB
1492 When booting via the UEFI stub, it will invoke the firmware's
1493 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
1494 to the kernel proper. In addition, it will randomise the physical
1495 location of the kernel Image as well.
1496
f80fb3a3
AB
1497 If unsure, say N.
1498
1499config RANDOMIZE_MODULE_REGION_FULL
f2b9ba87 1500 bool "Randomize the module region over a 4 GB range"
e71a4e1b 1501 depends on RANDOMIZE_BASE
f80fb3a3
AB
1502 default y
1503 help
f2b9ba87
AB
1504 Randomizes the location of the module region inside a 4 GB window
1505 covering the core kernel. This way, it is less likely for modules
f80fb3a3
AB
1506 to leak information about the location of core kernel data structures
1507 but it does imply that function calls between modules and the core
1508 kernel will need to be resolved via veneers in the module PLT.
1509
1510 When this option is not set, the module region will be randomized over
1511 a limited range that contains the [_stext, _etext] interval of the
1512 core kernel, so branch relocations are always in range.
1513
0a1213fa
AB
1514config CC_HAVE_STACKPROTECTOR_SYSREG
1515 def_bool $(cc-option,-mstack-protector-guard=sysreg -mstack-protector-guard-reg=sp_el0 -mstack-protector-guard-offset=0)
1516
1517config STACKPROTECTOR_PER_TASK
1518 def_bool y
1519 depends on STACKPROTECTOR && CC_HAVE_STACKPROTECTOR_SYSREG
1520
8c2c3df3
CM
1521endmenu
1522
1523menu "Boot options"
1524
5e89c55e
LP
1525config ARM64_ACPI_PARKING_PROTOCOL
1526 bool "Enable support for the ARM64 ACPI parking protocol"
1527 depends on ACPI
1528 help
1529 Enable support for the ARM64 ACPI parking protocol. If disabled
1530 the kernel will not allow booting through the ARM64 ACPI parking
1531 protocol even if the corresponding data is present in the ACPI
1532 MADT table.
1533
8c2c3df3
CM
1534config CMDLINE
1535 string "Default kernel command string"
1536 default ""
1537 help
1538 Provide a set of default command-line options at build time by
1539 entering them here. As a minimum, you should specify the the
1540 root device (e.g. root=/dev/nfs).
1541
1542config CMDLINE_FORCE
1543 bool "Always use the default kernel command string"
1544 help
1545 Always use the default kernel command string, even if the boot
1546 loader passes other arguments to the kernel.
1547 This is useful if you cannot or don't want to change the
1548 command-line options your boot loader passes to the kernel.
1549
f4f75ad5
AB
1550config EFI_STUB
1551 bool
1552
f84d0275
MS
1553config EFI
1554 bool "UEFI runtime support"
1555 depends on OF && !CPU_BIG_ENDIAN
b472db6c 1556 depends on KERNEL_MODE_NEON
2c870e61 1557 select ARCH_SUPPORTS_ACPI
f84d0275
MS
1558 select LIBFDT
1559 select UCS2_STRING
1560 select EFI_PARAMS_FROM_FDT
e15dd494 1561 select EFI_RUNTIME_WRAPPERS
f4f75ad5
AB
1562 select EFI_STUB
1563 select EFI_ARMSTUB
f84d0275
MS
1564 default y
1565 help
1566 This option provides support for runtime services provided
1567 by UEFI firmware (such as non-volatile variables, realtime
3c7f2550
MS
1568 clock, and platform reset). A UEFI stub is also provided to
1569 allow the kernel to be booted as an EFI application. This
1570 is only useful on systems that have UEFI firmware.
f84d0275 1571
d1ae8c00
YL
1572config DMI
1573 bool "Enable support for SMBIOS (DMI) tables"
1574 depends on EFI
1575 default y
1576 help
1577 This enables SMBIOS/DMI feature for systems.
1578
1579 This option is only useful on systems that have UEFI firmware.
1580 However, even with this option, the resultant kernel should
1581 continue to boot on existing non-UEFI platforms.
1582
8c2c3df3
CM
1583endmenu
1584
8c2c3df3
CM
1585config SYSVIPC_COMPAT
1586 def_bool y
1587 depends on COMPAT && SYSVIPC
1588
4a03a058
AK
1589config ARCH_ENABLE_HUGEPAGE_MIGRATION
1590 def_bool y
1591 depends on HUGETLB_PAGE && MIGRATION
1592
166936ba
LP
1593menu "Power management options"
1594
1595source "kernel/power/Kconfig"
1596
82869ac5
JM
1597config ARCH_HIBERNATION_POSSIBLE
1598 def_bool y
1599 depends on CPU_PM
1600
1601config ARCH_HIBERNATION_HEADER
1602 def_bool y
1603 depends on HIBERNATION
1604
166936ba
LP
1605config ARCH_SUSPEND_POSSIBLE
1606 def_bool y
1607
166936ba
LP
1608endmenu
1609
1307220d
LP
1610menu "CPU Power Management"
1611
1612source "drivers/cpuidle/Kconfig"
1613
52e7e816
RH
1614source "drivers/cpufreq/Kconfig"
1615
1616endmenu
1617
f84d0275
MS
1618source "drivers/firmware/Kconfig"
1619
b6a02173
GG
1620source "drivers/acpi/Kconfig"
1621
c3eb5b14
MZ
1622source "arch/arm64/kvm/Kconfig"
1623
2c98833a
AB
1624if CRYPTO
1625source "arch/arm64/crypto/Kconfig"
1626endif