drm/i915/guc: Move GuC notification handling to separate function
authorMichal Wajdeczko <michal.wajdeczko@intel.com>
Thu, 8 Mar 2018 15:46:55 +0000 (16:46 +0100)
committerChris Wilson <chris@chris-wilson.co.uk>
Fri, 9 Mar 2018 22:21:41 +0000 (22:21 +0000)
To allow future code reuse. While here, fix comment style.

v2: Notifications are a separate thing - rename the handler (Sagar)

Suggested-by: Oscar Mateo <oscar.mateo@intel.com>
Signed-off-by: Michal Wajdeczko <michal.wajdeczko@intel.com>
Signed-off-by: MichaƂ Winiarski <michal.winiarski@intel.com>
Cc: Chris Wilson <chris@chris-wilson.co.uk>
Cc: Daniele Ceraolo Spurio <daniele.ceraolospurio@intel.com>
Cc: Oscar Mateo <oscar.mateo@intel.com>
Cc: Sagar Arun Kamble <sagar.a.kamble@intel.com>
Reviewed-by: Sagar Arun Kamble <sagar.a.kamble@intel.com>
Signed-off-by: Chris Wilson <chris@chris-wilson.co.uk>
Link: https://patchwork.freedesktop.org/patch/msgid/20180308154707.21716-3-michal.winiarski@intel.com
drivers/gpu/drm/i915/i915_irq.c
drivers/gpu/drm/i915/intel_guc.c
drivers/gpu/drm/i915/intel_guc.h

index c8c29d8ecbabd6d574cc158c25aa26d42b788284..828f3104488c485fed5df3287bf2fd70620ca8f2 100644 (file)
@@ -1766,37 +1766,8 @@ static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
 
 static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
 {
-       if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
-               /* Sample the log buffer flush related bits & clear them out now
-                * itself from the message identity register to minimize the
-                * probability of losing a flush interrupt, when there are back
-                * to back flush interrupts.
-                * There can be a new flush interrupt, for different log buffer
-                * type (like for ISR), whilst Host is handling one (for DPC).
-                * Since same bit is used in message register for ISR & DPC, it
-                * could happen that GuC sets the bit for 2nd interrupt but Host
-                * clears out the bit on handling the 1st interrupt.
-                */
-               u32 msg, flush;
-
-               msg = I915_READ(SOFT_SCRATCH(15));
-               flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
-                              INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
-               if (flush) {
-                       /* Clear the message bits that are handled */
-                       I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
-
-                       /* Handle flush interrupt in bottom half */
-                       queue_work(dev_priv->guc.log.runtime.flush_wq,
-                                  &dev_priv->guc.log.runtime.flush_work);
-
-                       dev_priv->guc.log.flush_interrupt_count++;
-               } else {
-                       /* Not clearing of unhandled event bits won't result in
-                        * re-triggering of the interrupt.
-                        */
-               }
-       }
+       if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
+               intel_guc_to_host_event_handler(&dev_priv->guc);
 }
 
 static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
index ff08ea0ebf49bfbadaffaab07077ff07defc8d8e..25f92291fd4066cee785f6fa240ebde68787a79c 100644 (file)
@@ -364,6 +364,43 @@ int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len)
        return ret;
 }
 
+void intel_guc_to_host_event_handler(struct intel_guc *guc)
+{
+       struct drm_i915_private *dev_priv = guc_to_i915(guc);
+       u32 msg, flush;
+
+       /*
+        * Sample the log buffer flush related bits & clear them out now
+        * itself from the message identity register to minimize the
+        * probability of losing a flush interrupt, when there are back
+        * to back flush interrupts.
+        * There can be a new flush interrupt, for different log buffer
+        * type (like for ISR), whilst Host is handling one (for DPC).
+        * Since same bit is used in message register for ISR & DPC, it
+        * could happen that GuC sets the bit for 2nd interrupt but Host
+        * clears out the bit on handling the 1st interrupt.
+        */
+
+       msg = I915_READ(SOFT_SCRATCH(15));
+       flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
+                      INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
+       if (flush) {
+               /* Clear the message bits that are handled */
+               I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
+
+               /* Handle flush interrupt in bottom half */
+               queue_work(guc->log.runtime.flush_wq,
+                          &guc->log.runtime.flush_work);
+
+               guc->log.flush_interrupt_count++;
+       } else {
+               /*
+                * Not clearing of unhandled event bits won't result in
+                * re-triggering of the interrupt.
+                */
+       }
+}
+
 int intel_guc_sample_forcewake(struct intel_guc *guc)
 {
        struct drm_i915_private *dev_priv = guc_to_i915(guc);
index b9424ac644ac9635d20ae48dda394800a805798f..6d5aebe55039fabb69bbf1a2f16573dc905bf065 100644 (file)
@@ -125,6 +125,7 @@ int intel_guc_init(struct intel_guc *guc);
 void intel_guc_fini(struct intel_guc *guc);
 int intel_guc_send_nop(struct intel_guc *guc, const u32 *action, u32 len);
 int intel_guc_send_mmio(struct intel_guc *guc, const u32 *action, u32 len);
+void intel_guc_to_host_event_handler(struct intel_guc *guc);
 int intel_guc_sample_forcewake(struct intel_guc *guc);
 int intel_guc_auth_huc(struct intel_guc *guc, u32 rsa_offset);
 int intel_guc_suspend(struct intel_guc *guc);