2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/firmware.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
28 #include "amdgpu_atombios.h"
29 #include "amdgpu_ih.h"
30 #include "amdgpu_uvd.h"
31 #include "amdgpu_vce.h"
32 #include "amdgpu_ucode.h"
33 #include "amdgpu_psp.h"
37 #include "vega10/soc15ip.h"
38 #include "vega10/UVD/uvd_7_0_offset.h"
39 #include "vega10/GC/gc_9_0_offset.h"
40 #include "vega10/GC/gc_9_0_sh_mask.h"
41 #include "vega10/SDMA0/sdma0_4_0_offset.h"
42 #include "vega10/SDMA1/sdma1_4_0_offset.h"
43 #include "vega10/HDP/hdp_4_0_offset.h"
44 #include "vega10/HDP/hdp_4_0_sh_mask.h"
45 #include "vega10/MP/mp_9_0_offset.h"
46 #include "vega10/MP/mp_9_0_sh_mask.h"
47 #include "vega10/SMUIO/smuio_9_0_offset.h"
48 #include "vega10/SMUIO/smuio_9_0_sh_mask.h"
51 #include "soc15_common.h"
54 #include "gfxhub_v1_0.h"
55 #include "mmhub_v1_0.h"
56 #include "vega10_ih.h"
57 #include "sdma_v4_0.h"
61 #include "amdgpu_powerplay.h"
62 #include "dce_virtual.h"
65 #define mmFabricConfigAccessControl 0x0410
66 #define mmFabricConfigAccessControl_BASE_IDX 0
67 #define mmFabricConfigAccessControl_DEFAULT 0x00000000
68 //FabricConfigAccessControl
69 #define FabricConfigAccessControl__CfgRegInstAccEn__SHIFT 0x0
70 #define FabricConfigAccessControl__CfgRegInstAccRegLock__SHIFT 0x1
71 #define FabricConfigAccessControl__CfgRegInstID__SHIFT 0x10
72 #define FabricConfigAccessControl__CfgRegInstAccEn_MASK 0x00000001L
73 #define FabricConfigAccessControl__CfgRegInstAccRegLock_MASK 0x00000002L
74 #define FabricConfigAccessControl__CfgRegInstID_MASK 0x00FF0000L
77 #define mmDF_PIE_AON0_DfGlobalClkGater 0x00fc
78 #define mmDF_PIE_AON0_DfGlobalClkGater_BASE_IDX 0
79 //DF_PIE_AON0_DfGlobalClkGater
80 #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode__SHIFT 0x0
81 #define DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK 0x0000000FL
85 DF_MGCG_ENABLE_00_CYCLE_DELAY =1,
86 DF_MGCG_ENABLE_01_CYCLE_DELAY =2,
87 DF_MGCG_ENABLE_15_CYCLE_DELAY =13,
88 DF_MGCG_ENABLE_31_CYCLE_DELAY =14,
89 DF_MGCG_ENABLE_63_CYCLE_DELAY =15
92 #define mmMP0_MISC_CGTT_CTRL0 0x01b9
93 #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX 0
94 #define mmMP0_MISC_LIGHT_SLEEP_CTRL 0x01ba
95 #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX 0
98 * Indirect registers accessor
100 static u32 soc15_pcie_rreg(struct amdgpu_device *adev, u32 reg)
102 unsigned long flags, address, data;
104 const struct nbio_pcie_index_data *nbio_pcie_id;
106 if (adev->flags & AMD_IS_APU)
107 nbio_pcie_id = &nbio_v7_0_pcie_index_data;
109 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
111 address = nbio_pcie_id->index_offset;
112 data = nbio_pcie_id->data_offset;
114 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
115 WREG32(address, reg);
116 (void)RREG32(address);
118 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
122 static void soc15_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
124 unsigned long flags, address, data;
125 const struct nbio_pcie_index_data *nbio_pcie_id;
127 if (adev->flags & AMD_IS_APU)
128 nbio_pcie_id = &nbio_v7_0_pcie_index_data;
130 nbio_pcie_id = &nbio_v6_1_pcie_index_data;
132 address = nbio_pcie_id->index_offset;
133 data = nbio_pcie_id->data_offset;
135 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
136 WREG32(address, reg);
137 (void)RREG32(address);
140 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
143 static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
145 unsigned long flags, address, data;
148 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
149 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
151 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
152 WREG32(address, ((reg) & 0x1ff));
154 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
158 static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
160 unsigned long flags, address, data;
162 address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
163 data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
165 spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
166 WREG32(address, ((reg) & 0x1ff));
168 spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
171 static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
173 unsigned long flags, address, data;
176 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
177 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
179 spin_lock_irqsave(&adev->didt_idx_lock, flags);
180 WREG32(address, (reg));
182 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
186 static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
188 unsigned long flags, address, data;
190 address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
191 data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
193 spin_lock_irqsave(&adev->didt_idx_lock, flags);
194 WREG32(address, (reg));
196 spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
199 static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
204 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
205 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
206 r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
207 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
211 static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
215 spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
216 WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
217 WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
218 spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
221 static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
226 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
227 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
228 r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
229 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
233 static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
237 spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
238 WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
239 WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
240 spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
243 static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
245 if (adev->flags & AMD_IS_APU)
246 return nbio_v7_0_get_memsize(adev);
248 return nbio_v6_1_get_memsize(adev);
251 static const u32 vega10_golden_init[] =
255 static const u32 raven_golden_init[] =
259 static void soc15_init_golden_registers(struct amdgpu_device *adev)
261 /* Some of the registers might be dependent on GRBM_GFX_INDEX */
262 mutex_lock(&adev->grbm_idx_mutex);
264 switch (adev->asic_type) {
266 amdgpu_program_register_sequence(adev,
268 (const u32)ARRAY_SIZE(vega10_golden_init));
271 amdgpu_program_register_sequence(adev,
273 (const u32)ARRAY_SIZE(raven_golden_init));
278 mutex_unlock(&adev->grbm_idx_mutex);
280 static u32 soc15_get_xclk(struct amdgpu_device *adev)
282 return adev->clock.spll.reference_freq;
286 void soc15_grbm_select(struct amdgpu_device *adev,
287 u32 me, u32 pipe, u32 queue, u32 vmid)
289 u32 grbm_gfx_cntl = 0;
290 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
291 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
292 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
293 grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
295 WREG32(SOC15_REG_OFFSET(GC, 0, mmGRBM_GFX_CNTL), grbm_gfx_cntl);
298 static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
303 static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
309 static bool soc15_read_bios_from_rom(struct amdgpu_device *adev,
310 u8 *bios, u32 length_bytes)
317 if (length_bytes == 0)
319 /* APU vbios image is part of sbios image */
320 if (adev->flags & AMD_IS_APU)
323 dw_ptr = (u32 *)bios;
324 length_dw = ALIGN(length_bytes, 4) / 4;
326 /* set rom index to 0 */
327 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_INDEX), 0);
328 /* read out the rom data */
329 for (i = 0; i < length_dw; i++)
330 dw_ptr[i] = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmROM_DATA));
335 static struct amdgpu_allowed_register_entry soc15_allowed_read_registers[] = {
336 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS)},
337 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS2)},
338 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE0)},
339 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE1)},
340 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE2)},
341 { SOC15_REG_OFFSET(GC, 0, mmGRBM_STATUS_SE3)},
342 { SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_STATUS_REG)},
343 { SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_STATUS_REG)},
344 { SOC15_REG_OFFSET(GC, 0, mmCP_STAT)},
345 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT1)},
346 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT2)},
347 { SOC15_REG_OFFSET(GC, 0, mmCP_STALLED_STAT3)},
348 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_BUSY_STAT)},
349 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STALLED_STAT1)},
350 { SOC15_REG_OFFSET(GC, 0, mmCP_CPF_STATUS)},
351 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STALLED_STAT1)},
352 { SOC15_REG_OFFSET(GC, 0, mmCP_CPC_STATUS)},
353 { SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG)},
356 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
357 u32 sh_num, u32 reg_offset)
361 mutex_lock(&adev->grbm_idx_mutex);
362 if (se_num != 0xffffffff || sh_num != 0xffffffff)
363 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
365 val = RREG32(reg_offset);
367 if (se_num != 0xffffffff || sh_num != 0xffffffff)
368 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
369 mutex_unlock(&adev->grbm_idx_mutex);
373 static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
374 bool indexed, u32 se_num,
375 u32 sh_num, u32 reg_offset)
378 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
380 switch (reg_offset) {
381 case SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG):
382 return adev->gfx.config.gb_addr_config;
384 return RREG32(reg_offset);
389 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
390 u32 sh_num, u32 reg_offset, u32 *value)
395 for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
396 if (reg_offset != soc15_allowed_read_registers[i].reg_offset)
399 *value = soc15_get_register_value(adev,
400 soc15_allowed_read_registers[i].grbm_indexed,
401 se_num, sh_num, reg_offset);
407 static int soc15_asic_reset(struct amdgpu_device *adev)
411 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
413 dev_info(adev->dev, "GPU reset\n");
416 pci_clear_master(adev->pdev);
418 pci_save_state(adev->pdev);
420 for (i = 0; i < AMDGPU_MAX_IP_NUM; i++) {
421 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP){
422 adev->ip_blocks[i].version->funcs->soft_reset((void *)adev);
427 pci_restore_state(adev->pdev);
429 /* wait for asic to come out of reset */
430 for (i = 0; i < adev->usec_timeout; i++) {
431 u32 memsize = (adev->flags & AMD_IS_APU) ?
432 nbio_v7_0_get_memsize(adev) :
433 nbio_v6_1_get_memsize(adev);
434 if (memsize != 0xffffffff)
439 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
444 /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
445 u32 cntl_reg, u32 status_reg)
450 static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
454 r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
458 r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
463 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
470 static void soc15_pcie_gen3_enable(struct amdgpu_device *adev)
472 if (pci_is_root_bus(adev->pdev->bus))
475 if (amdgpu_pcie_gen2 == 0)
478 if (adev->flags & AMD_IS_APU)
481 if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
482 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
488 static void soc15_program_aspm(struct amdgpu_device *adev)
491 if (amdgpu_aspm == 0)
497 static void soc15_enable_doorbell_aperture(struct amdgpu_device *adev,
500 if (adev->flags & AMD_IS_APU) {
501 nbio_v7_0_enable_doorbell_aperture(adev, enable);
503 nbio_v6_1_enable_doorbell_aperture(adev, enable);
504 nbio_v6_1_enable_doorbell_selfring_aperture(adev, enable);
508 static const struct amdgpu_ip_block_version vega10_common_ip_block =
510 .type = AMD_IP_BLOCK_TYPE_COMMON,
514 .funcs = &soc15_common_ip_funcs,
517 int soc15_set_ip_blocks(struct amdgpu_device *adev)
519 nbio_v6_1_detect_hw_virt(adev);
521 if (amdgpu_sriov_vf(adev))
522 adev->virt.ops = &xgpu_ai_virt_ops;
524 switch (adev->asic_type) {
526 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
527 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
528 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
529 if (amdgpu_fw_load_type == 2 || amdgpu_fw_load_type == -1)
530 amdgpu_ip_block_add(adev, &psp_v3_1_ip_block);
531 if (!amdgpu_sriov_vf(adev))
532 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
533 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
534 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
535 #if defined(CONFIG_DRM_AMD_DC)
536 else if (amdgpu_device_has_dc_support(adev))
537 amdgpu_ip_block_add(adev, &dm_ip_block);
539 # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
541 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
542 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
543 amdgpu_ip_block_add(adev, &uvd_v7_0_ip_block);
544 amdgpu_ip_block_add(adev, &vce_v4_0_ip_block);
547 amdgpu_ip_block_add(adev, &vega10_common_ip_block);
548 amdgpu_ip_block_add(adev, &gmc_v9_0_ip_block);
549 amdgpu_ip_block_add(adev, &vega10_ih_ip_block);
550 amdgpu_ip_block_add(adev, &psp_v10_0_ip_block);
551 amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
552 if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
553 amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
554 #if defined(CONFIG_DRM_AMD_DC)
555 else if (amdgpu_device_has_dc_support(adev))
556 amdgpu_ip_block_add(adev, &dm_ip_block);
558 # warning "Enable CONFIG_DRM_AMD_DC for display support on SOC15."
560 amdgpu_ip_block_add(adev, &gfx_v9_0_ip_block);
561 amdgpu_ip_block_add(adev, &sdma_v4_0_ip_block);
562 amdgpu_ip_block_add(adev, &vcn_v1_0_ip_block);
571 static uint32_t soc15_get_rev_id(struct amdgpu_device *adev)
573 if (adev->flags & AMD_IS_APU)
574 return nbio_v7_0_get_rev_id(adev);
576 return nbio_v6_1_get_rev_id(adev);
579 static const struct amdgpu_asic_funcs soc15_asic_funcs =
581 .read_disabled_bios = &soc15_read_disabled_bios,
582 .read_bios_from_rom = &soc15_read_bios_from_rom,
583 .read_register = &soc15_read_register,
584 .reset = &soc15_asic_reset,
585 .set_vga_state = &soc15_vga_set_state,
586 .get_xclk = &soc15_get_xclk,
587 .set_uvd_clocks = &soc15_set_uvd_clocks,
588 .set_vce_clocks = &soc15_set_vce_clocks,
589 .get_config_memsize = &soc15_get_config_memsize,
592 static int soc15_common_early_init(void *handle)
594 bool psp_enabled = false;
595 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
597 adev->smc_rreg = NULL;
598 adev->smc_wreg = NULL;
599 adev->pcie_rreg = &soc15_pcie_rreg;
600 adev->pcie_wreg = &soc15_pcie_wreg;
601 adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
602 adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
603 adev->didt_rreg = &soc15_didt_rreg;
604 adev->didt_wreg = &soc15_didt_wreg;
605 adev->gc_cac_rreg = &soc15_gc_cac_rreg;
606 adev->gc_cac_wreg = &soc15_gc_cac_wreg;
607 adev->se_cac_rreg = &soc15_se_cac_rreg;
608 adev->se_cac_wreg = &soc15_se_cac_wreg;
610 adev->asic_funcs = &soc15_asic_funcs;
612 if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_PSP) &&
613 (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_PSP)))
616 adev->rev_id = soc15_get_rev_id(adev);
617 adev->external_rev_id = 0xFF;
618 switch (adev->asic_type) {
620 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
621 AMD_CG_SUPPORT_GFX_MGLS |
622 AMD_CG_SUPPORT_GFX_RLC_LS |
623 AMD_CG_SUPPORT_GFX_CP_LS |
624 AMD_CG_SUPPORT_GFX_3D_CGCG |
625 AMD_CG_SUPPORT_GFX_3D_CGLS |
626 AMD_CG_SUPPORT_GFX_CGCG |
627 AMD_CG_SUPPORT_GFX_CGLS |
628 AMD_CG_SUPPORT_BIF_MGCG |
629 AMD_CG_SUPPORT_BIF_LS |
630 AMD_CG_SUPPORT_HDP_LS |
631 AMD_CG_SUPPORT_DRM_MGCG |
632 AMD_CG_SUPPORT_DRM_LS |
633 AMD_CG_SUPPORT_ROM_MGCG |
634 AMD_CG_SUPPORT_DF_MGCG |
635 AMD_CG_SUPPORT_SDMA_MGCG |
636 AMD_CG_SUPPORT_SDMA_LS |
637 AMD_CG_SUPPORT_MC_MGCG |
638 AMD_CG_SUPPORT_MC_LS;
640 adev->external_rev_id = 0x1;
643 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
644 AMD_CG_SUPPORT_GFX_MGLS |
645 AMD_CG_SUPPORT_GFX_RLC_LS |
646 AMD_CG_SUPPORT_GFX_CP_LS |
647 AMD_CG_SUPPORT_GFX_3D_CGCG |
648 AMD_CG_SUPPORT_GFX_3D_CGLS |
649 AMD_CG_SUPPORT_GFX_CGCG |
650 AMD_CG_SUPPORT_GFX_CGLS |
651 AMD_CG_SUPPORT_BIF_MGCG |
652 AMD_CG_SUPPORT_BIF_LS |
653 AMD_CG_SUPPORT_HDP_MGCG |
654 AMD_CG_SUPPORT_HDP_LS |
655 AMD_CG_SUPPORT_DRM_MGCG |
656 AMD_CG_SUPPORT_DRM_LS |
657 AMD_CG_SUPPORT_ROM_MGCG |
658 AMD_CG_SUPPORT_MC_MGCG |
659 AMD_CG_SUPPORT_MC_LS |
660 AMD_CG_SUPPORT_SDMA_MGCG |
661 AMD_CG_SUPPORT_SDMA_LS;
662 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
663 AMD_PG_SUPPORT_MMHUB;
664 adev->external_rev_id = 0x1;
667 /* FIXME: not supported yet */
671 if (amdgpu_sriov_vf(adev)) {
672 amdgpu_virt_init_setting(adev);
673 xgpu_ai_mailbox_set_irq_funcs(adev);
676 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
678 amdgpu_get_pcie_info(adev);
683 static int soc15_common_late_init(void *handle)
685 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
687 if (amdgpu_sriov_vf(adev))
688 xgpu_ai_mailbox_get_irq(adev);
693 static int soc15_common_sw_init(void *handle)
695 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
697 if (amdgpu_sriov_vf(adev))
698 xgpu_ai_mailbox_add_irq_id(adev);
703 static int soc15_common_sw_fini(void *handle)
708 static int soc15_common_hw_init(void *handle)
710 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
712 /* move the golden regs per IP block */
713 soc15_init_golden_registers(adev);
714 /* enable pcie gen2/3 link */
715 soc15_pcie_gen3_enable(adev);
717 soc15_program_aspm(adev);
718 /* setup nbio registers */
719 if (!(adev->flags & AMD_IS_APU))
720 nbio_v6_1_init_registers(adev);
721 /* enable the doorbell aperture */
722 soc15_enable_doorbell_aperture(adev, true);
727 static int soc15_common_hw_fini(void *handle)
729 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
731 /* disable the doorbell aperture */
732 soc15_enable_doorbell_aperture(adev, false);
733 if (amdgpu_sriov_vf(adev))
734 xgpu_ai_mailbox_put_irq(adev);
739 static int soc15_common_suspend(void *handle)
741 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
743 return soc15_common_hw_fini(adev);
746 static int soc15_common_resume(void *handle)
748 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
750 return soc15_common_hw_init(adev);
753 static bool soc15_common_is_idle(void *handle)
758 static int soc15_common_wait_for_idle(void *handle)
763 static int soc15_common_soft_reset(void *handle)
768 static void soc15_update_hdp_light_sleep(struct amdgpu_device *adev, bool enable)
772 def = data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
774 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
775 data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
777 data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
780 WREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS), data);
783 static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
787 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
789 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
790 data &= ~(0x01000000 |
799 data |= (0x01000000 |
809 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
812 static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
816 def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
818 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
824 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
827 static void soc15_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
832 def = data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
834 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
835 data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
836 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
838 data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
839 CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
842 WREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0), data);
845 static void soc15_update_df_medium_grain_clock_gating(struct amdgpu_device *adev,
850 /* Put DF on broadcast mode */
851 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl));
852 data &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
853 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl), data);
855 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG)) {
856 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
857 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
858 data |= DF_MGCG_ENABLE_15_CYCLE_DELAY;
859 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
861 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
862 data &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
863 data |= DF_MGCG_DISABLE;
864 WREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater), data);
867 WREG32(SOC15_REG_OFFSET(DF, 0, mmFabricConfigAccessControl),
868 mmFabricConfigAccessControl_DEFAULT);
871 static int soc15_common_set_clockgating_state(void *handle,
872 enum amd_clockgating_state state)
874 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
876 if (amdgpu_sriov_vf(adev))
879 switch (adev->asic_type) {
881 nbio_v6_1_update_medium_grain_clock_gating(adev,
882 state == AMD_CG_STATE_GATE ? true : false);
883 nbio_v6_1_update_medium_grain_light_sleep(adev,
884 state == AMD_CG_STATE_GATE ? true : false);
885 soc15_update_hdp_light_sleep(adev,
886 state == AMD_CG_STATE_GATE ? true : false);
887 soc15_update_drm_clock_gating(adev,
888 state == AMD_CG_STATE_GATE ? true : false);
889 soc15_update_drm_light_sleep(adev,
890 state == AMD_CG_STATE_GATE ? true : false);
891 soc15_update_rom_medium_grain_clock_gating(adev,
892 state == AMD_CG_STATE_GATE ? true : false);
893 soc15_update_df_medium_grain_clock_gating(adev,
894 state == AMD_CG_STATE_GATE ? true : false);
897 nbio_v7_0_update_medium_grain_clock_gating(adev,
898 state == AMD_CG_STATE_GATE ? true : false);
899 nbio_v6_1_update_medium_grain_light_sleep(adev,
900 state == AMD_CG_STATE_GATE ? true : false);
901 soc15_update_hdp_light_sleep(adev,
902 state == AMD_CG_STATE_GATE ? true : false);
903 soc15_update_drm_clock_gating(adev,
904 state == AMD_CG_STATE_GATE ? true : false);
905 soc15_update_drm_light_sleep(adev,
906 state == AMD_CG_STATE_GATE ? true : false);
907 soc15_update_rom_medium_grain_clock_gating(adev,
908 state == AMD_CG_STATE_GATE ? true : false);
916 static void soc15_common_get_clockgating_state(void *handle, u32 *flags)
918 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
921 if (amdgpu_sriov_vf(adev))
924 nbio_v6_1_get_clockgating_state(adev, flags);
926 /* AMD_CG_SUPPORT_HDP_LS */
927 data = RREG32(SOC15_REG_OFFSET(HDP, 0, mmHDP_MEM_POWER_LS));
928 if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
929 *flags |= AMD_CG_SUPPORT_HDP_LS;
931 /* AMD_CG_SUPPORT_DRM_MGCG */
932 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
933 if (!(data & 0x01000000))
934 *flags |= AMD_CG_SUPPORT_DRM_MGCG;
936 /* AMD_CG_SUPPORT_DRM_LS */
937 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
939 *flags |= AMD_CG_SUPPORT_DRM_LS;
941 /* AMD_CG_SUPPORT_ROM_MGCG */
942 data = RREG32(SOC15_REG_OFFSET(SMUIO, 0, mmCGTT_ROM_CLK_CTRL0));
943 if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
944 *flags |= AMD_CG_SUPPORT_ROM_MGCG;
946 /* AMD_CG_SUPPORT_DF_MGCG */
947 data = RREG32(SOC15_REG_OFFSET(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater));
948 if (data & DF_MGCG_ENABLE_15_CYCLE_DELAY)
949 *flags |= AMD_CG_SUPPORT_DF_MGCG;
952 static int soc15_common_set_powergating_state(void *handle,
953 enum amd_powergating_state state)
959 const struct amd_ip_funcs soc15_common_ip_funcs = {
960 .name = "soc15_common",
961 .early_init = soc15_common_early_init,
962 .late_init = soc15_common_late_init,
963 .sw_init = soc15_common_sw_init,
964 .sw_fini = soc15_common_sw_fini,
965 .hw_init = soc15_common_hw_init,
966 .hw_fini = soc15_common_hw_fini,
967 .suspend = soc15_common_suspend,
968 .resume = soc15_common_resume,
969 .is_idle = soc15_common_is_idle,
970 .wait_for_idle = soc15_common_wait_for_idle,
971 .soft_reset = soc15_common_soft_reset,
972 .set_clockgating_state = soc15_common_set_clockgating_state,
973 .set_powergating_state = soc15_common_set_powergating_state,
974 .get_clockgating_state= soc15_common_get_clockgating_state,