mtd: txx9ndfmc: Use nand_release to free resources
[linux-2.6-block.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
44d1b980 4 * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
1da177e4
LT
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
28/* Scan and identify a NAND device */
29extern int nand_scan (struct mtd_info *mtd, int max_chips);
3b85c321
DW
30/* Separate phases of nand_scan(), allowing board driver to intervene
31 * and override command or ECC setup according to flash type */
32extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
33extern int nand_scan_tail(struct mtd_info *mtd);
34
1da177e4
LT
35/* Free resources held by the NAND device */
36extern void nand_release (struct mtd_info *mtd);
37
b77d95c7
DW
38/* Internal helper for board drivers which need to override command function */
39extern void nand_wait_ready(struct mtd_info *mtd);
40
1da177e4
LT
41/* The maximum number of NAND chips in an array */
42#define NAND_MAX_CHIPS 8
43
44/* This constant declares the max. oobsize / page, which
45 * is supported now. If you add a chip with bigger oobsize/page
46 * adjust this accordingly.
47 */
81ec5364
TG
48#define NAND_MAX_OOBSIZE 128
49#define NAND_MAX_PAGESIZE 4096
1da177e4
LT
50
51/*
52 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
53 *
54 * These are bits which can be or'ed to set/clear multiple
55 * bits in one go.
56 */
1da177e4 57/* Select the chip by setting nCE to low */
7abd3ef9 58#define NAND_NCE 0x01
1da177e4 59/* Select the command latch by setting CLE to high */
7abd3ef9 60#define NAND_CLE 0x02
1da177e4 61/* Select the address latch by setting ALE to high */
7abd3ef9
TG
62#define NAND_ALE 0x04
63
64#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
65#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
66#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
67
68/*
69 * Standard NAND flash commands
70 */
71#define NAND_CMD_READ0 0
72#define NAND_CMD_READ1 1
7bc3312b 73#define NAND_CMD_RNDOUT 5
1da177e4
LT
74#define NAND_CMD_PAGEPROG 0x10
75#define NAND_CMD_READOOB 0x50
76#define NAND_CMD_ERASE1 0x60
77#define NAND_CMD_STATUS 0x70
78#define NAND_CMD_STATUS_MULTI 0x71
79#define NAND_CMD_SEQIN 0x80
7bc3312b 80#define NAND_CMD_RNDIN 0x85
1da177e4
LT
81#define NAND_CMD_READID 0x90
82#define NAND_CMD_ERASE2 0xd0
83#define NAND_CMD_RESET 0xff
84
85/* Extended commands for large page devices */
86#define NAND_CMD_READSTART 0x30
7bc3312b 87#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
88#define NAND_CMD_CACHEDPROG 0x15
89
28a48de7 90/* Extended commands for AG-AND device */
61ecfa87
TG
91/*
92 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
28a48de7
DM
93 * there is no way to distinguish that from NAND_CMD_READ0
94 * until the remaining sequence of commands has been completed
95 * so add a high order bit and mask it off in the command.
96 */
97#define NAND_CMD_DEPLETE1 0x100
98#define NAND_CMD_DEPLETE2 0x38
99#define NAND_CMD_STATUS_MULTI 0x71
100#define NAND_CMD_STATUS_ERROR 0x72
101/* multi-bank error status (banks 0-3) */
102#define NAND_CMD_STATUS_ERROR0 0x73
103#define NAND_CMD_STATUS_ERROR1 0x74
104#define NAND_CMD_STATUS_ERROR2 0x75
105#define NAND_CMD_STATUS_ERROR3 0x76
106#define NAND_CMD_STATUS_RESET 0x7f
107#define NAND_CMD_STATUS_CLEAR 0xff
108
7abd3ef9
TG
109#define NAND_CMD_NONE -1
110
1da177e4
LT
111/* Status bits */
112#define NAND_STATUS_FAIL 0x01
113#define NAND_STATUS_FAIL_N1 0x02
114#define NAND_STATUS_TRUE_READY 0x20
115#define NAND_STATUS_READY 0x40
116#define NAND_STATUS_WP 0x80
117
61ecfa87 118/*
1da177e4
LT
119 * Constants for ECC_MODES
120 */
6dfc6d25
TG
121typedef enum {
122 NAND_ECC_NONE,
123 NAND_ECC_SOFT,
124 NAND_ECC_HW,
125 NAND_ECC_HW_SYNDROME,
6e0cb135 126 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 127} nand_ecc_modes_t;
1da177e4
LT
128
129/*
130 * Constants for Hardware ECC
068e3c0a 131 */
1da177e4
LT
132/* Reset Hardware ECC for read */
133#define NAND_ECC_READ 0
134/* Reset Hardware ECC for write */
135#define NAND_ECC_WRITE 1
136/* Enable Hardware ECC before syndrom is read back from flash */
137#define NAND_ECC_READSYN 2
138
068e3c0a
DM
139/* Bit mask for flags passed to do_nand_read_ecc */
140#define NAND_GET_DEVICE 0x80
141
142
1da177e4
LT
143/* Option constants for bizarre disfunctionality and real
144* features
145*/
146/* Chip can not auto increment pages */
147#define NAND_NO_AUTOINCR 0x00000001
148/* Buswitdh is 16 bit */
149#define NAND_BUSWIDTH_16 0x00000002
150/* Device supports partial programming without padding */
151#define NAND_NO_PADDING 0x00000004
152/* Chip has cache program function */
153#define NAND_CACHEPRG 0x00000008
154/* Chip has copy back function */
155#define NAND_COPYBACK 0x00000010
61ecfa87 156/* AND Chip which has 4 banks and a confusing page / block
1da177e4
LT
157 * assignment. See Renesas datasheet for further information */
158#define NAND_IS_AND 0x00000020
159/* Chip has a array of 4 pages which can be read without
160 * additional ready /busy waits */
61ecfa87 161#define NAND_4PAGE_ARRAY 0x00000040
28a48de7
DM
162/* Chip requires that BBT is periodically rewritten to prevent
163 * bits from adjacent blocks from 'leaking' in altering data.
164 * This happens with the Renesas AG-AND chips, possibly others. */
165#define BBT_AUTO_REFRESH 0x00000080
7a30601b
TG
166/* Chip does not require ready check on read. True
167 * for all large page devices, as they do not support
168 * autoincrement.*/
169#define NAND_NO_READRDY 0x00000100
29072b96
TG
170/* Chip does not allow subpage writes */
171#define NAND_NO_SUBPAGE_WRITE 0x00000200
172
1da177e4
LT
173
174/* Options valid for Samsung large page devices */
175#define NAND_SAMSUNG_LP_OPTIONS \
176 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
177
178/* Macros to identify the above */
179#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
180#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
181#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
182#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
96d8b647
AK
183/* Large page NAND with SOFT_ECC should support subpage reads */
184#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
185 && (chip->page_shift > 9))
1da177e4
LT
186
187/* Mask to zero out the chip options, which come from the id table */
188#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
189
190/* Non chip related options */
191/* Use a flash based bad block table. This option is passed to the
192 * default bad block table function. */
193#define NAND_USE_FLASH_BBT 0x00010000
0040bf38 194/* This option skips the bbt scan during initialization. */
f75e5097 195#define NAND_SKIP_BBTSCAN 0x00020000
4bf63fcb
DW
196/* This option is defined if the board driver allocates its own buffers
197 (e.g. because it needs them DMA-coherent */
198#define NAND_OWN_BUFFERS 0x00040000
1da177e4 199/* Options set by nand scan */
a36ed299 200/* Nand scan has allocated controller struct */
f75e5097 201#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 202
29072b96
TG
203/* Cell info constants */
204#define NAND_CI_CHIPNR_MSK 0x03
205#define NAND_CI_CELLTYPE_MSK 0x0C
1da177e4 206
1da177e4
LT
207/* Keep gcc happy */
208struct nand_chip;
209
210/**
844d3b42 211 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 212 * @lock: protection lock
1da177e4 213 * @active: the mtd device which holds the controller currently
0dfc6246
TG
214 * @wq: wait queue to sleep on if a NAND operation is in progress
215 * used instead of the per chip wait queue when a hw controller is available
1da177e4
LT
216 */
217struct nand_hw_control {
218 spinlock_t lock;
219 struct nand_chip *active;
0dfc6246 220 wait_queue_head_t wq;
1da177e4
LT
221};
222
6dfc6d25
TG
223/**
224 * struct nand_ecc_ctrl - Control structure for ecc
225 * @mode: ecc mode
226 * @steps: number of ecc steps per page
227 * @size: data bytes per ecc step
228 * @bytes: ecc bytes per step
9577f44a
TG
229 * @total: total number of ecc bytes per page
230 * @prepad: padding information for syndrome based ecc generators
231 * @postpad: padding information for syndrome based ecc generators
844d3b42 232 * @layout: ECC layout control struct pointer
6dfc6d25
TG
233 * @hwctl: function to control hardware ecc generator. Must only
234 * be provided if an hardware ECC is available
235 * @calculate: function for ecc calculation or readback from ecc hardware
236 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
956e944c
DW
237 * @read_page_raw: function to read a raw page without ECC
238 * @write_page_raw: function to write a raw page without ECC
f75e5097 239 * @read_page: function to read a page according to the ecc generator requirements
17c1d2be 240 * @read_subpage: function to read parts of the page covered by ECC.
9577f44a 241 * @write_page: function to write a page according to the ecc generator requirements
844d3b42
RD
242 * @read_oob: function to read chip OOB data
243 * @write_oob: function to write chip OOB data
6dfc6d25
TG
244 */
245struct nand_ecc_ctrl {
246 nand_ecc_modes_t mode;
247 int steps;
248 int size;
249 int bytes;
9577f44a
TG
250 int total;
251 int prepad;
252 int postpad;
5bd34c09 253 struct nand_ecclayout *layout;
9a57d470 254 void (*hwctl)(struct mtd_info *mtd, int mode);
6dfc6d25
TG
255 int (*calculate)(struct mtd_info *mtd,
256 const uint8_t *dat,
257 uint8_t *ecc_code);
258 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
259 uint8_t *read_ecc,
260 uint8_t *calc_ecc);
956e944c
DW
261 int (*read_page_raw)(struct mtd_info *mtd,
262 struct nand_chip *chip,
46a8cf2d 263 uint8_t *buf, int page);
956e944c
DW
264 void (*write_page_raw)(struct mtd_info *mtd,
265 struct nand_chip *chip,
266 const uint8_t *buf);
9577f44a
TG
267 int (*read_page)(struct mtd_info *mtd,
268 struct nand_chip *chip,
46a8cf2d 269 uint8_t *buf, int page);
3d459559
AK
270 int (*read_subpage)(struct mtd_info *mtd,
271 struct nand_chip *chip,
272 uint32_t offs, uint32_t len,
273 uint8_t *buf);
f75e5097 274 void (*write_page)(struct mtd_info *mtd,
9577f44a 275 struct nand_chip *chip,
f75e5097 276 const uint8_t *buf);
7bc3312b
TG
277 int (*read_oob)(struct mtd_info *mtd,
278 struct nand_chip *chip,
279 int page,
280 int sndcmd);
281 int (*write_oob)(struct mtd_info *mtd,
282 struct nand_chip *chip,
283 int page);
f75e5097
TG
284};
285
286/**
287 * struct nand_buffers - buffer structure for read/write
288 * @ecccalc: buffer for calculated ecc
289 * @ecccode: buffer for ecc read from flash
f75e5097 290 * @databuf: buffer for data - dynamically sized
f75e5097
TG
291 *
292 * Do not change the order of buffers. databuf and oobrbuf must be in
293 * consecutive order.
294 */
295struct nand_buffers {
296 uint8_t ecccalc[NAND_MAX_OOBSIZE];
297 uint8_t ecccode[NAND_MAX_OOBSIZE];
7dcdcbef 298 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
6dfc6d25
TG
299};
300
1da177e4
LT
301/**
302 * struct nand_chip - NAND Private Flash Chip Data
61ecfa87
TG
303 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
304 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
1da177e4 305 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 306 * @read_word: [REPLACEABLE] read one word from the chip
1da177e4
LT
307 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
308 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
309 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
310 * @select_chip: [REPLACEABLE] select chip nr
311 * @block_bad: [REPLACEABLE] check, if the block is bad
312 * @block_markbad: [REPLACEABLE] mark the block bad
7abd3ef9
TG
313 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
314 * ALE/CLE/nCE. Also used to write command and address
1da177e4
LT
315 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
316 * If set to NULL no access to ready/busy is available and the ready/busy information
317 * is read from the chip status register
318 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
319 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
6dfc6d25 320 * @ecc: [BOARDSPECIFIC] ecc control ctructure
844d3b42
RD
321 * @buffers: buffer structure for read/write
322 * @hwcontrol: platform-specific hardware control structure
323 * @ops: oob operation operands
1da177e4
LT
324 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
325 * @scan_bbt: [REPLACEABLE] function to scan bad block table
1da177e4 326 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
2c0a2bed 327 * @state: [INTERN] the current state of the NAND device
844d3b42 328 * @oob_poi: poison value buffer
1da177e4
LT
329 * @page_shift: [INTERN] number of address bits in a page (column address bits)
330 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
331 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
332 * @chip_shift: [INTERN] number of address bits in one chip
1da177e4
LT
333 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
334 * special functionality. See the defines for further explanation
335 * @badblockpos: [INTERN] position of the bad block marker in the oob area
552a8278 336 * @cellinfo: [INTERN] MLC/multichip data from chip ident
1da177e4
LT
337 * @numchips: [INTERN] number of physical chips
338 * @chipsize: [INTERN] the size of one chip for multichip arrays
339 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
340 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
29072b96 341 * @subpagesize: [INTERN] holds the subpagesize
5bd34c09 342 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
1da177e4
LT
343 * @bbt: [INTERN] bad block table pointer
344 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
345 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
61ecfa87 346 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
a36ed299
TG
347 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
348 * which is shared among multiple independend devices
1da177e4 349 * @priv: [OPTIONAL] pointer to private chip date
61ecfa87 350 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
068e3c0a 351 * (determine if errors are correctable)
351edd24 352 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 353 */
61ecfa87 354
1da177e4
LT
355struct nand_chip {
356 void __iomem *IO_ADDR_R;
2c0a2bed 357 void __iomem *IO_ADDR_W;
61ecfa87 358
58dd8f2b 359 uint8_t (*read_byte)(struct mtd_info *mtd);
1da177e4 360 u16 (*read_word)(struct mtd_info *mtd);
58dd8f2b
TG
361 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
362 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
363 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1da177e4
LT
364 void (*select_chip)(struct mtd_info *mtd, int chip);
365 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
366 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
7abd3ef9
TG
367 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
368 unsigned int ctrl);
2c0a2bed
TG
369 int (*dev_ready)(struct mtd_info *mtd);
370 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
7bc3312b 371 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
1da177e4
LT
372 void (*erase_cmd)(struct mtd_info *mtd, int page);
373 int (*scan_bbt)(struct mtd_info *mtd);
f75e5097 374 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
956e944c
DW
375 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
376 const uint8_t *buf, int page, int cached, int raw);
f75e5097 377
2c0a2bed 378 int chip_delay;
f75e5097
TG
379 unsigned int options;
380
2c0a2bed 381 int page_shift;
1da177e4
LT
382 int phys_erase_shift;
383 int bbt_erase_shift;
384 int chip_shift;
1da177e4 385 int numchips;
69423d99 386 uint64_t chipsize;
1da177e4
LT
387 int pagemask;
388 int pagebuf;
29072b96
TG
389 int subpagesize;
390 uint8_t cellinfo;
f75e5097
TG
391 int badblockpos;
392
30631cb8 393 flstate_t state;
f75e5097
TG
394
395 uint8_t *oob_poi;
396 struct nand_hw_control *controller;
5bd34c09 397 struct nand_ecclayout *ecclayout;
f75e5097
TG
398
399 struct nand_ecc_ctrl ecc;
4bf63fcb 400 struct nand_buffers *buffers;
f75e5097
TG
401 struct nand_hw_control hwcontrol;
402
8593fbc6
TG
403 struct mtd_oob_ops ops;
404
1da177e4
LT
405 uint8_t *bbt;
406 struct nand_bbt_descr *bbt_td;
407 struct nand_bbt_descr *bbt_md;
f75e5097 408
1da177e4 409 struct nand_bbt_descr *badblock_pattern;
f75e5097 410
1da177e4
LT
411 void *priv;
412};
413
414/*
415 * NAND Flash Manufacturer ID Codes
416 */
417#define NAND_MFR_TOSHIBA 0x98
418#define NAND_MFR_SAMSUNG 0xec
419#define NAND_MFR_FUJITSU 0x04
420#define NAND_MFR_NATIONAL 0x8f
421#define NAND_MFR_RENESAS 0x07
422#define NAND_MFR_STMICRO 0x20
2c0a2bed 423#define NAND_MFR_HYNIX 0xad
8c60e547 424#define NAND_MFR_MICRON 0x2c
30eb0db0 425#define NAND_MFR_AMD 0x01
1da177e4
LT
426
427/**
428 * struct nand_flash_dev - NAND Flash Device ID Structure
2c0a2bed
TG
429 * @name: Identify the device type
430 * @id: device ID code
431 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
61ecfa87 432 * If the pagesize is 0, then the real pagesize
1da177e4
LT
433 * and the eraseize are determined from the
434 * extended id bytes in the chip
2c0a2bed
TG
435 * @erasesize: Size of an erase block in the flash device.
436 * @chipsize: Total chipsize in Mega Bytes
1da177e4
LT
437 * @options: Bitfield to store chip relevant options
438 */
439struct nand_flash_dev {
440 char *name;
441 int id;
442 unsigned long pagesize;
443 unsigned long chipsize;
444 unsigned long erasesize;
445 unsigned long options;
446};
447
448/**
449 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
450 * @name: Manufacturer name
2c0a2bed 451 * @id: manufacturer ID code of device.
1da177e4
LT
452*/
453struct nand_manufacturers {
454 int id;
455 char * name;
456};
457
458extern struct nand_flash_dev nand_flash_ids[];
459extern struct nand_manufacturers nand_manuf_ids[];
460
f5bbdacc
TG
461extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
462extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
463extern int nand_default_bbt(struct mtd_info *mtd);
464extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
465extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
466 int allowbbt);
467extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
468 size_t * retlen, uint8_t * buf);
1da177e4 469
41796c2e
TG
470/**
471 * struct platform_nand_chip - chip level device structure
41796c2e 472 * @nr_chips: max. number of chips to scan for
844d3b42 473 * @chip_offset: chip number offset
8be834f7 474 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
475 * @partitions: mtd partition list
476 * @chip_delay: R/B delay value in us
477 * @options: Option flags, e.g. 16bit buswidth
5bd34c09 478 * @ecclayout: ecc layout info structure
972edcb7 479 * @part_probe_types: NULL-terminated array of probe types
f36e20c0 480 * @set_parts: platform specific function to set partitions
41796c2e
TG
481 * @priv: hardware controller specific settings
482 */
483struct platform_nand_chip {
484 int nr_chips;
485 int chip_offset;
486 int nr_partitions;
487 struct mtd_partition *partitions;
5bd34c09 488 struct nand_ecclayout *ecclayout;
2c0a2bed 489 int chip_delay;
41796c2e 490 unsigned int options;
972edcb7 491 const char **part_probe_types;
f36e20c0
HS
492 void (*set_parts)(uint64_t size,
493 struct platform_nand_chip *chip);
41796c2e
TG
494 void *priv;
495};
496
bf95efd4
HS
497/* Keep gcc happy */
498struct platform_device;
499
41796c2e
TG
500/**
501 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
502 * @probe: platform specific function to probe/setup hardware
503 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
504 * @hwcontrol: platform specific hardware control structure
505 * @dev_ready: platform specific function to read ready/busy pin
506 * @select_chip: platform specific chip select function
972edcb7
VW
507 * @cmd_ctrl: platform specific function for controlling
508 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
509 * @write_buf: platform specific function for write buffer
510 * @read_buf: platform specific function for read buffer
844d3b42 511 * @priv: private data to transport driver specific settings
41796c2e
TG
512 *
513 * All fields are optional and depend on the hardware driver requirements
514 */
515struct platform_nand_ctrl {
bf95efd4
HS
516 int (*probe)(struct platform_device *pdev);
517 void (*remove)(struct platform_device *pdev);
2c0a2bed
TG
518 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
519 int (*dev_ready)(struct mtd_info *mtd);
41796c2e 520 void (*select_chip)(struct mtd_info *mtd, int chip);
972edcb7
VW
521 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
522 unsigned int ctrl);
d6fed9e9
AC
523 void (*write_buf)(struct mtd_info *mtd,
524 const uint8_t *buf, int len);
525 void (*read_buf)(struct mtd_info *mtd,
526 uint8_t *buf, int len);
41796c2e
TG
527 void *priv;
528};
529
972edcb7
VW
530/**
531 * struct platform_nand_data - container structure for platform-specific data
532 * @chip: chip level chip structure
533 * @ctrl: controller level device structure
534 */
535struct platform_nand_data {
536 struct platform_nand_chip chip;
537 struct platform_nand_ctrl ctrl;
538};
539
41796c2e
TG
540/* Some helpers to access the data structures */
541static inline
542struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
543{
544 struct nand_chip *chip = mtd->priv;
545
546 return chip->priv;
547}
548
1da177e4 549#endif /* __LINUX_MTD_NAND_H */