Commit | Line | Data |
---|---|---|
e126ba97 | 1 | /* |
302bdf68 | 2 | * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved. |
e126ba97 EC |
3 | * |
4 | * This software is available to you under a choice of one of two | |
5 | * licenses. You may choose to be licensed under the terms of the GNU | |
6 | * General Public License (GPL) Version 2, available from the file | |
7 | * COPYING in the main directory of this source tree, or the | |
8 | * OpenIB.org BSD license below: | |
9 | * | |
10 | * Redistribution and use in source and binary forms, with or | |
11 | * without modification, are permitted provided that the following | |
12 | * conditions are met: | |
13 | * | |
14 | * - Redistributions of source code must retain the above | |
15 | * copyright notice, this list of conditions and the following | |
16 | * disclaimer. | |
17 | * | |
18 | * - Redistributions in binary form must reproduce the above | |
19 | * copyright notice, this list of conditions and the following | |
20 | * disclaimer in the documentation and/or other materials | |
21 | * provided with the distribution. | |
22 | * | |
23 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, | |
24 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
25 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND | |
26 | * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS | |
27 | * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN | |
28 | * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN | |
29 | * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE | |
30 | * SOFTWARE. | |
31 | */ | |
32 | ||
33 | #ifndef MLX5_DRIVER_H | |
34 | #define MLX5_DRIVER_H | |
35 | ||
36 | #include <linux/kernel.h> | |
37 | #include <linux/completion.h> | |
38 | #include <linux/pci.h> | |
05e0cc84 | 39 | #include <linux/irq.h> |
e126ba97 EC |
40 | #include <linux/spinlock_types.h> |
41 | #include <linux/semaphore.h> | |
6ecde51d | 42 | #include <linux/slab.h> |
e126ba97 | 43 | #include <linux/vmalloc.h> |
792c4e9d | 44 | #include <linux/xarray.h> |
43a335e0 | 45 | #include <linux/workqueue.h> |
d9aaed83 | 46 | #include <linux/mempool.h> |
94c6825e | 47 | #include <linux/interrupt.h> |
20902be4 | 48 | #include <linux/notifier.h> |
94f3e14e | 49 | #include <linux/refcount.h> |
a925b5e3 | 50 | #include <linux/auxiliary_bus.h> |
c7d4e6ab | 51 | #include <linux/mutex.h> |
6ecde51d | 52 | |
e126ba97 EC |
53 | #include <linux/mlx5/device.h> |
54 | #include <linux/mlx5/doorbell.h> | |
41069256 | 55 | #include <linux/mlx5/eq.h> |
7c39afb3 | 56 | #include <linux/timecounter.h> |
1e34f3ef | 57 | #include <net/devlink.h> |
e126ba97 | 58 | |
17a7612b LR |
59 | #define MLX5_ADEV_NAME "mlx5_core" |
60 | ||
3663ad34 SD |
61 | #define MLX5_IRQ_EQ_CTRL (U8_MAX) |
62 | ||
e126ba97 EC |
63 | enum { |
64 | MLX5_BOARD_ID_LEN = 64, | |
e126ba97 EC |
65 | }; |
66 | ||
67 | enum { | |
e126ba97 EC |
68 | MLX5_CMD_WQ_MAX_NAME = 32, |
69 | }; | |
70 | ||
71 | enum { | |
72 | CMD_OWNER_SW = 0x0, | |
73 | CMD_OWNER_HW = 0x1, | |
74 | CMD_STATUS_SUCCESS = 0, | |
75 | }; | |
76 | ||
77 | enum mlx5_sqp_t { | |
78 | MLX5_SQP_SMI = 0, | |
79 | MLX5_SQP_GSI = 1, | |
80 | MLX5_SQP_IEEE_1588 = 2, | |
81 | MLX5_SQP_SNIFFER = 3, | |
82 | MLX5_SQP_SYNC_UMR = 4, | |
83 | }; | |
84 | ||
85 | enum { | |
e0e6adfe | 86 | MLX5_MAX_PORTS = 8, |
e126ba97 EC |
87 | }; |
88 | ||
e126ba97 | 89 | enum { |
a60109dc YC |
90 | MLX5_ATOMIC_MODE_OFFSET = 16, |
91 | MLX5_ATOMIC_MODE_IB_COMP = 1, | |
92 | MLX5_ATOMIC_MODE_CX = 2, | |
93 | MLX5_ATOMIC_MODE_8B = 3, | |
94 | MLX5_ATOMIC_MODE_16B = 4, | |
95 | MLX5_ATOMIC_MODE_32B = 5, | |
96 | MLX5_ATOMIC_MODE_64B = 6, | |
97 | MLX5_ATOMIC_MODE_128B = 7, | |
98 | MLX5_ATOMIC_MODE_256B = 8, | |
e126ba97 EC |
99 | }; |
100 | ||
e126ba97 | 101 | enum { |
8d231dbc MS |
102 | MLX5_REG_SBPR = 0xb001, |
103 | MLX5_REG_SBCM = 0xb002, | |
415a64aa | 104 | MLX5_REG_QPTS = 0x4002, |
4f3961ee SM |
105 | MLX5_REG_QETCR = 0x4005, |
106 | MLX5_REG_QTCT = 0x400a, | |
415a64aa | 107 | MLX5_REG_QPDPM = 0x4013, |
c02762eb | 108 | MLX5_REG_QCAM = 0x4019, |
341c5ee2 HN |
109 | MLX5_REG_DCBX_PARAM = 0x4020, |
110 | MLX5_REG_DCBX_APP = 0x4021, | |
e29341fb IT |
111 | MLX5_REG_FPGA_CAP = 0x4022, |
112 | MLX5_REG_FPGA_CTRL = 0x4023, | |
a9956d35 | 113 | MLX5_REG_FPGA_ACCESS_REG = 0x4024, |
0b9055a1 | 114 | MLX5_REG_CORE_DUMP = 0x402e, |
e126ba97 EC |
115 | MLX5_REG_PCAP = 0x5001, |
116 | MLX5_REG_PMTU = 0x5003, | |
117 | MLX5_REG_PTYS = 0x5004, | |
118 | MLX5_REG_PAOS = 0x5006, | |
3c2d18ef | 119 | MLX5_REG_PFCC = 0x5007, |
efea389d | 120 | MLX5_REG_PPCNT = 0x5008, |
50b4a3c2 HN |
121 | MLX5_REG_PPTB = 0x500b, |
122 | MLX5_REG_PBMC = 0x500c, | |
e126ba97 EC |
123 | MLX5_REG_PMAOS = 0x5012, |
124 | MLX5_REG_PUDE = 0x5009, | |
125 | MLX5_REG_PMPE = 0x5010, | |
126 | MLX5_REG_PELC = 0x500e, | |
a124d13e | 127 | MLX5_REG_PVLC = 0x500f, |
94cb1ebb | 128 | MLX5_REG_PCMR = 0x5041, |
36830159 | 129 | MLX5_REG_PDDR = 0x5031, |
bb64143e | 130 | MLX5_REG_PMLP = 0x5002, |
4b5b9c7d | 131 | MLX5_REG_PPLM = 0x5023, |
cfdcbcea | 132 | MLX5_REG_PCAM = 0x507f, |
e126ba97 EC |
133 | MLX5_REG_NODE_DESC = 0x6001, |
134 | MLX5_REG_HOST_ENDIANNESS = 0x7004, | |
1f507e80 | 135 | MLX5_REG_MTCAP = 0x9009, |
c1fef618 | 136 | MLX5_REG_MTMP = 0x900A, |
bb64143e | 137 | MLX5_REG_MCIA = 0x9014, |
06939536 | 138 | MLX5_REG_MFRL = 0x9028, |
da54d24e | 139 | MLX5_REG_MLCR = 0x902b, |
5a1023de | 140 | MLX5_REG_MRTC = 0x902d, |
eff8ea8f FD |
141 | MLX5_REG_MTRC_CAP = 0x9040, |
142 | MLX5_REG_MTRC_CONF = 0x9041, | |
143 | MLX5_REG_MTRC_STDB = 0x9042, | |
144 | MLX5_REG_MTRC_CTRL = 0x9043, | |
4039049b | 145 | MLX5_REG_MPEIN = 0x9050, |
8ed1a630 | 146 | MLX5_REG_MPCNT = 0x9051, |
f9a1ef72 EE |
147 | MLX5_REG_MTPPS = 0x9053, |
148 | MLX5_REG_MTPPSE = 0x9054, | |
ae02d415 | 149 | MLX5_REG_MTUTC = 0x9055, |
5e022dd3 | 150 | MLX5_REG_MPEGC = 0x9056, |
f5e95632 | 151 | MLX5_REG_MPIR = 0x9059, |
a82e0b5b | 152 | MLX5_REG_MCQS = 0x9060, |
47176289 OG |
153 | MLX5_REG_MCQI = 0x9061, |
154 | MLX5_REG_MCC = 0x9062, | |
155 | MLX5_REG_MCDA = 0x9063, | |
cfdcbcea | 156 | MLX5_REG_MCAM = 0x907f, |
496fd0a2 JP |
157 | MLX5_REG_MSECQ = 0x9155, |
158 | MLX5_REG_MSEES = 0x9156, | |
bab58ba1 | 159 | MLX5_REG_MIRC = 0x9162, |
7e45c1e9 RR |
160 | MLX5_REG_MTPTM = 0x9180, |
161 | MLX5_REG_MTCTR = 0x9181, | |
e2685ef5 | 162 | MLX5_REG_MRTCQ = 0x9182, |
88b3d5c9 | 163 | MLX5_REG_SBCAM = 0xB01F, |
609b8272 | 164 | MLX5_REG_RESOURCE_DUMP = 0xC000, |
6ca00ec4 | 165 | MLX5_REG_NIC_CAP = 0xC00D, |
4b2c5fa9 | 166 | MLX5_REG_DTOR = 0xC00E, |
6ca00ec4 | 167 | MLX5_REG_VHCA_ICM_CTRL = 0xC010, |
e126ba97 EC |
168 | }; |
169 | ||
415a64aa HN |
170 | enum mlx5_qpts_trust_state { |
171 | MLX5_QPTS_TRUST_PCP = 1, | |
172 | MLX5_QPTS_TRUST_DSCP = 2, | |
173 | }; | |
174 | ||
341c5ee2 HN |
175 | enum mlx5_dcbx_oper_mode { |
176 | MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0, | |
177 | MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3, | |
178 | }; | |
179 | ||
da7525d2 EBE |
180 | enum { |
181 | MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0, | |
182 | MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1, | |
a60109dc YC |
183 | MLX5_ATOMIC_OPS_EXTENDED_CMP_SWAP = 1 << 2, |
184 | MLX5_ATOMIC_OPS_EXTENDED_FETCH_ADD = 1 << 3, | |
da7525d2 EBE |
185 | }; |
186 | ||
e420f0c0 HE |
187 | enum mlx5_page_fault_resume_flags { |
188 | MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0, | |
189 | MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1, | |
190 | MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2, | |
191 | MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7, | |
192 | }; | |
193 | ||
e126ba97 EC |
194 | enum dbg_rsc_type { |
195 | MLX5_DBG_RSC_QP, | |
196 | MLX5_DBG_RSC_EQ, | |
197 | MLX5_DBG_RSC_CQ, | |
198 | }; | |
199 | ||
7ecf6d8f BW |
200 | enum port_state_policy { |
201 | MLX5_POLICY_DOWN = 0, | |
202 | MLX5_POLICY_UP = 1, | |
203 | MLX5_POLICY_FOLLOW = 2, | |
204 | MLX5_POLICY_INVALID = 0xffffffff | |
205 | }; | |
206 | ||
386e75af HN |
207 | enum mlx5_coredev_type { |
208 | MLX5_COREDEV_PF, | |
1958fc2f PP |
209 | MLX5_COREDEV_VF, |
210 | MLX5_COREDEV_SF, | |
386e75af HN |
211 | }; |
212 | ||
e126ba97 | 213 | struct mlx5_field_desc { |
e126ba97 EC |
214 | int i; |
215 | }; | |
216 | ||
217 | struct mlx5_rsc_debug { | |
218 | struct mlx5_core_dev *dev; | |
219 | void *object; | |
220 | enum dbg_rsc_type type; | |
221 | struct dentry *root; | |
b6ca09cb | 222 | struct mlx5_field_desc fields[]; |
e126ba97 EC |
223 | }; |
224 | ||
225 | enum mlx5_dev_event { | |
58d180b3 | 226 | MLX5_DEV_EVENT_SYS_ERROR = 128, /* 0 - 127 are FW events */ |
6997b1c9 | 227 | MLX5_DEV_EVENT_PORT_AFFINITY = 129, |
73af3711 | 228 | MLX5_DEV_EVENT_MULTIPORT_ESW = 130, |
e126ba97 EC |
229 | }; |
230 | ||
4c916a79 | 231 | enum mlx5_port_status { |
6fa1bcab AS |
232 | MLX5_PORT_UP = 1, |
233 | MLX5_PORT_DOWN = 2, | |
4c916a79 RS |
234 | }; |
235 | ||
f7936ddd EBE |
236 | enum mlx5_cmdif_state { |
237 | MLX5_CMDIF_STATE_UNINITIALIZED, | |
238 | MLX5_CMDIF_STATE_UP, | |
239 | MLX5_CMDIF_STATE_DOWN, | |
240 | }; | |
241 | ||
e126ba97 EC |
242 | struct mlx5_cmd_first { |
243 | __be32 data[4]; | |
244 | }; | |
245 | ||
246 | struct mlx5_cmd_msg { | |
247 | struct list_head list; | |
0ac3ea70 | 248 | struct cmd_msg_cache *parent; |
e126ba97 EC |
249 | u32 len; |
250 | struct mlx5_cmd_first first; | |
251 | struct mlx5_cmd_mailbox *next; | |
252 | }; | |
253 | ||
254 | struct mlx5_cmd_debug { | |
255 | struct dentry *dbg_root; | |
e126ba97 EC |
256 | void *in_msg; |
257 | void *out_msg; | |
258 | u8 status; | |
259 | u16 inlen; | |
260 | u16 outlen; | |
261 | }; | |
262 | ||
0ac3ea70 | 263 | struct cmd_msg_cache { |
e126ba97 EC |
264 | /* protect block chain allocations |
265 | */ | |
266 | spinlock_t lock; | |
267 | struct list_head head; | |
0ac3ea70 MHY |
268 | unsigned int max_inbox_size; |
269 | unsigned int num_ent; | |
e126ba97 EC |
270 | }; |
271 | ||
0ac3ea70 MHY |
272 | enum { |
273 | MLX5_NUM_COMMAND_CACHES = 5, | |
e126ba97 EC |
274 | }; |
275 | ||
276 | struct mlx5_cmd_stats { | |
277 | u64 sum; | |
278 | u64 n; | |
34f46ae0 MS |
279 | /* number of times command failed */ |
280 | u64 failed; | |
281 | /* number of times command failed on bad status returned by FW */ | |
282 | u64 failed_mbox_status; | |
283 | /* last command failed returned errno */ | |
284 | u32 last_failed_errno; | |
285 | /* last bad status returned by FW */ | |
286 | u8 last_failed_mbox_status; | |
1d2c717b MS |
287 | /* last command failed syndrome returned by FW */ |
288 | u32 last_failed_syndrome; | |
e126ba97 | 289 | struct dentry *root; |
e126ba97 EC |
290 | /* protect command average calculations */ |
291 | spinlock_t lock; | |
292 | }; | |
293 | ||
294 | struct mlx5_cmd { | |
71edc69c SM |
295 | struct mlx5_nb nb; |
296 | ||
58db7286 SD |
297 | /* members which needs to be queried or reinitialized each reload */ |
298 | struct { | |
299 | u16 cmdif_rev; | |
300 | u8 log_sz; | |
301 | u8 log_stride; | |
302 | int max_reg_cmds; | |
303 | unsigned long bitmask; | |
304 | struct semaphore sem; | |
305 | struct semaphore pages_sem; | |
306 | struct semaphore throttle_sem; | |
f9deed09 CM |
307 | struct semaphore unprivileged_sem; |
308 | struct xarray privileged_uids; | |
58db7286 | 309 | } vars; |
f7936ddd | 310 | enum mlx5_cmdif_state state; |
64599cca EC |
311 | void *cmd_alloc_buf; |
312 | dma_addr_t alloc_dma; | |
313 | int alloc_size; | |
e126ba97 EC |
314 | void *cmd_buf; |
315 | dma_addr_t dma; | |
e126ba97 EC |
316 | |
317 | /* protect command queue allocations | |
318 | */ | |
319 | spinlock_t alloc_lock; | |
320 | ||
321 | /* protect token allocations | |
322 | */ | |
323 | spinlock_t token_lock; | |
324 | u8 token; | |
e126ba97 EC |
325 | char wq_name[MLX5_CMD_WQ_MAX_NAME]; |
326 | struct workqueue_struct *wq; | |
e126ba97 | 327 | int mode; |
d43b7007 | 328 | u16 allowed_opcode; |
e126ba97 | 329 | struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS]; |
18c90df9 | 330 | struct dma_pool *pool; |
e126ba97 | 331 | struct mlx5_cmd_debug dbg; |
0ac3ea70 | 332 | struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES]; |
e126ba97 | 333 | int checksum_disabled; |
b90ebfc0 | 334 | struct xarray stats; |
e126ba97 EC |
335 | }; |
336 | ||
e126ba97 EC |
337 | struct mlx5_cmd_mailbox { |
338 | void *buf; | |
339 | dma_addr_t dma; | |
340 | struct mlx5_cmd_mailbox *next; | |
341 | }; | |
342 | ||
343 | struct mlx5_buf_list { | |
344 | void *buf; | |
345 | dma_addr_t map; | |
346 | }; | |
347 | ||
1c1b5228 TT |
348 | struct mlx5_frag_buf { |
349 | struct mlx5_buf_list *frags; | |
350 | int npages; | |
351 | int size; | |
352 | u8 page_shift; | |
353 | }; | |
354 | ||
388ca8be | 355 | struct mlx5_frag_buf_ctrl { |
4972e6fa | 356 | struct mlx5_buf_list *frags; |
388ca8be | 357 | u32 sz_m1; |
8d71e818 | 358 | u16 frag_sz_m1; |
a0903622 | 359 | u16 strides_offset; |
388ca8be YC |
360 | u8 log_sz; |
361 | u8 log_stride; | |
362 | u8 log_frag_strides; | |
363 | }; | |
364 | ||
3121e3c4 SG |
365 | struct mlx5_core_psv { |
366 | u32 psv_idx; | |
367 | struct psv_layout { | |
368 | u32 pd; | |
369 | u16 syndrome; | |
370 | u16 reserved; | |
371 | u16 bg; | |
372 | u16 app_tag; | |
373 | u32 ref_tag; | |
374 | } psv; | |
375 | }; | |
376 | ||
377 | struct mlx5_core_sig_ctx { | |
378 | struct mlx5_core_psv psv_memory; | |
379 | struct mlx5_core_psv psv_wire; | |
d5436ba0 SG |
380 | struct ib_sig_err err_item; |
381 | bool sig_status_checked; | |
382 | bool sig_err_exists; | |
383 | u32 sigerr_count; | |
3121e3c4 | 384 | }; |
e126ba97 | 385 | |
d9aaed83 AK |
386 | #define MLX5_24BIT_MASK ((1 << 24) - 1) |
387 | ||
5903325a | 388 | enum mlx5_res_type { |
e2013b21 | 389 | MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP, |
390 | MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ, | |
391 | MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ, | |
392 | MLX5_RES_SRQ = 3, | |
393 | MLX5_RES_XSRQ = 4, | |
5b3ec3fc | 394 | MLX5_RES_XRQ = 5, |
5903325a EC |
395 | }; |
396 | ||
397 | struct mlx5_core_rsc_common { | |
398 | enum mlx5_res_type res; | |
94f3e14e | 399 | refcount_t refcount; |
5903325a | 400 | struct completion free; |
5d2ea5ae | 401 | bool invalid; |
5903325a EC |
402 | }; |
403 | ||
a6d51b68 | 404 | struct mlx5_uars_page { |
e126ba97 | 405 | void __iomem *map; |
a6d51b68 EC |
406 | bool wc; |
407 | u32 index; | |
408 | struct list_head list; | |
409 | unsigned int bfregs; | |
410 | unsigned long *reg_bitmap; /* for non fast path bf regs */ | |
411 | unsigned long *fp_bitmap; | |
412 | unsigned int reg_avail; | |
413 | unsigned int fp_avail; | |
414 | struct kref ref_count; | |
415 | struct mlx5_core_dev *mdev; | |
e126ba97 EC |
416 | }; |
417 | ||
a6d51b68 EC |
418 | struct mlx5_bfreg_head { |
419 | /* protect blue flame registers allocations */ | |
420 | struct mutex lock; | |
421 | struct list_head list; | |
422 | }; | |
423 | ||
424 | struct mlx5_bfreg_data { | |
425 | struct mlx5_bfreg_head reg_head; | |
426 | struct mlx5_bfreg_head wc_head; | |
427 | }; | |
428 | ||
429 | struct mlx5_sq_bfreg { | |
430 | void __iomem *map; | |
431 | struct mlx5_uars_page *up; | |
432 | bool wc; | |
433 | u32 index; | |
434 | unsigned int offset; | |
435 | }; | |
e126ba97 EC |
436 | |
437 | struct mlx5_core_health { | |
438 | struct health_buffer __iomem *health; | |
439 | __be32 __iomem *health_counter; | |
440 | struct timer_list timer; | |
e126ba97 EC |
441 | u32 prev; |
442 | int miss_counter; | |
d1bf0e2c | 443 | u8 synd; |
63cbc552 | 444 | u32 fatal_error; |
8b9d8baa | 445 | u32 crdump_size; |
ac6ea6e8 | 446 | struct workqueue_struct *wq; |
05ac2c0b | 447 | unsigned long flags; |
b3bd076f | 448 | struct work_struct fatal_report_work; |
d1bf0e2c | 449 | struct work_struct report_work; |
1e34f3ef | 450 | struct devlink_health_reporter *fw_reporter; |
96c82cdf | 451 | struct devlink_health_reporter *fw_fatal_reporter; |
b0bc615d | 452 | struct devlink_health_reporter *vnic_reporter; |
5a1023de | 453 | struct delayed_work update_fw_log_ts_work; |
e126ba97 EC |
454 | }; |
455 | ||
846e4373 YH |
456 | enum { |
457 | MLX5_PF_NOTIFY_DISABLE_VF, | |
458 | MLX5_PF_NOTIFY_ENABLE_VF, | |
459 | }; | |
460 | ||
fc50db98 EC |
461 | struct mlx5_vf_context { |
462 | int enabled; | |
7ecf6d8f BW |
463 | u64 port_guid; |
464 | u64 node_guid; | |
4bbd4923 DG |
465 | /* Valid bits are used to validate administrative guid only. |
466 | * Enabled after ndo_set_vf_guid | |
467 | */ | |
468 | u8 port_guid_valid:1; | |
469 | u8 node_guid_valid:1; | |
7ecf6d8f | 470 | enum port_state_policy policy; |
846e4373 | 471 | struct blocking_notifier_head notifier; |
fc50db98 EC |
472 | }; |
473 | ||
474 | struct mlx5_core_sriov { | |
475 | struct mlx5_vf_context *vfs_ctx; | |
476 | int num_vfs; | |
86eec50b | 477 | u16 max_vfs; |
dc131808 | 478 | u16 max_ec_vfs; |
fc50db98 EC |
479 | }; |
480 | ||
69c1280b | 481 | struct mlx5_events; |
eeb66cdb | 482 | struct mlx5_mpfs; |
073bb189 | 483 | struct mlx5_eswitch; |
7907f23a | 484 | struct mlx5_lag; |
88d162b4 | 485 | struct mlx5_devcom_dev; |
38b9f903 | 486 | struct mlx5_fw_reset; |
f2f3df55 | 487 | struct mlx5_eq_table; |
561aa15a | 488 | struct mlx5_irq_table; |
f3196bb0 | 489 | struct mlx5_vhca_state_notifier; |
90d010b8 | 490 | struct mlx5_sf_dev_table; |
8f010541 PP |
491 | struct mlx5_sf_hw_table; |
492 | struct mlx5_sf_table; | |
fe298bdf | 493 | struct mlx5_crypto_dek_priv; |
073bb189 | 494 | |
05d3ac97 BW |
495 | struct mlx5_rate_limit { |
496 | u32 rate; | |
497 | u32 max_burst_sz; | |
498 | u16 typical_pkt_sz; | |
499 | }; | |
500 | ||
1466cc5b | 501 | struct mlx5_rl_entry { |
1326034b | 502 | u8 rl_raw[MLX5_ST_SZ_BYTES(set_pp_rate_limit_context)]; |
1326034b | 503 | u64 refcount; |
4c4c0a89 | 504 | u16 index; |
1326034b YH |
505 | u16 uid; |
506 | u8 dedicated : 1; | |
1466cc5b YP |
507 | }; |
508 | ||
509 | struct mlx5_rl_table { | |
510 | /* protect rate limit table */ | |
511 | struct mutex rl_lock; | |
512 | u16 max_size; | |
513 | u32 max_rate; | |
514 | u32 min_rate; | |
515 | struct mlx5_rl_entry *rl_entry; | |
6b30b6d4 | 516 | u64 refcount; |
1466cc5b YP |
517 | }; |
518 | ||
80f09dfc MG |
519 | struct mlx5_core_roce { |
520 | struct mlx5_flow_table *ft; | |
521 | struct mlx5_flow_group *fg; | |
522 | struct mlx5_flow_handle *allow_rule; | |
523 | }; | |
524 | ||
a925b5e3 LR |
525 | enum { |
526 | MLX5_PRIV_FLAGS_DISABLE_IB_ADEV = 1 << 0, | |
527 | MLX5_PRIV_FLAGS_DISABLE_ALL_ADEV = 1 << 1, | |
a5ae8fc9 DL |
528 | /* Set during device detach to block any further devices |
529 | * creation/deletion on drivers rescan. Unset during device attach. | |
530 | */ | |
531 | MLX5_PRIV_FLAGS_DETACH = 1 << 2, | |
2a4f56fb | 532 | MLX5_PRIV_FLAGS_SWITCH_LEGACY = 1 << 3, |
a925b5e3 LR |
533 | }; |
534 | ||
535 | struct mlx5_adev { | |
536 | struct auxiliary_device adev; | |
537 | struct mlx5_core_dev *mdev; | |
538 | int idx; | |
539 | }; | |
540 | ||
66771a1c MS |
541 | struct mlx5_debugfs_entries { |
542 | struct dentry *dbg_root; | |
543 | struct dentry *qp_debugfs; | |
544 | struct dentry *eq_debugfs; | |
545 | struct dentry *cq_debugfs; | |
546 | struct dentry *cmdif_debugfs; | |
4e05cbf0 | 547 | struct dentry *pages_debugfs; |
7f46a0b7 | 548 | struct dentry *lag_debugfs; |
66771a1c MS |
549 | }; |
550 | ||
c3bdbaea MS |
551 | enum mlx5_func_type { |
552 | MLX5_PF, | |
553 | MLX5_VF, | |
9965bbeb | 554 | MLX5_SF, |
c3bdbaea | 555 | MLX5_HOST_PF, |
395ccd6e | 556 | MLX5_EC_VF, |
c3bdbaea MS |
557 | MLX5_FUNC_TYPE_NUM, |
558 | }; | |
559 | ||
4a98544d | 560 | struct mlx5_ft_pool; |
e126ba97 | 561 | struct mlx5_priv { |
561aa15a YA |
562 | /* IRQ table valid only for real pci devices PF or VF */ |
563 | struct mlx5_irq_table *irq_table; | |
f2f3df55 | 564 | struct mlx5_eq_table *eq_table; |
e126ba97 EC |
565 | |
566 | /* pages stuff */ | |
0cf53c12 | 567 | struct mlx5_nb pg_nb; |
e126ba97 | 568 | struct workqueue_struct *pg_wq; |
d6945242 | 569 | struct xarray page_root_xa; |
6aec21f6 | 570 | atomic_t reg_pages; |
bf0bf77f | 571 | struct list_head free_list; |
c3bdbaea MS |
572 | u32 fw_pages; |
573 | u32 page_counters[MLX5_FUNC_TYPE_NUM]; | |
32071187 MS |
574 | u32 fw_pages_alloc_failed; |
575 | u32 give_pages_dropped; | |
576 | u32 reclaim_pages_discard; | |
e126ba97 EC |
577 | |
578 | struct mlx5_core_health health; | |
3d347b1b | 579 | struct list_head traps; |
e126ba97 | 580 | |
66771a1c | 581 | struct mlx5_debugfs_entries dbg; |
e126ba97 | 582 | |
e126ba97 | 583 | /* start: alloc staff */ |
39c538d6 | 584 | /* protect buffer allocation according to numa node */ |
311c7c71 SM |
585 | struct mutex alloc_mutex; |
586 | int numa_node; | |
587 | ||
e126ba97 EC |
588 | struct mutex pgdir_mutex; |
589 | struct list_head pgdir_list; | |
590 | /* end: alloc staff */ | |
e126ba97 | 591 | |
a925b5e3 LR |
592 | struct mlx5_adev **adev; |
593 | int adev_idx; | |
dc402ccc | 594 | int sw_vhca_id; |
02039fb6 | 595 | struct mlx5_events *events; |
3f7f31ff | 596 | struct mlx5_vhca_events *vhca_events; |
97834eba | 597 | |
fba53f7b | 598 | struct mlx5_flow_steering *steering; |
eeb66cdb | 599 | struct mlx5_mpfs *mpfs; |
073bb189 | 600 | struct mlx5_eswitch *eswitch; |
fc50db98 | 601 | struct mlx5_core_sriov sriov; |
7907f23a | 602 | struct mlx5_lag *lag; |
a925b5e3 | 603 | u32 flags; |
88d162b4 | 604 | struct mlx5_devcom_dev *devc; |
e534552c | 605 | struct mlx5_devcom_comp_dev *hca_devcom_comp; |
38b9f903 | 606 | struct mlx5_fw_reset *fw_reset; |
80f09dfc | 607 | struct mlx5_core_roce roce; |
5acd957a | 608 | struct mlx5_fc_stats *fc_stats; |
1466cc5b | 609 | struct mlx5_rl_table rl_table; |
4a98544d | 610 | struct mlx5_ft_pool *ft_pool; |
d4eb4cd7 | 611 | |
a6d51b68 | 612 | struct mlx5_bfreg_data bfregs; |
01187175 | 613 | struct mlx5_uars_page *uar; |
f3196bb0 PP |
614 | #ifdef CONFIG_MLX5_SF |
615 | struct mlx5_vhca_state_notifier *vhca_state_notifier; | |
90d010b8 | 616 | struct mlx5_sf_dev_table *sf_dev_table; |
1958fc2f | 617 | struct mlx5_core_dev *parent_mdev; |
f3196bb0 | 618 | #endif |
8f010541 PP |
619 | #ifdef CONFIG_MLX5_SF_MANAGER |
620 | struct mlx5_sf_hw_table *sf_hw_table; | |
621 | struct mlx5_sf_table *sf_table; | |
622 | #endif | |
8d159eb2 | 623 | struct blocking_notifier_head lag_nh; |
e126ba97 EC |
624 | }; |
625 | ||
89d44f0a | 626 | enum mlx5_device_state { |
8e792700 | 627 | MLX5_DEVICE_STATE_UP = 1, |
89d44f0a MD |
628 | MLX5_DEVICE_STATE_INTERNAL_ERROR, |
629 | }; | |
630 | ||
631 | enum mlx5_interface_state { | |
b3cb5388 | 632 | MLX5_INTERFACE_STATE_UP = BIT(0), |
8324a02c | 633 | MLX5_BREAK_FW_WAIT = BIT(1), |
89d44f0a MD |
634 | }; |
635 | ||
636 | enum mlx5_pci_status { | |
637 | MLX5_PCI_STATUS_DISABLED, | |
638 | MLX5_PCI_STATUS_ENABLED, | |
639 | }; | |
640 | ||
d9aaed83 AK |
641 | enum mlx5_pagefault_type_flags { |
642 | MLX5_PFAULT_REQUESTOR = 1 << 0, | |
643 | MLX5_PFAULT_WRITE = 1 << 1, | |
644 | MLX5_PFAULT_RDMA = 1 << 2, | |
645 | }; | |
646 | ||
b50d292b | 647 | struct mlx5_td { |
80a2a902 YA |
648 | /* protects tirs list changes while tirs refresh */ |
649 | struct mutex list_lock; | |
b50d292b HHZ |
650 | struct list_head tirs_list; |
651 | u32 tdn; | |
652 | }; | |
653 | ||
654 | struct mlx5e_resources { | |
c276aae8 RD |
655 | struct mlx5e_hw_objs { |
656 | u32 pdn; | |
657 | struct mlx5_td td; | |
83fec3f1 | 658 | u32 mkey; |
c276aae8 | 659 | struct mlx5_sq_bfreg bfreg; |
b25bd37c TT |
660 | #define MLX5_MAX_NUM_TC 8 |
661 | u32 tisn[MLX5_MAX_PORTS][MLX5_MAX_NUM_TC]; | |
25461ce8 | 662 | bool tisn_valid; |
c276aae8 | 663 | } hw_objs; |
7a9fb35e | 664 | struct net_device *uplink_netdev; |
c7d4e6ab | 665 | struct mutex uplink_netdev_lock; |
fe298bdf | 666 | struct mlx5_crypto_dek_priv *dek_priv; |
b50d292b HHZ |
667 | }; |
668 | ||
c9b9dcb4 AL |
669 | enum mlx5_sw_icm_type { |
670 | MLX5_SW_ICM_TYPE_STEERING, | |
671 | MLX5_SW_ICM_TYPE_HEADER_MODIFY, | |
66765836 | 672 | MLX5_SW_ICM_TYPE_HEADER_MODIFY_PATTERN, |
a429ec96 | 673 | MLX5_SW_ICM_TYPE_SW_ENCAP, |
c9b9dcb4 AL |
674 | }; |
675 | ||
52ec462e IT |
676 | #define MLX5_MAX_RESERVED_GIDS 8 |
677 | ||
678 | struct mlx5_rsvd_gids { | |
679 | unsigned int start; | |
680 | unsigned int count; | |
681 | struct ida ida; | |
682 | }; | |
683 | ||
f9beaf4f | 684 | struct mlx5_clock; |
574998cf | 685 | struct mlx5_clock_dev_state; |
c9b9dcb4 | 686 | struct mlx5_dm; |
f53aaa31 | 687 | struct mlx5_fw_tracer; |
358aa5ce | 688 | struct mlx5_vxlan; |
0ccc171e | 689 | struct mlx5_geneve; |
87175120 | 690 | struct mlx5_hv_vhca; |
f53aaa31 | 691 | |
c9b9dcb4 AL |
692 | #define MLX5_LOG_SW_ICM_BLOCK_SIZE(dev) (MLX5_CAP_DEV_MEM(dev, log_sw_icm_alloc_granularity)) |
693 | #define MLX5_SW_ICM_BLOCK_SIZE(dev) (1 << MLX5_LOG_SW_ICM_BLOCK_SIZE(dev)) | |
694 | ||
3410fbcd MG |
695 | enum { |
696 | MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0, | |
697 | MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1, | |
698 | }; | |
699 | ||
700 | enum { | |
01137808 | 701 | MKEY_CACHE_LAST_STD_ENTRY = 20, |
3410fbcd | 702 | MLX5_IMR_KSM_CACHE_ENTRY, |
01137808 | 703 | MAX_MKEY_CACHE_ENTRIES |
3410fbcd MG |
704 | }; |
705 | ||
706 | struct mlx5_profile { | |
707 | u64 mask; | |
708 | u8 log_max_qp; | |
9df839a7 | 709 | u8 num_cmd_caches; |
3410fbcd MG |
710 | struct { |
711 | int size; | |
712 | int limit; | |
01137808 | 713 | } mr_cache[MAX_MKEY_CACHE_ENTRIES]; |
3410fbcd MG |
714 | }; |
715 | ||
5958a6fa PP |
716 | struct mlx5_hca_cap { |
717 | u32 cur[MLX5_UN_SZ_DW(hca_cap_union)]; | |
718 | u32 max[MLX5_UN_SZ_DW(hca_cap_union)]; | |
719 | }; | |
720 | ||
d98995b4 JL |
721 | enum mlx5_wc_state { |
722 | MLX5_WC_STATE_UNINITIALIZED, | |
723 | MLX5_WC_STATE_UNSUPPORTED, | |
724 | MLX5_WC_STATE_SUPPORTED, | |
725 | }; | |
726 | ||
e126ba97 | 727 | struct mlx5_core_dev { |
27b942fb | 728 | struct device *device; |
386e75af | 729 | enum mlx5_coredev_type coredev_type; |
e126ba97 | 730 | struct pci_dev *pdev; |
89d44f0a MD |
731 | /* sync pci state */ |
732 | struct mutex pci_status_mutex; | |
733 | enum mlx5_pci_status pci_status; | |
e126ba97 EC |
734 | u8 rev_id; |
735 | char board_id[MLX5_BOARD_ID_LEN]; | |
736 | struct mlx5_cmd cmd; | |
71862561 | 737 | struct { |
48f02eef | 738 | struct mlx5_hca_cap *hca[MLX5_CAP_NUM]; |
71862561 | 739 | u32 pcam[MLX5_ST_SZ_DW(pcam_reg)]; |
932ef155 | 740 | u32 mcam[MLX5_MCAM_REGS_NUM][MLX5_ST_SZ_DW(mcam_reg)]; |
99d3cd27 | 741 | u32 fpga[MLX5_ST_SZ_DW(fpga_cap)]; |
c02762eb | 742 | u32 qcam[MLX5_ST_SZ_DW(qcam_reg)]; |
591905ba | 743 | u8 embedded_cpu; |
71862561 | 744 | } caps; |
5945e1ad | 745 | struct mlx5_timeouts *timeouts; |
59c9d35e | 746 | u64 sys_image_guid; |
e126ba97 EC |
747 | phys_addr_t iseg_base; |
748 | struct mlx5_init_seg __iomem *iseg; | |
aa8106f1 | 749 | phys_addr_t bar_addr; |
89d44f0a MD |
750 | enum mlx5_device_state state; |
751 | /* sync interface state */ | |
752 | struct mutex intf_state_mutex; | |
d59b73a6 | 753 | struct lock_class_key lock_key; |
5fc7197d | 754 | unsigned long intf_state; |
e126ba97 | 755 | struct mlx5_priv priv; |
3410fbcd | 756 | struct mlx5_profile profile; |
f62b8bb8 | 757 | u32 issi; |
b50d292b | 758 | struct mlx5e_resources mlx5e_res; |
c9b9dcb4 | 759 | struct mlx5_dm *dm; |
358aa5ce | 760 | struct mlx5_vxlan *vxlan; |
0ccc171e | 761 | struct mlx5_geneve *geneve; |
52ec462e IT |
762 | struct { |
763 | struct mlx5_rsvd_gids reserved_gids; | |
734dc065 | 764 | u32 roce_en; |
52ec462e | 765 | } roce; |
e29341fb IT |
766 | #ifdef CONFIG_MLX5_FPGA |
767 | struct mlx5_fpga_device *fpga; | |
5a7b27eb | 768 | #endif |
f9beaf4f | 769 | struct mlx5_clock *clock; |
574998cf | 770 | struct mlx5_clock_dev_state *clock_state; |
24d33d2c | 771 | struct mlx5_ib_clock_info *clock_info; |
f53aaa31 | 772 | struct mlx5_fw_tracer *tracer; |
12206b17 | 773 | struct mlx5_rsc_dump *rsc_dump; |
b25bbc2f | 774 | u32 vsc_addr; |
87175120 | 775 | struct mlx5_hv_vhca *hv_vhca; |
1f507e80 | 776 | struct mlx5_hwmon *hwmon; |
c8e350e6 JL |
777 | u64 num_block_tc; |
778 | u64 num_block_ipsec; | |
2e92f669 PH |
779 | #ifdef CONFIG_MLX5_MACSEC |
780 | struct mlx5_macsec_fs *macsec_fs; | |
ac7ea1c7 PH |
781 | /* MACsec notifier chain to sync MACsec core and IB database */ |
782 | struct blocking_notifier_head macsec_nh; | |
2e92f669 | 783 | #endif |
8efd7b17 | 784 | u64 num_ipsec_offloads; |
ed29705e | 785 | struct mlx5_sd *sd; |
d98995b4 JL |
786 | enum mlx5_wc_state wc_state; |
787 | /* sync write combining state */ | |
788 | struct mutex wc_state_lock; | |
e126ba97 EC |
789 | }; |
790 | ||
791 | struct mlx5_db { | |
792 | __be32 *db; | |
793 | union { | |
794 | struct mlx5_db_pgdir *pgdir; | |
795 | struct mlx5_ib_user_db_page *user_page; | |
796 | } u; | |
797 | dma_addr_t dma; | |
798 | int index; | |
799 | }; | |
800 | ||
6b367174 JK |
801 | enum { |
802 | MLX5_COMP_EQ_SIZE = 1024, | |
803 | }; | |
804 | ||
adb0c954 SM |
805 | enum { |
806 | MLX5_PTYS_IB = 1 << 0, | |
807 | MLX5_PTYS_EN = 1 << 2, | |
808 | }; | |
809 | ||
e126ba97 EC |
810 | typedef void (*mlx5_cmd_cbk_t)(int status, void *context); |
811 | ||
73dd3a48 MHY |
812 | enum { |
813 | MLX5_CMD_ENT_STATE_PENDING_COMP, | |
814 | }; | |
815 | ||
e126ba97 | 816 | struct mlx5_cmd_work_ent { |
73dd3a48 | 817 | unsigned long state; |
e126ba97 EC |
818 | struct mlx5_cmd_msg *in; |
819 | struct mlx5_cmd_msg *out; | |
746b5583 EC |
820 | void *uout; |
821 | int uout_size; | |
e126ba97 | 822 | mlx5_cmd_cbk_t callback; |
65ee6708 | 823 | struct delayed_work cb_timeout_work; |
e126ba97 | 824 | void *context; |
746b5583 | 825 | int idx; |
17d00e83 | 826 | struct completion handling; |
485d65e1 | 827 | struct completion slotted; |
e126ba97 EC |
828 | struct completion done; |
829 | struct mlx5_cmd *cmd; | |
830 | struct work_struct work; | |
831 | struct mlx5_cmd_layout *lay; | |
832 | int ret; | |
833 | int page_queue; | |
834 | u8 status; | |
835 | u8 token; | |
14a70046 TG |
836 | u64 ts1; |
837 | u64 ts2; | |
746b5583 | 838 | u16 op; |
4525abea | 839 | bool polling; |
50b2412b EBE |
840 | /* Track the max comp handlers */ |
841 | refcount_t refcnt; | |
e126ba97 EC |
842 | }; |
843 | ||
707c4602 MD |
844 | enum phy_port_state { |
845 | MLX5_AAA_111 | |
846 | }; | |
847 | ||
848 | struct mlx5_hca_vport_context { | |
849 | u32 field_select; | |
850 | bool sm_virt_aware; | |
851 | bool has_smi; | |
852 | bool has_raw; | |
853 | enum port_state_policy policy; | |
854 | enum phy_port_state phys_state; | |
855 | enum ib_port_state vport_state; | |
856 | u8 port_physical_state; | |
857 | u64 sys_image_guid; | |
858 | u64 port_guid; | |
859 | u64 node_guid; | |
860 | u32 cap_mask1; | |
861 | u32 cap_mask1_perm; | |
4106a758 MG |
862 | u16 cap_mask2; |
863 | u16 cap_mask2_perm; | |
707c4602 MD |
864 | u16 lid; |
865 | u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */ | |
866 | u8 lmc; | |
867 | u8 subnet_timeout; | |
868 | u16 sm_lid; | |
869 | u8 sm_sl; | |
870 | u16 qkey_violation_counter; | |
871 | u16 pkey_violation_counter; | |
872 | bool grh_required; | |
2a5db20f | 873 | u8 num_plane; |
707c4602 MD |
874 | }; |
875 | ||
e126ba97 EC |
876 | #define STRUCT_FIELD(header, field) \ |
877 | .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \ | |
878 | .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field | |
879 | ||
e126ba97 EC |
880 | extern struct dentry *mlx5_debugfs_root; |
881 | ||
882 | static inline u16 fw_rev_maj(struct mlx5_core_dev *dev) | |
883 | { | |
884 | return ioread32be(&dev->iseg->fw_rev) & 0xffff; | |
885 | } | |
886 | ||
887 | static inline u16 fw_rev_min(struct mlx5_core_dev *dev) | |
888 | { | |
889 | return ioread32be(&dev->iseg->fw_rev) >> 16; | |
890 | } | |
891 | ||
892 | static inline u16 fw_rev_sub(struct mlx5_core_dev *dev) | |
893 | { | |
894 | return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff; | |
895 | } | |
896 | ||
3bcdb17a SG |
897 | static inline u32 mlx5_base_mkey(const u32 key) |
898 | { | |
899 | return key & 0xffffff00u; | |
900 | } | |
901 | ||
26bf3090 TT |
902 | static inline u32 wq_get_byte_sz(u8 log_sz, u8 log_stride) |
903 | { | |
904 | return ((u32)1 << log_sz) << log_stride; | |
905 | } | |
906 | ||
4972e6fa TT |
907 | static inline void mlx5_init_fbc_offset(struct mlx5_buf_list *frags, |
908 | u8 log_stride, u8 log_sz, | |
a0903622 | 909 | u16 strides_offset, |
d7037ad7 | 910 | struct mlx5_frag_buf_ctrl *fbc) |
388ca8be | 911 | { |
4972e6fa | 912 | fbc->frags = frags; |
3a2f7033 TT |
913 | fbc->log_stride = log_stride; |
914 | fbc->log_sz = log_sz; | |
388ca8be YC |
915 | fbc->sz_m1 = (1 << fbc->log_sz) - 1; |
916 | fbc->log_frag_strides = PAGE_SHIFT - fbc->log_stride; | |
917 | fbc->frag_sz_m1 = (1 << fbc->log_frag_strides) - 1; | |
d7037ad7 TT |
918 | fbc->strides_offset = strides_offset; |
919 | } | |
920 | ||
4972e6fa TT |
921 | static inline void mlx5_init_fbc(struct mlx5_buf_list *frags, |
922 | u8 log_stride, u8 log_sz, | |
d7037ad7 TT |
923 | struct mlx5_frag_buf_ctrl *fbc) |
924 | { | |
4972e6fa | 925 | mlx5_init_fbc_offset(frags, log_stride, log_sz, 0, fbc); |
3a2f7033 TT |
926 | } |
927 | ||
388ca8be YC |
928 | static inline void *mlx5_frag_buf_get_wqe(struct mlx5_frag_buf_ctrl *fbc, |
929 | u32 ix) | |
930 | { | |
d7037ad7 TT |
931 | unsigned int frag; |
932 | ||
933 | ix += fbc->strides_offset; | |
934 | frag = ix >> fbc->log_frag_strides; | |
388ca8be | 935 | |
4972e6fa | 936 | return fbc->frags[frag].buf + ((fbc->frag_sz_m1 & ix) << fbc->log_stride); |
388ca8be YC |
937 | } |
938 | ||
37fdffb2 TT |
939 | static inline u32 |
940 | mlx5_frag_buf_get_idx_last_contig_stride(struct mlx5_frag_buf_ctrl *fbc, u32 ix) | |
941 | { | |
942 | u32 last_frag_stride_idx = (ix + fbc->strides_offset) | fbc->frag_sz_m1; | |
943 | ||
944 | return min_t(u32, last_frag_stride_idx - fbc->strides_offset, fbc->sz_m1); | |
945 | } | |
946 | ||
d43b7007 EBE |
947 | enum { |
948 | CMD_ALLOWED_OPCODE_ALL, | |
949 | }; | |
950 | ||
e126ba97 EC |
951 | void mlx5_cmd_use_events(struct mlx5_core_dev *dev); |
952 | void mlx5_cmd_use_polling(struct mlx5_core_dev *dev); | |
d43b7007 | 953 | void mlx5_cmd_allowed_opcode(struct mlx5_core_dev *dev, u16 opcode); |
c4f287c4 | 954 | |
e355477e JG |
955 | struct mlx5_async_ctx { |
956 | struct mlx5_core_dev *dev; | |
957 | atomic_t num_inflight; | |
bacd22df | 958 | struct completion inflight_done; |
e355477e JG |
959 | }; |
960 | ||
961 | struct mlx5_async_work; | |
962 | ||
963 | typedef void (*mlx5_async_cbk_t)(int status, struct mlx5_async_work *context); | |
964 | ||
965 | struct mlx5_async_work { | |
966 | struct mlx5_async_ctx *ctx; | |
967 | mlx5_async_cbk_t user_callback; | |
34f46ae0 | 968 | u16 opcode; /* cmd opcode */ |
870c2481 | 969 | u16 op_mod; /* cmd op_mod */ |
0a34fad1 | 970 | u8 throttle_locked:1; |
f9deed09 | 971 | u8 unpriv_locked:1; |
0a415276 | 972 | void *out; /* pointer to the cmd output buffer */ |
e355477e JG |
973 | }; |
974 | ||
975 | void mlx5_cmd_init_async_ctx(struct mlx5_core_dev *dev, | |
976 | struct mlx5_async_ctx *ctx); | |
977 | void mlx5_cmd_cleanup_async_ctx(struct mlx5_async_ctx *ctx); | |
978 | int mlx5_cmd_exec_cb(struct mlx5_async_ctx *ctx, void *in, int in_size, | |
979 | void *out, int out_size, mlx5_async_cbk_t callback, | |
980 | struct mlx5_async_work *work); | |
0a415276 | 981 | void mlx5_cmd_out_err(struct mlx5_core_dev *dev, u16 opcode, u16 op_mod, void *out); |
f23519e5 SM |
982 | int mlx5_cmd_do(struct mlx5_core_dev *dev, void *in, int in_size, void *out, int out_size); |
983 | int mlx5_cmd_check(struct mlx5_core_dev *dev, int err, void *in, void *out); | |
e126ba97 EC |
984 | int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out, |
985 | int out_size); | |
bb7fc863 LR |
986 | |
987 | #define mlx5_cmd_exec_inout(dev, ifc_cmd, in, out) \ | |
988 | ({ \ | |
989 | mlx5_cmd_exec(dev, in, MLX5_ST_SZ_BYTES(ifc_cmd##_in), out, \ | |
990 | MLX5_ST_SZ_BYTES(ifc_cmd##_out)); \ | |
991 | }) | |
992 | ||
993 | #define mlx5_cmd_exec_in(dev, ifc_cmd, in) \ | |
994 | ({ \ | |
995 | u32 _out[MLX5_ST_SZ_DW(ifc_cmd##_out)] = {}; \ | |
996 | mlx5_cmd_exec_inout(dev, ifc_cmd, in, _out); \ | |
997 | }) | |
998 | ||
4525abea MD |
999 | int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size, |
1000 | void *out, int out_size); | |
b898ce7b | 1001 | bool mlx5_cmd_is_down(struct mlx5_core_dev *dev); |
f9deed09 CM |
1002 | int mlx5_cmd_add_privileged_uid(struct mlx5_core_dev *dev, u16 uid); |
1003 | void mlx5_cmd_remove_privileged_uid(struct mlx5_core_dev *dev, u16 uid); | |
c4f287c4 | 1004 | |
c7d4e6ab JP |
1005 | void mlx5_core_uplink_netdev_set(struct mlx5_core_dev *mdev, struct net_device *netdev); |
1006 | void mlx5_core_uplink_netdev_event_replay(struct mlx5_core_dev *mdev); | |
1007 | ||
0d293714 PH |
1008 | void mlx5_core_mp_event_replay(struct mlx5_core_dev *dev, u32 event, void *data); |
1009 | ||
ac6ea6e8 EC |
1010 | void mlx5_health_cleanup(struct mlx5_core_dev *dev); |
1011 | int mlx5_health_init(struct mlx5_core_dev *dev); | |
e126ba97 | 1012 | void mlx5_start_health_poll(struct mlx5_core_dev *dev); |
76d5581c | 1013 | void mlx5_stop_health_poll(struct mlx5_core_dev *dev, bool disable_health); |
9b98d395 | 1014 | void mlx5_start_health_fw_log_up(struct mlx5_core_dev *dev); |
05ac2c0b | 1015 | void mlx5_drain_health_wq(struct mlx5_core_dev *dev); |
0179720d | 1016 | void mlx5_trigger_health_work(struct mlx5_core_dev *dev); |
1c1b5228 TT |
1017 | int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size, |
1018 | struct mlx5_frag_buf *buf, int node); | |
1019 | void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf); | |
83fec3f1 AL |
1020 | int mlx5_core_create_mkey(struct mlx5_core_dev *dev, u32 *mkey, u32 *in, |
1021 | int inlen); | |
1022 | int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev, u32 mkey); | |
1023 | int mlx5_core_query_mkey(struct mlx5_core_dev *dev, u32 mkey, u32 *out, | |
1024 | int outlen); | |
e126ba97 EC |
1025 | int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn); |
1026 | int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn); | |
0cf53c12 | 1027 | int mlx5_pagealloc_init(struct mlx5_core_dev *dev); |
e126ba97 | 1028 | void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev); |
0cf53c12 | 1029 | void mlx5_pagealloc_start(struct mlx5_core_dev *dev); |
e126ba97 | 1030 | void mlx5_pagealloc_stop(struct mlx5_core_dev *dev); |
4e05cbf0 MS |
1031 | void mlx5_pages_debugfs_init(struct mlx5_core_dev *dev); |
1032 | void mlx5_pages_debugfs_cleanup(struct mlx5_core_dev *dev); | |
cd23b14b | 1033 | int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot); |
e126ba97 EC |
1034 | int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev); |
1035 | void mlx5_register_debugfs(void); | |
1036 | void mlx5_unregister_debugfs(void); | |
388ca8be | 1037 | |
1dcb6c36 | 1038 | void mlx5_fill_page_frag_array_perm(struct mlx5_frag_buf *buf, __be64 *pas, u8 perm); |
1c1b5228 | 1039 | void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas); |
f14c1a14 | 1040 | int mlx5_comp_eqn_get(struct mlx5_core_dev *dev, u16 vecidx, int *eqn); |
e126ba97 EC |
1041 | int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); |
1042 | int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn); | |
1043 | ||
66771a1c | 1044 | struct dentry *mlx5_debugfs_get_dev_root(struct mlx5_core_dev *dev); |
9f818c8a | 1045 | void mlx5_qp_debugfs_init(struct mlx5_core_dev *dev); |
e126ba97 | 1046 | void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev); |
45fee8ed MS |
1047 | int mlx5_access_reg(struct mlx5_core_dev *dev, void *data_in, int size_in, |
1048 | void *data_out, int size_out, u16 reg_id, int arg, | |
1049 | int write, bool verbose); | |
e126ba97 EC |
1050 | int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in, |
1051 | int size_in, void *data_out, int size_out, | |
1052 | u16 reg_num, int arg, int write); | |
adb0c954 | 1053 | |
311c7c71 SM |
1054 | int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db, |
1055 | int node); | |
9b45bde8 TT |
1056 | |
1057 | static inline int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db) | |
1058 | { | |
1059 | return mlx5_db_alloc_node(dev, db, dev->priv.numa_node); | |
1060 | } | |
1061 | ||
e126ba97 EC |
1062 | void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db); |
1063 | ||
e126ba97 | 1064 | const char *mlx5_command_str(int command); |
9f818c8a | 1065 | void mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev); |
e126ba97 | 1066 | void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev); |
3121e3c4 SG |
1067 | int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn, |
1068 | int npsvs, u32 *sig_index); | |
1069 | int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num); | |
1db1f21c | 1070 | __be32 mlx5_core_get_terminate_scatter_list_mkey(struct mlx5_core_dev *dev); |
5903325a | 1071 | void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common); |
e126ba97 | 1072 | |
1466cc5b YP |
1073 | int mlx5_init_rl_table(struct mlx5_core_dev *dev); |
1074 | void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev); | |
05d3ac97 BW |
1075 | int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u16 *index, |
1076 | struct mlx5_rate_limit *rl); | |
1077 | void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, struct mlx5_rate_limit *rl); | |
1466cc5b | 1078 | bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate); |
1326034b YH |
1079 | int mlx5_rl_add_rate_raw(struct mlx5_core_dev *dev, void *rl_in, u16 uid, |
1080 | bool dedicated_entry, u16 *index); | |
1081 | void mlx5_rl_remove_rate_raw(struct mlx5_core_dev *dev, u16 index); | |
05d3ac97 BW |
1082 | bool mlx5_rl_are_equal(struct mlx5_rate_limit *rl_0, |
1083 | struct mlx5_rate_limit *rl_1); | |
a6d51b68 EC |
1084 | int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg, |
1085 | bool map_wc, bool fast_path); | |
1086 | void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg); | |
1466cc5b | 1087 | |
674dd4e2 | 1088 | unsigned int mlx5_comp_vectors_max(struct mlx5_core_dev *dev); |
f3147015 | 1089 | int mlx5_comp_vector_get_cpu(struct mlx5_core_dev *dev, int vector); |
52ec462e IT |
1090 | unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev); |
1091 | int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index, | |
1092 | u8 roce_version, u8 roce_l3_type, const u8 *gid, | |
cfe4e37f | 1093 | const u8 *mac, bool vlan, u16 vlan_id, u8 port_num); |
52ec462e | 1094 | |
e126ba97 EC |
1095 | static inline u32 mlx5_mkey_to_idx(u32 mkey) |
1096 | { | |
1097 | return mkey >> 8; | |
1098 | } | |
1099 | ||
1100 | static inline u32 mlx5_idx_to_mkey(u32 mkey_idx) | |
1101 | { | |
1102 | return mkey_idx << 8; | |
1103 | } | |
1104 | ||
746b5583 EC |
1105 | static inline u8 mlx5_mkey_variant(u32 mkey) |
1106 | { | |
1107 | return mkey & 0xff; | |
1108 | } | |
1109 | ||
241dc159 | 1110 | /* Async-atomic event notifier used by mlx5 core to forward FW |
39c538d6 | 1111 | * evetns received from event queue to mlx5 consumers. |
241dc159 AL |
1112 | * Optimise event queue dipatching. |
1113 | */ | |
20902be4 SM |
1114 | int mlx5_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); |
1115 | int mlx5_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
241dc159 AL |
1116 | |
1117 | /* Async-atomic event notifier used for forwarding | |
1118 | * evetns from the event queue into the to mlx5 events dispatcher, | |
1119 | * eswitch, clock and others. | |
1120 | */ | |
c0670781 YH |
1121 | int mlx5_eq_notifier_register(struct mlx5_core_dev *dev, struct mlx5_nb *nb); |
1122 | int mlx5_eq_notifier_unregister(struct mlx5_core_dev *dev, struct mlx5_nb *nb); | |
20902be4 | 1123 | |
241dc159 AL |
1124 | /* Blocking event notifier used to forward SW events, used for slow path */ |
1125 | int mlx5_blocking_notifier_register(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
1126 | int mlx5_blocking_notifier_unregister(struct mlx5_core_dev *dev, struct notifier_block *nb); | |
1127 | int mlx5_blocking_notifier_call_chain(struct mlx5_core_dev *dev, unsigned int event, | |
1128 | void *data); | |
1129 | ||
211e6c80 | 1130 | int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id); |
9603b61d | 1131 | |
3bc34f3b AH |
1132 | int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev); |
1133 | int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev); | |
7c34ec19 AH |
1134 | bool mlx5_lag_is_roce(struct mlx5_core_dev *dev); |
1135 | bool mlx5_lag_is_sriov(struct mlx5_core_dev *dev); | |
7907f23a | 1136 | bool mlx5_lag_is_active(struct mlx5_core_dev *dev); |
a83bb5df | 1137 | bool mlx5_lag_mode_is_hash(struct mlx5_core_dev *dev); |
af8c0e25 MB |
1138 | bool mlx5_lag_is_master(struct mlx5_core_dev *dev); |
1139 | bool mlx5_lag_is_shared_fdb(struct mlx5_core_dev *dev); | |
27f9e0cc | 1140 | bool mlx5_lag_is_mpesw(struct mlx5_core_dev *dev); |
c6bc6041 MG |
1141 | u8 mlx5_lag_get_slave_port(struct mlx5_core_dev *dev, |
1142 | struct net_device *slave); | |
71a0ff65 MD |
1143 | int mlx5_lag_query_cong_counters(struct mlx5_core_dev *dev, |
1144 | u64 *values, | |
1145 | int num_counters, | |
1146 | size_t *offsets); | |
222dd185 SD |
1147 | struct mlx5_core_dev *mlx5_lag_get_next_peer_mdev(struct mlx5_core_dev *dev, int *i); |
1148 | ||
1149 | #define mlx5_lag_for_each_peer_mdev(dev, peer, i) \ | |
1150 | for (i = 0, peer = mlx5_lag_get_next_peer_mdev(dev, &i); \ | |
1151 | peer; \ | |
1152 | peer = mlx5_lag_get_next_peer_mdev(dev, &i)) | |
1153 | ||
34a30d76 | 1154 | u8 mlx5_lag_get_num_ports(struct mlx5_core_dev *dev); |
01187175 EC |
1155 | struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev); |
1156 | void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up); | |
c9b9dcb4 | 1157 | int mlx5_dm_sw_icm_alloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, |
dff8e2d1 ES |
1158 | u64 length, u32 log_alignment, u16 uid, |
1159 | phys_addr_t *addr, u32 *obj_id); | |
c9b9dcb4 AL |
1160 | int mlx5_dm_sw_icm_dealloc(struct mlx5_core_dev *dev, enum mlx5_sw_icm_type type, |
1161 | u64 length, u16 uid, phys_addr_t addr, u32 obj_id); | |
7907f23a | 1162 | |
1695b97b YH |
1163 | struct mlx5_core_dev *mlx5_vf_get_core_dev(struct pci_dev *pdev); |
1164 | void mlx5_vf_put_core_dev(struct mlx5_core_dev *mdev); | |
1165 | ||
846e4373 YH |
1166 | int mlx5_sriov_blocking_notifier_register(struct mlx5_core_dev *mdev, |
1167 | int vf_id, | |
1168 | struct notifier_block *nb); | |
1169 | void mlx5_sriov_blocking_notifier_unregister(struct mlx5_core_dev *mdev, | |
1170 | int vf_id, | |
1171 | struct notifier_block *nb); | |
f6a8a19b DD |
1172 | int mlx5_rdma_rn_get_params(struct mlx5_core_dev *mdev, |
1173 | struct ib_device *device, | |
1174 | struct rdma_netdev_alloc_params *params); | |
e126ba97 | 1175 | |
fc50db98 EC |
1176 | enum { |
1177 | MLX5_PCI_DEV_IS_VF = 1 << 0, | |
1178 | }; | |
1179 | ||
2752b823 | 1180 | static inline bool mlx5_core_is_pf(const struct mlx5_core_dev *dev) |
fc50db98 | 1181 | { |
386e75af | 1182 | return dev->coredev_type == MLX5_COREDEV_PF; |
fc50db98 EC |
1183 | } |
1184 | ||
e53a9d26 PP |
1185 | static inline bool mlx5_core_is_vf(const struct mlx5_core_dev *dev) |
1186 | { | |
1187 | return dev->coredev_type == MLX5_COREDEV_VF; | |
1188 | } | |
1189 | ||
e05feab2 PH |
1190 | static inline bool mlx5_core_same_coredev_type(const struct mlx5_core_dev *dev1, |
1191 | const struct mlx5_core_dev *dev2) | |
1192 | { | |
1193 | return dev1->coredev_type == dev2->coredev_type; | |
1194 | } | |
1195 | ||
3b1e58aa | 1196 | static inline bool mlx5_core_is_ecpf(const struct mlx5_core_dev *dev) |
591905ba BW |
1197 | { |
1198 | return dev->caps.embedded_cpu; | |
1199 | } | |
1200 | ||
2752b823 PP |
1201 | static inline bool |
1202 | mlx5_core_is_ecpf_esw_manager(const struct mlx5_core_dev *dev) | |
7f0d11c7 BW |
1203 | { |
1204 | return dev->caps.embedded_cpu && MLX5_CAP_GEN(dev, eswitch_manager); | |
1205 | } | |
1206 | ||
2752b823 | 1207 | static inline bool mlx5_ecpf_vport_exists(const struct mlx5_core_dev *dev) |
81cd229c BW |
1208 | { |
1209 | return mlx5_core_is_pf(dev) && MLX5_CAP_ESW(dev, ecpf_vport_exists); | |
1210 | } | |
1211 | ||
2752b823 | 1212 | static inline u16 mlx5_core_max_vfs(const struct mlx5_core_dev *dev) |
feb39369 | 1213 | { |
86eec50b | 1214 | return dev->priv.sriov.max_vfs; |
feb39369 BW |
1215 | } |
1216 | ||
617f5db1 MB |
1217 | static inline int mlx5_lag_is_lacp_owner(struct mlx5_core_dev *dev) |
1218 | { | |
1219 | /* LACP owner conditions: | |
1220 | * 1) Function is physical. | |
1221 | * 2) LAG is supported by FW. | |
1222 | * 3) LAG is managed by driver (currently the only option). | |
1223 | */ | |
1224 | return MLX5_CAP_GEN(dev, vport_group_manager) && | |
1225 | (MLX5_CAP_GEN(dev, num_lag_ports) > 1) && | |
1226 | MLX5_CAP_GEN(dev, lag_master); | |
1227 | } | |
1228 | ||
dc131808 DJ |
1229 | static inline u16 mlx5_core_max_ec_vfs(const struct mlx5_core_dev *dev) |
1230 | { | |
1231 | return dev->priv.sriov.max_ec_vfs; | |
1232 | } | |
1233 | ||
707c4602 MD |
1234 | static inline int mlx5_get_gid_table_len(u16 param) |
1235 | { | |
1236 | if (param > 4) { | |
1237 | pr_warn("gid table length is zero\n"); | |
1238 | return 0; | |
1239 | } | |
1240 | ||
1241 | return 8 * (1 << param); | |
1242 | } | |
1243 | ||
1466cc5b YP |
1244 | static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev) |
1245 | { | |
1246 | return !!(dev->priv.rl_table.max_size); | |
1247 | } | |
1248 | ||
32f69e4b DJ |
1249 | static inline int mlx5_core_is_mp_slave(struct mlx5_core_dev *dev) |
1250 | { | |
1251 | return MLX5_CAP_GEN(dev, affiliate_nic_vport_criteria) && | |
1252 | MLX5_CAP_GEN(dev, num_vhca_ports) <= 1; | |
1253 | } | |
1254 | ||
1255 | static inline int mlx5_core_is_mp_master(struct mlx5_core_dev *dev) | |
1256 | { | |
1257 | return MLX5_CAP_GEN(dev, num_vhca_ports) > 1; | |
1258 | } | |
1259 | ||
1260 | static inline int mlx5_core_mp_enabled(struct mlx5_core_dev *dev) | |
1261 | { | |
1262 | return mlx5_core_is_mp_slave(dev) || | |
1263 | mlx5_core_is_mp_master(dev); | |
1264 | } | |
1265 | ||
7fd8aefb DJ |
1266 | static inline int mlx5_core_native_port_num(struct mlx5_core_dev *dev) |
1267 | { | |
32f69e4b DJ |
1268 | if (!mlx5_core_mp_enabled(dev)) |
1269 | return 1; | |
1270 | ||
1271 | return MLX5_CAP_GEN(dev, native_port_num); | |
7fd8aefb DJ |
1272 | } |
1273 | ||
2ec16ddd RL |
1274 | static inline int mlx5_get_dev_index(struct mlx5_core_dev *dev) |
1275 | { | |
1021d064 RL |
1276 | int idx = MLX5_CAP_GEN(dev, native_port_num); |
1277 | ||
1278 | if (idx >= 1 && idx <= MLX5_MAX_PORTS) | |
1279 | return idx - 1; | |
1280 | else | |
1281 | return PCI_FUNC(dev->pdev->devfn); | |
2ec16ddd RL |
1282 | } |
1283 | ||
020446e0 EC |
1284 | enum { |
1285 | MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32, | |
1286 | }; | |
1287 | ||
9ca05b0f MS |
1288 | bool mlx5_is_roce_on(struct mlx5_core_dev *dev); |
1289 | ||
1290 | static inline bool mlx5_get_roce_state(struct mlx5_core_dev *dev) | |
cc9defcb | 1291 | { |
9ca05b0f MS |
1292 | if (MLX5_CAP_GEN(dev, roce_rw_supported)) |
1293 | return MLX5_CAP_GEN(dev, roce); | |
1294 | ||
1295 | /* If RoCE cap is read-only in FW, get RoCE state from devlink | |
1296 | * in order to support RoCE enable/disable feature | |
1297 | */ | |
1298 | return mlx5_is_roce_on(dev); | |
cc9defcb MG |
1299 | } |
1300 | ||
58dbd642 | 1301 | #ifdef CONFIG_MLX5_MACSEC |
758ce14a PH |
1302 | static inline bool mlx5e_is_macsec_device(const struct mlx5_core_dev *mdev) |
1303 | { | |
1304 | if (!(MLX5_CAP_GEN_64(mdev, general_obj_types) & | |
1305 | MLX5_GENERAL_OBJ_TYPES_CAP_MACSEC_OFFLOAD)) | |
1306 | return false; | |
1307 | ||
1308 | if (!MLX5_CAP_GEN(mdev, log_max_dek)) | |
1309 | return false; | |
1310 | ||
1311 | if (!MLX5_CAP_MACSEC(mdev, log_max_macsec_offload)) | |
1312 | return false; | |
1313 | ||
1314 | if (!MLX5_CAP_FLOWTABLE_NIC_RX(mdev, macsec_decrypt) || | |
1315 | !MLX5_CAP_FLOWTABLE_NIC_RX(mdev, reformat_remove_macsec)) | |
1316 | return false; | |
1317 | ||
1318 | if (!MLX5_CAP_FLOWTABLE_NIC_TX(mdev, macsec_encrypt) || | |
1319 | !MLX5_CAP_FLOWTABLE_NIC_TX(mdev, reformat_add_macsec)) | |
1320 | return false; | |
1321 | ||
1322 | if (!MLX5_CAP_MACSEC(mdev, macsec_crypto_esp_aes_gcm_128_encrypt) && | |
1323 | !MLX5_CAP_MACSEC(mdev, macsec_crypto_esp_aes_gcm_256_encrypt)) | |
1324 | return false; | |
1325 | ||
1326 | if (!MLX5_CAP_MACSEC(mdev, macsec_crypto_esp_aes_gcm_128_decrypt) && | |
1327 | !MLX5_CAP_MACSEC(mdev, macsec_crypto_esp_aes_gcm_256_decrypt)) | |
1328 | return false; | |
1329 | ||
1330 | return true; | |
1331 | } | |
1332 | ||
1333 | #define NIC_RDMA_BOTH_DIRS_CAPS (MLX5_FT_NIC_RX_2_NIC_RX_RDMA | MLX5_FT_NIC_TX_RDMA_2_NIC_TX) | |
1334 | ||
1335 | static inline bool mlx5_is_macsec_roce_supported(struct mlx5_core_dev *mdev) | |
1336 | { | |
1337 | if (((MLX5_CAP_GEN_2(mdev, flow_table_type_2_type) & | |
1338 | NIC_RDMA_BOTH_DIRS_CAPS) != NIC_RDMA_BOTH_DIRS_CAPS) || | |
1339 | !MLX5_CAP_FLOWTABLE_RDMA_TX(mdev, max_modify_header_actions) || | |
58dbd642 | 1340 | !mlx5e_is_macsec_device(mdev) || !mdev->macsec_fs) |
758ce14a PH |
1341 | return false; |
1342 | ||
1343 | return true; | |
1344 | } | |
58dbd642 | 1345 | #endif |
758ce14a | 1346 | |
168723c1 MM |
1347 | enum { |
1348 | MLX5_OCTWORD = 16, | |
1349 | }; | |
d98995b4 JL |
1350 | |
1351 | bool mlx5_wc_support_get(struct mlx5_core_dev *mdev); | |
e126ba97 | 1352 | #endif /* MLX5_DRIVER_H */ |