net/dcb: Add dscp to priority selector type
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
52ec462e 47#include <linux/idr.h>
6ecde51d 48
e126ba97
EC
49#include <linux/mlx5/device.h>
50#include <linux/mlx5/doorbell.h>
af1ba291 51#include <linux/mlx5/srq.h>
7c39afb3
FD
52#include <linux/timecounter.h>
53#include <linux/ptp_clock_kernel.h>
e126ba97
EC
54
55enum {
56 MLX5_BOARD_ID_LEN = 64,
57 MLX5_MAX_NAME_LEN = 16,
58};
59
60enum {
61 /* one minute for the sake of bringup. Generally, commands must always
62 * complete and we may need to increase this timeout value
63 */
6b6c07bd 64 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
65 MLX5_CMD_WQ_MAX_NAME = 32,
66};
67
68enum {
69 CMD_OWNER_SW = 0x0,
70 CMD_OWNER_HW = 0x1,
71 CMD_STATUS_SUCCESS = 0,
72};
73
74enum mlx5_sqp_t {
75 MLX5_SQP_SMI = 0,
76 MLX5_SQP_GSI = 1,
77 MLX5_SQP_IEEE_1588 = 2,
78 MLX5_SQP_SNIFFER = 3,
79 MLX5_SQP_SYNC_UMR = 4,
80};
81
82enum {
83 MLX5_MAX_PORTS = 2,
84};
85
86enum {
87 MLX5_EQ_VEC_PAGES = 0,
88 MLX5_EQ_VEC_CMD = 1,
89 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 90 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
91 MLX5_EQ_VEC_COMP_BASE,
92};
93
94enum {
db058a18 95 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
96};
97
98enum {
99 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
100 MLX5_ATOMIC_MODE_CX = 2 << 16,
101 MLX5_ATOMIC_MODE_8B = 3 << 16,
102 MLX5_ATOMIC_MODE_16B = 4 << 16,
103 MLX5_ATOMIC_MODE_32B = 5 << 16,
104 MLX5_ATOMIC_MODE_64B = 6 << 16,
105 MLX5_ATOMIC_MODE_128B = 7 << 16,
106 MLX5_ATOMIC_MODE_256B = 8 << 16,
107};
108
e126ba97 109enum {
4f3961ee
SM
110 MLX5_REG_QETCR = 0x4005,
111 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
112 MLX5_REG_DCBX_PARAM = 0x4020,
113 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
114 MLX5_REG_FPGA_CAP = 0x4022,
115 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 116 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
e126ba97
EC
117 MLX5_REG_PCAP = 0x5001,
118 MLX5_REG_PMTU = 0x5003,
119 MLX5_REG_PTYS = 0x5004,
120 MLX5_REG_PAOS = 0x5006,
3c2d18ef 121 MLX5_REG_PFCC = 0x5007,
efea389d 122 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
123 MLX5_REG_PMAOS = 0x5012,
124 MLX5_REG_PUDE = 0x5009,
125 MLX5_REG_PMPE = 0x5010,
126 MLX5_REG_PELC = 0x500e,
a124d13e 127 MLX5_REG_PVLC = 0x500f,
94cb1ebb 128 MLX5_REG_PCMR = 0x5041,
bb64143e 129 MLX5_REG_PMLP = 0x5002,
cfdcbcea 130 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
131 MLX5_REG_NODE_DESC = 0x6001,
132 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 133 MLX5_REG_MCIA = 0x9014,
da54d24e 134 MLX5_REG_MLCR = 0x902b,
8ed1a630 135 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
136 MLX5_REG_MTPPS = 0x9053,
137 MLX5_REG_MTPPSE = 0x9054,
47176289
OG
138 MLX5_REG_MCQI = 0x9061,
139 MLX5_REG_MCC = 0x9062,
140 MLX5_REG_MCDA = 0x9063,
cfdcbcea 141 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
142};
143
341c5ee2
HN
144enum mlx5_dcbx_oper_mode {
145 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
146 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
147};
148
da7525d2
EBE
149enum {
150 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
151 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
152};
153
e420f0c0
HE
154enum mlx5_page_fault_resume_flags {
155 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
156 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
157 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
158 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
159};
160
e126ba97
EC
161enum dbg_rsc_type {
162 MLX5_DBG_RSC_QP,
163 MLX5_DBG_RSC_EQ,
164 MLX5_DBG_RSC_CQ,
165};
166
7ecf6d8f
BW
167enum port_state_policy {
168 MLX5_POLICY_DOWN = 0,
169 MLX5_POLICY_UP = 1,
170 MLX5_POLICY_FOLLOW = 2,
171 MLX5_POLICY_INVALID = 0xffffffff
172};
173
e126ba97
EC
174struct mlx5_field_desc {
175 struct dentry *dent;
176 int i;
177};
178
179struct mlx5_rsc_debug {
180 struct mlx5_core_dev *dev;
181 void *object;
182 enum dbg_rsc_type type;
183 struct dentry *root;
184 struct mlx5_field_desc fields[0];
185};
186
187enum mlx5_dev_event {
188 MLX5_DEV_EVENT_SYS_ERROR,
189 MLX5_DEV_EVENT_PORT_UP,
190 MLX5_DEV_EVENT_PORT_DOWN,
191 MLX5_DEV_EVENT_PORT_INITIALIZED,
192 MLX5_DEV_EVENT_LID_CHANGE,
193 MLX5_DEV_EVENT_PKEY_CHANGE,
194 MLX5_DEV_EVENT_GUID_CHANGE,
195 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 196 MLX5_DEV_EVENT_PPS,
246ac981 197 MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
e126ba97
EC
198};
199
4c916a79 200enum mlx5_port_status {
6fa1bcab
AS
201 MLX5_PORT_UP = 1,
202 MLX5_PORT_DOWN = 2,
4c916a79
RS
203};
204
d9aaed83
AK
205enum mlx5_eq_type {
206 MLX5_EQ_TYPE_COMP,
207 MLX5_EQ_TYPE_ASYNC,
208#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
209 MLX5_EQ_TYPE_PF,
210#endif
211};
212
2f5ff264 213struct mlx5_bfreg_info {
b037c29a 214 u32 *sys_pages;
2f5ff264 215 int num_low_latency_bfregs;
e126ba97 216 unsigned int *count;
e126ba97
EC
217
218 /*
2f5ff264 219 * protect bfreg allocation data structs
e126ba97
EC
220 */
221 struct mutex lock;
78c0f98c 222 u32 ver;
b037c29a
EC
223 bool lib_uar_4k;
224 u32 num_sys_pages;
e126ba97
EC
225};
226
227struct mlx5_cmd_first {
228 __be32 data[4];
229};
230
231struct mlx5_cmd_msg {
232 struct list_head list;
0ac3ea70 233 struct cmd_msg_cache *parent;
e126ba97
EC
234 u32 len;
235 struct mlx5_cmd_first first;
236 struct mlx5_cmd_mailbox *next;
237};
238
239struct mlx5_cmd_debug {
240 struct dentry *dbg_root;
241 struct dentry *dbg_in;
242 struct dentry *dbg_out;
243 struct dentry *dbg_outlen;
244 struct dentry *dbg_status;
245 struct dentry *dbg_run;
246 void *in_msg;
247 void *out_msg;
248 u8 status;
249 u16 inlen;
250 u16 outlen;
251};
252
0ac3ea70 253struct cmd_msg_cache {
e126ba97
EC
254 /* protect block chain allocations
255 */
256 spinlock_t lock;
257 struct list_head head;
0ac3ea70
MHY
258 unsigned int max_inbox_size;
259 unsigned int num_ent;
e126ba97
EC
260};
261
0ac3ea70
MHY
262enum {
263 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
264};
265
266struct mlx5_cmd_stats {
267 u64 sum;
268 u64 n;
269 struct dentry *root;
270 struct dentry *avg;
271 struct dentry *count;
272 /* protect command average calculations */
273 spinlock_t lock;
274};
275
276struct mlx5_cmd {
64599cca
EC
277 void *cmd_alloc_buf;
278 dma_addr_t alloc_dma;
279 int alloc_size;
e126ba97
EC
280 void *cmd_buf;
281 dma_addr_t dma;
282 u16 cmdif_rev;
283 u8 log_sz;
284 u8 log_stride;
285 int max_reg_cmds;
286 int events;
287 u32 __iomem *vector;
288
289 /* protect command queue allocations
290 */
291 spinlock_t alloc_lock;
292
293 /* protect token allocations
294 */
295 spinlock_t token_lock;
296 u8 token;
297 unsigned long bitmask;
298 char wq_name[MLX5_CMD_WQ_MAX_NAME];
299 struct workqueue_struct *wq;
300 struct semaphore sem;
301 struct semaphore pages_sem;
302 int mode;
303 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 304 struct dma_pool *pool;
e126ba97 305 struct mlx5_cmd_debug dbg;
0ac3ea70 306 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
307 int checksum_disabled;
308 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
309};
310
311struct mlx5_port_caps {
312 int gid_table_len;
313 int pkey_table_len;
938fe83c 314 u8 ext_port_cap;
c43f1112 315 bool has_smi;
e126ba97
EC
316};
317
318struct mlx5_cmd_mailbox {
319 void *buf;
320 dma_addr_t dma;
321 struct mlx5_cmd_mailbox *next;
322};
323
324struct mlx5_buf_list {
325 void *buf;
326 dma_addr_t map;
327};
328
329struct mlx5_buf {
330 struct mlx5_buf_list direct;
e126ba97 331 int npages;
e126ba97 332 int size;
f241e749 333 u8 page_shift;
e126ba97
EC
334};
335
1c1b5228
TT
336struct mlx5_frag_buf {
337 struct mlx5_buf_list *frags;
338 int npages;
339 int size;
340 u8 page_shift;
341};
342
94c6825e
MB
343struct mlx5_eq_tasklet {
344 struct list_head list;
345 struct list_head process_list;
346 struct tasklet_struct task;
347 /* lock on completion tasklet list */
348 spinlock_t lock;
349};
350
d9aaed83
AK
351struct mlx5_eq_pagefault {
352 struct work_struct work;
353 /* Pagefaults lock */
354 spinlock_t lock;
355 struct workqueue_struct *wq;
356 mempool_t *pool;
357};
358
e126ba97
EC
359struct mlx5_eq {
360 struct mlx5_core_dev *dev;
361 __be32 __iomem *doorbell;
362 u32 cons_index;
363 struct mlx5_buf buf;
364 int size;
0b6e26ce 365 unsigned int irqn;
e126ba97
EC
366 u8 eqn;
367 int nent;
368 u64 mask;
e126ba97
EC
369 struct list_head list;
370 int index;
371 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
372 enum mlx5_eq_type type;
373 union {
374 struct mlx5_eq_tasklet tasklet_ctx;
375#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
376 struct mlx5_eq_pagefault pf_ctx;
377#endif
378 };
e126ba97
EC
379};
380
3121e3c4
SG
381struct mlx5_core_psv {
382 u32 psv_idx;
383 struct psv_layout {
384 u32 pd;
385 u16 syndrome;
386 u16 reserved;
387 u16 bg;
388 u16 app_tag;
389 u32 ref_tag;
390 } psv;
391};
392
393struct mlx5_core_sig_ctx {
394 struct mlx5_core_psv psv_memory;
395 struct mlx5_core_psv psv_wire;
d5436ba0
SG
396 struct ib_sig_err err_item;
397 bool sig_status_checked;
398 bool sig_err_exists;
399 u32 sigerr_count;
3121e3c4 400};
e126ba97 401
aa8e08d2
AK
402enum {
403 MLX5_MKEY_MR = 1,
404 MLX5_MKEY_MW,
405};
406
a606b0f6 407struct mlx5_core_mkey {
e126ba97
EC
408 u64 iova;
409 u64 size;
410 u32 key;
411 u32 pd;
aa8e08d2 412 u32 type;
e126ba97
EC
413};
414
d9aaed83
AK
415#define MLX5_24BIT_MASK ((1 << 24) - 1)
416
5903325a 417enum mlx5_res_type {
e2013b21 418 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
419 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
420 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
421 MLX5_RES_SRQ = 3,
422 MLX5_RES_XSRQ = 4,
5b3ec3fc 423 MLX5_RES_XRQ = 5,
5903325a
EC
424};
425
426struct mlx5_core_rsc_common {
427 enum mlx5_res_type res;
428 atomic_t refcount;
429 struct completion free;
430};
431
e126ba97 432struct mlx5_core_srq {
01949d01 433 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
434 u32 srqn;
435 int max;
436 int max_gs;
437 int max_avail_gather;
438 int wqe_shift;
439 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
440
441 atomic_t refcount;
442 struct completion free;
443};
444
445struct mlx5_eq_table {
446 void __iomem *update_ci;
447 void __iomem *update_arm_ci;
233d05d2 448 struct list_head comp_eqs_list;
e126ba97
EC
449 struct mlx5_eq pages_eq;
450 struct mlx5_eq async_eq;
451 struct mlx5_eq cmd_eq;
d9aaed83
AK
452#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
453 struct mlx5_eq pfault_eq;
454#endif
e126ba97
EC
455 int num_comp_vectors;
456 /* protect EQs list
457 */
458 spinlock_t lock;
459};
460
a6d51b68 461struct mlx5_uars_page {
e126ba97 462 void __iomem *map;
a6d51b68
EC
463 bool wc;
464 u32 index;
465 struct list_head list;
466 unsigned int bfregs;
467 unsigned long *reg_bitmap; /* for non fast path bf regs */
468 unsigned long *fp_bitmap;
469 unsigned int reg_avail;
470 unsigned int fp_avail;
471 struct kref ref_count;
472 struct mlx5_core_dev *mdev;
e126ba97
EC
473};
474
a6d51b68
EC
475struct mlx5_bfreg_head {
476 /* protect blue flame registers allocations */
477 struct mutex lock;
478 struct list_head list;
479};
480
481struct mlx5_bfreg_data {
482 struct mlx5_bfreg_head reg_head;
483 struct mlx5_bfreg_head wc_head;
484};
485
486struct mlx5_sq_bfreg {
487 void __iomem *map;
488 struct mlx5_uars_page *up;
489 bool wc;
490 u32 index;
491 unsigned int offset;
492};
e126ba97
EC
493
494struct mlx5_core_health {
495 struct health_buffer __iomem *health;
496 __be32 __iomem *health_counter;
497 struct timer_list timer;
e126ba97
EC
498 u32 prev;
499 int miss_counter;
fd76ee4d 500 bool sick;
05ac2c0b
MHY
501 /* wq spinlock to synchronize draining */
502 spinlock_t wq_lock;
ac6ea6e8 503 struct workqueue_struct *wq;
05ac2c0b 504 unsigned long flags;
ac6ea6e8 505 struct work_struct work;
04c0c1ab 506 struct delayed_work recover_work;
e126ba97
EC
507};
508
509struct mlx5_cq_table {
510 /* protect radix tree
511 */
512 spinlock_t lock;
513 struct radix_tree_root tree;
514};
515
516struct mlx5_qp_table {
517 /* protect radix tree
518 */
519 spinlock_t lock;
520 struct radix_tree_root tree;
521};
522
523struct mlx5_srq_table {
524 /* protect radix tree
525 */
526 spinlock_t lock;
527 struct radix_tree_root tree;
528};
529
a606b0f6 530struct mlx5_mkey_table {
3bcdb17a
SG
531 /* protect radix tree
532 */
533 rwlock_t lock;
534 struct radix_tree_root tree;
535};
536
fc50db98
EC
537struct mlx5_vf_context {
538 int enabled;
7ecf6d8f
BW
539 u64 port_guid;
540 u64 node_guid;
541 enum port_state_policy policy;
fc50db98
EC
542};
543
544struct mlx5_core_sriov {
545 struct mlx5_vf_context *vfs_ctx;
546 int num_vfs;
547 int enabled_vfs;
548};
549
db058a18 550struct mlx5_irq_info {
db058a18
SM
551 char name[MLX5_MAX_IRQ_NAME];
552};
553
43a335e0 554struct mlx5_fc_stats {
29cc6679 555 struct rb_root counters;
43a335e0
AV
556 struct list_head addlist;
557 /* protect addlist add/splice operations */
558 spinlock_t addlist_lock;
559
560 struct workqueue_struct *wq;
561 struct delayed_work work;
562 unsigned long next_query;
f6dfb4c3 563 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
564};
565
eeb66cdb 566struct mlx5_mpfs;
073bb189 567struct mlx5_eswitch;
7907f23a 568struct mlx5_lag;
d9aaed83 569struct mlx5_pagefault;
073bb189 570
1466cc5b
YP
571struct mlx5_rl_entry {
572 u32 rate;
573 u16 index;
574 u16 refcount;
575};
576
577struct mlx5_rl_table {
578 /* protect rate limit table */
579 struct mutex rl_lock;
580 u16 max_size;
581 u32 max_rate;
582 u32 min_rate;
583 struct mlx5_rl_entry *rl_entry;
584};
585
d4eb4cd7
HN
586enum port_module_event_status_type {
587 MLX5_MODULE_STATUS_PLUGGED = 0x1,
588 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
589 MLX5_MODULE_STATUS_ERROR = 0x3,
590 MLX5_MODULE_STATUS_NUM = 0x3,
591};
592
593enum port_module_event_error_type {
594 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
595 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
596 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
597 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
598 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
599 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
600 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
601 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
602 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
603 MLX5_MODULE_EVENT_ERROR_NUM,
604};
605
606struct mlx5_port_module_event_stats {
607 u64 status_counters[MLX5_MODULE_STATUS_NUM];
608 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
609};
610
e126ba97
EC
611struct mlx5_priv {
612 char name[MLX5_MAX_NAME_LEN];
613 struct mlx5_eq_table eq_table;
db058a18 614 struct mlx5_irq_info *irq_info;
e126ba97
EC
615
616 /* pages stuff */
617 struct workqueue_struct *pg_wq;
618 struct rb_root page_root;
619 int fw_pages;
6aec21f6 620 atomic_t reg_pages;
bf0bf77f 621 struct list_head free_list;
fc50db98 622 int vfs_pages;
e126ba97
EC
623
624 struct mlx5_core_health health;
625
626 struct mlx5_srq_table srq_table;
627
628 /* start: qp staff */
629 struct mlx5_qp_table qp_table;
630 struct dentry *qp_debugfs;
631 struct dentry *eq_debugfs;
632 struct dentry *cq_debugfs;
633 struct dentry *cmdif_debugfs;
634 /* end: qp staff */
635
636 /* start: cq staff */
637 struct mlx5_cq_table cq_table;
638 /* end: cq staff */
639
a606b0f6
MB
640 /* start: mkey staff */
641 struct mlx5_mkey_table mkey_table;
642 /* end: mkey staff */
3bcdb17a 643
e126ba97 644 /* start: alloc staff */
311c7c71
SM
645 /* protect buffer alocation according to numa node */
646 struct mutex alloc_mutex;
647 int numa_node;
648
e126ba97
EC
649 struct mutex pgdir_mutex;
650 struct list_head pgdir_list;
651 /* end: alloc staff */
652 struct dentry *dbg_root;
653
654 /* protect mkey key part */
655 spinlock_t mkey_lock;
656 u8 mkey_key;
9603b61d
JM
657
658 struct list_head dev_list;
659 struct list_head ctx_list;
660 spinlock_t ctx_lock;
073bb189 661
97834eba
ES
662 struct list_head waiting_events_list;
663 bool is_accum_events;
664
fba53f7b 665 struct mlx5_flow_steering *steering;
eeb66cdb 666 struct mlx5_mpfs *mpfs;
073bb189 667 struct mlx5_eswitch *eswitch;
fc50db98 668 struct mlx5_core_sriov sriov;
7907f23a 669 struct mlx5_lag *lag;
fc50db98 670 unsigned long pci_dev_data;
43a335e0 671 struct mlx5_fc_stats fc_stats;
1466cc5b 672 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
673
674 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
675
676#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
677 void (*pfault)(struct mlx5_core_dev *dev,
678 void *context,
679 struct mlx5_pagefault *pfault);
680 void *pfault_ctx;
681 struct srcu_struct pfault_srcu;
682#endif
a6d51b68 683 struct mlx5_bfreg_data bfregs;
01187175 684 struct mlx5_uars_page *uar;
e126ba97
EC
685};
686
89d44f0a
MD
687enum mlx5_device_state {
688 MLX5_DEVICE_STATE_UP,
689 MLX5_DEVICE_STATE_INTERNAL_ERROR,
690};
691
692enum mlx5_interface_state {
b3cb5388 693 MLX5_INTERFACE_STATE_UP = BIT(0),
89d44f0a
MD
694};
695
696enum mlx5_pci_status {
697 MLX5_PCI_STATUS_DISABLED,
698 MLX5_PCI_STATUS_ENABLED,
699};
700
d9aaed83
AK
701enum mlx5_pagefault_type_flags {
702 MLX5_PFAULT_REQUESTOR = 1 << 0,
703 MLX5_PFAULT_WRITE = 1 << 1,
704 MLX5_PFAULT_RDMA = 1 << 2,
705};
706
707/* Contains the details of a pagefault. */
708struct mlx5_pagefault {
709 u32 bytes_committed;
710 u32 token;
711 u8 event_subtype;
712 u8 type;
713 union {
714 /* Initiator or send message responder pagefault details. */
715 struct {
716 /* Received packet size, only valid for responders. */
717 u32 packet_size;
718 /*
719 * Number of resource holding WQE, depends on type.
720 */
721 u32 wq_num;
722 /*
723 * WQE index. Refers to either the send queue or
724 * receive queue, according to event_subtype.
725 */
726 u16 wqe_index;
727 } wqe;
728 /* RDMA responder pagefault details */
729 struct {
730 u32 r_key;
731 /*
732 * Received packet size, minimal size page fault
733 * resolution required for forward progress.
734 */
735 u32 packet_size;
736 u32 rdma_op_len;
737 u64 rdma_va;
738 } rdma;
739 };
740
741 struct mlx5_eq *eq;
742 struct work_struct work;
743};
744
b50d292b
HHZ
745struct mlx5_td {
746 struct list_head tirs_list;
747 u32 tdn;
748};
749
750struct mlx5e_resources {
b50d292b
HHZ
751 u32 pdn;
752 struct mlx5_td td;
753 struct mlx5_core_mkey mkey;
aff26157 754 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
755};
756
52ec462e
IT
757#define MLX5_MAX_RESERVED_GIDS 8
758
759struct mlx5_rsvd_gids {
760 unsigned int start;
761 unsigned int count;
762 struct ida ida;
763};
764
7c39afb3
FD
765#define MAX_PIN_NUM 8
766struct mlx5_pps {
767 u8 pin_caps[MAX_PIN_NUM];
768 struct work_struct out_work;
769 u64 start[MAX_PIN_NUM];
770 u8 enabled;
771};
772
773struct mlx5_clock {
774 rwlock_t lock;
775 struct cyclecounter cycles;
776 struct timecounter tc;
777 struct hwtstamp_config hwtstamp_config;
778 u32 nominal_c_mult;
779 unsigned long overflow_period;
780 struct delayed_work overflow_work;
781 struct ptp_clock *ptp;
782 struct ptp_clock_info ptp_info;
783 struct mlx5_pps pps_info;
784};
785
e126ba97
EC
786struct mlx5_core_dev {
787 struct pci_dev *pdev;
89d44f0a
MD
788 /* sync pci state */
789 struct mutex pci_status_mutex;
790 enum mlx5_pci_status pci_status;
e126ba97
EC
791 u8 rev_id;
792 char board_id[MLX5_BOARD_ID_LEN];
793 struct mlx5_cmd cmd;
938fe83c 794 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 795 struct {
701052c5
GP
796 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
797 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
798 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
799 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
99d3cd27 800 u32 fpga[MLX5_ST_SZ_DW(fpga_cap)];
71862561 801 } caps;
e126ba97
EC
802 phys_addr_t iseg_base;
803 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
804 enum mlx5_device_state state;
805 /* sync interface state */
806 struct mutex intf_state_mutex;
5fc7197d 807 unsigned long intf_state;
e126ba97
EC
808 void (*event) (struct mlx5_core_dev *dev,
809 enum mlx5_dev_event event,
4d2f9bbb 810 unsigned long param);
e126ba97
EC
811 struct mlx5_priv priv;
812 struct mlx5_profile *profile;
813 atomic_t num_qps;
f62b8bb8 814 u32 issi;
b50d292b 815 struct mlx5e_resources mlx5e_res;
52ec462e
IT
816 struct {
817 struct mlx5_rsvd_gids reserved_gids;
a6f7d2af 818 atomic_t roce_en;
52ec462e 819 } roce;
e29341fb
IT
820#ifdef CONFIG_MLX5_FPGA
821 struct mlx5_fpga_device *fpga;
822#endif
5a7b27eb
MG
823#ifdef CONFIG_RFS_ACCEL
824 struct cpu_rmap *rmap;
825#endif
7c39afb3 826 struct mlx5_clock clock;
e126ba97
EC
827};
828
829struct mlx5_db {
830 __be32 *db;
831 union {
832 struct mlx5_db_pgdir *pgdir;
833 struct mlx5_ib_user_db_page *user_page;
834 } u;
835 dma_addr_t dma;
836 int index;
837};
838
e126ba97
EC
839enum {
840 MLX5_COMP_EQ_SIZE = 1024,
841};
842
adb0c954
SM
843enum {
844 MLX5_PTYS_IB = 1 << 0,
845 MLX5_PTYS_EN = 1 << 2,
846};
847
e126ba97
EC
848typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
849
73dd3a48
MHY
850enum {
851 MLX5_CMD_ENT_STATE_PENDING_COMP,
852};
853
e126ba97 854struct mlx5_cmd_work_ent {
73dd3a48 855 unsigned long state;
e126ba97
EC
856 struct mlx5_cmd_msg *in;
857 struct mlx5_cmd_msg *out;
746b5583
EC
858 void *uout;
859 int uout_size;
e126ba97 860 mlx5_cmd_cbk_t callback;
65ee6708 861 struct delayed_work cb_timeout_work;
e126ba97 862 void *context;
746b5583 863 int idx;
e126ba97
EC
864 struct completion done;
865 struct mlx5_cmd *cmd;
866 struct work_struct work;
867 struct mlx5_cmd_layout *lay;
868 int ret;
869 int page_queue;
870 u8 status;
871 u8 token;
14a70046
TG
872 u64 ts1;
873 u64 ts2;
746b5583 874 u16 op;
4525abea 875 bool polling;
e126ba97
EC
876};
877
878struct mlx5_pas {
879 u64 pa;
880 u8 log_sz;
881};
882
707c4602
MD
883enum phy_port_state {
884 MLX5_AAA_111
885};
886
887struct mlx5_hca_vport_context {
888 u32 field_select;
889 bool sm_virt_aware;
890 bool has_smi;
891 bool has_raw;
892 enum port_state_policy policy;
893 enum phy_port_state phys_state;
894 enum ib_port_state vport_state;
895 u8 port_physical_state;
896 u64 sys_image_guid;
897 u64 port_guid;
898 u64 node_guid;
899 u32 cap_mask1;
900 u32 cap_mask1_perm;
901 u32 cap_mask2;
902 u32 cap_mask2_perm;
903 u16 lid;
904 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
905 u8 lmc;
906 u8 subnet_timeout;
907 u16 sm_lid;
908 u8 sm_sl;
909 u16 qkey_violation_counter;
910 u16 pkey_violation_counter;
911 bool grh_required;
912};
913
e126ba97
EC
914static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
915{
e126ba97 916 return buf->direct.buf + offset;
e126ba97
EC
917}
918
e126ba97
EC
919#define STRUCT_FIELD(header, field) \
920 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
921 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
922
e126ba97
EC
923static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
924{
925 return pci_get_drvdata(pdev);
926}
927
928extern struct dentry *mlx5_debugfs_root;
929
930static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
931{
932 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
933}
934
935static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
936{
937 return ioread32be(&dev->iseg->fw_rev) >> 16;
938}
939
940static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
941{
942 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
943}
944
945static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
946{
947 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
948}
949
3bcdb17a
SG
950static inline u32 mlx5_base_mkey(const u32 key)
951{
952 return key & 0xffffff00u;
953}
954
e126ba97
EC
955int mlx5_cmd_init(struct mlx5_core_dev *dev);
956void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
957void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
958void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 959
e126ba97
EC
960int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
961 int out_size);
746b5583
EC
962int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
963 void *out, int out_size, mlx5_cmd_cbk_t callback,
964 void *context);
4525abea
MD
965int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
966 void *out, int out_size);
c4f287c4
SM
967void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
968
969int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
970int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
971int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
972void mlx5_health_cleanup(struct mlx5_core_dev *dev);
973int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
974void mlx5_start_health_poll(struct mlx5_core_dev *dev);
975void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 976void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 977void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
2a0165a0 978void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
311c7c71
SM
979int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
980 struct mlx5_buf *buf, int node);
64ffaa21 981int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 982void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
983int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
984 struct mlx5_frag_buf *buf, int node);
985void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
986struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
987 gfp_t flags, int npages);
988void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
989 struct mlx5_cmd_mailbox *head);
990int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 991 struct mlx5_srq_attr *in);
e126ba97
EC
992int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
993int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 994 struct mlx5_srq_attr *out);
e126ba97
EC
995int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
996 u16 lwm, int is_srq);
a606b0f6
MB
997void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
998void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
999int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
1000 struct mlx5_core_mkey *mkey,
1001 u32 *in, int inlen,
1002 u32 *out, int outlen,
1003 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
1004int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
1005 struct mlx5_core_mkey *mkey,
ec22eb53 1006 u32 *in, int inlen);
a606b0f6
MB
1007int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
1008 struct mlx5_core_mkey *mkey);
1009int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 1010 u32 *out, int outlen);
a606b0f6 1011int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
1012 u32 *mkey);
1013int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
1014int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 1015int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 1016 u16 opmod, u8 port);
e126ba97
EC
1017void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
1018void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
1019int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
1020void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
1021void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 1022 s32 npages);
cd23b14b 1023int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
1024int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
1025void mlx5_register_debugfs(void);
1026void mlx5_unregister_debugfs(void);
1027int mlx5_eq_init(struct mlx5_core_dev *dev);
1028void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1029void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 1030void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 1031void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 1032void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
1033void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1034struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
73dd3a48 1035void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
e126ba97
EC
1036void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1037int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 1038 int nent, u64 mask, const char *name,
01187175 1039 enum mlx5_eq_type type);
e126ba97
EC
1040int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1041int mlx5_start_eqs(struct mlx5_core_dev *dev);
1042int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
1043int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1044 unsigned int *irqn);
e126ba97
EC
1045int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1046int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1047
1048int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1049void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1050int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1051 int size_in, void *data_out, int size_out,
1052 u16 reg_num, int arg, int write);
adb0c954 1053
e126ba97
EC
1054int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1055void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1056int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1057 u32 *out, int outlen);
e126ba97
EC
1058int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1059void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1060int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1061void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1062int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1063int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1064 int node);
e126ba97
EC
1065void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1066
e126ba97
EC
1067const char *mlx5_command_str(int command);
1068int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1069void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1070int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1071 int npsvs, u32 *sig_index);
1072int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1073void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1074int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1075 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1076int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1077 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1078#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1079int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1080 u32 wq_num, u8 type, int error);
1081#endif
e126ba97 1082
1466cc5b
YP
1083int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1084void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1085int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1086void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1087bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1088int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1089 bool map_wc, bool fast_path);
1090void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1091
52ec462e
IT
1092unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1093int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1094 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1095 const u8 *mac, bool vlan, u16 vlan_id);
1096
e3297246
EC
1097static inline int fw_initializing(struct mlx5_core_dev *dev)
1098{
1099 return ioread32be(&dev->iseg->initializing) >> 31;
1100}
1101
e126ba97
EC
1102static inline u32 mlx5_mkey_to_idx(u32 mkey)
1103{
1104 return mkey >> 8;
1105}
1106
1107static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1108{
1109 return mkey_idx << 8;
1110}
1111
746b5583
EC
1112static inline u8 mlx5_mkey_variant(u32 mkey)
1113{
1114 return mkey & 0xff;
1115}
1116
e126ba97
EC
1117enum {
1118 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1119 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1120};
1121
1122enum {
8b7ff7f3 1123 MR_CACHE_LAST_STD_ENTRY = 20,
81713d37
AK
1124 MLX5_IMR_MTT_CACHE_ENTRY,
1125 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1126 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1127};
1128
64613d94
SM
1129enum {
1130 MLX5_INTERFACE_PROTOCOL_IB = 0,
1131 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1132};
1133
9603b61d
JM
1134struct mlx5_interface {
1135 void * (*add)(struct mlx5_core_dev *dev);
1136 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1137 int (*attach)(struct mlx5_core_dev *dev, void *context);
1138 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1139 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1140 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1141 void (*pfault)(struct mlx5_core_dev *dev,
1142 void *context,
1143 struct mlx5_pagefault *pfault);
64613d94
SM
1144 void * (*get_dev)(void *context);
1145 int protocol;
9603b61d
JM
1146 struct list_head list;
1147};
1148
64613d94 1149void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1150int mlx5_register_interface(struct mlx5_interface *intf);
1151void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1152int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1153
3bc34f3b
AH
1154int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1155int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1156bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1157struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1158struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1159void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1160
693dfd5a
ES
1161#ifndef CONFIG_MLX5_CORE_IPOIB
1162static inline
1163struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1164 struct ib_device *ibdev,
1165 const char *name,
1166 void (*setup)(struct net_device *))
1167{
1168 return ERR_PTR(-EOPNOTSUPP);
1169}
1170
1171static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1172#else
1173struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1174 struct ib_device *ibdev,
1175 const char *name,
1176 void (*setup)(struct net_device *));
1177void mlx5_rdma_netdev_free(struct net_device *netdev);
1178#endif /* CONFIG_MLX5_CORE_IPOIB */
1179
e126ba97
EC
1180struct mlx5_profile {
1181 u64 mask;
f241e749 1182 u8 log_max_qp;
e126ba97
EC
1183 struct {
1184 int size;
1185 int limit;
1186 } mr_cache[MAX_MR_CACHE_ENTRIES];
1187};
1188
fc50db98
EC
1189enum {
1190 MLX5_PCI_DEV_IS_VF = 1 << 0,
1191};
1192
1193static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1194{
1195 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1196}
1197
707c4602
MD
1198static inline int mlx5_get_gid_table_len(u16 param)
1199{
1200 if (param > 4) {
1201 pr_warn("gid table length is zero\n");
1202 return 0;
1203 }
1204
1205 return 8 * (1 << param);
1206}
1207
1466cc5b
YP
1208static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1209{
1210 return !!(dev->priv.rl_table.max_size);
1211}
1212
020446e0
EC
1213enum {
1214 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1215};
1216
a435393a
SG
1217static inline const struct cpumask *
1218mlx5_get_vector_affinity(struct mlx5_core_dev *dev, int vector)
1219{
1220 return pci_irq_get_affinity(dev->pdev, MLX5_EQ_VEC_COMP_BASE + vector);
1221}
1222
e126ba97 1223#endif /* MLX5_DRIVER_H */