net/mlx5: Add CONFIG_MLX5_ESWITCH Kconfig
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
52ec462e 47#include <linux/idr.h>
6ecde51d 48
e126ba97
EC
49#include <linux/mlx5/device.h>
50#include <linux/mlx5/doorbell.h>
af1ba291 51#include <linux/mlx5/srq.h>
e126ba97
EC
52
53enum {
54 MLX5_BOARD_ID_LEN = 64,
55 MLX5_MAX_NAME_LEN = 16,
56};
57
58enum {
59 /* one minute for the sake of bringup. Generally, commands must always
60 * complete and we may need to increase this timeout value
61 */
6b6c07bd 62 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
63 MLX5_CMD_WQ_MAX_NAME = 32,
64};
65
66enum {
67 CMD_OWNER_SW = 0x0,
68 CMD_OWNER_HW = 0x1,
69 CMD_STATUS_SUCCESS = 0,
70};
71
72enum mlx5_sqp_t {
73 MLX5_SQP_SMI = 0,
74 MLX5_SQP_GSI = 1,
75 MLX5_SQP_IEEE_1588 = 2,
76 MLX5_SQP_SNIFFER = 3,
77 MLX5_SQP_SYNC_UMR = 4,
78};
79
80enum {
81 MLX5_MAX_PORTS = 2,
82};
83
84enum {
85 MLX5_EQ_VEC_PAGES = 0,
86 MLX5_EQ_VEC_CMD = 1,
87 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 88 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
89 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
db058a18 93 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
94};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
e126ba97 107enum {
4f3961ee
SM
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 114 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
e126ba97
EC
115 MLX5_REG_PCAP = 0x5001,
116 MLX5_REG_PMTU = 0x5003,
117 MLX5_REG_PTYS = 0x5004,
118 MLX5_REG_PAOS = 0x5006,
3c2d18ef 119 MLX5_REG_PFCC = 0x5007,
efea389d 120 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
a124d13e 125 MLX5_REG_PVLC = 0x500f,
94cb1ebb 126 MLX5_REG_PCMR = 0x5041,
bb64143e 127 MLX5_REG_PMLP = 0x5002,
cfdcbcea 128 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 131 MLX5_REG_MCIA = 0x9014,
da54d24e 132 MLX5_REG_MLCR = 0x902b,
8ed1a630 133 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
134 MLX5_REG_MTPPS = 0x9053,
135 MLX5_REG_MTPPSE = 0x9054,
47176289
OG
136 MLX5_REG_MCQI = 0x9061,
137 MLX5_REG_MCC = 0x9062,
138 MLX5_REG_MCDA = 0x9063,
cfdcbcea 139 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
140};
141
341c5ee2
HN
142enum mlx5_dcbx_oper_mode {
143 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
144 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
145};
146
da7525d2
EBE
147enum {
148 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
149 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
150};
151
e420f0c0
HE
152enum mlx5_page_fault_resume_flags {
153 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
154 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
155 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
156 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
157};
158
e126ba97
EC
159enum dbg_rsc_type {
160 MLX5_DBG_RSC_QP,
161 MLX5_DBG_RSC_EQ,
162 MLX5_DBG_RSC_CQ,
163};
164
165struct mlx5_field_desc {
166 struct dentry *dent;
167 int i;
168};
169
170struct mlx5_rsc_debug {
171 struct mlx5_core_dev *dev;
172 void *object;
173 enum dbg_rsc_type type;
174 struct dentry *root;
175 struct mlx5_field_desc fields[0];
176};
177
178enum mlx5_dev_event {
179 MLX5_DEV_EVENT_SYS_ERROR,
180 MLX5_DEV_EVENT_PORT_UP,
181 MLX5_DEV_EVENT_PORT_DOWN,
182 MLX5_DEV_EVENT_PORT_INITIALIZED,
183 MLX5_DEV_EVENT_LID_CHANGE,
184 MLX5_DEV_EVENT_PKEY_CHANGE,
185 MLX5_DEV_EVENT_GUID_CHANGE,
186 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 187 MLX5_DEV_EVENT_PPS,
e126ba97
EC
188};
189
4c916a79 190enum mlx5_port_status {
6fa1bcab
AS
191 MLX5_PORT_UP = 1,
192 MLX5_PORT_DOWN = 2,
4c916a79
RS
193};
194
d9aaed83
AK
195enum mlx5_eq_type {
196 MLX5_EQ_TYPE_COMP,
197 MLX5_EQ_TYPE_ASYNC,
198#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
199 MLX5_EQ_TYPE_PF,
200#endif
201};
202
2f5ff264 203struct mlx5_bfreg_info {
b037c29a 204 u32 *sys_pages;
2f5ff264 205 int num_low_latency_bfregs;
e126ba97 206 unsigned int *count;
e126ba97
EC
207
208 /*
2f5ff264 209 * protect bfreg allocation data structs
e126ba97
EC
210 */
211 struct mutex lock;
78c0f98c 212 u32 ver;
b037c29a
EC
213 bool lib_uar_4k;
214 u32 num_sys_pages;
e126ba97
EC
215};
216
217struct mlx5_cmd_first {
218 __be32 data[4];
219};
220
221struct mlx5_cmd_msg {
222 struct list_head list;
0ac3ea70 223 struct cmd_msg_cache *parent;
e126ba97
EC
224 u32 len;
225 struct mlx5_cmd_first first;
226 struct mlx5_cmd_mailbox *next;
227};
228
229struct mlx5_cmd_debug {
230 struct dentry *dbg_root;
231 struct dentry *dbg_in;
232 struct dentry *dbg_out;
233 struct dentry *dbg_outlen;
234 struct dentry *dbg_status;
235 struct dentry *dbg_run;
236 void *in_msg;
237 void *out_msg;
238 u8 status;
239 u16 inlen;
240 u16 outlen;
241};
242
0ac3ea70 243struct cmd_msg_cache {
e126ba97
EC
244 /* protect block chain allocations
245 */
246 spinlock_t lock;
247 struct list_head head;
0ac3ea70
MHY
248 unsigned int max_inbox_size;
249 unsigned int num_ent;
e126ba97
EC
250};
251
0ac3ea70
MHY
252enum {
253 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
254};
255
256struct mlx5_cmd_stats {
257 u64 sum;
258 u64 n;
259 struct dentry *root;
260 struct dentry *avg;
261 struct dentry *count;
262 /* protect command average calculations */
263 spinlock_t lock;
264};
265
266struct mlx5_cmd {
64599cca
EC
267 void *cmd_alloc_buf;
268 dma_addr_t alloc_dma;
269 int alloc_size;
e126ba97
EC
270 void *cmd_buf;
271 dma_addr_t dma;
272 u16 cmdif_rev;
273 u8 log_sz;
274 u8 log_stride;
275 int max_reg_cmds;
276 int events;
277 u32 __iomem *vector;
278
279 /* protect command queue allocations
280 */
281 spinlock_t alloc_lock;
282
283 /* protect token allocations
284 */
285 spinlock_t token_lock;
286 u8 token;
287 unsigned long bitmask;
288 char wq_name[MLX5_CMD_WQ_MAX_NAME];
289 struct workqueue_struct *wq;
290 struct semaphore sem;
291 struct semaphore pages_sem;
292 int mode;
293 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
294 struct pci_pool *pool;
295 struct mlx5_cmd_debug dbg;
0ac3ea70 296 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
297 int checksum_disabled;
298 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
299};
300
301struct mlx5_port_caps {
302 int gid_table_len;
303 int pkey_table_len;
938fe83c 304 u8 ext_port_cap;
c43f1112 305 bool has_smi;
e126ba97
EC
306};
307
308struct mlx5_cmd_mailbox {
309 void *buf;
310 dma_addr_t dma;
311 struct mlx5_cmd_mailbox *next;
312};
313
314struct mlx5_buf_list {
315 void *buf;
316 dma_addr_t map;
317};
318
319struct mlx5_buf {
320 struct mlx5_buf_list direct;
e126ba97 321 int npages;
e126ba97 322 int size;
f241e749 323 u8 page_shift;
e126ba97
EC
324};
325
1c1b5228
TT
326struct mlx5_frag_buf {
327 struct mlx5_buf_list *frags;
328 int npages;
329 int size;
330 u8 page_shift;
331};
332
94c6825e
MB
333struct mlx5_eq_tasklet {
334 struct list_head list;
335 struct list_head process_list;
336 struct tasklet_struct task;
337 /* lock on completion tasklet list */
338 spinlock_t lock;
339};
340
d9aaed83
AK
341struct mlx5_eq_pagefault {
342 struct work_struct work;
343 /* Pagefaults lock */
344 spinlock_t lock;
345 struct workqueue_struct *wq;
346 mempool_t *pool;
347};
348
e126ba97
EC
349struct mlx5_eq {
350 struct mlx5_core_dev *dev;
351 __be32 __iomem *doorbell;
352 u32 cons_index;
353 struct mlx5_buf buf;
354 int size;
0b6e26ce 355 unsigned int irqn;
e126ba97
EC
356 u8 eqn;
357 int nent;
358 u64 mask;
e126ba97
EC
359 struct list_head list;
360 int index;
361 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
362 enum mlx5_eq_type type;
363 union {
364 struct mlx5_eq_tasklet tasklet_ctx;
365#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
366 struct mlx5_eq_pagefault pf_ctx;
367#endif
368 };
e126ba97
EC
369};
370
3121e3c4
SG
371struct mlx5_core_psv {
372 u32 psv_idx;
373 struct psv_layout {
374 u32 pd;
375 u16 syndrome;
376 u16 reserved;
377 u16 bg;
378 u16 app_tag;
379 u32 ref_tag;
380 } psv;
381};
382
383struct mlx5_core_sig_ctx {
384 struct mlx5_core_psv psv_memory;
385 struct mlx5_core_psv psv_wire;
d5436ba0
SG
386 struct ib_sig_err err_item;
387 bool sig_status_checked;
388 bool sig_err_exists;
389 u32 sigerr_count;
3121e3c4 390};
e126ba97 391
aa8e08d2
AK
392enum {
393 MLX5_MKEY_MR = 1,
394 MLX5_MKEY_MW,
395};
396
a606b0f6 397struct mlx5_core_mkey {
e126ba97
EC
398 u64 iova;
399 u64 size;
400 u32 key;
401 u32 pd;
aa8e08d2 402 u32 type;
e126ba97
EC
403};
404
d9aaed83
AK
405#define MLX5_24BIT_MASK ((1 << 24) - 1)
406
5903325a 407enum mlx5_res_type {
e2013b21 408 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
409 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
410 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
411 MLX5_RES_SRQ = 3,
412 MLX5_RES_XSRQ = 4,
5903325a
EC
413};
414
415struct mlx5_core_rsc_common {
416 enum mlx5_res_type res;
417 atomic_t refcount;
418 struct completion free;
419};
420
e126ba97 421struct mlx5_core_srq {
01949d01 422 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
423 u32 srqn;
424 int max;
425 int max_gs;
426 int max_avail_gather;
427 int wqe_shift;
428 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
429
430 atomic_t refcount;
431 struct completion free;
432};
433
434struct mlx5_eq_table {
435 void __iomem *update_ci;
436 void __iomem *update_arm_ci;
233d05d2 437 struct list_head comp_eqs_list;
e126ba97
EC
438 struct mlx5_eq pages_eq;
439 struct mlx5_eq async_eq;
440 struct mlx5_eq cmd_eq;
d9aaed83
AK
441#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
442 struct mlx5_eq pfault_eq;
443#endif
e126ba97
EC
444 int num_comp_vectors;
445 /* protect EQs list
446 */
447 spinlock_t lock;
448};
449
a6d51b68 450struct mlx5_uars_page {
e126ba97 451 void __iomem *map;
a6d51b68
EC
452 bool wc;
453 u32 index;
454 struct list_head list;
455 unsigned int bfregs;
456 unsigned long *reg_bitmap; /* for non fast path bf regs */
457 unsigned long *fp_bitmap;
458 unsigned int reg_avail;
459 unsigned int fp_avail;
460 struct kref ref_count;
461 struct mlx5_core_dev *mdev;
e126ba97
EC
462};
463
a6d51b68
EC
464struct mlx5_bfreg_head {
465 /* protect blue flame registers allocations */
466 struct mutex lock;
467 struct list_head list;
468};
469
470struct mlx5_bfreg_data {
471 struct mlx5_bfreg_head reg_head;
472 struct mlx5_bfreg_head wc_head;
473};
474
475struct mlx5_sq_bfreg {
476 void __iomem *map;
477 struct mlx5_uars_page *up;
478 bool wc;
479 u32 index;
480 unsigned int offset;
481};
e126ba97
EC
482
483struct mlx5_core_health {
484 struct health_buffer __iomem *health;
485 __be32 __iomem *health_counter;
486 struct timer_list timer;
e126ba97
EC
487 u32 prev;
488 int miss_counter;
fd76ee4d 489 bool sick;
05ac2c0b
MHY
490 /* wq spinlock to synchronize draining */
491 spinlock_t wq_lock;
ac6ea6e8 492 struct workqueue_struct *wq;
05ac2c0b 493 unsigned long flags;
ac6ea6e8 494 struct work_struct work;
04c0c1ab 495 struct delayed_work recover_work;
e126ba97
EC
496};
497
498struct mlx5_cq_table {
499 /* protect radix tree
500 */
501 spinlock_t lock;
502 struct radix_tree_root tree;
503};
504
505struct mlx5_qp_table {
506 /* protect radix tree
507 */
508 spinlock_t lock;
509 struct radix_tree_root tree;
510};
511
512struct mlx5_srq_table {
513 /* protect radix tree
514 */
515 spinlock_t lock;
516 struct radix_tree_root tree;
517};
518
a606b0f6 519struct mlx5_mkey_table {
3bcdb17a
SG
520 /* protect radix tree
521 */
522 rwlock_t lock;
523 struct radix_tree_root tree;
524};
525
fc50db98
EC
526struct mlx5_vf_context {
527 int enabled;
528};
529
530struct mlx5_core_sriov {
531 struct mlx5_vf_context *vfs_ctx;
532 int num_vfs;
533 int enabled_vfs;
534};
535
db058a18
SM
536struct mlx5_irq_info {
537 cpumask_var_t mask;
538 char name[MLX5_MAX_IRQ_NAME];
539};
540
43a335e0 541struct mlx5_fc_stats {
29cc6679 542 struct rb_root counters;
43a335e0
AV
543 struct list_head addlist;
544 /* protect addlist add/splice operations */
545 spinlock_t addlist_lock;
546
547 struct workqueue_struct *wq;
548 struct delayed_work work;
549 unsigned long next_query;
f6dfb4c3 550 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
551};
552
eeb66cdb 553struct mlx5_mpfs;
073bb189 554struct mlx5_eswitch;
7907f23a 555struct mlx5_lag;
d9aaed83 556struct mlx5_pagefault;
073bb189 557
1466cc5b
YP
558struct mlx5_rl_entry {
559 u32 rate;
560 u16 index;
561 u16 refcount;
562};
563
564struct mlx5_rl_table {
565 /* protect rate limit table */
566 struct mutex rl_lock;
567 u16 max_size;
568 u32 max_rate;
569 u32 min_rate;
570 struct mlx5_rl_entry *rl_entry;
571};
572
d4eb4cd7
HN
573enum port_module_event_status_type {
574 MLX5_MODULE_STATUS_PLUGGED = 0x1,
575 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
576 MLX5_MODULE_STATUS_ERROR = 0x3,
577 MLX5_MODULE_STATUS_NUM = 0x3,
578};
579
580enum port_module_event_error_type {
581 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
582 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
583 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
584 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
585 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
586 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
587 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
588 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
589 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
590 MLX5_MODULE_EVENT_ERROR_NUM,
591};
592
593struct mlx5_port_module_event_stats {
594 u64 status_counters[MLX5_MODULE_STATUS_NUM];
595 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
596};
597
e126ba97
EC
598struct mlx5_priv {
599 char name[MLX5_MAX_NAME_LEN];
600 struct mlx5_eq_table eq_table;
db058a18
SM
601 struct msix_entry *msix_arr;
602 struct mlx5_irq_info *irq_info;
e126ba97
EC
603
604 /* pages stuff */
605 struct workqueue_struct *pg_wq;
606 struct rb_root page_root;
607 int fw_pages;
6aec21f6 608 atomic_t reg_pages;
bf0bf77f 609 struct list_head free_list;
fc50db98 610 int vfs_pages;
e126ba97
EC
611
612 struct mlx5_core_health health;
613
614 struct mlx5_srq_table srq_table;
615
616 /* start: qp staff */
617 struct mlx5_qp_table qp_table;
618 struct dentry *qp_debugfs;
619 struct dentry *eq_debugfs;
620 struct dentry *cq_debugfs;
621 struct dentry *cmdif_debugfs;
622 /* end: qp staff */
623
624 /* start: cq staff */
625 struct mlx5_cq_table cq_table;
626 /* end: cq staff */
627
a606b0f6
MB
628 /* start: mkey staff */
629 struct mlx5_mkey_table mkey_table;
630 /* end: mkey staff */
3bcdb17a 631
e126ba97 632 /* start: alloc staff */
311c7c71
SM
633 /* protect buffer alocation according to numa node */
634 struct mutex alloc_mutex;
635 int numa_node;
636
e126ba97
EC
637 struct mutex pgdir_mutex;
638 struct list_head pgdir_list;
639 /* end: alloc staff */
640 struct dentry *dbg_root;
641
642 /* protect mkey key part */
643 spinlock_t mkey_lock;
644 u8 mkey_key;
9603b61d
JM
645
646 struct list_head dev_list;
647 struct list_head ctx_list;
648 spinlock_t ctx_lock;
073bb189 649
fba53f7b 650 struct mlx5_flow_steering *steering;
eeb66cdb 651 struct mlx5_mpfs *mpfs;
073bb189 652 struct mlx5_eswitch *eswitch;
fc50db98 653 struct mlx5_core_sriov sriov;
7907f23a 654 struct mlx5_lag *lag;
fc50db98 655 unsigned long pci_dev_data;
43a335e0 656 struct mlx5_fc_stats fc_stats;
1466cc5b 657 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
658
659 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
660
661#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
662 void (*pfault)(struct mlx5_core_dev *dev,
663 void *context,
664 struct mlx5_pagefault *pfault);
665 void *pfault_ctx;
666 struct srcu_struct pfault_srcu;
667#endif
a6d51b68 668 struct mlx5_bfreg_data bfregs;
01187175 669 struct mlx5_uars_page *uar;
e126ba97
EC
670};
671
89d44f0a
MD
672enum mlx5_device_state {
673 MLX5_DEVICE_STATE_UP,
674 MLX5_DEVICE_STATE_INTERNAL_ERROR,
675};
676
677enum mlx5_interface_state {
5fc7197d
MD
678 MLX5_INTERFACE_STATE_DOWN = BIT(0),
679 MLX5_INTERFACE_STATE_UP = BIT(1),
680 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
681};
682
683enum mlx5_pci_status {
684 MLX5_PCI_STATUS_DISABLED,
685 MLX5_PCI_STATUS_ENABLED,
686};
687
d9aaed83
AK
688enum mlx5_pagefault_type_flags {
689 MLX5_PFAULT_REQUESTOR = 1 << 0,
690 MLX5_PFAULT_WRITE = 1 << 1,
691 MLX5_PFAULT_RDMA = 1 << 2,
692};
693
694/* Contains the details of a pagefault. */
695struct mlx5_pagefault {
696 u32 bytes_committed;
697 u32 token;
698 u8 event_subtype;
699 u8 type;
700 union {
701 /* Initiator or send message responder pagefault details. */
702 struct {
703 /* Received packet size, only valid for responders. */
704 u32 packet_size;
705 /*
706 * Number of resource holding WQE, depends on type.
707 */
708 u32 wq_num;
709 /*
710 * WQE index. Refers to either the send queue or
711 * receive queue, according to event_subtype.
712 */
713 u16 wqe_index;
714 } wqe;
715 /* RDMA responder pagefault details */
716 struct {
717 u32 r_key;
718 /*
719 * Received packet size, minimal size page fault
720 * resolution required for forward progress.
721 */
722 u32 packet_size;
723 u32 rdma_op_len;
724 u64 rdma_va;
725 } rdma;
726 };
727
728 struct mlx5_eq *eq;
729 struct work_struct work;
730};
731
b50d292b
HHZ
732struct mlx5_td {
733 struct list_head tirs_list;
734 u32 tdn;
735};
736
737struct mlx5e_resources {
b50d292b
HHZ
738 u32 pdn;
739 struct mlx5_td td;
740 struct mlx5_core_mkey mkey;
aff26157 741 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
742};
743
52ec462e
IT
744#define MLX5_MAX_RESERVED_GIDS 8
745
746struct mlx5_rsvd_gids {
747 unsigned int start;
748 unsigned int count;
749 struct ida ida;
750};
751
e126ba97
EC
752struct mlx5_core_dev {
753 struct pci_dev *pdev;
89d44f0a
MD
754 /* sync pci state */
755 struct mutex pci_status_mutex;
756 enum mlx5_pci_status pci_status;
e126ba97
EC
757 u8 rev_id;
758 char board_id[MLX5_BOARD_ID_LEN];
759 struct mlx5_cmd cmd;
938fe83c 760 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 761 struct {
701052c5
GP
762 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
763 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
764 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
765 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
766 } caps;
e126ba97
EC
767 phys_addr_t iseg_base;
768 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
769 enum mlx5_device_state state;
770 /* sync interface state */
771 struct mutex intf_state_mutex;
5fc7197d 772 unsigned long intf_state;
e126ba97
EC
773 void (*event) (struct mlx5_core_dev *dev,
774 enum mlx5_dev_event event,
4d2f9bbb 775 unsigned long param);
e126ba97
EC
776 struct mlx5_priv priv;
777 struct mlx5_profile *profile;
778 atomic_t num_qps;
f62b8bb8 779 u32 issi;
b50d292b 780 struct mlx5e_resources mlx5e_res;
52ec462e
IT
781 struct {
782 struct mlx5_rsvd_gids reserved_gids;
a6f7d2af 783 atomic_t roce_en;
52ec462e 784 } roce;
e29341fb
IT
785#ifdef CONFIG_MLX5_FPGA
786 struct mlx5_fpga_device *fpga;
787#endif
5a7b27eb
MG
788#ifdef CONFIG_RFS_ACCEL
789 struct cpu_rmap *rmap;
790#endif
e126ba97
EC
791};
792
793struct mlx5_db {
794 __be32 *db;
795 union {
796 struct mlx5_db_pgdir *pgdir;
797 struct mlx5_ib_user_db_page *user_page;
798 } u;
799 dma_addr_t dma;
800 int index;
801};
802
e126ba97
EC
803enum {
804 MLX5_COMP_EQ_SIZE = 1024,
805};
806
adb0c954
SM
807enum {
808 MLX5_PTYS_IB = 1 << 0,
809 MLX5_PTYS_EN = 1 << 2,
810};
811
e126ba97
EC
812typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
813
73dd3a48
MHY
814enum {
815 MLX5_CMD_ENT_STATE_PENDING_COMP,
816};
817
e126ba97 818struct mlx5_cmd_work_ent {
73dd3a48 819 unsigned long state;
e126ba97
EC
820 struct mlx5_cmd_msg *in;
821 struct mlx5_cmd_msg *out;
746b5583
EC
822 void *uout;
823 int uout_size;
e126ba97 824 mlx5_cmd_cbk_t callback;
65ee6708 825 struct delayed_work cb_timeout_work;
e126ba97 826 void *context;
746b5583 827 int idx;
e126ba97
EC
828 struct completion done;
829 struct mlx5_cmd *cmd;
830 struct work_struct work;
831 struct mlx5_cmd_layout *lay;
832 int ret;
833 int page_queue;
834 u8 status;
835 u8 token;
14a70046
TG
836 u64 ts1;
837 u64 ts2;
746b5583 838 u16 op;
4525abea 839 bool polling;
e126ba97
EC
840};
841
842struct mlx5_pas {
843 u64 pa;
844 u8 log_sz;
845};
846
707c4602 847enum port_state_policy {
eff901d3
EC
848 MLX5_POLICY_DOWN = 0,
849 MLX5_POLICY_UP = 1,
850 MLX5_POLICY_FOLLOW = 2,
851 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
852};
853
854enum phy_port_state {
855 MLX5_AAA_111
856};
857
858struct mlx5_hca_vport_context {
859 u32 field_select;
860 bool sm_virt_aware;
861 bool has_smi;
862 bool has_raw;
863 enum port_state_policy policy;
864 enum phy_port_state phys_state;
865 enum ib_port_state vport_state;
866 u8 port_physical_state;
867 u64 sys_image_guid;
868 u64 port_guid;
869 u64 node_guid;
870 u32 cap_mask1;
871 u32 cap_mask1_perm;
872 u32 cap_mask2;
873 u32 cap_mask2_perm;
874 u16 lid;
875 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
876 u8 lmc;
877 u8 subnet_timeout;
878 u16 sm_lid;
879 u8 sm_sl;
880 u16 qkey_violation_counter;
881 u16 pkey_violation_counter;
882 bool grh_required;
883};
884
e126ba97
EC
885static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
886{
e126ba97 887 return buf->direct.buf + offset;
e126ba97
EC
888}
889
890extern struct workqueue_struct *mlx5_core_wq;
891
892#define STRUCT_FIELD(header, field) \
893 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
894 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
895
e126ba97
EC
896static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
897{
898 return pci_get_drvdata(pdev);
899}
900
901extern struct dentry *mlx5_debugfs_root;
902
903static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
904{
905 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
906}
907
908static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
909{
910 return ioread32be(&dev->iseg->fw_rev) >> 16;
911}
912
913static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
914{
915 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
916}
917
918static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
919{
920 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
921}
922
3bcdb17a
SG
923static inline u32 mlx5_base_mkey(const u32 key)
924{
925 return key & 0xffffff00u;
926}
927
e126ba97
EC
928int mlx5_cmd_init(struct mlx5_core_dev *dev);
929void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
930void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
931void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 932
e126ba97
EC
933int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
934 int out_size);
746b5583
EC
935int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
936 void *out, int out_size, mlx5_cmd_cbk_t callback,
937 void *context);
4525abea
MD
938int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
939 void *out, int out_size);
c4f287c4
SM
940void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
941
942int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
943int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
944int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
945void mlx5_health_cleanup(struct mlx5_core_dev *dev);
946int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
947void mlx5_start_health_poll(struct mlx5_core_dev *dev);
948void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 949void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 950void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
2a0165a0 951void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
311c7c71
SM
952int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
953 struct mlx5_buf *buf, int node);
64ffaa21 954int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 955void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
956int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
957 struct mlx5_frag_buf *buf, int node);
958void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
959struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
960 gfp_t flags, int npages);
961void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
962 struct mlx5_cmd_mailbox *head);
963int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 964 struct mlx5_srq_attr *in);
e126ba97
EC
965int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
966int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 967 struct mlx5_srq_attr *out);
e126ba97
EC
968int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
969 u16 lwm, int is_srq);
a606b0f6
MB
970void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
971void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
972int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
973 struct mlx5_core_mkey *mkey,
974 u32 *in, int inlen,
975 u32 *out, int outlen,
976 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
977int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
978 struct mlx5_core_mkey *mkey,
ec22eb53 979 u32 *in, int inlen);
a606b0f6
MB
980int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
981 struct mlx5_core_mkey *mkey);
982int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 983 u32 *out, int outlen);
a606b0f6 984int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
985 u32 *mkey);
986int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
987int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 988int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 989 u16 opmod, u8 port);
e126ba97
EC
990void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
991void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
992int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
993void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
994void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 995 s32 npages);
cd23b14b 996int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
997int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
998void mlx5_register_debugfs(void);
999void mlx5_unregister_debugfs(void);
1000int mlx5_eq_init(struct mlx5_core_dev *dev);
1001void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1002void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 1003void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 1004void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 1005void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
1006void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1007struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
73dd3a48 1008void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
e126ba97
EC
1009void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1010int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 1011 int nent, u64 mask, const char *name,
01187175 1012 enum mlx5_eq_type type);
e126ba97
EC
1013int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1014int mlx5_start_eqs(struct mlx5_core_dev *dev);
1015int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
1016int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1017 unsigned int *irqn);
e126ba97
EC
1018int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1019int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1020
1021int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1022void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1023int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1024 int size_in, void *data_out, int size_out,
1025 u16 reg_num, int arg, int write);
adb0c954 1026
e126ba97
EC
1027int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1028void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1029int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1030 u32 *out, int outlen);
e126ba97
EC
1031int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1032void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1033int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1034void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1035int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1036int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1037 int node);
e126ba97
EC
1038void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1039
e126ba97
EC
1040const char *mlx5_command_str(int command);
1041int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1042void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1043int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1044 int npsvs, u32 *sig_index);
1045int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1046void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1047int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1048 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1049int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1050 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1051#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1052int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1053 u32 wq_num, u8 type, int error);
1054#endif
e126ba97 1055
1466cc5b
YP
1056int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1057void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1058int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1059void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1060bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1061int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1062 bool map_wc, bool fast_path);
1063void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1064
52ec462e
IT
1065unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1066int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1067 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1068 const u8 *mac, bool vlan, u16 vlan_id);
1069
e3297246
EC
1070static inline int fw_initializing(struct mlx5_core_dev *dev)
1071{
1072 return ioread32be(&dev->iseg->initializing) >> 31;
1073}
1074
e126ba97
EC
1075static inline u32 mlx5_mkey_to_idx(u32 mkey)
1076{
1077 return mkey >> 8;
1078}
1079
1080static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1081{
1082 return mkey_idx << 8;
1083}
1084
746b5583
EC
1085static inline u8 mlx5_mkey_variant(u32 mkey)
1086{
1087 return mkey & 0xff;
1088}
1089
e126ba97
EC
1090enum {
1091 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1092 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1093};
1094
1095enum {
49780d42 1096 MAX_UMR_CACHE_ENTRY = 20,
81713d37
AK
1097 MLX5_IMR_MTT_CACHE_ENTRY,
1098 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1099 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1100};
1101
64613d94
SM
1102enum {
1103 MLX5_INTERFACE_PROTOCOL_IB = 0,
1104 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1105};
1106
9603b61d
JM
1107struct mlx5_interface {
1108 void * (*add)(struct mlx5_core_dev *dev);
1109 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1110 int (*attach)(struct mlx5_core_dev *dev, void *context);
1111 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1112 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1113 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1114 void (*pfault)(struct mlx5_core_dev *dev,
1115 void *context,
1116 struct mlx5_pagefault *pfault);
64613d94
SM
1117 void * (*get_dev)(void *context);
1118 int protocol;
9603b61d
JM
1119 struct list_head list;
1120};
1121
64613d94 1122void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1123int mlx5_register_interface(struct mlx5_interface *intf);
1124void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1125int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1126
3bc34f3b
AH
1127int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1128int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1129bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1130struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1131struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1132void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1133
693dfd5a
ES
1134#ifndef CONFIG_MLX5_CORE_IPOIB
1135static inline
1136struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1137 struct ib_device *ibdev,
1138 const char *name,
1139 void (*setup)(struct net_device *))
1140{
1141 return ERR_PTR(-EOPNOTSUPP);
1142}
1143
1144static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1145#else
1146struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1147 struct ib_device *ibdev,
1148 const char *name,
1149 void (*setup)(struct net_device *));
1150void mlx5_rdma_netdev_free(struct net_device *netdev);
1151#endif /* CONFIG_MLX5_CORE_IPOIB */
1152
e126ba97
EC
1153struct mlx5_profile {
1154 u64 mask;
f241e749 1155 u8 log_max_qp;
e126ba97
EC
1156 struct {
1157 int size;
1158 int limit;
1159 } mr_cache[MAX_MR_CACHE_ENTRIES];
1160};
1161
fc50db98
EC
1162enum {
1163 MLX5_PCI_DEV_IS_VF = 1 << 0,
1164};
1165
1166static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1167{
1168 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1169}
1170
707c4602
MD
1171static inline int mlx5_get_gid_table_len(u16 param)
1172{
1173 if (param > 4) {
1174 pr_warn("gid table length is zero\n");
1175 return 0;
1176 }
1177
1178 return 8 * (1 << param);
1179}
1180
1466cc5b
YP
1181static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1182{
1183 return !!(dev->priv.rl_table.max_size);
1184}
1185
020446e0
EC
1186enum {
1187 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1188};
1189
e126ba97 1190#endif /* MLX5_DRIVER_H */