net/mlx5: FPGA, Add SBU bypass and reset flows
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
52ec462e 47#include <linux/idr.h>
6ecde51d 48
e126ba97
EC
49#include <linux/mlx5/device.h>
50#include <linux/mlx5/doorbell.h>
af1ba291 51#include <linux/mlx5/srq.h>
e126ba97
EC
52
53enum {
54 MLX5_BOARD_ID_LEN = 64,
55 MLX5_MAX_NAME_LEN = 16,
56};
57
58enum {
59 /* one minute for the sake of bringup. Generally, commands must always
60 * complete and we may need to increase this timeout value
61 */
6b6c07bd 62 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
63 MLX5_CMD_WQ_MAX_NAME = 32,
64};
65
66enum {
67 CMD_OWNER_SW = 0x0,
68 CMD_OWNER_HW = 0x1,
69 CMD_STATUS_SUCCESS = 0,
70};
71
72enum mlx5_sqp_t {
73 MLX5_SQP_SMI = 0,
74 MLX5_SQP_GSI = 1,
75 MLX5_SQP_IEEE_1588 = 2,
76 MLX5_SQP_SNIFFER = 3,
77 MLX5_SQP_SYNC_UMR = 4,
78};
79
80enum {
81 MLX5_MAX_PORTS = 2,
82};
83
84enum {
85 MLX5_EQ_VEC_PAGES = 0,
86 MLX5_EQ_VEC_CMD = 1,
87 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 88 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
89 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
db058a18 93 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
94};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
e126ba97 107enum {
4f3961ee
SM
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
e126ba97
EC
114 MLX5_REG_PCAP = 0x5001,
115 MLX5_REG_PMTU = 0x5003,
116 MLX5_REG_PTYS = 0x5004,
117 MLX5_REG_PAOS = 0x5006,
3c2d18ef 118 MLX5_REG_PFCC = 0x5007,
efea389d 119 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
120 MLX5_REG_PMAOS = 0x5012,
121 MLX5_REG_PUDE = 0x5009,
122 MLX5_REG_PMPE = 0x5010,
123 MLX5_REG_PELC = 0x500e,
a124d13e 124 MLX5_REG_PVLC = 0x500f,
94cb1ebb 125 MLX5_REG_PCMR = 0x5041,
bb64143e 126 MLX5_REG_PMLP = 0x5002,
cfdcbcea 127 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
128 MLX5_REG_NODE_DESC = 0x6001,
129 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 130 MLX5_REG_MCIA = 0x9014,
da54d24e 131 MLX5_REG_MLCR = 0x902b,
8ed1a630 132 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
133 MLX5_REG_MTPPS = 0x9053,
134 MLX5_REG_MTPPSE = 0x9054,
47176289
OG
135 MLX5_REG_MCQI = 0x9061,
136 MLX5_REG_MCC = 0x9062,
137 MLX5_REG_MCDA = 0x9063,
cfdcbcea 138 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
139};
140
341c5ee2
HN
141enum mlx5_dcbx_oper_mode {
142 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
143 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
144};
145
da7525d2
EBE
146enum {
147 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
148 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
149};
150
e420f0c0
HE
151enum mlx5_page_fault_resume_flags {
152 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
153 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
154 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
155 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
156};
157
e126ba97
EC
158enum dbg_rsc_type {
159 MLX5_DBG_RSC_QP,
160 MLX5_DBG_RSC_EQ,
161 MLX5_DBG_RSC_CQ,
162};
163
164struct mlx5_field_desc {
165 struct dentry *dent;
166 int i;
167};
168
169struct mlx5_rsc_debug {
170 struct mlx5_core_dev *dev;
171 void *object;
172 enum dbg_rsc_type type;
173 struct dentry *root;
174 struct mlx5_field_desc fields[0];
175};
176
177enum mlx5_dev_event {
178 MLX5_DEV_EVENT_SYS_ERROR,
179 MLX5_DEV_EVENT_PORT_UP,
180 MLX5_DEV_EVENT_PORT_DOWN,
181 MLX5_DEV_EVENT_PORT_INITIALIZED,
182 MLX5_DEV_EVENT_LID_CHANGE,
183 MLX5_DEV_EVENT_PKEY_CHANGE,
184 MLX5_DEV_EVENT_GUID_CHANGE,
185 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 186 MLX5_DEV_EVENT_PPS,
e126ba97
EC
187};
188
4c916a79 189enum mlx5_port_status {
6fa1bcab
AS
190 MLX5_PORT_UP = 1,
191 MLX5_PORT_DOWN = 2,
4c916a79
RS
192};
193
d9aaed83
AK
194enum mlx5_eq_type {
195 MLX5_EQ_TYPE_COMP,
196 MLX5_EQ_TYPE_ASYNC,
197#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
198 MLX5_EQ_TYPE_PF,
199#endif
200};
201
2f5ff264 202struct mlx5_bfreg_info {
b037c29a 203 u32 *sys_pages;
2f5ff264 204 int num_low_latency_bfregs;
e126ba97 205 unsigned int *count;
e126ba97
EC
206
207 /*
2f5ff264 208 * protect bfreg allocation data structs
e126ba97
EC
209 */
210 struct mutex lock;
78c0f98c 211 u32 ver;
b037c29a
EC
212 bool lib_uar_4k;
213 u32 num_sys_pages;
e126ba97
EC
214};
215
216struct mlx5_cmd_first {
217 __be32 data[4];
218};
219
220struct mlx5_cmd_msg {
221 struct list_head list;
0ac3ea70 222 struct cmd_msg_cache *parent;
e126ba97
EC
223 u32 len;
224 struct mlx5_cmd_first first;
225 struct mlx5_cmd_mailbox *next;
226};
227
228struct mlx5_cmd_debug {
229 struct dentry *dbg_root;
230 struct dentry *dbg_in;
231 struct dentry *dbg_out;
232 struct dentry *dbg_outlen;
233 struct dentry *dbg_status;
234 struct dentry *dbg_run;
235 void *in_msg;
236 void *out_msg;
237 u8 status;
238 u16 inlen;
239 u16 outlen;
240};
241
0ac3ea70 242struct cmd_msg_cache {
e126ba97
EC
243 /* protect block chain allocations
244 */
245 spinlock_t lock;
246 struct list_head head;
0ac3ea70
MHY
247 unsigned int max_inbox_size;
248 unsigned int num_ent;
e126ba97
EC
249};
250
0ac3ea70
MHY
251enum {
252 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
253};
254
255struct mlx5_cmd_stats {
256 u64 sum;
257 u64 n;
258 struct dentry *root;
259 struct dentry *avg;
260 struct dentry *count;
261 /* protect command average calculations */
262 spinlock_t lock;
263};
264
265struct mlx5_cmd {
64599cca
EC
266 void *cmd_alloc_buf;
267 dma_addr_t alloc_dma;
268 int alloc_size;
e126ba97
EC
269 void *cmd_buf;
270 dma_addr_t dma;
271 u16 cmdif_rev;
272 u8 log_sz;
273 u8 log_stride;
274 int max_reg_cmds;
275 int events;
276 u32 __iomem *vector;
277
278 /* protect command queue allocations
279 */
280 spinlock_t alloc_lock;
281
282 /* protect token allocations
283 */
284 spinlock_t token_lock;
285 u8 token;
286 unsigned long bitmask;
287 char wq_name[MLX5_CMD_WQ_MAX_NAME];
288 struct workqueue_struct *wq;
289 struct semaphore sem;
290 struct semaphore pages_sem;
291 int mode;
292 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
293 struct pci_pool *pool;
294 struct mlx5_cmd_debug dbg;
0ac3ea70 295 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
296 int checksum_disabled;
297 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
298};
299
300struct mlx5_port_caps {
301 int gid_table_len;
302 int pkey_table_len;
938fe83c 303 u8 ext_port_cap;
c43f1112 304 bool has_smi;
e126ba97
EC
305};
306
307struct mlx5_cmd_mailbox {
308 void *buf;
309 dma_addr_t dma;
310 struct mlx5_cmd_mailbox *next;
311};
312
313struct mlx5_buf_list {
314 void *buf;
315 dma_addr_t map;
316};
317
318struct mlx5_buf {
319 struct mlx5_buf_list direct;
e126ba97 320 int npages;
e126ba97 321 int size;
f241e749 322 u8 page_shift;
e126ba97
EC
323};
324
1c1b5228
TT
325struct mlx5_frag_buf {
326 struct mlx5_buf_list *frags;
327 int npages;
328 int size;
329 u8 page_shift;
330};
331
94c6825e
MB
332struct mlx5_eq_tasklet {
333 struct list_head list;
334 struct list_head process_list;
335 struct tasklet_struct task;
336 /* lock on completion tasklet list */
337 spinlock_t lock;
338};
339
d9aaed83
AK
340struct mlx5_eq_pagefault {
341 struct work_struct work;
342 /* Pagefaults lock */
343 spinlock_t lock;
344 struct workqueue_struct *wq;
345 mempool_t *pool;
346};
347
e126ba97
EC
348struct mlx5_eq {
349 struct mlx5_core_dev *dev;
350 __be32 __iomem *doorbell;
351 u32 cons_index;
352 struct mlx5_buf buf;
353 int size;
0b6e26ce 354 unsigned int irqn;
e126ba97
EC
355 u8 eqn;
356 int nent;
357 u64 mask;
e126ba97
EC
358 struct list_head list;
359 int index;
360 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
361 enum mlx5_eq_type type;
362 union {
363 struct mlx5_eq_tasklet tasklet_ctx;
364#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
365 struct mlx5_eq_pagefault pf_ctx;
366#endif
367 };
e126ba97
EC
368};
369
3121e3c4
SG
370struct mlx5_core_psv {
371 u32 psv_idx;
372 struct psv_layout {
373 u32 pd;
374 u16 syndrome;
375 u16 reserved;
376 u16 bg;
377 u16 app_tag;
378 u32 ref_tag;
379 } psv;
380};
381
382struct mlx5_core_sig_ctx {
383 struct mlx5_core_psv psv_memory;
384 struct mlx5_core_psv psv_wire;
d5436ba0
SG
385 struct ib_sig_err err_item;
386 bool sig_status_checked;
387 bool sig_err_exists;
388 u32 sigerr_count;
3121e3c4 389};
e126ba97 390
aa8e08d2
AK
391enum {
392 MLX5_MKEY_MR = 1,
393 MLX5_MKEY_MW,
394};
395
a606b0f6 396struct mlx5_core_mkey {
e126ba97
EC
397 u64 iova;
398 u64 size;
399 u32 key;
400 u32 pd;
aa8e08d2 401 u32 type;
e126ba97
EC
402};
403
d9aaed83
AK
404#define MLX5_24BIT_MASK ((1 << 24) - 1)
405
5903325a 406enum mlx5_res_type {
e2013b21 407 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
408 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
409 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
410 MLX5_RES_SRQ = 3,
411 MLX5_RES_XSRQ = 4,
5903325a
EC
412};
413
414struct mlx5_core_rsc_common {
415 enum mlx5_res_type res;
416 atomic_t refcount;
417 struct completion free;
418};
419
e126ba97 420struct mlx5_core_srq {
01949d01 421 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
422 u32 srqn;
423 int max;
424 int max_gs;
425 int max_avail_gather;
426 int wqe_shift;
427 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
428
429 atomic_t refcount;
430 struct completion free;
431};
432
433struct mlx5_eq_table {
434 void __iomem *update_ci;
435 void __iomem *update_arm_ci;
233d05d2 436 struct list_head comp_eqs_list;
e126ba97
EC
437 struct mlx5_eq pages_eq;
438 struct mlx5_eq async_eq;
439 struct mlx5_eq cmd_eq;
d9aaed83
AK
440#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
441 struct mlx5_eq pfault_eq;
442#endif
e126ba97
EC
443 int num_comp_vectors;
444 /* protect EQs list
445 */
446 spinlock_t lock;
447};
448
a6d51b68 449struct mlx5_uars_page {
e126ba97 450 void __iomem *map;
a6d51b68
EC
451 bool wc;
452 u32 index;
453 struct list_head list;
454 unsigned int bfregs;
455 unsigned long *reg_bitmap; /* for non fast path bf regs */
456 unsigned long *fp_bitmap;
457 unsigned int reg_avail;
458 unsigned int fp_avail;
459 struct kref ref_count;
460 struct mlx5_core_dev *mdev;
e126ba97
EC
461};
462
a6d51b68
EC
463struct mlx5_bfreg_head {
464 /* protect blue flame registers allocations */
465 struct mutex lock;
466 struct list_head list;
467};
468
469struct mlx5_bfreg_data {
470 struct mlx5_bfreg_head reg_head;
471 struct mlx5_bfreg_head wc_head;
472};
473
474struct mlx5_sq_bfreg {
475 void __iomem *map;
476 struct mlx5_uars_page *up;
477 bool wc;
478 u32 index;
479 unsigned int offset;
480};
e126ba97
EC
481
482struct mlx5_core_health {
483 struct health_buffer __iomem *health;
484 __be32 __iomem *health_counter;
485 struct timer_list timer;
e126ba97
EC
486 u32 prev;
487 int miss_counter;
fd76ee4d 488 bool sick;
05ac2c0b
MHY
489 /* wq spinlock to synchronize draining */
490 spinlock_t wq_lock;
ac6ea6e8 491 struct workqueue_struct *wq;
05ac2c0b 492 unsigned long flags;
ac6ea6e8 493 struct work_struct work;
04c0c1ab 494 struct delayed_work recover_work;
e126ba97
EC
495};
496
497struct mlx5_cq_table {
498 /* protect radix tree
499 */
500 spinlock_t lock;
501 struct radix_tree_root tree;
502};
503
504struct mlx5_qp_table {
505 /* protect radix tree
506 */
507 spinlock_t lock;
508 struct radix_tree_root tree;
509};
510
511struct mlx5_srq_table {
512 /* protect radix tree
513 */
514 spinlock_t lock;
515 struct radix_tree_root tree;
516};
517
a606b0f6 518struct mlx5_mkey_table {
3bcdb17a
SG
519 /* protect radix tree
520 */
521 rwlock_t lock;
522 struct radix_tree_root tree;
523};
524
fc50db98
EC
525struct mlx5_vf_context {
526 int enabled;
527};
528
529struct mlx5_core_sriov {
530 struct mlx5_vf_context *vfs_ctx;
531 int num_vfs;
532 int enabled_vfs;
533};
534
db058a18
SM
535struct mlx5_irq_info {
536 cpumask_var_t mask;
537 char name[MLX5_MAX_IRQ_NAME];
538};
539
43a335e0 540struct mlx5_fc_stats {
29cc6679 541 struct rb_root counters;
43a335e0
AV
542 struct list_head addlist;
543 /* protect addlist add/splice operations */
544 spinlock_t addlist_lock;
545
546 struct workqueue_struct *wq;
547 struct delayed_work work;
548 unsigned long next_query;
f6dfb4c3 549 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
550};
551
073bb189 552struct mlx5_eswitch;
7907f23a 553struct mlx5_lag;
d9aaed83 554struct mlx5_pagefault;
073bb189 555
1466cc5b
YP
556struct mlx5_rl_entry {
557 u32 rate;
558 u16 index;
559 u16 refcount;
560};
561
562struct mlx5_rl_table {
563 /* protect rate limit table */
564 struct mutex rl_lock;
565 u16 max_size;
566 u32 max_rate;
567 u32 min_rate;
568 struct mlx5_rl_entry *rl_entry;
569};
570
d4eb4cd7
HN
571enum port_module_event_status_type {
572 MLX5_MODULE_STATUS_PLUGGED = 0x1,
573 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
574 MLX5_MODULE_STATUS_ERROR = 0x3,
575 MLX5_MODULE_STATUS_NUM = 0x3,
576};
577
578enum port_module_event_error_type {
579 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
580 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
581 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
582 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
583 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
584 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
585 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
586 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
587 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
588 MLX5_MODULE_EVENT_ERROR_NUM,
589};
590
591struct mlx5_port_module_event_stats {
592 u64 status_counters[MLX5_MODULE_STATUS_NUM];
593 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
594};
595
e126ba97
EC
596struct mlx5_priv {
597 char name[MLX5_MAX_NAME_LEN];
598 struct mlx5_eq_table eq_table;
db058a18
SM
599 struct msix_entry *msix_arr;
600 struct mlx5_irq_info *irq_info;
e126ba97
EC
601
602 /* pages stuff */
603 struct workqueue_struct *pg_wq;
604 struct rb_root page_root;
605 int fw_pages;
6aec21f6 606 atomic_t reg_pages;
bf0bf77f 607 struct list_head free_list;
fc50db98 608 int vfs_pages;
e126ba97
EC
609
610 struct mlx5_core_health health;
611
612 struct mlx5_srq_table srq_table;
613
614 /* start: qp staff */
615 struct mlx5_qp_table qp_table;
616 struct dentry *qp_debugfs;
617 struct dentry *eq_debugfs;
618 struct dentry *cq_debugfs;
619 struct dentry *cmdif_debugfs;
620 /* end: qp staff */
621
622 /* start: cq staff */
623 struct mlx5_cq_table cq_table;
624 /* end: cq staff */
625
a606b0f6
MB
626 /* start: mkey staff */
627 struct mlx5_mkey_table mkey_table;
628 /* end: mkey staff */
3bcdb17a 629
e126ba97 630 /* start: alloc staff */
311c7c71
SM
631 /* protect buffer alocation according to numa node */
632 struct mutex alloc_mutex;
633 int numa_node;
634
e126ba97
EC
635 struct mutex pgdir_mutex;
636 struct list_head pgdir_list;
637 /* end: alloc staff */
638 struct dentry *dbg_root;
639
640 /* protect mkey key part */
641 spinlock_t mkey_lock;
642 u8 mkey_key;
9603b61d
JM
643
644 struct list_head dev_list;
645 struct list_head ctx_list;
646 spinlock_t ctx_lock;
073bb189 647
fba53f7b 648 struct mlx5_flow_steering *steering;
073bb189 649 struct mlx5_eswitch *eswitch;
fc50db98 650 struct mlx5_core_sriov sriov;
7907f23a 651 struct mlx5_lag *lag;
fc50db98 652 unsigned long pci_dev_data;
43a335e0 653 struct mlx5_fc_stats fc_stats;
1466cc5b 654 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
655
656 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
657
658#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
659 void (*pfault)(struct mlx5_core_dev *dev,
660 void *context,
661 struct mlx5_pagefault *pfault);
662 void *pfault_ctx;
663 struct srcu_struct pfault_srcu;
664#endif
a6d51b68 665 struct mlx5_bfreg_data bfregs;
01187175 666 struct mlx5_uars_page *uar;
e126ba97
EC
667};
668
89d44f0a
MD
669enum mlx5_device_state {
670 MLX5_DEVICE_STATE_UP,
671 MLX5_DEVICE_STATE_INTERNAL_ERROR,
672};
673
674enum mlx5_interface_state {
5fc7197d
MD
675 MLX5_INTERFACE_STATE_DOWN = BIT(0),
676 MLX5_INTERFACE_STATE_UP = BIT(1),
677 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
678};
679
680enum mlx5_pci_status {
681 MLX5_PCI_STATUS_DISABLED,
682 MLX5_PCI_STATUS_ENABLED,
683};
684
d9aaed83
AK
685enum mlx5_pagefault_type_flags {
686 MLX5_PFAULT_REQUESTOR = 1 << 0,
687 MLX5_PFAULT_WRITE = 1 << 1,
688 MLX5_PFAULT_RDMA = 1 << 2,
689};
690
691/* Contains the details of a pagefault. */
692struct mlx5_pagefault {
693 u32 bytes_committed;
694 u32 token;
695 u8 event_subtype;
696 u8 type;
697 union {
698 /* Initiator or send message responder pagefault details. */
699 struct {
700 /* Received packet size, only valid for responders. */
701 u32 packet_size;
702 /*
703 * Number of resource holding WQE, depends on type.
704 */
705 u32 wq_num;
706 /*
707 * WQE index. Refers to either the send queue or
708 * receive queue, according to event_subtype.
709 */
710 u16 wqe_index;
711 } wqe;
712 /* RDMA responder pagefault details */
713 struct {
714 u32 r_key;
715 /*
716 * Received packet size, minimal size page fault
717 * resolution required for forward progress.
718 */
719 u32 packet_size;
720 u32 rdma_op_len;
721 u64 rdma_va;
722 } rdma;
723 };
724
725 struct mlx5_eq *eq;
726 struct work_struct work;
727};
728
b50d292b
HHZ
729struct mlx5_td {
730 struct list_head tirs_list;
731 u32 tdn;
732};
733
734struct mlx5e_resources {
b50d292b
HHZ
735 u32 pdn;
736 struct mlx5_td td;
737 struct mlx5_core_mkey mkey;
aff26157 738 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
739};
740
52ec462e
IT
741#define MLX5_MAX_RESERVED_GIDS 8
742
743struct mlx5_rsvd_gids {
744 unsigned int start;
745 unsigned int count;
746 struct ida ida;
747};
748
e126ba97
EC
749struct mlx5_core_dev {
750 struct pci_dev *pdev;
89d44f0a
MD
751 /* sync pci state */
752 struct mutex pci_status_mutex;
753 enum mlx5_pci_status pci_status;
e126ba97
EC
754 u8 rev_id;
755 char board_id[MLX5_BOARD_ID_LEN];
756 struct mlx5_cmd cmd;
938fe83c 757 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 758 struct {
701052c5
GP
759 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
760 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
761 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
762 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
763 } caps;
e126ba97
EC
764 phys_addr_t iseg_base;
765 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
766 enum mlx5_device_state state;
767 /* sync interface state */
768 struct mutex intf_state_mutex;
5fc7197d 769 unsigned long intf_state;
e126ba97
EC
770 void (*event) (struct mlx5_core_dev *dev,
771 enum mlx5_dev_event event,
4d2f9bbb 772 unsigned long param);
e126ba97
EC
773 struct mlx5_priv priv;
774 struct mlx5_profile *profile;
775 atomic_t num_qps;
f62b8bb8 776 u32 issi;
b50d292b 777 struct mlx5e_resources mlx5e_res;
52ec462e
IT
778 struct {
779 struct mlx5_rsvd_gids reserved_gids;
a6f7d2af 780 atomic_t roce_en;
52ec462e 781 } roce;
e29341fb
IT
782#ifdef CONFIG_MLX5_FPGA
783 struct mlx5_fpga_device *fpga;
784#endif
5a7b27eb
MG
785#ifdef CONFIG_RFS_ACCEL
786 struct cpu_rmap *rmap;
787#endif
e126ba97
EC
788};
789
790struct mlx5_db {
791 __be32 *db;
792 union {
793 struct mlx5_db_pgdir *pgdir;
794 struct mlx5_ib_user_db_page *user_page;
795 } u;
796 dma_addr_t dma;
797 int index;
798};
799
e126ba97
EC
800enum {
801 MLX5_COMP_EQ_SIZE = 1024,
802};
803
adb0c954
SM
804enum {
805 MLX5_PTYS_IB = 1 << 0,
806 MLX5_PTYS_EN = 1 << 2,
807};
808
e126ba97
EC
809typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
810
73dd3a48
MHY
811enum {
812 MLX5_CMD_ENT_STATE_PENDING_COMP,
813};
814
e126ba97 815struct mlx5_cmd_work_ent {
73dd3a48 816 unsigned long state;
e126ba97
EC
817 struct mlx5_cmd_msg *in;
818 struct mlx5_cmd_msg *out;
746b5583
EC
819 void *uout;
820 int uout_size;
e126ba97 821 mlx5_cmd_cbk_t callback;
65ee6708 822 struct delayed_work cb_timeout_work;
e126ba97 823 void *context;
746b5583 824 int idx;
e126ba97
EC
825 struct completion done;
826 struct mlx5_cmd *cmd;
827 struct work_struct work;
828 struct mlx5_cmd_layout *lay;
829 int ret;
830 int page_queue;
831 u8 status;
832 u8 token;
14a70046
TG
833 u64 ts1;
834 u64 ts2;
746b5583 835 u16 op;
4525abea 836 bool polling;
e126ba97
EC
837};
838
839struct mlx5_pas {
840 u64 pa;
841 u8 log_sz;
842};
843
707c4602 844enum port_state_policy {
eff901d3
EC
845 MLX5_POLICY_DOWN = 0,
846 MLX5_POLICY_UP = 1,
847 MLX5_POLICY_FOLLOW = 2,
848 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
849};
850
851enum phy_port_state {
852 MLX5_AAA_111
853};
854
855struct mlx5_hca_vport_context {
856 u32 field_select;
857 bool sm_virt_aware;
858 bool has_smi;
859 bool has_raw;
860 enum port_state_policy policy;
861 enum phy_port_state phys_state;
862 enum ib_port_state vport_state;
863 u8 port_physical_state;
864 u64 sys_image_guid;
865 u64 port_guid;
866 u64 node_guid;
867 u32 cap_mask1;
868 u32 cap_mask1_perm;
869 u32 cap_mask2;
870 u32 cap_mask2_perm;
871 u16 lid;
872 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
873 u8 lmc;
874 u8 subnet_timeout;
875 u16 sm_lid;
876 u8 sm_sl;
877 u16 qkey_violation_counter;
878 u16 pkey_violation_counter;
879 bool grh_required;
880};
881
e126ba97
EC
882static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
883{
e126ba97 884 return buf->direct.buf + offset;
e126ba97
EC
885}
886
887extern struct workqueue_struct *mlx5_core_wq;
888
889#define STRUCT_FIELD(header, field) \
890 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
891 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
892
e126ba97
EC
893static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
894{
895 return pci_get_drvdata(pdev);
896}
897
898extern struct dentry *mlx5_debugfs_root;
899
900static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
901{
902 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
903}
904
905static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
906{
907 return ioread32be(&dev->iseg->fw_rev) >> 16;
908}
909
910static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
911{
912 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
913}
914
915static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
916{
917 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
918}
919
3bcdb17a
SG
920static inline u32 mlx5_base_mkey(const u32 key)
921{
922 return key & 0xffffff00u;
923}
924
e126ba97
EC
925int mlx5_cmd_init(struct mlx5_core_dev *dev);
926void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
927void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
928void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 929
e126ba97
EC
930int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
931 int out_size);
746b5583
EC
932int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
933 void *out, int out_size, mlx5_cmd_cbk_t callback,
934 void *context);
4525abea
MD
935int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
936 void *out, int out_size);
c4f287c4
SM
937void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
938
939int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
940int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
941int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
942void mlx5_health_cleanup(struct mlx5_core_dev *dev);
943int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
944void mlx5_start_health_poll(struct mlx5_core_dev *dev);
945void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 946void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 947void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
311c7c71
SM
948int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
949 struct mlx5_buf *buf, int node);
64ffaa21 950int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 951void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
952int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
953 struct mlx5_frag_buf *buf, int node);
954void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
955struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
956 gfp_t flags, int npages);
957void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
958 struct mlx5_cmd_mailbox *head);
959int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 960 struct mlx5_srq_attr *in);
e126ba97
EC
961int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
962int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 963 struct mlx5_srq_attr *out);
e126ba97
EC
964int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
965 u16 lwm, int is_srq);
a606b0f6
MB
966void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
967void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
968int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
969 struct mlx5_core_mkey *mkey,
970 u32 *in, int inlen,
971 u32 *out, int outlen,
972 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
973int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
974 struct mlx5_core_mkey *mkey,
ec22eb53 975 u32 *in, int inlen);
a606b0f6
MB
976int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
977 struct mlx5_core_mkey *mkey);
978int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 979 u32 *out, int outlen);
a606b0f6 980int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
981 u32 *mkey);
982int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
983int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 984int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 985 u16 opmod, u8 port);
e126ba97
EC
986void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
987void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
988int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
989void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
990void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 991 s32 npages);
cd23b14b 992int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
993int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
994void mlx5_register_debugfs(void);
995void mlx5_unregister_debugfs(void);
996int mlx5_eq_init(struct mlx5_core_dev *dev);
997void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
998void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 999void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 1000void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 1001void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
1002void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1003struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
73dd3a48 1004void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
e126ba97
EC
1005void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1006int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 1007 int nent, u64 mask, const char *name,
01187175 1008 enum mlx5_eq_type type);
e126ba97
EC
1009int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1010int mlx5_start_eqs(struct mlx5_core_dev *dev);
1011int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
1012int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1013 unsigned int *irqn);
e126ba97
EC
1014int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1015int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1016
1017int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1018void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1019int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1020 int size_in, void *data_out, int size_out,
1021 u16 reg_num, int arg, int write);
adb0c954 1022
e126ba97
EC
1023int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1024void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1025int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1026 u32 *out, int outlen);
e126ba97
EC
1027int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1028void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1029int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1030void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1031int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1032int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1033 int node);
e126ba97
EC
1034void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1035
e126ba97
EC
1036const char *mlx5_command_str(int command);
1037int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1038void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1039int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1040 int npsvs, u32 *sig_index);
1041int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1042void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1043int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1044 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1045int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1046 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1047#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1048int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1049 u32 wq_num, u8 type, int error);
1050#endif
e126ba97 1051
1466cc5b
YP
1052int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1053void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1054int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1055void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1056bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1057int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1058 bool map_wc, bool fast_path);
1059void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1060
52ec462e
IT
1061unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1062int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1063 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1064 const u8 *mac, bool vlan, u16 vlan_id);
1065
e3297246
EC
1066static inline int fw_initializing(struct mlx5_core_dev *dev)
1067{
1068 return ioread32be(&dev->iseg->initializing) >> 31;
1069}
1070
e126ba97
EC
1071static inline u32 mlx5_mkey_to_idx(u32 mkey)
1072{
1073 return mkey >> 8;
1074}
1075
1076static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1077{
1078 return mkey_idx << 8;
1079}
1080
746b5583
EC
1081static inline u8 mlx5_mkey_variant(u32 mkey)
1082{
1083 return mkey & 0xff;
1084}
1085
e126ba97
EC
1086enum {
1087 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1088 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1089};
1090
1091enum {
49780d42 1092 MAX_UMR_CACHE_ENTRY = 20,
81713d37
AK
1093 MLX5_IMR_MTT_CACHE_ENTRY,
1094 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1095 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1096};
1097
64613d94
SM
1098enum {
1099 MLX5_INTERFACE_PROTOCOL_IB = 0,
1100 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1101};
1102
9603b61d
JM
1103struct mlx5_interface {
1104 void * (*add)(struct mlx5_core_dev *dev);
1105 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1106 int (*attach)(struct mlx5_core_dev *dev, void *context);
1107 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1108 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1109 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1110 void (*pfault)(struct mlx5_core_dev *dev,
1111 void *context,
1112 struct mlx5_pagefault *pfault);
64613d94
SM
1113 void * (*get_dev)(void *context);
1114 int protocol;
9603b61d
JM
1115 struct list_head list;
1116};
1117
64613d94 1118void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1119int mlx5_register_interface(struct mlx5_interface *intf);
1120void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1121int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1122
3bc34f3b
AH
1123int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1124int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1125bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1126struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1127struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1128void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1129
693dfd5a
ES
1130#ifndef CONFIG_MLX5_CORE_IPOIB
1131static inline
1132struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1133 struct ib_device *ibdev,
1134 const char *name,
1135 void (*setup)(struct net_device *))
1136{
1137 return ERR_PTR(-EOPNOTSUPP);
1138}
1139
1140static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1141#else
1142struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1143 struct ib_device *ibdev,
1144 const char *name,
1145 void (*setup)(struct net_device *));
1146void mlx5_rdma_netdev_free(struct net_device *netdev);
1147#endif /* CONFIG_MLX5_CORE_IPOIB */
1148
e126ba97
EC
1149struct mlx5_profile {
1150 u64 mask;
f241e749 1151 u8 log_max_qp;
e126ba97
EC
1152 struct {
1153 int size;
1154 int limit;
1155 } mr_cache[MAX_MR_CACHE_ENTRIES];
1156};
1157
fc50db98
EC
1158enum {
1159 MLX5_PCI_DEV_IS_VF = 1 << 0,
1160};
1161
1162static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1163{
1164 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1165}
1166
707c4602
MD
1167static inline int mlx5_get_gid_table_len(u16 param)
1168{
1169 if (param > 4) {
1170 pr_warn("gid table length is zero\n");
1171 return 0;
1172 }
1173
1174 return 8 * (1 << param);
1175}
1176
1466cc5b
YP
1177static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1178{
1179 return !!(dev->priv.rl_table.max_size);
1180}
1181
020446e0
EC
1182enum {
1183 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1184};
1185
e126ba97 1186#endif /* MLX5_DRIVER_H */