IB/mlx5: Expose software parsing for Raw Ethernet QP
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
52ec462e 47#include <linux/idr.h>
6ecde51d 48
e126ba97
EC
49#include <linux/mlx5/device.h>
50#include <linux/mlx5/doorbell.h>
af1ba291 51#include <linux/mlx5/srq.h>
e126ba97
EC
52
53enum {
54 MLX5_BOARD_ID_LEN = 64,
55 MLX5_MAX_NAME_LEN = 16,
56};
57
58enum {
59 /* one minute for the sake of bringup. Generally, commands must always
60 * complete and we may need to increase this timeout value
61 */
6b6c07bd 62 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
63 MLX5_CMD_WQ_MAX_NAME = 32,
64};
65
66enum {
67 CMD_OWNER_SW = 0x0,
68 CMD_OWNER_HW = 0x1,
69 CMD_STATUS_SUCCESS = 0,
70};
71
72enum mlx5_sqp_t {
73 MLX5_SQP_SMI = 0,
74 MLX5_SQP_GSI = 1,
75 MLX5_SQP_IEEE_1588 = 2,
76 MLX5_SQP_SNIFFER = 3,
77 MLX5_SQP_SYNC_UMR = 4,
78};
79
80enum {
81 MLX5_MAX_PORTS = 2,
82};
83
84enum {
85 MLX5_EQ_VEC_PAGES = 0,
86 MLX5_EQ_VEC_CMD = 1,
87 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 88 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
89 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
db058a18 93 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
94};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
e126ba97 107enum {
4f3961ee
SM
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
110 MLX5_REG_DCBX_PARAM = 0x4020,
111 MLX5_REG_DCBX_APP = 0x4021,
e29341fb
IT
112 MLX5_REG_FPGA_CAP = 0x4022,
113 MLX5_REG_FPGA_CTRL = 0x4023,
a9956d35 114 MLX5_REG_FPGA_ACCESS_REG = 0x4024,
e126ba97
EC
115 MLX5_REG_PCAP = 0x5001,
116 MLX5_REG_PMTU = 0x5003,
117 MLX5_REG_PTYS = 0x5004,
118 MLX5_REG_PAOS = 0x5006,
3c2d18ef 119 MLX5_REG_PFCC = 0x5007,
efea389d 120 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
121 MLX5_REG_PMAOS = 0x5012,
122 MLX5_REG_PUDE = 0x5009,
123 MLX5_REG_PMPE = 0x5010,
124 MLX5_REG_PELC = 0x500e,
a124d13e 125 MLX5_REG_PVLC = 0x500f,
94cb1ebb 126 MLX5_REG_PCMR = 0x5041,
bb64143e 127 MLX5_REG_PMLP = 0x5002,
cfdcbcea 128 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
129 MLX5_REG_NODE_DESC = 0x6001,
130 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 131 MLX5_REG_MCIA = 0x9014,
da54d24e 132 MLX5_REG_MLCR = 0x902b,
8ed1a630 133 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
134 MLX5_REG_MTPPS = 0x9053,
135 MLX5_REG_MTPPSE = 0x9054,
47176289
OG
136 MLX5_REG_MCQI = 0x9061,
137 MLX5_REG_MCC = 0x9062,
138 MLX5_REG_MCDA = 0x9063,
cfdcbcea 139 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
140};
141
341c5ee2
HN
142enum mlx5_dcbx_oper_mode {
143 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
144 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
145};
146
da7525d2
EBE
147enum {
148 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
149 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
150};
151
e420f0c0
HE
152enum mlx5_page_fault_resume_flags {
153 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
154 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
155 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
156 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
157};
158
e126ba97
EC
159enum dbg_rsc_type {
160 MLX5_DBG_RSC_QP,
161 MLX5_DBG_RSC_EQ,
162 MLX5_DBG_RSC_CQ,
163};
164
7ecf6d8f
BW
165enum port_state_policy {
166 MLX5_POLICY_DOWN = 0,
167 MLX5_POLICY_UP = 1,
168 MLX5_POLICY_FOLLOW = 2,
169 MLX5_POLICY_INVALID = 0xffffffff
170};
171
e126ba97
EC
172struct mlx5_field_desc {
173 struct dentry *dent;
174 int i;
175};
176
177struct mlx5_rsc_debug {
178 struct mlx5_core_dev *dev;
179 void *object;
180 enum dbg_rsc_type type;
181 struct dentry *root;
182 struct mlx5_field_desc fields[0];
183};
184
185enum mlx5_dev_event {
186 MLX5_DEV_EVENT_SYS_ERROR,
187 MLX5_DEV_EVENT_PORT_UP,
188 MLX5_DEV_EVENT_PORT_DOWN,
189 MLX5_DEV_EVENT_PORT_INITIALIZED,
190 MLX5_DEV_EVENT_LID_CHANGE,
191 MLX5_DEV_EVENT_PKEY_CHANGE,
192 MLX5_DEV_EVENT_GUID_CHANGE,
193 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 194 MLX5_DEV_EVENT_PPS,
246ac981 195 MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT,
e126ba97
EC
196};
197
4c916a79 198enum mlx5_port_status {
6fa1bcab
AS
199 MLX5_PORT_UP = 1,
200 MLX5_PORT_DOWN = 2,
4c916a79
RS
201};
202
d9aaed83
AK
203enum mlx5_eq_type {
204 MLX5_EQ_TYPE_COMP,
205 MLX5_EQ_TYPE_ASYNC,
206#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
207 MLX5_EQ_TYPE_PF,
208#endif
209};
210
2f5ff264 211struct mlx5_bfreg_info {
b037c29a 212 u32 *sys_pages;
2f5ff264 213 int num_low_latency_bfregs;
e126ba97 214 unsigned int *count;
e126ba97
EC
215
216 /*
2f5ff264 217 * protect bfreg allocation data structs
e126ba97
EC
218 */
219 struct mutex lock;
78c0f98c 220 u32 ver;
b037c29a
EC
221 bool lib_uar_4k;
222 u32 num_sys_pages;
e126ba97
EC
223};
224
225struct mlx5_cmd_first {
226 __be32 data[4];
227};
228
229struct mlx5_cmd_msg {
230 struct list_head list;
0ac3ea70 231 struct cmd_msg_cache *parent;
e126ba97
EC
232 u32 len;
233 struct mlx5_cmd_first first;
234 struct mlx5_cmd_mailbox *next;
235};
236
237struct mlx5_cmd_debug {
238 struct dentry *dbg_root;
239 struct dentry *dbg_in;
240 struct dentry *dbg_out;
241 struct dentry *dbg_outlen;
242 struct dentry *dbg_status;
243 struct dentry *dbg_run;
244 void *in_msg;
245 void *out_msg;
246 u8 status;
247 u16 inlen;
248 u16 outlen;
249};
250
0ac3ea70 251struct cmd_msg_cache {
e126ba97
EC
252 /* protect block chain allocations
253 */
254 spinlock_t lock;
255 struct list_head head;
0ac3ea70
MHY
256 unsigned int max_inbox_size;
257 unsigned int num_ent;
e126ba97
EC
258};
259
0ac3ea70
MHY
260enum {
261 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
262};
263
264struct mlx5_cmd_stats {
265 u64 sum;
266 u64 n;
267 struct dentry *root;
268 struct dentry *avg;
269 struct dentry *count;
270 /* protect command average calculations */
271 spinlock_t lock;
272};
273
274struct mlx5_cmd {
64599cca
EC
275 void *cmd_alloc_buf;
276 dma_addr_t alloc_dma;
277 int alloc_size;
e126ba97
EC
278 void *cmd_buf;
279 dma_addr_t dma;
280 u16 cmdif_rev;
281 u8 log_sz;
282 u8 log_stride;
283 int max_reg_cmds;
284 int events;
285 u32 __iomem *vector;
286
287 /* protect command queue allocations
288 */
289 spinlock_t alloc_lock;
290
291 /* protect token allocations
292 */
293 spinlock_t token_lock;
294 u8 token;
295 unsigned long bitmask;
296 char wq_name[MLX5_CMD_WQ_MAX_NAME];
297 struct workqueue_struct *wq;
298 struct semaphore sem;
299 struct semaphore pages_sem;
300 int mode;
301 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
18c90df9 302 struct dma_pool *pool;
e126ba97 303 struct mlx5_cmd_debug dbg;
0ac3ea70 304 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
305 int checksum_disabled;
306 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
307};
308
309struct mlx5_port_caps {
310 int gid_table_len;
311 int pkey_table_len;
938fe83c 312 u8 ext_port_cap;
c43f1112 313 bool has_smi;
e126ba97
EC
314};
315
316struct mlx5_cmd_mailbox {
317 void *buf;
318 dma_addr_t dma;
319 struct mlx5_cmd_mailbox *next;
320};
321
322struct mlx5_buf_list {
323 void *buf;
324 dma_addr_t map;
325};
326
327struct mlx5_buf {
328 struct mlx5_buf_list direct;
e126ba97 329 int npages;
e126ba97 330 int size;
f241e749 331 u8 page_shift;
e126ba97
EC
332};
333
1c1b5228
TT
334struct mlx5_frag_buf {
335 struct mlx5_buf_list *frags;
336 int npages;
337 int size;
338 u8 page_shift;
339};
340
94c6825e
MB
341struct mlx5_eq_tasklet {
342 struct list_head list;
343 struct list_head process_list;
344 struct tasklet_struct task;
345 /* lock on completion tasklet list */
346 spinlock_t lock;
347};
348
d9aaed83
AK
349struct mlx5_eq_pagefault {
350 struct work_struct work;
351 /* Pagefaults lock */
352 spinlock_t lock;
353 struct workqueue_struct *wq;
354 mempool_t *pool;
355};
356
e126ba97
EC
357struct mlx5_eq {
358 struct mlx5_core_dev *dev;
359 __be32 __iomem *doorbell;
360 u32 cons_index;
361 struct mlx5_buf buf;
362 int size;
0b6e26ce 363 unsigned int irqn;
e126ba97
EC
364 u8 eqn;
365 int nent;
366 u64 mask;
e126ba97
EC
367 struct list_head list;
368 int index;
369 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
370 enum mlx5_eq_type type;
371 union {
372 struct mlx5_eq_tasklet tasklet_ctx;
373#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
374 struct mlx5_eq_pagefault pf_ctx;
375#endif
376 };
e126ba97
EC
377};
378
3121e3c4
SG
379struct mlx5_core_psv {
380 u32 psv_idx;
381 struct psv_layout {
382 u32 pd;
383 u16 syndrome;
384 u16 reserved;
385 u16 bg;
386 u16 app_tag;
387 u32 ref_tag;
388 } psv;
389};
390
391struct mlx5_core_sig_ctx {
392 struct mlx5_core_psv psv_memory;
393 struct mlx5_core_psv psv_wire;
d5436ba0
SG
394 struct ib_sig_err err_item;
395 bool sig_status_checked;
396 bool sig_err_exists;
397 u32 sigerr_count;
3121e3c4 398};
e126ba97 399
aa8e08d2
AK
400enum {
401 MLX5_MKEY_MR = 1,
402 MLX5_MKEY_MW,
403};
404
a606b0f6 405struct mlx5_core_mkey {
e126ba97
EC
406 u64 iova;
407 u64 size;
408 u32 key;
409 u32 pd;
aa8e08d2 410 u32 type;
e126ba97
EC
411};
412
d9aaed83
AK
413#define MLX5_24BIT_MASK ((1 << 24) - 1)
414
5903325a 415enum mlx5_res_type {
e2013b21 416 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
417 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
418 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
419 MLX5_RES_SRQ = 3,
420 MLX5_RES_XSRQ = 4,
5903325a
EC
421};
422
423struct mlx5_core_rsc_common {
424 enum mlx5_res_type res;
425 atomic_t refcount;
426 struct completion free;
427};
428
e126ba97 429struct mlx5_core_srq {
01949d01 430 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
431 u32 srqn;
432 int max;
433 int max_gs;
434 int max_avail_gather;
435 int wqe_shift;
436 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
437
438 atomic_t refcount;
439 struct completion free;
440};
441
442struct mlx5_eq_table {
443 void __iomem *update_ci;
444 void __iomem *update_arm_ci;
233d05d2 445 struct list_head comp_eqs_list;
e126ba97
EC
446 struct mlx5_eq pages_eq;
447 struct mlx5_eq async_eq;
448 struct mlx5_eq cmd_eq;
d9aaed83
AK
449#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
450 struct mlx5_eq pfault_eq;
451#endif
e126ba97
EC
452 int num_comp_vectors;
453 /* protect EQs list
454 */
455 spinlock_t lock;
456};
457
a6d51b68 458struct mlx5_uars_page {
e126ba97 459 void __iomem *map;
a6d51b68
EC
460 bool wc;
461 u32 index;
462 struct list_head list;
463 unsigned int bfregs;
464 unsigned long *reg_bitmap; /* for non fast path bf regs */
465 unsigned long *fp_bitmap;
466 unsigned int reg_avail;
467 unsigned int fp_avail;
468 struct kref ref_count;
469 struct mlx5_core_dev *mdev;
e126ba97
EC
470};
471
a6d51b68
EC
472struct mlx5_bfreg_head {
473 /* protect blue flame registers allocations */
474 struct mutex lock;
475 struct list_head list;
476};
477
478struct mlx5_bfreg_data {
479 struct mlx5_bfreg_head reg_head;
480 struct mlx5_bfreg_head wc_head;
481};
482
483struct mlx5_sq_bfreg {
484 void __iomem *map;
485 struct mlx5_uars_page *up;
486 bool wc;
487 u32 index;
488 unsigned int offset;
489};
e126ba97
EC
490
491struct mlx5_core_health {
492 struct health_buffer __iomem *health;
493 __be32 __iomem *health_counter;
494 struct timer_list timer;
e126ba97
EC
495 u32 prev;
496 int miss_counter;
fd76ee4d 497 bool sick;
05ac2c0b
MHY
498 /* wq spinlock to synchronize draining */
499 spinlock_t wq_lock;
ac6ea6e8 500 struct workqueue_struct *wq;
05ac2c0b 501 unsigned long flags;
ac6ea6e8 502 struct work_struct work;
04c0c1ab 503 struct delayed_work recover_work;
e126ba97
EC
504};
505
506struct mlx5_cq_table {
507 /* protect radix tree
508 */
509 spinlock_t lock;
510 struct radix_tree_root tree;
511};
512
513struct mlx5_qp_table {
514 /* protect radix tree
515 */
516 spinlock_t lock;
517 struct radix_tree_root tree;
518};
519
520struct mlx5_srq_table {
521 /* protect radix tree
522 */
523 spinlock_t lock;
524 struct radix_tree_root tree;
525};
526
a606b0f6 527struct mlx5_mkey_table {
3bcdb17a
SG
528 /* protect radix tree
529 */
530 rwlock_t lock;
531 struct radix_tree_root tree;
532};
533
fc50db98
EC
534struct mlx5_vf_context {
535 int enabled;
7ecf6d8f
BW
536 u64 port_guid;
537 u64 node_guid;
538 enum port_state_policy policy;
fc50db98
EC
539};
540
541struct mlx5_core_sriov {
542 struct mlx5_vf_context *vfs_ctx;
543 int num_vfs;
544 int enabled_vfs;
545};
546
db058a18 547struct mlx5_irq_info {
db058a18
SM
548 char name[MLX5_MAX_IRQ_NAME];
549};
550
43a335e0 551struct mlx5_fc_stats {
29cc6679 552 struct rb_root counters;
43a335e0
AV
553 struct list_head addlist;
554 /* protect addlist add/splice operations */
555 spinlock_t addlist_lock;
556
557 struct workqueue_struct *wq;
558 struct delayed_work work;
559 unsigned long next_query;
f6dfb4c3 560 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
561};
562
073bb189 563struct mlx5_eswitch;
7907f23a 564struct mlx5_lag;
d9aaed83 565struct mlx5_pagefault;
073bb189 566
1466cc5b
YP
567struct mlx5_rl_entry {
568 u32 rate;
569 u16 index;
570 u16 refcount;
571};
572
573struct mlx5_rl_table {
574 /* protect rate limit table */
575 struct mutex rl_lock;
576 u16 max_size;
577 u32 max_rate;
578 u32 min_rate;
579 struct mlx5_rl_entry *rl_entry;
580};
581
d4eb4cd7
HN
582enum port_module_event_status_type {
583 MLX5_MODULE_STATUS_PLUGGED = 0x1,
584 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
585 MLX5_MODULE_STATUS_ERROR = 0x3,
586 MLX5_MODULE_STATUS_NUM = 0x3,
587};
588
589enum port_module_event_error_type {
590 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
591 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
592 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
593 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
594 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
595 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
596 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
597 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
598 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
599 MLX5_MODULE_EVENT_ERROR_NUM,
600};
601
602struct mlx5_port_module_event_stats {
603 u64 status_counters[MLX5_MODULE_STATUS_NUM];
604 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
605};
606
e126ba97
EC
607struct mlx5_priv {
608 char name[MLX5_MAX_NAME_LEN];
609 struct mlx5_eq_table eq_table;
db058a18 610 struct mlx5_irq_info *irq_info;
e126ba97
EC
611
612 /* pages stuff */
613 struct workqueue_struct *pg_wq;
614 struct rb_root page_root;
615 int fw_pages;
6aec21f6 616 atomic_t reg_pages;
bf0bf77f 617 struct list_head free_list;
fc50db98 618 int vfs_pages;
e126ba97
EC
619
620 struct mlx5_core_health health;
621
622 struct mlx5_srq_table srq_table;
623
624 /* start: qp staff */
625 struct mlx5_qp_table qp_table;
626 struct dentry *qp_debugfs;
627 struct dentry *eq_debugfs;
628 struct dentry *cq_debugfs;
629 struct dentry *cmdif_debugfs;
630 /* end: qp staff */
631
632 /* start: cq staff */
633 struct mlx5_cq_table cq_table;
634 /* end: cq staff */
635
a606b0f6
MB
636 /* start: mkey staff */
637 struct mlx5_mkey_table mkey_table;
638 /* end: mkey staff */
3bcdb17a 639
e126ba97 640 /* start: alloc staff */
311c7c71
SM
641 /* protect buffer alocation according to numa node */
642 struct mutex alloc_mutex;
643 int numa_node;
644
e126ba97
EC
645 struct mutex pgdir_mutex;
646 struct list_head pgdir_list;
647 /* end: alloc staff */
648 struct dentry *dbg_root;
649
650 /* protect mkey key part */
651 spinlock_t mkey_lock;
652 u8 mkey_key;
9603b61d
JM
653
654 struct list_head dev_list;
655 struct list_head ctx_list;
656 spinlock_t ctx_lock;
073bb189 657
fba53f7b 658 struct mlx5_flow_steering *steering;
073bb189 659 struct mlx5_eswitch *eswitch;
fc50db98 660 struct mlx5_core_sriov sriov;
7907f23a 661 struct mlx5_lag *lag;
fc50db98 662 unsigned long pci_dev_data;
43a335e0 663 struct mlx5_fc_stats fc_stats;
1466cc5b 664 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
665
666 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
667
668#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
669 void (*pfault)(struct mlx5_core_dev *dev,
670 void *context,
671 struct mlx5_pagefault *pfault);
672 void *pfault_ctx;
673 struct srcu_struct pfault_srcu;
674#endif
a6d51b68 675 struct mlx5_bfreg_data bfregs;
01187175 676 struct mlx5_uars_page *uar;
e126ba97
EC
677};
678
89d44f0a
MD
679enum mlx5_device_state {
680 MLX5_DEVICE_STATE_UP,
681 MLX5_DEVICE_STATE_INTERNAL_ERROR,
682};
683
684enum mlx5_interface_state {
5fc7197d
MD
685 MLX5_INTERFACE_STATE_DOWN = BIT(0),
686 MLX5_INTERFACE_STATE_UP = BIT(1),
687 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
688};
689
690enum mlx5_pci_status {
691 MLX5_PCI_STATUS_DISABLED,
692 MLX5_PCI_STATUS_ENABLED,
693};
694
d9aaed83
AK
695enum mlx5_pagefault_type_flags {
696 MLX5_PFAULT_REQUESTOR = 1 << 0,
697 MLX5_PFAULT_WRITE = 1 << 1,
698 MLX5_PFAULT_RDMA = 1 << 2,
699};
700
701/* Contains the details of a pagefault. */
702struct mlx5_pagefault {
703 u32 bytes_committed;
704 u32 token;
705 u8 event_subtype;
706 u8 type;
707 union {
708 /* Initiator or send message responder pagefault details. */
709 struct {
710 /* Received packet size, only valid for responders. */
711 u32 packet_size;
712 /*
713 * Number of resource holding WQE, depends on type.
714 */
715 u32 wq_num;
716 /*
717 * WQE index. Refers to either the send queue or
718 * receive queue, according to event_subtype.
719 */
720 u16 wqe_index;
721 } wqe;
722 /* RDMA responder pagefault details */
723 struct {
724 u32 r_key;
725 /*
726 * Received packet size, minimal size page fault
727 * resolution required for forward progress.
728 */
729 u32 packet_size;
730 u32 rdma_op_len;
731 u64 rdma_va;
732 } rdma;
733 };
734
735 struct mlx5_eq *eq;
736 struct work_struct work;
737};
738
b50d292b
HHZ
739struct mlx5_td {
740 struct list_head tirs_list;
741 u32 tdn;
742};
743
744struct mlx5e_resources {
b50d292b
HHZ
745 u32 pdn;
746 struct mlx5_td td;
747 struct mlx5_core_mkey mkey;
aff26157 748 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
749};
750
52ec462e
IT
751#define MLX5_MAX_RESERVED_GIDS 8
752
753struct mlx5_rsvd_gids {
754 unsigned int start;
755 unsigned int count;
756 struct ida ida;
757};
758
e126ba97
EC
759struct mlx5_core_dev {
760 struct pci_dev *pdev;
89d44f0a
MD
761 /* sync pci state */
762 struct mutex pci_status_mutex;
763 enum mlx5_pci_status pci_status;
e126ba97
EC
764 u8 rev_id;
765 char board_id[MLX5_BOARD_ID_LEN];
766 struct mlx5_cmd cmd;
938fe83c 767 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 768 struct {
701052c5
GP
769 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
770 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
771 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
772 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
773 } caps;
e126ba97
EC
774 phys_addr_t iseg_base;
775 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
776 enum mlx5_device_state state;
777 /* sync interface state */
778 struct mutex intf_state_mutex;
5fc7197d 779 unsigned long intf_state;
e126ba97
EC
780 void (*event) (struct mlx5_core_dev *dev,
781 enum mlx5_dev_event event,
4d2f9bbb 782 unsigned long param);
e126ba97
EC
783 struct mlx5_priv priv;
784 struct mlx5_profile *profile;
785 atomic_t num_qps;
f62b8bb8 786 u32 issi;
b50d292b 787 struct mlx5e_resources mlx5e_res;
52ec462e
IT
788 struct {
789 struct mlx5_rsvd_gids reserved_gids;
a6f7d2af 790 atomic_t roce_en;
52ec462e 791 } roce;
e29341fb
IT
792#ifdef CONFIG_MLX5_FPGA
793 struct mlx5_fpga_device *fpga;
794#endif
5a7b27eb
MG
795#ifdef CONFIG_RFS_ACCEL
796 struct cpu_rmap *rmap;
797#endif
e126ba97
EC
798};
799
800struct mlx5_db {
801 __be32 *db;
802 union {
803 struct mlx5_db_pgdir *pgdir;
804 struct mlx5_ib_user_db_page *user_page;
805 } u;
806 dma_addr_t dma;
807 int index;
808};
809
e126ba97
EC
810enum {
811 MLX5_COMP_EQ_SIZE = 1024,
812};
813
adb0c954
SM
814enum {
815 MLX5_PTYS_IB = 1 << 0,
816 MLX5_PTYS_EN = 1 << 2,
817};
818
e126ba97
EC
819typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
820
73dd3a48
MHY
821enum {
822 MLX5_CMD_ENT_STATE_PENDING_COMP,
823};
824
e126ba97 825struct mlx5_cmd_work_ent {
73dd3a48 826 unsigned long state;
e126ba97
EC
827 struct mlx5_cmd_msg *in;
828 struct mlx5_cmd_msg *out;
746b5583
EC
829 void *uout;
830 int uout_size;
e126ba97 831 mlx5_cmd_cbk_t callback;
65ee6708 832 struct delayed_work cb_timeout_work;
e126ba97 833 void *context;
746b5583 834 int idx;
e126ba97
EC
835 struct completion done;
836 struct mlx5_cmd *cmd;
837 struct work_struct work;
838 struct mlx5_cmd_layout *lay;
839 int ret;
840 int page_queue;
841 u8 status;
842 u8 token;
14a70046
TG
843 u64 ts1;
844 u64 ts2;
746b5583 845 u16 op;
4525abea 846 bool polling;
e126ba97
EC
847};
848
849struct mlx5_pas {
850 u64 pa;
851 u8 log_sz;
852};
853
707c4602
MD
854enum phy_port_state {
855 MLX5_AAA_111
856};
857
858struct mlx5_hca_vport_context {
859 u32 field_select;
860 bool sm_virt_aware;
861 bool has_smi;
862 bool has_raw;
863 enum port_state_policy policy;
864 enum phy_port_state phys_state;
865 enum ib_port_state vport_state;
866 u8 port_physical_state;
867 u64 sys_image_guid;
868 u64 port_guid;
869 u64 node_guid;
870 u32 cap_mask1;
871 u32 cap_mask1_perm;
872 u32 cap_mask2;
873 u32 cap_mask2_perm;
874 u16 lid;
875 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
876 u8 lmc;
877 u8 subnet_timeout;
878 u16 sm_lid;
879 u8 sm_sl;
880 u16 qkey_violation_counter;
881 u16 pkey_violation_counter;
882 bool grh_required;
883};
884
e126ba97
EC
885static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
886{
e126ba97 887 return buf->direct.buf + offset;
e126ba97
EC
888}
889
890extern struct workqueue_struct *mlx5_core_wq;
891
892#define STRUCT_FIELD(header, field) \
893 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
894 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
895
e126ba97
EC
896static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
897{
898 return pci_get_drvdata(pdev);
899}
900
901extern struct dentry *mlx5_debugfs_root;
902
903static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
904{
905 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
906}
907
908static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
909{
910 return ioread32be(&dev->iseg->fw_rev) >> 16;
911}
912
913static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
914{
915 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
916}
917
918static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
919{
920 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
921}
922
3bcdb17a
SG
923static inline u32 mlx5_base_mkey(const u32 key)
924{
925 return key & 0xffffff00u;
926}
927
e126ba97
EC
928int mlx5_cmd_init(struct mlx5_core_dev *dev);
929void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
930void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
931void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 932
e126ba97
EC
933int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
934 int out_size);
746b5583
EC
935int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
936 void *out, int out_size, mlx5_cmd_cbk_t callback,
937 void *context);
4525abea
MD
938int mlx5_cmd_exec_polling(struct mlx5_core_dev *dev, void *in, int in_size,
939 void *out, int out_size);
c4f287c4
SM
940void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
941
942int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
943int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
944int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
945void mlx5_health_cleanup(struct mlx5_core_dev *dev);
946int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
947void mlx5_start_health_poll(struct mlx5_core_dev *dev);
948void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 949void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 950void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
2a0165a0 951void mlx5_drain_health_recovery(struct mlx5_core_dev *dev);
311c7c71
SM
952int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
953 struct mlx5_buf *buf, int node);
64ffaa21 954int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 955void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
956int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
957 struct mlx5_frag_buf *buf, int node);
958void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
959struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
960 gfp_t flags, int npages);
961void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
962 struct mlx5_cmd_mailbox *head);
963int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 964 struct mlx5_srq_attr *in);
e126ba97
EC
965int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
966int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 967 struct mlx5_srq_attr *out);
e126ba97
EC
968int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
969 u16 lwm, int is_srq);
a606b0f6
MB
970void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
971void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
972int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
973 struct mlx5_core_mkey *mkey,
974 u32 *in, int inlen,
975 u32 *out, int outlen,
976 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
977int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
978 struct mlx5_core_mkey *mkey,
ec22eb53 979 u32 *in, int inlen);
a606b0f6
MB
980int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
981 struct mlx5_core_mkey *mkey);
982int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 983 u32 *out, int outlen);
a606b0f6 984int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
985 u32 *mkey);
986int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
987int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 988int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 989 u16 opmod, u8 port);
e126ba97
EC
990void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
991void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
992int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
993void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
994void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 995 s32 npages);
cd23b14b 996int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
997int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
998void mlx5_register_debugfs(void);
999void mlx5_unregister_debugfs(void);
1000int mlx5_eq_init(struct mlx5_core_dev *dev);
1001void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
1002void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 1003void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 1004void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 1005void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
1006void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
1007struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
73dd3a48 1008void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec, bool forced);
e126ba97
EC
1009void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
1010int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 1011 int nent, u64 mask, const char *name,
01187175 1012 enum mlx5_eq_type type);
e126ba97
EC
1013int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1014int mlx5_start_eqs(struct mlx5_core_dev *dev);
1015int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
1016int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
1017 unsigned int *irqn);
e126ba97
EC
1018int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1019int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
1020
1021int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
1022void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
1023int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
1024 int size_in, void *data_out, int size_out,
1025 u16 reg_num, int arg, int write);
adb0c954 1026
e126ba97
EC
1027int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1028void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
1029int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 1030 u32 *out, int outlen);
e126ba97
EC
1031int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
1032void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1033int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1034void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1035int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1036int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1037 int node);
e126ba97
EC
1038void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1039
e126ba97
EC
1040const char *mlx5_command_str(int command);
1041int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1042void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1043int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1044 int npsvs, u32 *sig_index);
1045int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1046void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1047int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1048 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1049int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1050 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1051#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1052int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1053 u32 wq_num, u8 type, int error);
1054#endif
e126ba97 1055
1466cc5b
YP
1056int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1057void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1058int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1059void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1060bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1061int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1062 bool map_wc, bool fast_path);
1063void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1064
52ec462e
IT
1065unsigned int mlx5_core_reserved_gids_count(struct mlx5_core_dev *dev);
1066int mlx5_core_roce_gid_set(struct mlx5_core_dev *dev, unsigned int index,
1067 u8 roce_version, u8 roce_l3_type, const u8 *gid,
1068 const u8 *mac, bool vlan, u16 vlan_id);
1069
e3297246
EC
1070static inline int fw_initializing(struct mlx5_core_dev *dev)
1071{
1072 return ioread32be(&dev->iseg->initializing) >> 31;
1073}
1074
e126ba97
EC
1075static inline u32 mlx5_mkey_to_idx(u32 mkey)
1076{
1077 return mkey >> 8;
1078}
1079
1080static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1081{
1082 return mkey_idx << 8;
1083}
1084
746b5583
EC
1085static inline u8 mlx5_mkey_variant(u32 mkey)
1086{
1087 return mkey & 0xff;
1088}
1089
e126ba97
EC
1090enum {
1091 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1092 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1093};
1094
1095enum {
49780d42 1096 MAX_UMR_CACHE_ENTRY = 20,
81713d37
AK
1097 MLX5_IMR_MTT_CACHE_ENTRY,
1098 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1099 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1100};
1101
64613d94
SM
1102enum {
1103 MLX5_INTERFACE_PROTOCOL_IB = 0,
1104 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1105};
1106
9603b61d
JM
1107struct mlx5_interface {
1108 void * (*add)(struct mlx5_core_dev *dev);
1109 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1110 int (*attach)(struct mlx5_core_dev *dev, void *context);
1111 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1112 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1113 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1114 void (*pfault)(struct mlx5_core_dev *dev,
1115 void *context,
1116 struct mlx5_pagefault *pfault);
64613d94
SM
1117 void * (*get_dev)(void *context);
1118 int protocol;
9603b61d
JM
1119 struct list_head list;
1120};
1121
64613d94 1122void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1123int mlx5_register_interface(struct mlx5_interface *intf);
1124void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1125int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1126
3bc34f3b
AH
1127int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1128int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1129bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1130struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1131struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1132void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1133
693dfd5a
ES
1134#ifndef CONFIG_MLX5_CORE_IPOIB
1135static inline
1136struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1137 struct ib_device *ibdev,
1138 const char *name,
1139 void (*setup)(struct net_device *))
1140{
1141 return ERR_PTR(-EOPNOTSUPP);
1142}
1143
1144static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1145#else
1146struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1147 struct ib_device *ibdev,
1148 const char *name,
1149 void (*setup)(struct net_device *));
1150void mlx5_rdma_netdev_free(struct net_device *netdev);
1151#endif /* CONFIG_MLX5_CORE_IPOIB */
1152
e126ba97
EC
1153struct mlx5_profile {
1154 u64 mask;
f241e749 1155 u8 log_max_qp;
e126ba97
EC
1156 struct {
1157 int size;
1158 int limit;
1159 } mr_cache[MAX_MR_CACHE_ENTRIES];
1160};
1161
fc50db98
EC
1162enum {
1163 MLX5_PCI_DEV_IS_VF = 1 << 0,
1164};
1165
1166static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1167{
1168 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1169}
1170
707c4602
MD
1171static inline int mlx5_get_gid_table_len(u16 param)
1172{
1173 if (param > 4) {
1174 pr_warn("gid table length is zero\n");
1175 return 0;
1176 }
1177
1178 return 8 * (1 << param);
1179}
1180
1466cc5b
YP
1181static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1182{
1183 return !!(dev->priv.rl_table.max_size);
1184}
1185
020446e0
EC
1186enum {
1187 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1188};
1189
a435393a
SG
1190static inline const struct cpumask *
1191mlx5_get_vector_affinity(struct mlx5_core_dev *dev, int vector)
1192{
1193 return pci_irq_get_affinity(dev->pdev, MLX5_EQ_VEC_COMP_BASE + vector);
1194}
1195
e126ba97 1196#endif /* MLX5_DRIVER_H */