IB/mlx5: Verify that Q counters are supported
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
6ecde51d 47
e126ba97
EC
48#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
af1ba291 50#include <linux/mlx5/srq.h>
e126ba97
EC
51
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
6b6c07bd 61 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
62 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 87 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
88 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
db058a18 92 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
93};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
e126ba97 106enum {
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
a124d13e 121 MLX5_REG_PVLC = 0x500f,
94cb1ebb 122 MLX5_REG_PCMR = 0x5041,
bb64143e 123 MLX5_REG_PMLP = 0x5002,
e126ba97
EC
124 MLX5_REG_NODE_DESC = 0x6001,
125 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 126 MLX5_REG_MCIA = 0x9014,
da54d24e 127 MLX5_REG_MLCR = 0x902b,
e126ba97
EC
128};
129
341c5ee2
HN
130enum mlx5_dcbx_oper_mode {
131 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
132 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
133};
134
da7525d2
EBE
135enum {
136 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
137 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
138};
139
e420f0c0
HE
140enum mlx5_page_fault_resume_flags {
141 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
142 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
143 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
144 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
145};
146
e126ba97
EC
147enum dbg_rsc_type {
148 MLX5_DBG_RSC_QP,
149 MLX5_DBG_RSC_EQ,
150 MLX5_DBG_RSC_CQ,
151};
152
153struct mlx5_field_desc {
154 struct dentry *dent;
155 int i;
156};
157
158struct mlx5_rsc_debug {
159 struct mlx5_core_dev *dev;
160 void *object;
161 enum dbg_rsc_type type;
162 struct dentry *root;
163 struct mlx5_field_desc fields[0];
164};
165
166enum mlx5_dev_event {
167 MLX5_DEV_EVENT_SYS_ERROR,
168 MLX5_DEV_EVENT_PORT_UP,
169 MLX5_DEV_EVENT_PORT_DOWN,
170 MLX5_DEV_EVENT_PORT_INITIALIZED,
171 MLX5_DEV_EVENT_LID_CHANGE,
172 MLX5_DEV_EVENT_PKEY_CHANGE,
173 MLX5_DEV_EVENT_GUID_CHANGE,
174 MLX5_DEV_EVENT_CLIENT_REREG,
175};
176
4c916a79 177enum mlx5_port_status {
6fa1bcab
AS
178 MLX5_PORT_UP = 1,
179 MLX5_PORT_DOWN = 2,
4c916a79
RS
180};
181
d9aaed83
AK
182enum mlx5_eq_type {
183 MLX5_EQ_TYPE_COMP,
184 MLX5_EQ_TYPE_ASYNC,
185#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
186 MLX5_EQ_TYPE_PF,
187#endif
188};
189
2f5ff264 190struct mlx5_bfreg_info {
b037c29a 191 u32 *sys_pages;
2f5ff264 192 int num_low_latency_bfregs;
e126ba97 193 unsigned int *count;
e126ba97
EC
194
195 /*
2f5ff264 196 * protect bfreg allocation data structs
e126ba97
EC
197 */
198 struct mutex lock;
78c0f98c 199 u32 ver;
b037c29a
EC
200 bool lib_uar_4k;
201 u32 num_sys_pages;
e126ba97
EC
202};
203
204struct mlx5_cmd_first {
205 __be32 data[4];
206};
207
208struct mlx5_cmd_msg {
209 struct list_head list;
0ac3ea70 210 struct cmd_msg_cache *parent;
e126ba97
EC
211 u32 len;
212 struct mlx5_cmd_first first;
213 struct mlx5_cmd_mailbox *next;
214};
215
216struct mlx5_cmd_debug {
217 struct dentry *dbg_root;
218 struct dentry *dbg_in;
219 struct dentry *dbg_out;
220 struct dentry *dbg_outlen;
221 struct dentry *dbg_status;
222 struct dentry *dbg_run;
223 void *in_msg;
224 void *out_msg;
225 u8 status;
226 u16 inlen;
227 u16 outlen;
228};
229
0ac3ea70 230struct cmd_msg_cache {
e126ba97
EC
231 /* protect block chain allocations
232 */
233 spinlock_t lock;
234 struct list_head head;
0ac3ea70
MHY
235 unsigned int max_inbox_size;
236 unsigned int num_ent;
e126ba97
EC
237};
238
0ac3ea70
MHY
239enum {
240 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
241};
242
243struct mlx5_cmd_stats {
244 u64 sum;
245 u64 n;
246 struct dentry *root;
247 struct dentry *avg;
248 struct dentry *count;
249 /* protect command average calculations */
250 spinlock_t lock;
251};
252
253struct mlx5_cmd {
64599cca
EC
254 void *cmd_alloc_buf;
255 dma_addr_t alloc_dma;
256 int alloc_size;
e126ba97
EC
257 void *cmd_buf;
258 dma_addr_t dma;
259 u16 cmdif_rev;
260 u8 log_sz;
261 u8 log_stride;
262 int max_reg_cmds;
263 int events;
264 u32 __iomem *vector;
265
266 /* protect command queue allocations
267 */
268 spinlock_t alloc_lock;
269
270 /* protect token allocations
271 */
272 spinlock_t token_lock;
273 u8 token;
274 unsigned long bitmask;
275 char wq_name[MLX5_CMD_WQ_MAX_NAME];
276 struct workqueue_struct *wq;
277 struct semaphore sem;
278 struct semaphore pages_sem;
279 int mode;
280 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
281 struct pci_pool *pool;
282 struct mlx5_cmd_debug dbg;
0ac3ea70 283 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
284 int checksum_disabled;
285 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
286};
287
288struct mlx5_port_caps {
289 int gid_table_len;
290 int pkey_table_len;
938fe83c 291 u8 ext_port_cap;
e126ba97
EC
292};
293
294struct mlx5_cmd_mailbox {
295 void *buf;
296 dma_addr_t dma;
297 struct mlx5_cmd_mailbox *next;
298};
299
300struct mlx5_buf_list {
301 void *buf;
302 dma_addr_t map;
303};
304
305struct mlx5_buf {
306 struct mlx5_buf_list direct;
e126ba97 307 int npages;
e126ba97 308 int size;
f241e749 309 u8 page_shift;
e126ba97
EC
310};
311
1c1b5228
TT
312struct mlx5_frag_buf {
313 struct mlx5_buf_list *frags;
314 int npages;
315 int size;
316 u8 page_shift;
317};
318
94c6825e
MB
319struct mlx5_eq_tasklet {
320 struct list_head list;
321 struct list_head process_list;
322 struct tasklet_struct task;
323 /* lock on completion tasklet list */
324 spinlock_t lock;
325};
326
d9aaed83
AK
327struct mlx5_eq_pagefault {
328 struct work_struct work;
329 /* Pagefaults lock */
330 spinlock_t lock;
331 struct workqueue_struct *wq;
332 mempool_t *pool;
333};
334
e126ba97
EC
335struct mlx5_eq {
336 struct mlx5_core_dev *dev;
337 __be32 __iomem *doorbell;
338 u32 cons_index;
339 struct mlx5_buf buf;
340 int size;
0b6e26ce 341 unsigned int irqn;
e126ba97
EC
342 u8 eqn;
343 int nent;
344 u64 mask;
e126ba97
EC
345 struct list_head list;
346 int index;
347 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
348 enum mlx5_eq_type type;
349 union {
350 struct mlx5_eq_tasklet tasklet_ctx;
351#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
352 struct mlx5_eq_pagefault pf_ctx;
353#endif
354 };
e126ba97
EC
355};
356
3121e3c4
SG
357struct mlx5_core_psv {
358 u32 psv_idx;
359 struct psv_layout {
360 u32 pd;
361 u16 syndrome;
362 u16 reserved;
363 u16 bg;
364 u16 app_tag;
365 u32 ref_tag;
366 } psv;
367};
368
369struct mlx5_core_sig_ctx {
370 struct mlx5_core_psv psv_memory;
371 struct mlx5_core_psv psv_wire;
d5436ba0
SG
372 struct ib_sig_err err_item;
373 bool sig_status_checked;
374 bool sig_err_exists;
375 u32 sigerr_count;
3121e3c4 376};
e126ba97 377
aa8e08d2
AK
378enum {
379 MLX5_MKEY_MR = 1,
380 MLX5_MKEY_MW,
381};
382
a606b0f6 383struct mlx5_core_mkey {
e126ba97
EC
384 u64 iova;
385 u64 size;
386 u32 key;
387 u32 pd;
aa8e08d2 388 u32 type;
e126ba97
EC
389};
390
d9aaed83
AK
391#define MLX5_24BIT_MASK ((1 << 24) - 1)
392
5903325a 393enum mlx5_res_type {
e2013b21 394 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
395 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
396 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
397 MLX5_RES_SRQ = 3,
398 MLX5_RES_XSRQ = 4,
5903325a
EC
399};
400
401struct mlx5_core_rsc_common {
402 enum mlx5_res_type res;
403 atomic_t refcount;
404 struct completion free;
405};
406
e126ba97 407struct mlx5_core_srq {
01949d01 408 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
409 u32 srqn;
410 int max;
411 int max_gs;
412 int max_avail_gather;
413 int wqe_shift;
414 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
415
416 atomic_t refcount;
417 struct completion free;
418};
419
420struct mlx5_eq_table {
421 void __iomem *update_ci;
422 void __iomem *update_arm_ci;
233d05d2 423 struct list_head comp_eqs_list;
e126ba97
EC
424 struct mlx5_eq pages_eq;
425 struct mlx5_eq async_eq;
426 struct mlx5_eq cmd_eq;
d9aaed83
AK
427#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
428 struct mlx5_eq pfault_eq;
429#endif
e126ba97
EC
430 int num_comp_vectors;
431 /* protect EQs list
432 */
433 spinlock_t lock;
434};
435
a6d51b68 436struct mlx5_uars_page {
e126ba97 437 void __iomem *map;
a6d51b68
EC
438 bool wc;
439 u32 index;
440 struct list_head list;
441 unsigned int bfregs;
442 unsigned long *reg_bitmap; /* for non fast path bf regs */
443 unsigned long *fp_bitmap;
444 unsigned int reg_avail;
445 unsigned int fp_avail;
446 struct kref ref_count;
447 struct mlx5_core_dev *mdev;
e126ba97
EC
448};
449
a6d51b68
EC
450struct mlx5_bfreg_head {
451 /* protect blue flame registers allocations */
452 struct mutex lock;
453 struct list_head list;
454};
455
456struct mlx5_bfreg_data {
457 struct mlx5_bfreg_head reg_head;
458 struct mlx5_bfreg_head wc_head;
459};
460
461struct mlx5_sq_bfreg {
462 void __iomem *map;
463 struct mlx5_uars_page *up;
464 bool wc;
465 u32 index;
466 unsigned int offset;
467};
e126ba97
EC
468
469struct mlx5_core_health {
470 struct health_buffer __iomem *health;
471 __be32 __iomem *health_counter;
472 struct timer_list timer;
e126ba97
EC
473 u32 prev;
474 int miss_counter;
fd76ee4d 475 bool sick;
05ac2c0b
MHY
476 /* wq spinlock to synchronize draining */
477 spinlock_t wq_lock;
ac6ea6e8 478 struct workqueue_struct *wq;
05ac2c0b 479 unsigned long flags;
ac6ea6e8 480 struct work_struct work;
04c0c1ab 481 struct delayed_work recover_work;
e126ba97
EC
482};
483
484struct mlx5_cq_table {
485 /* protect radix tree
486 */
487 spinlock_t lock;
488 struct radix_tree_root tree;
489};
490
491struct mlx5_qp_table {
492 /* protect radix tree
493 */
494 spinlock_t lock;
495 struct radix_tree_root tree;
496};
497
498struct mlx5_srq_table {
499 /* protect radix tree
500 */
501 spinlock_t lock;
502 struct radix_tree_root tree;
503};
504
a606b0f6 505struct mlx5_mkey_table {
3bcdb17a
SG
506 /* protect radix tree
507 */
508 rwlock_t lock;
509 struct radix_tree_root tree;
510};
511
fc50db98
EC
512struct mlx5_vf_context {
513 int enabled;
514};
515
516struct mlx5_core_sriov {
517 struct mlx5_vf_context *vfs_ctx;
518 int num_vfs;
519 int enabled_vfs;
520};
521
db058a18
SM
522struct mlx5_irq_info {
523 cpumask_var_t mask;
524 char name[MLX5_MAX_IRQ_NAME];
525};
526
43a335e0 527struct mlx5_fc_stats {
29cc6679 528 struct rb_root counters;
43a335e0
AV
529 struct list_head addlist;
530 /* protect addlist add/splice operations */
531 spinlock_t addlist_lock;
532
533 struct workqueue_struct *wq;
534 struct delayed_work work;
535 unsigned long next_query;
536};
537
073bb189 538struct mlx5_eswitch;
7907f23a 539struct mlx5_lag;
d9aaed83 540struct mlx5_pagefault;
073bb189 541
1466cc5b
YP
542struct mlx5_rl_entry {
543 u32 rate;
544 u16 index;
545 u16 refcount;
546};
547
548struct mlx5_rl_table {
549 /* protect rate limit table */
550 struct mutex rl_lock;
551 u16 max_size;
552 u32 max_rate;
553 u32 min_rate;
554 struct mlx5_rl_entry *rl_entry;
555};
556
d4eb4cd7
HN
557enum port_module_event_status_type {
558 MLX5_MODULE_STATUS_PLUGGED = 0x1,
559 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
560 MLX5_MODULE_STATUS_ERROR = 0x3,
561 MLX5_MODULE_STATUS_NUM = 0x3,
562};
563
564enum port_module_event_error_type {
565 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
566 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
567 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
568 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
569 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
570 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
571 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
572 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
573 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
574 MLX5_MODULE_EVENT_ERROR_NUM,
575};
576
577struct mlx5_port_module_event_stats {
578 u64 status_counters[MLX5_MODULE_STATUS_NUM];
579 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
580};
581
e126ba97
EC
582struct mlx5_priv {
583 char name[MLX5_MAX_NAME_LEN];
584 struct mlx5_eq_table eq_table;
db058a18
SM
585 struct msix_entry *msix_arr;
586 struct mlx5_irq_info *irq_info;
e126ba97
EC
587
588 /* pages stuff */
589 struct workqueue_struct *pg_wq;
590 struct rb_root page_root;
591 int fw_pages;
6aec21f6 592 atomic_t reg_pages;
bf0bf77f 593 struct list_head free_list;
fc50db98 594 int vfs_pages;
e126ba97
EC
595
596 struct mlx5_core_health health;
597
598 struct mlx5_srq_table srq_table;
599
600 /* start: qp staff */
601 struct mlx5_qp_table qp_table;
602 struct dentry *qp_debugfs;
603 struct dentry *eq_debugfs;
604 struct dentry *cq_debugfs;
605 struct dentry *cmdif_debugfs;
606 /* end: qp staff */
607
608 /* start: cq staff */
609 struct mlx5_cq_table cq_table;
610 /* end: cq staff */
611
a606b0f6
MB
612 /* start: mkey staff */
613 struct mlx5_mkey_table mkey_table;
614 /* end: mkey staff */
3bcdb17a 615
e126ba97 616 /* start: alloc staff */
311c7c71
SM
617 /* protect buffer alocation according to numa node */
618 struct mutex alloc_mutex;
619 int numa_node;
620
e126ba97
EC
621 struct mutex pgdir_mutex;
622 struct list_head pgdir_list;
623 /* end: alloc staff */
624 struct dentry *dbg_root;
625
626 /* protect mkey key part */
627 spinlock_t mkey_lock;
628 u8 mkey_key;
9603b61d
JM
629
630 struct list_head dev_list;
631 struct list_head ctx_list;
632 spinlock_t ctx_lock;
073bb189 633
fba53f7b 634 struct mlx5_flow_steering *steering;
073bb189 635 struct mlx5_eswitch *eswitch;
fc50db98 636 struct mlx5_core_sriov sriov;
7907f23a 637 struct mlx5_lag *lag;
fc50db98 638 unsigned long pci_dev_data;
43a335e0 639 struct mlx5_fc_stats fc_stats;
1466cc5b 640 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
641
642 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
643
644#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
645 void (*pfault)(struct mlx5_core_dev *dev,
646 void *context,
647 struct mlx5_pagefault *pfault);
648 void *pfault_ctx;
649 struct srcu_struct pfault_srcu;
650#endif
a6d51b68 651 struct mlx5_bfreg_data bfregs;
01187175 652 struct mlx5_uars_page *uar;
e126ba97
EC
653};
654
89d44f0a
MD
655enum mlx5_device_state {
656 MLX5_DEVICE_STATE_UP,
657 MLX5_DEVICE_STATE_INTERNAL_ERROR,
658};
659
660enum mlx5_interface_state {
5fc7197d
MD
661 MLX5_INTERFACE_STATE_DOWN = BIT(0),
662 MLX5_INTERFACE_STATE_UP = BIT(1),
663 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
664};
665
666enum mlx5_pci_status {
667 MLX5_PCI_STATUS_DISABLED,
668 MLX5_PCI_STATUS_ENABLED,
669};
670
d9aaed83
AK
671enum mlx5_pagefault_type_flags {
672 MLX5_PFAULT_REQUESTOR = 1 << 0,
673 MLX5_PFAULT_WRITE = 1 << 1,
674 MLX5_PFAULT_RDMA = 1 << 2,
675};
676
677/* Contains the details of a pagefault. */
678struct mlx5_pagefault {
679 u32 bytes_committed;
680 u32 token;
681 u8 event_subtype;
682 u8 type;
683 union {
684 /* Initiator or send message responder pagefault details. */
685 struct {
686 /* Received packet size, only valid for responders. */
687 u32 packet_size;
688 /*
689 * Number of resource holding WQE, depends on type.
690 */
691 u32 wq_num;
692 /*
693 * WQE index. Refers to either the send queue or
694 * receive queue, according to event_subtype.
695 */
696 u16 wqe_index;
697 } wqe;
698 /* RDMA responder pagefault details */
699 struct {
700 u32 r_key;
701 /*
702 * Received packet size, minimal size page fault
703 * resolution required for forward progress.
704 */
705 u32 packet_size;
706 u32 rdma_op_len;
707 u64 rdma_va;
708 } rdma;
709 };
710
711 struct mlx5_eq *eq;
712 struct work_struct work;
713};
714
b50d292b
HHZ
715struct mlx5_td {
716 struct list_head tirs_list;
717 u32 tdn;
718};
719
720struct mlx5e_resources {
b50d292b
HHZ
721 u32 pdn;
722 struct mlx5_td td;
723 struct mlx5_core_mkey mkey;
724};
725
e126ba97
EC
726struct mlx5_core_dev {
727 struct pci_dev *pdev;
89d44f0a
MD
728 /* sync pci state */
729 struct mutex pci_status_mutex;
730 enum mlx5_pci_status pci_status;
e126ba97
EC
731 u8 rev_id;
732 char board_id[MLX5_BOARD_ID_LEN];
733 struct mlx5_cmd cmd;
938fe83c
SM
734 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
735 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
736 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
e126ba97
EC
737 phys_addr_t iseg_base;
738 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
739 enum mlx5_device_state state;
740 /* sync interface state */
741 struct mutex intf_state_mutex;
5fc7197d 742 unsigned long intf_state;
e126ba97
EC
743 void (*event) (struct mlx5_core_dev *dev,
744 enum mlx5_dev_event event,
4d2f9bbb 745 unsigned long param);
e126ba97
EC
746 struct mlx5_priv priv;
747 struct mlx5_profile *profile;
748 atomic_t num_qps;
f62b8bb8 749 u32 issi;
b50d292b 750 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
751#ifdef CONFIG_RFS_ACCEL
752 struct cpu_rmap *rmap;
753#endif
e126ba97
EC
754};
755
756struct mlx5_db {
757 __be32 *db;
758 union {
759 struct mlx5_db_pgdir *pgdir;
760 struct mlx5_ib_user_db_page *user_page;
761 } u;
762 dma_addr_t dma;
763 int index;
764};
765
e126ba97
EC
766enum {
767 MLX5_COMP_EQ_SIZE = 1024,
768};
769
adb0c954
SM
770enum {
771 MLX5_PTYS_IB = 1 << 0,
772 MLX5_PTYS_EN = 1 << 2,
773};
774
e126ba97
EC
775typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
776
777struct mlx5_cmd_work_ent {
778 struct mlx5_cmd_msg *in;
779 struct mlx5_cmd_msg *out;
746b5583
EC
780 void *uout;
781 int uout_size;
e126ba97 782 mlx5_cmd_cbk_t callback;
65ee6708 783 struct delayed_work cb_timeout_work;
e126ba97 784 void *context;
746b5583 785 int idx;
e126ba97
EC
786 struct completion done;
787 struct mlx5_cmd *cmd;
788 struct work_struct work;
789 struct mlx5_cmd_layout *lay;
790 int ret;
791 int page_queue;
792 u8 status;
793 u8 token;
14a70046
TG
794 u64 ts1;
795 u64 ts2;
746b5583 796 u16 op;
e126ba97
EC
797};
798
799struct mlx5_pas {
800 u64 pa;
801 u8 log_sz;
802};
803
707c4602 804enum port_state_policy {
eff901d3
EC
805 MLX5_POLICY_DOWN = 0,
806 MLX5_POLICY_UP = 1,
807 MLX5_POLICY_FOLLOW = 2,
808 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
809};
810
811enum phy_port_state {
812 MLX5_AAA_111
813};
814
815struct mlx5_hca_vport_context {
816 u32 field_select;
817 bool sm_virt_aware;
818 bool has_smi;
819 bool has_raw;
820 enum port_state_policy policy;
821 enum phy_port_state phys_state;
822 enum ib_port_state vport_state;
823 u8 port_physical_state;
824 u64 sys_image_guid;
825 u64 port_guid;
826 u64 node_guid;
827 u32 cap_mask1;
828 u32 cap_mask1_perm;
829 u32 cap_mask2;
830 u32 cap_mask2_perm;
831 u16 lid;
832 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
833 u8 lmc;
834 u8 subnet_timeout;
835 u16 sm_lid;
836 u8 sm_sl;
837 u16 qkey_violation_counter;
838 u16 pkey_violation_counter;
839 bool grh_required;
840};
841
e126ba97
EC
842static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
843{
e126ba97 844 return buf->direct.buf + offset;
e126ba97
EC
845}
846
847extern struct workqueue_struct *mlx5_core_wq;
848
849#define STRUCT_FIELD(header, field) \
850 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
851 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
852
e126ba97
EC
853static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
854{
855 return pci_get_drvdata(pdev);
856}
857
858extern struct dentry *mlx5_debugfs_root;
859
860static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
861{
862 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
863}
864
865static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
866{
867 return ioread32be(&dev->iseg->fw_rev) >> 16;
868}
869
870static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
871{
872 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
873}
874
875static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
876{
877 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
878}
879
880static inline void *mlx5_vzalloc(unsigned long size)
881{
882 void *rtn;
883
884 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
885 if (!rtn)
886 rtn = vzalloc(size);
887 return rtn;
888}
889
3bcdb17a
SG
890static inline u32 mlx5_base_mkey(const u32 key)
891{
892 return key & 0xffffff00u;
893}
894
e126ba97
EC
895int mlx5_cmd_init(struct mlx5_core_dev *dev);
896void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
897void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
898void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 899
e126ba97
EC
900int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
901 int out_size);
746b5583
EC
902int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
903 void *out, int out_size, mlx5_cmd_cbk_t callback,
904 void *context);
c4f287c4
SM
905void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
906
907int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
908int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
909int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
910void mlx5_health_cleanup(struct mlx5_core_dev *dev);
911int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
912void mlx5_start_health_poll(struct mlx5_core_dev *dev);
913void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 914void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
311c7c71
SM
915int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
916 struct mlx5_buf *buf, int node);
64ffaa21 917int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 918void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
919int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
920 struct mlx5_frag_buf *buf, int node);
921void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
922struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
923 gfp_t flags, int npages);
924void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
925 struct mlx5_cmd_mailbox *head);
926int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 927 struct mlx5_srq_attr *in);
e126ba97
EC
928int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
929int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 930 struct mlx5_srq_attr *out);
e126ba97
EC
931int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
932 u16 lwm, int is_srq);
a606b0f6
MB
933void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
934void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
935int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
936 struct mlx5_core_mkey *mkey,
937 u32 *in, int inlen,
938 u32 *out, int outlen,
939 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
940int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
941 struct mlx5_core_mkey *mkey,
ec22eb53 942 u32 *in, int inlen);
a606b0f6
MB
943int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
944 struct mlx5_core_mkey *mkey);
945int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 946 u32 *out, int outlen);
a606b0f6 947int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
948 u32 *mkey);
949int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
950int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 951int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 952 u16 opmod, u8 port);
e126ba97
EC
953void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
954void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
955int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
956void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
957void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 958 s32 npages);
cd23b14b 959int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
960int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
961void mlx5_register_debugfs(void);
962void mlx5_unregister_debugfs(void);
963int mlx5_eq_init(struct mlx5_core_dev *dev);
964void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
965void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 966void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 967void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 968void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
969void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
970struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 971void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
972void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
973int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 974 int nent, u64 mask, const char *name,
01187175 975 enum mlx5_eq_type type);
e126ba97
EC
976int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
977int mlx5_start_eqs(struct mlx5_core_dev *dev);
978int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
979int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
980 unsigned int *irqn);
e126ba97
EC
981int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
982int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
983
984int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
985void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
986int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
987 int size_in, void *data_out, int size_out,
988 u16 reg_num, int arg, int write);
adb0c954 989
e126ba97
EC
990int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
991void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
992int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 993 u32 *out, int outlen);
e126ba97
EC
994int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
995void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
996int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
997void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
998int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
999int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1000 int node);
e126ba97
EC
1001void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1002
e126ba97
EC
1003const char *mlx5_command_str(int command);
1004int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1005void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1006int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1007 int npsvs, u32 *sig_index);
1008int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1009void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1010int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1011 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1012int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1013 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1014#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1015int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1016 u32 wq_num, u8 type, int error);
1017#endif
e126ba97 1018
1466cc5b
YP
1019int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1020void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1021int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1022void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1023bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1024int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1025 bool map_wc, bool fast_path);
1026void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1027
e3297246
EC
1028static inline int fw_initializing(struct mlx5_core_dev *dev)
1029{
1030 return ioread32be(&dev->iseg->initializing) >> 31;
1031}
1032
e126ba97
EC
1033static inline u32 mlx5_mkey_to_idx(u32 mkey)
1034{
1035 return mkey >> 8;
1036}
1037
1038static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1039{
1040 return mkey_idx << 8;
1041}
1042
746b5583
EC
1043static inline u8 mlx5_mkey_variant(u32 mkey)
1044{
1045 return mkey & 0xff;
1046}
1047
e126ba97
EC
1048enum {
1049 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1050 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1051};
1052
1053enum {
7d0cc6ed 1054 MAX_MR_CACHE_ENTRIES = 21,
e126ba97
EC
1055};
1056
64613d94
SM
1057enum {
1058 MLX5_INTERFACE_PROTOCOL_IB = 0,
1059 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1060};
1061
9603b61d
JM
1062struct mlx5_interface {
1063 void * (*add)(struct mlx5_core_dev *dev);
1064 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1065 int (*attach)(struct mlx5_core_dev *dev, void *context);
1066 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1067 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1068 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1069 void (*pfault)(struct mlx5_core_dev *dev,
1070 void *context,
1071 struct mlx5_pagefault *pfault);
64613d94
SM
1072 void * (*get_dev)(void *context);
1073 int protocol;
9603b61d
JM
1074 struct list_head list;
1075};
1076
64613d94 1077void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1078int mlx5_register_interface(struct mlx5_interface *intf);
1079void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1080int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1081
3bc34f3b
AH
1082int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1083int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1084bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1085struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1086struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1087void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1088
e126ba97
EC
1089struct mlx5_profile {
1090 u64 mask;
f241e749 1091 u8 log_max_qp;
e126ba97
EC
1092 struct {
1093 int size;
1094 int limit;
1095 } mr_cache[MAX_MR_CACHE_ENTRIES];
1096};
1097
fc50db98
EC
1098enum {
1099 MLX5_PCI_DEV_IS_VF = 1 << 0,
1100};
1101
1102static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1103{
1104 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1105}
1106
707c4602
MD
1107static inline int mlx5_get_gid_table_len(u16 param)
1108{
1109 if (param > 4) {
1110 pr_warn("gid table length is zero\n");
1111 return 0;
1112 }
1113
1114 return 8 * (1 << param);
1115}
1116
1466cc5b
YP
1117static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1118{
1119 return !!(dev->priv.rl_table.max_size);
1120}
1121
020446e0
EC
1122enum {
1123 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1124};
1125
e126ba97 1126#endif /* MLX5_DRIVER_H */