{net,IB}/mlx5: Modify QP commands via mlx5 ifc
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
94c6825e 45#include <linux/interrupt.h>
6ecde51d 46
e126ba97
EC
47#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
af1ba291 49#include <linux/mlx5/srq.h>
e126ba97 50
36350114
GP
51enum {
52 MLX5_RQ_BITMASK_VSD = 1 << 1,
53};
54
e126ba97
EC
55enum {
56 MLX5_BOARD_ID_LEN = 64,
57 MLX5_MAX_NAME_LEN = 16,
58};
59
60enum {
61 /* one minute for the sake of bringup. Generally, commands must always
62 * complete and we may need to increase this timeout value
63 */
6b6c07bd 64 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
65 MLX5_CMD_WQ_MAX_NAME = 32,
66};
67
68enum {
69 CMD_OWNER_SW = 0x0,
70 CMD_OWNER_HW = 0x1,
71 CMD_STATUS_SUCCESS = 0,
72};
73
74enum mlx5_sqp_t {
75 MLX5_SQP_SMI = 0,
76 MLX5_SQP_GSI = 1,
77 MLX5_SQP_IEEE_1588 = 2,
78 MLX5_SQP_SNIFFER = 3,
79 MLX5_SQP_SYNC_UMR = 4,
80};
81
82enum {
83 MLX5_MAX_PORTS = 2,
84};
85
86enum {
87 MLX5_EQ_VEC_PAGES = 0,
88 MLX5_EQ_VEC_CMD = 1,
89 MLX5_EQ_VEC_ASYNC = 2,
90 MLX5_EQ_VEC_COMP_BASE,
91};
92
93enum {
db058a18 94 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
95};
96
97enum {
98 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
99 MLX5_ATOMIC_MODE_CX = 2 << 16,
100 MLX5_ATOMIC_MODE_8B = 3 << 16,
101 MLX5_ATOMIC_MODE_16B = 4 << 16,
102 MLX5_ATOMIC_MODE_32B = 5 << 16,
103 MLX5_ATOMIC_MODE_64B = 6 << 16,
104 MLX5_ATOMIC_MODE_128B = 7 << 16,
105 MLX5_ATOMIC_MODE_256B = 8 << 16,
106};
107
e126ba97 108enum {
4f3961ee
SM
109 MLX5_REG_QETCR = 0x4005,
110 MLX5_REG_QTCT = 0x400a,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
a124d13e 121 MLX5_REG_PVLC = 0x500f,
94cb1ebb 122 MLX5_REG_PCMR = 0x5041,
bb64143e 123 MLX5_REG_PMLP = 0x5002,
e126ba97
EC
124 MLX5_REG_NODE_DESC = 0x6001,
125 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 126 MLX5_REG_MCIA = 0x9014,
da54d24e 127 MLX5_REG_MLCR = 0x902b,
e126ba97
EC
128};
129
da7525d2
EBE
130enum {
131 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
132 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
133};
134
e420f0c0
HE
135enum mlx5_page_fault_resume_flags {
136 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
137 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
138 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
139 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
140};
141
e126ba97
EC
142enum dbg_rsc_type {
143 MLX5_DBG_RSC_QP,
144 MLX5_DBG_RSC_EQ,
145 MLX5_DBG_RSC_CQ,
146};
147
148struct mlx5_field_desc {
149 struct dentry *dent;
150 int i;
151};
152
153struct mlx5_rsc_debug {
154 struct mlx5_core_dev *dev;
155 void *object;
156 enum dbg_rsc_type type;
157 struct dentry *root;
158 struct mlx5_field_desc fields[0];
159};
160
161enum mlx5_dev_event {
162 MLX5_DEV_EVENT_SYS_ERROR,
163 MLX5_DEV_EVENT_PORT_UP,
164 MLX5_DEV_EVENT_PORT_DOWN,
165 MLX5_DEV_EVENT_PORT_INITIALIZED,
166 MLX5_DEV_EVENT_LID_CHANGE,
167 MLX5_DEV_EVENT_PKEY_CHANGE,
168 MLX5_DEV_EVENT_GUID_CHANGE,
169 MLX5_DEV_EVENT_CLIENT_REREG,
170};
171
4c916a79 172enum mlx5_port_status {
6fa1bcab
AS
173 MLX5_PORT_UP = 1,
174 MLX5_PORT_DOWN = 2,
4c916a79
RS
175};
176
e126ba97
EC
177struct mlx5_uuar_info {
178 struct mlx5_uar *uars;
179 int num_uars;
180 int num_low_latency_uuars;
181 unsigned long *bitmap;
182 unsigned int *count;
183 struct mlx5_bf *bfs;
184
185 /*
186 * protect uuar allocation data structs
187 */
188 struct mutex lock;
78c0f98c 189 u32 ver;
e126ba97
EC
190};
191
192struct mlx5_bf {
193 void __iomem *reg;
194 void __iomem *regreg;
195 int buf_size;
196 struct mlx5_uar *uar;
197 unsigned long offset;
198 int need_lock;
199 /* protect blue flame buffer selection when needed
200 */
201 spinlock_t lock;
202
203 /* serialize 64 bit writes when done as two 32 bit accesses
204 */
205 spinlock_t lock32;
206 int uuarn;
207};
208
209struct mlx5_cmd_first {
210 __be32 data[4];
211};
212
213struct mlx5_cmd_msg {
214 struct list_head list;
215 struct cache_ent *cache;
216 u32 len;
217 struct mlx5_cmd_first first;
218 struct mlx5_cmd_mailbox *next;
219};
220
221struct mlx5_cmd_debug {
222 struct dentry *dbg_root;
223 struct dentry *dbg_in;
224 struct dentry *dbg_out;
225 struct dentry *dbg_outlen;
226 struct dentry *dbg_status;
227 struct dentry *dbg_run;
228 void *in_msg;
229 void *out_msg;
230 u8 status;
231 u16 inlen;
232 u16 outlen;
233};
234
235struct cache_ent {
236 /* protect block chain allocations
237 */
238 spinlock_t lock;
239 struct list_head head;
240};
241
242struct cmd_msg_cache {
243 struct cache_ent large;
244 struct cache_ent med;
245
246};
247
248struct mlx5_cmd_stats {
249 u64 sum;
250 u64 n;
251 struct dentry *root;
252 struct dentry *avg;
253 struct dentry *count;
254 /* protect command average calculations */
255 spinlock_t lock;
256};
257
258struct mlx5_cmd {
64599cca
EC
259 void *cmd_alloc_buf;
260 dma_addr_t alloc_dma;
261 int alloc_size;
e126ba97
EC
262 void *cmd_buf;
263 dma_addr_t dma;
264 u16 cmdif_rev;
265 u8 log_sz;
266 u8 log_stride;
267 int max_reg_cmds;
268 int events;
269 u32 __iomem *vector;
270
271 /* protect command queue allocations
272 */
273 spinlock_t alloc_lock;
274
275 /* protect token allocations
276 */
277 spinlock_t token_lock;
278 u8 token;
279 unsigned long bitmask;
280 char wq_name[MLX5_CMD_WQ_MAX_NAME];
281 struct workqueue_struct *wq;
282 struct semaphore sem;
283 struct semaphore pages_sem;
284 int mode;
285 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
286 struct pci_pool *pool;
287 struct mlx5_cmd_debug dbg;
288 struct cmd_msg_cache cache;
289 int checksum_disabled;
290 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
291};
292
293struct mlx5_port_caps {
294 int gid_table_len;
295 int pkey_table_len;
938fe83c 296 u8 ext_port_cap;
e126ba97
EC
297};
298
299struct mlx5_cmd_mailbox {
300 void *buf;
301 dma_addr_t dma;
302 struct mlx5_cmd_mailbox *next;
303};
304
305struct mlx5_buf_list {
306 void *buf;
307 dma_addr_t map;
308};
309
310struct mlx5_buf {
311 struct mlx5_buf_list direct;
e126ba97 312 int npages;
e126ba97 313 int size;
f241e749 314 u8 page_shift;
e126ba97
EC
315};
316
94c6825e
MB
317struct mlx5_eq_tasklet {
318 struct list_head list;
319 struct list_head process_list;
320 struct tasklet_struct task;
321 /* lock on completion tasklet list */
322 spinlock_t lock;
323};
324
e126ba97
EC
325struct mlx5_eq {
326 struct mlx5_core_dev *dev;
327 __be32 __iomem *doorbell;
328 u32 cons_index;
329 struct mlx5_buf buf;
330 int size;
0b6e26ce 331 unsigned int irqn;
e126ba97
EC
332 u8 eqn;
333 int nent;
334 u64 mask;
e126ba97
EC
335 struct list_head list;
336 int index;
337 struct mlx5_rsc_debug *dbg;
94c6825e 338 struct mlx5_eq_tasklet tasklet_ctx;
e126ba97
EC
339};
340
3121e3c4
SG
341struct mlx5_core_psv {
342 u32 psv_idx;
343 struct psv_layout {
344 u32 pd;
345 u16 syndrome;
346 u16 reserved;
347 u16 bg;
348 u16 app_tag;
349 u32 ref_tag;
350 } psv;
351};
352
353struct mlx5_core_sig_ctx {
354 struct mlx5_core_psv psv_memory;
355 struct mlx5_core_psv psv_wire;
d5436ba0
SG
356 struct ib_sig_err err_item;
357 bool sig_status_checked;
358 bool sig_err_exists;
359 u32 sigerr_count;
3121e3c4 360};
e126ba97 361
a606b0f6 362struct mlx5_core_mkey {
e126ba97
EC
363 u64 iova;
364 u64 size;
365 u32 key;
366 u32 pd;
e126ba97
EC
367};
368
5903325a 369enum mlx5_res_type {
e2013b21 370 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
371 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
372 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
373 MLX5_RES_SRQ = 3,
374 MLX5_RES_XSRQ = 4,
5903325a
EC
375};
376
377struct mlx5_core_rsc_common {
378 enum mlx5_res_type res;
379 atomic_t refcount;
380 struct completion free;
381};
382
e126ba97 383struct mlx5_core_srq {
01949d01 384 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
385 u32 srqn;
386 int max;
387 int max_gs;
388 int max_avail_gather;
389 int wqe_shift;
390 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
391
392 atomic_t refcount;
393 struct completion free;
394};
395
396struct mlx5_eq_table {
397 void __iomem *update_ci;
398 void __iomem *update_arm_ci;
233d05d2 399 struct list_head comp_eqs_list;
e126ba97
EC
400 struct mlx5_eq pages_eq;
401 struct mlx5_eq async_eq;
402 struct mlx5_eq cmd_eq;
e126ba97
EC
403 int num_comp_vectors;
404 /* protect EQs list
405 */
406 spinlock_t lock;
407};
408
409struct mlx5_uar {
410 u32 index;
411 struct list_head bf_list;
412 unsigned free_bf_bmap;
88a85f99 413 void __iomem *bf_map;
e126ba97
EC
414 void __iomem *map;
415};
416
417
418struct mlx5_core_health {
419 struct health_buffer __iomem *health;
420 __be32 __iomem *health_counter;
421 struct timer_list timer;
e126ba97
EC
422 u32 prev;
423 int miss_counter;
fd76ee4d 424 bool sick;
ac6ea6e8
EC
425 struct workqueue_struct *wq;
426 struct work_struct work;
e126ba97
EC
427};
428
429struct mlx5_cq_table {
430 /* protect radix tree
431 */
432 spinlock_t lock;
433 struct radix_tree_root tree;
434};
435
436struct mlx5_qp_table {
437 /* protect radix tree
438 */
439 spinlock_t lock;
440 struct radix_tree_root tree;
441};
442
443struct mlx5_srq_table {
444 /* protect radix tree
445 */
446 spinlock_t lock;
447 struct radix_tree_root tree;
448};
449
a606b0f6 450struct mlx5_mkey_table {
3bcdb17a
SG
451 /* protect radix tree
452 */
453 rwlock_t lock;
454 struct radix_tree_root tree;
455};
456
fc50db98
EC
457struct mlx5_vf_context {
458 int enabled;
459};
460
461struct mlx5_core_sriov {
462 struct mlx5_vf_context *vfs_ctx;
463 int num_vfs;
464 int enabled_vfs;
465};
466
db058a18
SM
467struct mlx5_irq_info {
468 cpumask_var_t mask;
469 char name[MLX5_MAX_IRQ_NAME];
470};
471
43a335e0 472struct mlx5_fc_stats {
29cc6679 473 struct rb_root counters;
43a335e0
AV
474 struct list_head addlist;
475 /* protect addlist add/splice operations */
476 spinlock_t addlist_lock;
477
478 struct workqueue_struct *wq;
479 struct delayed_work work;
480 unsigned long next_query;
481};
482
073bb189
SM
483struct mlx5_eswitch;
484
1466cc5b
YP
485struct mlx5_rl_entry {
486 u32 rate;
487 u16 index;
488 u16 refcount;
489};
490
491struct mlx5_rl_table {
492 /* protect rate limit table */
493 struct mutex rl_lock;
494 u16 max_size;
495 u32 max_rate;
496 u32 min_rate;
497 struct mlx5_rl_entry *rl_entry;
498};
499
e126ba97
EC
500struct mlx5_priv {
501 char name[MLX5_MAX_NAME_LEN];
502 struct mlx5_eq_table eq_table;
db058a18
SM
503 struct msix_entry *msix_arr;
504 struct mlx5_irq_info *irq_info;
e126ba97
EC
505 struct mlx5_uuar_info uuari;
506 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
507
508 /* pages stuff */
509 struct workqueue_struct *pg_wq;
510 struct rb_root page_root;
511 int fw_pages;
6aec21f6 512 atomic_t reg_pages;
bf0bf77f 513 struct list_head free_list;
fc50db98 514 int vfs_pages;
e126ba97
EC
515
516 struct mlx5_core_health health;
517
518 struct mlx5_srq_table srq_table;
519
520 /* start: qp staff */
521 struct mlx5_qp_table qp_table;
522 struct dentry *qp_debugfs;
523 struct dentry *eq_debugfs;
524 struct dentry *cq_debugfs;
525 struct dentry *cmdif_debugfs;
526 /* end: qp staff */
527
528 /* start: cq staff */
529 struct mlx5_cq_table cq_table;
530 /* end: cq staff */
531
a606b0f6
MB
532 /* start: mkey staff */
533 struct mlx5_mkey_table mkey_table;
534 /* end: mkey staff */
3bcdb17a 535
e126ba97 536 /* start: alloc staff */
311c7c71
SM
537 /* protect buffer alocation according to numa node */
538 struct mutex alloc_mutex;
539 int numa_node;
540
e126ba97
EC
541 struct mutex pgdir_mutex;
542 struct list_head pgdir_list;
543 /* end: alloc staff */
544 struct dentry *dbg_root;
545
546 /* protect mkey key part */
547 spinlock_t mkey_lock;
548 u8 mkey_key;
9603b61d
JM
549
550 struct list_head dev_list;
551 struct list_head ctx_list;
552 spinlock_t ctx_lock;
073bb189 553
fba53f7b 554 struct mlx5_flow_steering *steering;
073bb189 555 struct mlx5_eswitch *eswitch;
fc50db98
EC
556 struct mlx5_core_sriov sriov;
557 unsigned long pci_dev_data;
43a335e0 558 struct mlx5_fc_stats fc_stats;
1466cc5b 559 struct mlx5_rl_table rl_table;
e126ba97
EC
560};
561
89d44f0a
MD
562enum mlx5_device_state {
563 MLX5_DEVICE_STATE_UP,
564 MLX5_DEVICE_STATE_INTERNAL_ERROR,
565};
566
567enum mlx5_interface_state {
5fc7197d
MD
568 MLX5_INTERFACE_STATE_DOWN = BIT(0),
569 MLX5_INTERFACE_STATE_UP = BIT(1),
570 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
571};
572
573enum mlx5_pci_status {
574 MLX5_PCI_STATUS_DISABLED,
575 MLX5_PCI_STATUS_ENABLED,
576};
577
b50d292b
HHZ
578struct mlx5_td {
579 struct list_head tirs_list;
580 u32 tdn;
581};
582
583struct mlx5e_resources {
584 struct mlx5_uar cq_uar;
585 u32 pdn;
586 struct mlx5_td td;
587 struct mlx5_core_mkey mkey;
588};
589
e126ba97
EC
590struct mlx5_core_dev {
591 struct pci_dev *pdev;
89d44f0a
MD
592 /* sync pci state */
593 struct mutex pci_status_mutex;
594 enum mlx5_pci_status pci_status;
e126ba97
EC
595 u8 rev_id;
596 char board_id[MLX5_BOARD_ID_LEN];
597 struct mlx5_cmd cmd;
938fe83c
SM
598 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
599 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
600 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
e126ba97
EC
601 phys_addr_t iseg_base;
602 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
603 enum mlx5_device_state state;
604 /* sync interface state */
605 struct mutex intf_state_mutex;
5fc7197d 606 unsigned long intf_state;
e126ba97
EC
607 void (*event) (struct mlx5_core_dev *dev,
608 enum mlx5_dev_event event,
4d2f9bbb 609 unsigned long param);
e126ba97
EC
610 struct mlx5_priv priv;
611 struct mlx5_profile *profile;
612 atomic_t num_qps;
f62b8bb8 613 u32 issi;
b50d292b 614 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
615#ifdef CONFIG_RFS_ACCEL
616 struct cpu_rmap *rmap;
617#endif
e126ba97
EC
618};
619
620struct mlx5_db {
621 __be32 *db;
622 union {
623 struct mlx5_db_pgdir *pgdir;
624 struct mlx5_ib_user_db_page *user_page;
625 } u;
626 dma_addr_t dma;
627 int index;
628};
629
630enum {
631 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
632};
633
634enum {
635 MLX5_COMP_EQ_SIZE = 1024,
636};
637
adb0c954
SM
638enum {
639 MLX5_PTYS_IB = 1 << 0,
640 MLX5_PTYS_EN = 1 << 2,
641};
642
e126ba97
EC
643struct mlx5_db_pgdir {
644 struct list_head list;
645 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
646 __be32 *db_page;
647 dma_addr_t db_dma;
648};
649
650typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
651
652struct mlx5_cmd_work_ent {
653 struct mlx5_cmd_msg *in;
654 struct mlx5_cmd_msg *out;
746b5583
EC
655 void *uout;
656 int uout_size;
e126ba97 657 mlx5_cmd_cbk_t callback;
65ee6708 658 struct delayed_work cb_timeout_work;
e126ba97 659 void *context;
746b5583 660 int idx;
e126ba97
EC
661 struct completion done;
662 struct mlx5_cmd *cmd;
663 struct work_struct work;
664 struct mlx5_cmd_layout *lay;
665 int ret;
666 int page_queue;
667 u8 status;
668 u8 token;
14a70046
TG
669 u64 ts1;
670 u64 ts2;
746b5583 671 u16 op;
e126ba97
EC
672};
673
674struct mlx5_pas {
675 u64 pa;
676 u8 log_sz;
677};
678
707c4602 679enum port_state_policy {
eff901d3
EC
680 MLX5_POLICY_DOWN = 0,
681 MLX5_POLICY_UP = 1,
682 MLX5_POLICY_FOLLOW = 2,
683 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
684};
685
686enum phy_port_state {
687 MLX5_AAA_111
688};
689
690struct mlx5_hca_vport_context {
691 u32 field_select;
692 bool sm_virt_aware;
693 bool has_smi;
694 bool has_raw;
695 enum port_state_policy policy;
696 enum phy_port_state phys_state;
697 enum ib_port_state vport_state;
698 u8 port_physical_state;
699 u64 sys_image_guid;
700 u64 port_guid;
701 u64 node_guid;
702 u32 cap_mask1;
703 u32 cap_mask1_perm;
704 u32 cap_mask2;
705 u32 cap_mask2_perm;
706 u16 lid;
707 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
708 u8 lmc;
709 u8 subnet_timeout;
710 u16 sm_lid;
711 u8 sm_sl;
712 u16 qkey_violation_counter;
713 u16 pkey_violation_counter;
714 bool grh_required;
715};
716
e126ba97
EC
717static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
718{
e126ba97 719 return buf->direct.buf + offset;
e126ba97
EC
720}
721
722extern struct workqueue_struct *mlx5_core_wq;
723
724#define STRUCT_FIELD(header, field) \
725 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
726 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
727
e126ba97
EC
728static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
729{
730 return pci_get_drvdata(pdev);
731}
732
733extern struct dentry *mlx5_debugfs_root;
734
735static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
736{
737 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
738}
739
740static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
741{
742 return ioread32be(&dev->iseg->fw_rev) >> 16;
743}
744
745static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
746{
747 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
748}
749
750static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
751{
752 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
753}
754
755static inline void *mlx5_vzalloc(unsigned long size)
756{
757 void *rtn;
758
759 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
760 if (!rtn)
761 rtn = vzalloc(size);
762 return rtn;
763}
764
3bcdb17a
SG
765static inline u32 mlx5_base_mkey(const u32 key)
766{
767 return key & 0xffffff00u;
768}
769
e126ba97
EC
770int mlx5_cmd_init(struct mlx5_core_dev *dev);
771void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
772void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
773void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
774int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr);
b775516b 775int mlx5_cmd_status_to_err_v2(void *ptr);
b06e7de8 776int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
777int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
778 int out_size);
746b5583
EC
779int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
780 void *out, int out_size, mlx5_cmd_cbk_t callback,
781 void *context);
e126ba97
EC
782int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
783int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
784int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
785int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
0ba42241
ML
786int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
787 bool map_wc);
e281682b 788void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
ac6ea6e8
EC
789void mlx5_health_cleanup(struct mlx5_core_dev *dev);
790int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
791void mlx5_start_health_poll(struct mlx5_core_dev *dev);
792void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
311c7c71
SM
793int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
794 struct mlx5_buf *buf, int node);
64ffaa21 795int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97
EC
796void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
797struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
798 gfp_t flags, int npages);
799void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
800 struct mlx5_cmd_mailbox *head);
801int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 802 struct mlx5_srq_attr *in);
e126ba97
EC
803int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
804int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 805 struct mlx5_srq_attr *out);
e126ba97
EC
806int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
807 u16 lwm, int is_srq);
a606b0f6
MB
808void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
809void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
810int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
811 struct mlx5_core_mkey *mkey,
812 u32 *in, int inlen,
813 u32 *out, int outlen,
814 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
815int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
816 struct mlx5_core_mkey *mkey,
ec22eb53 817 u32 *in, int inlen);
a606b0f6
MB
818int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
819 struct mlx5_core_mkey *mkey);
820int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 821 u32 *out, int outlen);
a606b0f6 822int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
823 u32 *mkey);
824int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
825int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 826int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 827 u16 opmod, u8 port);
e126ba97
EC
828void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
829void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
830int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
831void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
fc50db98
EC
832int mlx5_sriov_init(struct mlx5_core_dev *dev);
833int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
e126ba97 834void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 835 s32 npages);
cd23b14b 836int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
837int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
838void mlx5_register_debugfs(void);
839void mlx5_unregister_debugfs(void);
840int mlx5_eq_init(struct mlx5_core_dev *dev);
841void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
842void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
843void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 844void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e420f0c0
HE
845#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
846void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
847#endif
e126ba97
EC
848void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
849struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 850void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
851void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
852int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
853 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
854int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
855int mlx5_start_eqs(struct mlx5_core_dev *dev);
856int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
857int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
858 unsigned int *irqn);
e126ba97
EC
859int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
860int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
861
862int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
863void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
864int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
865 int size_in, void *data_out, int size_out,
866 u16 reg_num, int arg, int write);
adb0c954 867
e126ba97
EC
868int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
869void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
870int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 871 u32 *out, int outlen);
e126ba97
EC
872int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
873void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
874int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
875void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
876int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
877int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
878 int node);
e126ba97
EC
879void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
880
e126ba97
EC
881const char *mlx5_command_str(int command);
882int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
883void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
884int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
885 int npsvs, u32 *sig_index);
886int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 887void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
888int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
889 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
890int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
891 u8 port_num, void *out, size_t sz);
e126ba97 892
1466cc5b
YP
893int mlx5_init_rl_table(struct mlx5_core_dev *dev);
894void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
895int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
896void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
897bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
898
e3297246
EC
899static inline int fw_initializing(struct mlx5_core_dev *dev)
900{
901 return ioread32be(&dev->iseg->initializing) >> 31;
902}
903
e126ba97
EC
904static inline u32 mlx5_mkey_to_idx(u32 mkey)
905{
906 return mkey >> 8;
907}
908
909static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
910{
911 return mkey_idx << 8;
912}
913
746b5583
EC
914static inline u8 mlx5_mkey_variant(u32 mkey)
915{
916 return mkey & 0xff;
917}
918
e126ba97
EC
919enum {
920 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 921 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
922};
923
924enum {
925 MAX_MR_CACHE_ENTRIES = 16,
926};
927
64613d94
SM
928enum {
929 MLX5_INTERFACE_PROTOCOL_IB = 0,
930 MLX5_INTERFACE_PROTOCOL_ETH = 1,
931};
932
9603b61d
JM
933struct mlx5_interface {
934 void * (*add)(struct mlx5_core_dev *dev);
935 void (*remove)(struct mlx5_core_dev *dev, void *context);
936 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 937 enum mlx5_dev_event event, unsigned long param);
64613d94
SM
938 void * (*get_dev)(void *context);
939 int protocol;
9603b61d
JM
940 struct list_head list;
941};
942
64613d94 943void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
944int mlx5_register_interface(struct mlx5_interface *intf);
945void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 946int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 947
e126ba97
EC
948struct mlx5_profile {
949 u64 mask;
f241e749 950 u8 log_max_qp;
e126ba97
EC
951 struct {
952 int size;
953 int limit;
954 } mr_cache[MAX_MR_CACHE_ENTRIES];
955};
956
fc50db98
EC
957enum {
958 MLX5_PCI_DEV_IS_VF = 1 << 0,
959};
960
961static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
962{
963 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
964}
965
707c4602
MD
966static inline int mlx5_get_gid_table_len(u16 param)
967{
968 if (param > 4) {
969 pr_warn("gid table length is zero\n");
970 return 0;
971 }
972
973 return 8 * (1 << param);
974}
975
1466cc5b
YP
976static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
977{
978 return !!(dev->priv.rl_table.max_size);
979}
980
020446e0
EC
981enum {
982 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
983};
984
e126ba97 985#endif /* MLX5_DRIVER_H */