Merge branch 'nps_ent-coding-style'
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
94c6825e 45#include <linux/interrupt.h>
6ecde51d 46
e126ba97
EC
47#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
49
36350114
GP
50enum {
51 MLX5_RQ_BITMASK_VSD = 1 << 1,
52};
53
e126ba97
EC
54enum {
55 MLX5_BOARD_ID_LEN = 64,
56 MLX5_MAX_NAME_LEN = 16,
57};
58
59enum {
60 /* one minute for the sake of bringup. Generally, commands must always
61 * complete and we may need to increase this timeout value
62 */
6b6c07bd 63 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
64 MLX5_CMD_WQ_MAX_NAME = 32,
65};
66
67enum {
68 CMD_OWNER_SW = 0x0,
69 CMD_OWNER_HW = 0x1,
70 CMD_STATUS_SUCCESS = 0,
71};
72
73enum mlx5_sqp_t {
74 MLX5_SQP_SMI = 0,
75 MLX5_SQP_GSI = 1,
76 MLX5_SQP_IEEE_1588 = 2,
77 MLX5_SQP_SNIFFER = 3,
78 MLX5_SQP_SYNC_UMR = 4,
79};
80
81enum {
82 MLX5_MAX_PORTS = 2,
83};
84
85enum {
86 MLX5_EQ_VEC_PAGES = 0,
87 MLX5_EQ_VEC_CMD = 1,
88 MLX5_EQ_VEC_ASYNC = 2,
89 MLX5_EQ_VEC_COMP_BASE,
90};
91
92enum {
db058a18 93 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
94};
95
96enum {
97 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
98 MLX5_ATOMIC_MODE_CX = 2 << 16,
99 MLX5_ATOMIC_MODE_8B = 3 << 16,
100 MLX5_ATOMIC_MODE_16B = 4 << 16,
101 MLX5_ATOMIC_MODE_32B = 5 << 16,
102 MLX5_ATOMIC_MODE_64B = 6 << 16,
103 MLX5_ATOMIC_MODE_128B = 7 << 16,
104 MLX5_ATOMIC_MODE_256B = 8 << 16,
105};
106
e126ba97 107enum {
4f3961ee
SM
108 MLX5_REG_QETCR = 0x4005,
109 MLX5_REG_QTCT = 0x400a,
e126ba97
EC
110 MLX5_REG_PCAP = 0x5001,
111 MLX5_REG_PMTU = 0x5003,
112 MLX5_REG_PTYS = 0x5004,
113 MLX5_REG_PAOS = 0x5006,
3c2d18ef 114 MLX5_REG_PFCC = 0x5007,
efea389d 115 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
116 MLX5_REG_PMAOS = 0x5012,
117 MLX5_REG_PUDE = 0x5009,
118 MLX5_REG_PMPE = 0x5010,
119 MLX5_REG_PELC = 0x500e,
a124d13e 120 MLX5_REG_PVLC = 0x500f,
94cb1ebb 121 MLX5_REG_PCMR = 0x5041,
bb64143e 122 MLX5_REG_PMLP = 0x5002,
e126ba97
EC
123 MLX5_REG_NODE_DESC = 0x6001,
124 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 125 MLX5_REG_MCIA = 0x9014,
da54d24e 126 MLX5_REG_MLCR = 0x902b,
e126ba97
EC
127};
128
da7525d2
EBE
129enum {
130 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
131 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
132};
133
e420f0c0
HE
134enum mlx5_page_fault_resume_flags {
135 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
136 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
137 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
138 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
139};
140
e126ba97
EC
141enum dbg_rsc_type {
142 MLX5_DBG_RSC_QP,
143 MLX5_DBG_RSC_EQ,
144 MLX5_DBG_RSC_CQ,
145};
146
147struct mlx5_field_desc {
148 struct dentry *dent;
149 int i;
150};
151
152struct mlx5_rsc_debug {
153 struct mlx5_core_dev *dev;
154 void *object;
155 enum dbg_rsc_type type;
156 struct dentry *root;
157 struct mlx5_field_desc fields[0];
158};
159
160enum mlx5_dev_event {
161 MLX5_DEV_EVENT_SYS_ERROR,
162 MLX5_DEV_EVENT_PORT_UP,
163 MLX5_DEV_EVENT_PORT_DOWN,
164 MLX5_DEV_EVENT_PORT_INITIALIZED,
165 MLX5_DEV_EVENT_LID_CHANGE,
166 MLX5_DEV_EVENT_PKEY_CHANGE,
167 MLX5_DEV_EVENT_GUID_CHANGE,
168 MLX5_DEV_EVENT_CLIENT_REREG,
169};
170
4c916a79 171enum mlx5_port_status {
6fa1bcab
AS
172 MLX5_PORT_UP = 1,
173 MLX5_PORT_DOWN = 2,
4c916a79
RS
174};
175
e126ba97
EC
176struct mlx5_uuar_info {
177 struct mlx5_uar *uars;
178 int num_uars;
179 int num_low_latency_uuars;
180 unsigned long *bitmap;
181 unsigned int *count;
182 struct mlx5_bf *bfs;
183
184 /*
185 * protect uuar allocation data structs
186 */
187 struct mutex lock;
78c0f98c 188 u32 ver;
e126ba97
EC
189};
190
191struct mlx5_bf {
192 void __iomem *reg;
193 void __iomem *regreg;
194 int buf_size;
195 struct mlx5_uar *uar;
196 unsigned long offset;
197 int need_lock;
198 /* protect blue flame buffer selection when needed
199 */
200 spinlock_t lock;
201
202 /* serialize 64 bit writes when done as two 32 bit accesses
203 */
204 spinlock_t lock32;
205 int uuarn;
206};
207
208struct mlx5_cmd_first {
209 __be32 data[4];
210};
211
212struct mlx5_cmd_msg {
213 struct list_head list;
214 struct cache_ent *cache;
215 u32 len;
216 struct mlx5_cmd_first first;
217 struct mlx5_cmd_mailbox *next;
218};
219
220struct mlx5_cmd_debug {
221 struct dentry *dbg_root;
222 struct dentry *dbg_in;
223 struct dentry *dbg_out;
224 struct dentry *dbg_outlen;
225 struct dentry *dbg_status;
226 struct dentry *dbg_run;
227 void *in_msg;
228 void *out_msg;
229 u8 status;
230 u16 inlen;
231 u16 outlen;
232};
233
234struct cache_ent {
235 /* protect block chain allocations
236 */
237 spinlock_t lock;
238 struct list_head head;
239};
240
241struct cmd_msg_cache {
242 struct cache_ent large;
243 struct cache_ent med;
244
245};
246
247struct mlx5_cmd_stats {
248 u64 sum;
249 u64 n;
250 struct dentry *root;
251 struct dentry *avg;
252 struct dentry *count;
253 /* protect command average calculations */
254 spinlock_t lock;
255};
256
257struct mlx5_cmd {
64599cca
EC
258 void *cmd_alloc_buf;
259 dma_addr_t alloc_dma;
260 int alloc_size;
e126ba97
EC
261 void *cmd_buf;
262 dma_addr_t dma;
263 u16 cmdif_rev;
264 u8 log_sz;
265 u8 log_stride;
266 int max_reg_cmds;
267 int events;
268 u32 __iomem *vector;
269
270 /* protect command queue allocations
271 */
272 spinlock_t alloc_lock;
273
274 /* protect token allocations
275 */
276 spinlock_t token_lock;
277 u8 token;
278 unsigned long bitmask;
279 char wq_name[MLX5_CMD_WQ_MAX_NAME];
280 struct workqueue_struct *wq;
281 struct semaphore sem;
282 struct semaphore pages_sem;
283 int mode;
284 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
285 struct pci_pool *pool;
286 struct mlx5_cmd_debug dbg;
287 struct cmd_msg_cache cache;
288 int checksum_disabled;
289 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
290};
291
292struct mlx5_port_caps {
293 int gid_table_len;
294 int pkey_table_len;
938fe83c 295 u8 ext_port_cap;
e126ba97
EC
296};
297
298struct mlx5_cmd_mailbox {
299 void *buf;
300 dma_addr_t dma;
301 struct mlx5_cmd_mailbox *next;
302};
303
304struct mlx5_buf_list {
305 void *buf;
306 dma_addr_t map;
307};
308
309struct mlx5_buf {
310 struct mlx5_buf_list direct;
e126ba97 311 int npages;
e126ba97 312 int size;
f241e749 313 u8 page_shift;
e126ba97
EC
314};
315
94c6825e
MB
316struct mlx5_eq_tasklet {
317 struct list_head list;
318 struct list_head process_list;
319 struct tasklet_struct task;
320 /* lock on completion tasklet list */
321 spinlock_t lock;
322};
323
e126ba97
EC
324struct mlx5_eq {
325 struct mlx5_core_dev *dev;
326 __be32 __iomem *doorbell;
327 u32 cons_index;
328 struct mlx5_buf buf;
329 int size;
0b6e26ce 330 unsigned int irqn;
e126ba97
EC
331 u8 eqn;
332 int nent;
333 u64 mask;
e126ba97
EC
334 struct list_head list;
335 int index;
336 struct mlx5_rsc_debug *dbg;
94c6825e 337 struct mlx5_eq_tasklet tasklet_ctx;
e126ba97
EC
338};
339
3121e3c4
SG
340struct mlx5_core_psv {
341 u32 psv_idx;
342 struct psv_layout {
343 u32 pd;
344 u16 syndrome;
345 u16 reserved;
346 u16 bg;
347 u16 app_tag;
348 u32 ref_tag;
349 } psv;
350};
351
352struct mlx5_core_sig_ctx {
353 struct mlx5_core_psv psv_memory;
354 struct mlx5_core_psv psv_wire;
d5436ba0
SG
355 struct ib_sig_err err_item;
356 bool sig_status_checked;
357 bool sig_err_exists;
358 u32 sigerr_count;
3121e3c4 359};
e126ba97 360
a606b0f6 361struct mlx5_core_mkey {
e126ba97
EC
362 u64 iova;
363 u64 size;
364 u32 key;
365 u32 pd;
e126ba97
EC
366};
367
5903325a 368enum mlx5_res_type {
e2013b21 369 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
370 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
371 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
372 MLX5_RES_SRQ = 3,
373 MLX5_RES_XSRQ = 4,
5903325a
EC
374};
375
376struct mlx5_core_rsc_common {
377 enum mlx5_res_type res;
378 atomic_t refcount;
379 struct completion free;
380};
381
e126ba97 382struct mlx5_core_srq {
01949d01 383 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
384 u32 srqn;
385 int max;
386 int max_gs;
387 int max_avail_gather;
388 int wqe_shift;
389 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
390
391 atomic_t refcount;
392 struct completion free;
393};
394
395struct mlx5_eq_table {
396 void __iomem *update_ci;
397 void __iomem *update_arm_ci;
233d05d2 398 struct list_head comp_eqs_list;
e126ba97
EC
399 struct mlx5_eq pages_eq;
400 struct mlx5_eq async_eq;
401 struct mlx5_eq cmd_eq;
e126ba97
EC
402 int num_comp_vectors;
403 /* protect EQs list
404 */
405 spinlock_t lock;
406};
407
408struct mlx5_uar {
409 u32 index;
410 struct list_head bf_list;
411 unsigned free_bf_bmap;
88a85f99 412 void __iomem *bf_map;
e126ba97
EC
413 void __iomem *map;
414};
415
416
417struct mlx5_core_health {
418 struct health_buffer __iomem *health;
419 __be32 __iomem *health_counter;
420 struct timer_list timer;
e126ba97
EC
421 u32 prev;
422 int miss_counter;
fd76ee4d 423 bool sick;
ac6ea6e8
EC
424 struct workqueue_struct *wq;
425 struct work_struct work;
e126ba97
EC
426};
427
428struct mlx5_cq_table {
429 /* protect radix tree
430 */
431 spinlock_t lock;
432 struct radix_tree_root tree;
433};
434
435struct mlx5_qp_table {
436 /* protect radix tree
437 */
438 spinlock_t lock;
439 struct radix_tree_root tree;
440};
441
442struct mlx5_srq_table {
443 /* protect radix tree
444 */
445 spinlock_t lock;
446 struct radix_tree_root tree;
447};
448
a606b0f6 449struct mlx5_mkey_table {
3bcdb17a
SG
450 /* protect radix tree
451 */
452 rwlock_t lock;
453 struct radix_tree_root tree;
454};
455
fc50db98
EC
456struct mlx5_vf_context {
457 int enabled;
458};
459
460struct mlx5_core_sriov {
461 struct mlx5_vf_context *vfs_ctx;
462 int num_vfs;
463 int enabled_vfs;
464};
465
db058a18
SM
466struct mlx5_irq_info {
467 cpumask_var_t mask;
468 char name[MLX5_MAX_IRQ_NAME];
469};
470
43a335e0
AV
471struct mlx5_fc_stats {
472 struct list_head list;
473 struct list_head addlist;
474 /* protect addlist add/splice operations */
475 spinlock_t addlist_lock;
476
477 struct workqueue_struct *wq;
478 struct delayed_work work;
479 unsigned long next_query;
480};
481
073bb189
SM
482struct mlx5_eswitch;
483
1466cc5b
YP
484struct mlx5_rl_entry {
485 u32 rate;
486 u16 index;
487 u16 refcount;
488};
489
490struct mlx5_rl_table {
491 /* protect rate limit table */
492 struct mutex rl_lock;
493 u16 max_size;
494 u32 max_rate;
495 u32 min_rate;
496 struct mlx5_rl_entry *rl_entry;
497};
498
e126ba97
EC
499struct mlx5_priv {
500 char name[MLX5_MAX_NAME_LEN];
501 struct mlx5_eq_table eq_table;
db058a18
SM
502 struct msix_entry *msix_arr;
503 struct mlx5_irq_info *irq_info;
e126ba97
EC
504 struct mlx5_uuar_info uuari;
505 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
506
507 /* pages stuff */
508 struct workqueue_struct *pg_wq;
509 struct rb_root page_root;
510 int fw_pages;
6aec21f6 511 atomic_t reg_pages;
bf0bf77f 512 struct list_head free_list;
fc50db98 513 int vfs_pages;
e126ba97
EC
514
515 struct mlx5_core_health health;
516
517 struct mlx5_srq_table srq_table;
518
519 /* start: qp staff */
520 struct mlx5_qp_table qp_table;
521 struct dentry *qp_debugfs;
522 struct dentry *eq_debugfs;
523 struct dentry *cq_debugfs;
524 struct dentry *cmdif_debugfs;
525 /* end: qp staff */
526
527 /* start: cq staff */
528 struct mlx5_cq_table cq_table;
529 /* end: cq staff */
530
a606b0f6
MB
531 /* start: mkey staff */
532 struct mlx5_mkey_table mkey_table;
533 /* end: mkey staff */
3bcdb17a 534
e126ba97 535 /* start: alloc staff */
311c7c71
SM
536 /* protect buffer alocation according to numa node */
537 struct mutex alloc_mutex;
538 int numa_node;
539
e126ba97
EC
540 struct mutex pgdir_mutex;
541 struct list_head pgdir_list;
542 /* end: alloc staff */
543 struct dentry *dbg_root;
544
545 /* protect mkey key part */
546 spinlock_t mkey_lock;
547 u8 mkey_key;
9603b61d
JM
548
549 struct list_head dev_list;
550 struct list_head ctx_list;
551 spinlock_t ctx_lock;
073bb189 552
fba53f7b 553 struct mlx5_flow_steering *steering;
073bb189 554 struct mlx5_eswitch *eswitch;
fc50db98
EC
555 struct mlx5_core_sriov sriov;
556 unsigned long pci_dev_data;
43a335e0 557 struct mlx5_fc_stats fc_stats;
1466cc5b 558 struct mlx5_rl_table rl_table;
e126ba97
EC
559};
560
89d44f0a
MD
561enum mlx5_device_state {
562 MLX5_DEVICE_STATE_UP,
563 MLX5_DEVICE_STATE_INTERNAL_ERROR,
564};
565
566enum mlx5_interface_state {
5fc7197d
MD
567 MLX5_INTERFACE_STATE_DOWN = BIT(0),
568 MLX5_INTERFACE_STATE_UP = BIT(1),
569 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
570};
571
572enum mlx5_pci_status {
573 MLX5_PCI_STATUS_DISABLED,
574 MLX5_PCI_STATUS_ENABLED,
575};
576
b50d292b
HHZ
577struct mlx5_td {
578 struct list_head tirs_list;
579 u32 tdn;
580};
581
582struct mlx5e_resources {
583 struct mlx5_uar cq_uar;
584 u32 pdn;
585 struct mlx5_td td;
586 struct mlx5_core_mkey mkey;
587};
588
e126ba97
EC
589struct mlx5_core_dev {
590 struct pci_dev *pdev;
89d44f0a
MD
591 /* sync pci state */
592 struct mutex pci_status_mutex;
593 enum mlx5_pci_status pci_status;
e126ba97
EC
594 u8 rev_id;
595 char board_id[MLX5_BOARD_ID_LEN];
596 struct mlx5_cmd cmd;
938fe83c
SM
597 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
598 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
599 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
e126ba97
EC
600 phys_addr_t iseg_base;
601 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
602 enum mlx5_device_state state;
603 /* sync interface state */
604 struct mutex intf_state_mutex;
5fc7197d 605 unsigned long intf_state;
e126ba97
EC
606 void (*event) (struct mlx5_core_dev *dev,
607 enum mlx5_dev_event event,
4d2f9bbb 608 unsigned long param);
e126ba97
EC
609 struct mlx5_priv priv;
610 struct mlx5_profile *profile;
611 atomic_t num_qps;
f62b8bb8 612 u32 issi;
b50d292b 613 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
614#ifdef CONFIG_RFS_ACCEL
615 struct cpu_rmap *rmap;
616#endif
e126ba97
EC
617};
618
619struct mlx5_db {
620 __be32 *db;
621 union {
622 struct mlx5_db_pgdir *pgdir;
623 struct mlx5_ib_user_db_page *user_page;
624 } u;
625 dma_addr_t dma;
626 int index;
627};
628
629enum {
630 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
631};
632
633enum {
634 MLX5_COMP_EQ_SIZE = 1024,
635};
636
adb0c954
SM
637enum {
638 MLX5_PTYS_IB = 1 << 0,
639 MLX5_PTYS_EN = 1 << 2,
640};
641
e126ba97
EC
642struct mlx5_db_pgdir {
643 struct list_head list;
644 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
645 __be32 *db_page;
646 dma_addr_t db_dma;
647};
648
649typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
650
651struct mlx5_cmd_work_ent {
652 struct mlx5_cmd_msg *in;
653 struct mlx5_cmd_msg *out;
746b5583
EC
654 void *uout;
655 int uout_size;
e126ba97 656 mlx5_cmd_cbk_t callback;
65ee6708 657 struct delayed_work cb_timeout_work;
e126ba97 658 void *context;
746b5583 659 int idx;
e126ba97
EC
660 struct completion done;
661 struct mlx5_cmd *cmd;
662 struct work_struct work;
663 struct mlx5_cmd_layout *lay;
664 int ret;
665 int page_queue;
666 u8 status;
667 u8 token;
14a70046
TG
668 u64 ts1;
669 u64 ts2;
746b5583 670 u16 op;
e126ba97
EC
671};
672
673struct mlx5_pas {
674 u64 pa;
675 u8 log_sz;
676};
677
707c4602 678enum port_state_policy {
eff901d3
EC
679 MLX5_POLICY_DOWN = 0,
680 MLX5_POLICY_UP = 1,
681 MLX5_POLICY_FOLLOW = 2,
682 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
683};
684
685enum phy_port_state {
686 MLX5_AAA_111
687};
688
689struct mlx5_hca_vport_context {
690 u32 field_select;
691 bool sm_virt_aware;
692 bool has_smi;
693 bool has_raw;
694 enum port_state_policy policy;
695 enum phy_port_state phys_state;
696 enum ib_port_state vport_state;
697 u8 port_physical_state;
698 u64 sys_image_guid;
699 u64 port_guid;
700 u64 node_guid;
701 u32 cap_mask1;
702 u32 cap_mask1_perm;
703 u32 cap_mask2;
704 u32 cap_mask2_perm;
705 u16 lid;
706 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
707 u8 lmc;
708 u8 subnet_timeout;
709 u16 sm_lid;
710 u8 sm_sl;
711 u16 qkey_violation_counter;
712 u16 pkey_violation_counter;
713 bool grh_required;
714};
715
e126ba97
EC
716static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
717{
e126ba97 718 return buf->direct.buf + offset;
e126ba97
EC
719}
720
721extern struct workqueue_struct *mlx5_core_wq;
722
723#define STRUCT_FIELD(header, field) \
724 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
725 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
726
e126ba97
EC
727static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
728{
729 return pci_get_drvdata(pdev);
730}
731
732extern struct dentry *mlx5_debugfs_root;
733
734static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
735{
736 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
737}
738
739static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
740{
741 return ioread32be(&dev->iseg->fw_rev) >> 16;
742}
743
744static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
745{
746 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
747}
748
749static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
750{
751 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
752}
753
754static inline void *mlx5_vzalloc(unsigned long size)
755{
756 void *rtn;
757
758 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
759 if (!rtn)
760 rtn = vzalloc(size);
761 return rtn;
762}
763
3bcdb17a
SG
764static inline u32 mlx5_base_mkey(const u32 key)
765{
766 return key & 0xffffff00u;
767}
768
e126ba97
EC
769int mlx5_cmd_init(struct mlx5_core_dev *dev);
770void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
771void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
772void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
773int mlx5_cmd_status_to_err(struct mlx5_outbox_hdr *hdr);
b775516b 774int mlx5_cmd_status_to_err_v2(void *ptr);
b06e7de8 775int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
776int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
777 int out_size);
746b5583
EC
778int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
779 void *out, int out_size, mlx5_cmd_cbk_t callback,
780 void *context);
e126ba97
EC
781int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
782int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
783int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
784int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
0ba42241
ML
785int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
786 bool map_wc);
e281682b 787void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
ac6ea6e8
EC
788void mlx5_health_cleanup(struct mlx5_core_dev *dev);
789int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
790void mlx5_start_health_poll(struct mlx5_core_dev *dev);
791void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
311c7c71
SM
792int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
793 struct mlx5_buf *buf, int node);
64ffaa21 794int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97
EC
795void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
796struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
797 gfp_t flags, int npages);
798void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
799 struct mlx5_cmd_mailbox *head);
800int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
01949d01
HA
801 struct mlx5_create_srq_mbox_in *in, int inlen,
802 int is_xrc);
e126ba97
EC
803int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
804int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
805 struct mlx5_query_srq_mbox_out *out);
806int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
807 u16 lwm, int is_srq);
a606b0f6
MB
808void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
809void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
810int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
811 struct mlx5_core_mkey *mkey,
746b5583
EC
812 struct mlx5_create_mkey_mbox_in *in, int inlen,
813 mlx5_cmd_cbk_t callback, void *context,
814 struct mlx5_create_mkey_mbox_out *out);
a606b0f6
MB
815int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
816 struct mlx5_core_mkey *mkey);
817int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
e126ba97 818 struct mlx5_query_mkey_mbox_out *out, int outlen);
a606b0f6 819int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
820 u32 *mkey);
821int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
822int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 823int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 824 u16 opmod, u8 port);
e126ba97
EC
825void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
826void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
827int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
828void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
fc50db98
EC
829int mlx5_sriov_init(struct mlx5_core_dev *dev);
830int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
e126ba97 831void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 832 s32 npages);
cd23b14b 833int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
834int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
835void mlx5_register_debugfs(void);
836void mlx5_unregister_debugfs(void);
837int mlx5_eq_init(struct mlx5_core_dev *dev);
838void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
839void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
840void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 841void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e420f0c0
HE
842#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
843void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
844#endif
e126ba97
EC
845void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
846struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 847void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
848void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
849int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
850 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
851int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
852int mlx5_start_eqs(struct mlx5_core_dev *dev);
853int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
854int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
855 unsigned int *irqn);
e126ba97
EC
856int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
857int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
858
859int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
860void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
861int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
862 int size_in, void *data_out, int size_out,
863 u16 reg_num, int arg, int write);
adb0c954 864
e126ba97
EC
865int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
866void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
867int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
868 struct mlx5_query_eq_mbox_out *out, int outlen);
869int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
870void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
871int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
872void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
873int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
874int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
875 int node);
e126ba97
EC
876void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
877
e126ba97
EC
878const char *mlx5_command_str(int command);
879int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
880void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
881int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
882 int npsvs, u32 *sig_index);
883int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 884void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
885int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
886 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
887int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
888 u8 port_num, void *out, size_t sz);
e126ba97 889
1466cc5b
YP
890int mlx5_init_rl_table(struct mlx5_core_dev *dev);
891void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
892int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
893void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
894bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
895
e3297246
EC
896static inline int fw_initializing(struct mlx5_core_dev *dev)
897{
898 return ioread32be(&dev->iseg->initializing) >> 31;
899}
900
e126ba97
EC
901static inline u32 mlx5_mkey_to_idx(u32 mkey)
902{
903 return mkey >> 8;
904}
905
906static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
907{
908 return mkey_idx << 8;
909}
910
746b5583
EC
911static inline u8 mlx5_mkey_variant(u32 mkey)
912{
913 return mkey & 0xff;
914}
915
e126ba97
EC
916enum {
917 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 918 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
919};
920
921enum {
922 MAX_MR_CACHE_ENTRIES = 16,
923};
924
64613d94
SM
925enum {
926 MLX5_INTERFACE_PROTOCOL_IB = 0,
927 MLX5_INTERFACE_PROTOCOL_ETH = 1,
928};
929
9603b61d
JM
930struct mlx5_interface {
931 void * (*add)(struct mlx5_core_dev *dev);
932 void (*remove)(struct mlx5_core_dev *dev, void *context);
933 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 934 enum mlx5_dev_event event, unsigned long param);
64613d94
SM
935 void * (*get_dev)(void *context);
936 int protocol;
9603b61d
JM
937 struct list_head list;
938};
939
64613d94 940void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
941int mlx5_register_interface(struct mlx5_interface *intf);
942void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 943int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 944
e126ba97
EC
945struct mlx5_profile {
946 u64 mask;
f241e749 947 u8 log_max_qp;
e126ba97
EC
948 struct {
949 int size;
950 int limit;
951 } mr_cache[MAX_MR_CACHE_ENTRIES];
952};
953
fc50db98
EC
954enum {
955 MLX5_PCI_DEV_IS_VF = 1 << 0,
956};
957
958static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
959{
960 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
961}
962
707c4602
MD
963static inline int mlx5_get_gid_table_len(u16 param)
964{
965 if (param > 4) {
966 pr_warn("gid table length is zero\n");
967 return 0;
968 }
969
970 return 8 * (1 << param);
971}
972
1466cc5b
YP
973static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
974{
975 return !!(dev->priv.rl_table.max_size);
976}
977
020446e0
EC
978enum {
979 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
980};
981
e126ba97 982#endif /* MLX5_DRIVER_H */