net/mlx5: Introduce trigger_health_work function
[linux-2.6-block.git] / include / linux / mlx5 / driver.h
CommitLineData
e126ba97 1/*
302bdf68 2 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
e126ba97
EC
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
6ecde51d 41#include <linux/slab.h>
e126ba97
EC
42#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
43a335e0 44#include <linux/workqueue.h>
d9aaed83 45#include <linux/mempool.h>
94c6825e 46#include <linux/interrupt.h>
6ecde51d 47
e126ba97
EC
48#include <linux/mlx5/device.h>
49#include <linux/mlx5/doorbell.h>
af1ba291 50#include <linux/mlx5/srq.h>
e126ba97
EC
51
52enum {
53 MLX5_BOARD_ID_LEN = 64,
54 MLX5_MAX_NAME_LEN = 16,
55};
56
57enum {
58 /* one minute for the sake of bringup. Generally, commands must always
59 * complete and we may need to increase this timeout value
60 */
6b6c07bd 61 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
e126ba97
EC
62 MLX5_CMD_WQ_MAX_NAME = 32,
63};
64
65enum {
66 CMD_OWNER_SW = 0x0,
67 CMD_OWNER_HW = 0x1,
68 CMD_STATUS_SUCCESS = 0,
69};
70
71enum mlx5_sqp_t {
72 MLX5_SQP_SMI = 0,
73 MLX5_SQP_GSI = 1,
74 MLX5_SQP_IEEE_1588 = 2,
75 MLX5_SQP_SNIFFER = 3,
76 MLX5_SQP_SYNC_UMR = 4,
77};
78
79enum {
80 MLX5_MAX_PORTS = 2,
81};
82
83enum {
84 MLX5_EQ_VEC_PAGES = 0,
85 MLX5_EQ_VEC_CMD = 1,
86 MLX5_EQ_VEC_ASYNC = 2,
d9aaed83 87 MLX5_EQ_VEC_PFAULT = 3,
e126ba97
EC
88 MLX5_EQ_VEC_COMP_BASE,
89};
90
91enum {
db058a18 92 MLX5_MAX_IRQ_NAME = 32
e126ba97
EC
93};
94
95enum {
96 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
97 MLX5_ATOMIC_MODE_CX = 2 << 16,
98 MLX5_ATOMIC_MODE_8B = 3 << 16,
99 MLX5_ATOMIC_MODE_16B = 4 << 16,
100 MLX5_ATOMIC_MODE_32B = 5 << 16,
101 MLX5_ATOMIC_MODE_64B = 6 << 16,
102 MLX5_ATOMIC_MODE_128B = 7 << 16,
103 MLX5_ATOMIC_MODE_256B = 8 << 16,
104};
105
e126ba97 106enum {
4f3961ee
SM
107 MLX5_REG_QETCR = 0x4005,
108 MLX5_REG_QTCT = 0x400a,
341c5ee2
HN
109 MLX5_REG_DCBX_PARAM = 0x4020,
110 MLX5_REG_DCBX_APP = 0x4021,
e126ba97
EC
111 MLX5_REG_PCAP = 0x5001,
112 MLX5_REG_PMTU = 0x5003,
113 MLX5_REG_PTYS = 0x5004,
114 MLX5_REG_PAOS = 0x5006,
3c2d18ef 115 MLX5_REG_PFCC = 0x5007,
efea389d 116 MLX5_REG_PPCNT = 0x5008,
e126ba97
EC
117 MLX5_REG_PMAOS = 0x5012,
118 MLX5_REG_PUDE = 0x5009,
119 MLX5_REG_PMPE = 0x5010,
120 MLX5_REG_PELC = 0x500e,
a124d13e 121 MLX5_REG_PVLC = 0x500f,
94cb1ebb 122 MLX5_REG_PCMR = 0x5041,
bb64143e 123 MLX5_REG_PMLP = 0x5002,
cfdcbcea 124 MLX5_REG_PCAM = 0x507f,
e126ba97
EC
125 MLX5_REG_NODE_DESC = 0x6001,
126 MLX5_REG_HOST_ENDIANNESS = 0x7004,
bb64143e 127 MLX5_REG_MCIA = 0x9014,
da54d24e 128 MLX5_REG_MLCR = 0x902b,
8ed1a630 129 MLX5_REG_MPCNT = 0x9051,
f9a1ef72
EE
130 MLX5_REG_MTPPS = 0x9053,
131 MLX5_REG_MTPPSE = 0x9054,
cfdcbcea 132 MLX5_REG_MCAM = 0x907f,
e126ba97
EC
133};
134
341c5ee2
HN
135enum mlx5_dcbx_oper_mode {
136 MLX5E_DCBX_PARAM_VER_OPER_HOST = 0x0,
137 MLX5E_DCBX_PARAM_VER_OPER_AUTO = 0x3,
138};
139
da7525d2
EBE
140enum {
141 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
142 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
143};
144
e420f0c0
HE
145enum mlx5_page_fault_resume_flags {
146 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
147 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
148 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
149 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
150};
151
e126ba97
EC
152enum dbg_rsc_type {
153 MLX5_DBG_RSC_QP,
154 MLX5_DBG_RSC_EQ,
155 MLX5_DBG_RSC_CQ,
156};
157
158struct mlx5_field_desc {
159 struct dentry *dent;
160 int i;
161};
162
163struct mlx5_rsc_debug {
164 struct mlx5_core_dev *dev;
165 void *object;
166 enum dbg_rsc_type type;
167 struct dentry *root;
168 struct mlx5_field_desc fields[0];
169};
170
171enum mlx5_dev_event {
172 MLX5_DEV_EVENT_SYS_ERROR,
173 MLX5_DEV_EVENT_PORT_UP,
174 MLX5_DEV_EVENT_PORT_DOWN,
175 MLX5_DEV_EVENT_PORT_INITIALIZED,
176 MLX5_DEV_EVENT_LID_CHANGE,
177 MLX5_DEV_EVENT_PKEY_CHANGE,
178 MLX5_DEV_EVENT_GUID_CHANGE,
179 MLX5_DEV_EVENT_CLIENT_REREG,
f9a1ef72 180 MLX5_DEV_EVENT_PPS,
e126ba97
EC
181};
182
4c916a79 183enum mlx5_port_status {
6fa1bcab
AS
184 MLX5_PORT_UP = 1,
185 MLX5_PORT_DOWN = 2,
4c916a79
RS
186};
187
d9aaed83
AK
188enum mlx5_eq_type {
189 MLX5_EQ_TYPE_COMP,
190 MLX5_EQ_TYPE_ASYNC,
191#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
192 MLX5_EQ_TYPE_PF,
193#endif
194};
195
2f5ff264 196struct mlx5_bfreg_info {
b037c29a 197 u32 *sys_pages;
2f5ff264 198 int num_low_latency_bfregs;
e126ba97 199 unsigned int *count;
e126ba97
EC
200
201 /*
2f5ff264 202 * protect bfreg allocation data structs
e126ba97
EC
203 */
204 struct mutex lock;
78c0f98c 205 u32 ver;
b037c29a
EC
206 bool lib_uar_4k;
207 u32 num_sys_pages;
e126ba97
EC
208};
209
210struct mlx5_cmd_first {
211 __be32 data[4];
212};
213
214struct mlx5_cmd_msg {
215 struct list_head list;
0ac3ea70 216 struct cmd_msg_cache *parent;
e126ba97
EC
217 u32 len;
218 struct mlx5_cmd_first first;
219 struct mlx5_cmd_mailbox *next;
220};
221
222struct mlx5_cmd_debug {
223 struct dentry *dbg_root;
224 struct dentry *dbg_in;
225 struct dentry *dbg_out;
226 struct dentry *dbg_outlen;
227 struct dentry *dbg_status;
228 struct dentry *dbg_run;
229 void *in_msg;
230 void *out_msg;
231 u8 status;
232 u16 inlen;
233 u16 outlen;
234};
235
0ac3ea70 236struct cmd_msg_cache {
e126ba97
EC
237 /* protect block chain allocations
238 */
239 spinlock_t lock;
240 struct list_head head;
0ac3ea70
MHY
241 unsigned int max_inbox_size;
242 unsigned int num_ent;
e126ba97
EC
243};
244
0ac3ea70
MHY
245enum {
246 MLX5_NUM_COMMAND_CACHES = 5,
e126ba97
EC
247};
248
249struct mlx5_cmd_stats {
250 u64 sum;
251 u64 n;
252 struct dentry *root;
253 struct dentry *avg;
254 struct dentry *count;
255 /* protect command average calculations */
256 spinlock_t lock;
257};
258
259struct mlx5_cmd {
64599cca
EC
260 void *cmd_alloc_buf;
261 dma_addr_t alloc_dma;
262 int alloc_size;
e126ba97
EC
263 void *cmd_buf;
264 dma_addr_t dma;
265 u16 cmdif_rev;
266 u8 log_sz;
267 u8 log_stride;
268 int max_reg_cmds;
269 int events;
270 u32 __iomem *vector;
271
272 /* protect command queue allocations
273 */
274 spinlock_t alloc_lock;
275
276 /* protect token allocations
277 */
278 spinlock_t token_lock;
279 u8 token;
280 unsigned long bitmask;
281 char wq_name[MLX5_CMD_WQ_MAX_NAME];
282 struct workqueue_struct *wq;
283 struct semaphore sem;
284 struct semaphore pages_sem;
285 int mode;
286 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
287 struct pci_pool *pool;
288 struct mlx5_cmd_debug dbg;
0ac3ea70 289 struct cmd_msg_cache cache[MLX5_NUM_COMMAND_CACHES];
e126ba97
EC
290 int checksum_disabled;
291 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
292};
293
294struct mlx5_port_caps {
295 int gid_table_len;
296 int pkey_table_len;
938fe83c 297 u8 ext_port_cap;
c43f1112 298 bool has_smi;
e126ba97
EC
299};
300
301struct mlx5_cmd_mailbox {
302 void *buf;
303 dma_addr_t dma;
304 struct mlx5_cmd_mailbox *next;
305};
306
307struct mlx5_buf_list {
308 void *buf;
309 dma_addr_t map;
310};
311
312struct mlx5_buf {
313 struct mlx5_buf_list direct;
e126ba97 314 int npages;
e126ba97 315 int size;
f241e749 316 u8 page_shift;
e126ba97
EC
317};
318
1c1b5228
TT
319struct mlx5_frag_buf {
320 struct mlx5_buf_list *frags;
321 int npages;
322 int size;
323 u8 page_shift;
324};
325
94c6825e
MB
326struct mlx5_eq_tasklet {
327 struct list_head list;
328 struct list_head process_list;
329 struct tasklet_struct task;
330 /* lock on completion tasklet list */
331 spinlock_t lock;
332};
333
d9aaed83
AK
334struct mlx5_eq_pagefault {
335 struct work_struct work;
336 /* Pagefaults lock */
337 spinlock_t lock;
338 struct workqueue_struct *wq;
339 mempool_t *pool;
340};
341
e126ba97
EC
342struct mlx5_eq {
343 struct mlx5_core_dev *dev;
344 __be32 __iomem *doorbell;
345 u32 cons_index;
346 struct mlx5_buf buf;
347 int size;
0b6e26ce 348 unsigned int irqn;
e126ba97
EC
349 u8 eqn;
350 int nent;
351 u64 mask;
e126ba97
EC
352 struct list_head list;
353 int index;
354 struct mlx5_rsc_debug *dbg;
d9aaed83
AK
355 enum mlx5_eq_type type;
356 union {
357 struct mlx5_eq_tasklet tasklet_ctx;
358#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
359 struct mlx5_eq_pagefault pf_ctx;
360#endif
361 };
e126ba97
EC
362};
363
3121e3c4
SG
364struct mlx5_core_psv {
365 u32 psv_idx;
366 struct psv_layout {
367 u32 pd;
368 u16 syndrome;
369 u16 reserved;
370 u16 bg;
371 u16 app_tag;
372 u32 ref_tag;
373 } psv;
374};
375
376struct mlx5_core_sig_ctx {
377 struct mlx5_core_psv psv_memory;
378 struct mlx5_core_psv psv_wire;
d5436ba0
SG
379 struct ib_sig_err err_item;
380 bool sig_status_checked;
381 bool sig_err_exists;
382 u32 sigerr_count;
3121e3c4 383};
e126ba97 384
aa8e08d2
AK
385enum {
386 MLX5_MKEY_MR = 1,
387 MLX5_MKEY_MW,
388};
389
a606b0f6 390struct mlx5_core_mkey {
e126ba97
EC
391 u64 iova;
392 u64 size;
393 u32 key;
394 u32 pd;
aa8e08d2 395 u32 type;
e126ba97
EC
396};
397
d9aaed83
AK
398#define MLX5_24BIT_MASK ((1 << 24) - 1)
399
5903325a 400enum mlx5_res_type {
e2013b21 401 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
402 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
403 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
404 MLX5_RES_SRQ = 3,
405 MLX5_RES_XSRQ = 4,
5903325a
EC
406};
407
408struct mlx5_core_rsc_common {
409 enum mlx5_res_type res;
410 atomic_t refcount;
411 struct completion free;
412};
413
e126ba97 414struct mlx5_core_srq {
01949d01 415 struct mlx5_core_rsc_common common; /* must be first */
e126ba97
EC
416 u32 srqn;
417 int max;
418 int max_gs;
419 int max_avail_gather;
420 int wqe_shift;
421 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
422
423 atomic_t refcount;
424 struct completion free;
425};
426
427struct mlx5_eq_table {
428 void __iomem *update_ci;
429 void __iomem *update_arm_ci;
233d05d2 430 struct list_head comp_eqs_list;
e126ba97
EC
431 struct mlx5_eq pages_eq;
432 struct mlx5_eq async_eq;
433 struct mlx5_eq cmd_eq;
d9aaed83
AK
434#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
435 struct mlx5_eq pfault_eq;
436#endif
e126ba97
EC
437 int num_comp_vectors;
438 /* protect EQs list
439 */
440 spinlock_t lock;
441};
442
a6d51b68 443struct mlx5_uars_page {
e126ba97 444 void __iomem *map;
a6d51b68
EC
445 bool wc;
446 u32 index;
447 struct list_head list;
448 unsigned int bfregs;
449 unsigned long *reg_bitmap; /* for non fast path bf regs */
450 unsigned long *fp_bitmap;
451 unsigned int reg_avail;
452 unsigned int fp_avail;
453 struct kref ref_count;
454 struct mlx5_core_dev *mdev;
e126ba97
EC
455};
456
a6d51b68
EC
457struct mlx5_bfreg_head {
458 /* protect blue flame registers allocations */
459 struct mutex lock;
460 struct list_head list;
461};
462
463struct mlx5_bfreg_data {
464 struct mlx5_bfreg_head reg_head;
465 struct mlx5_bfreg_head wc_head;
466};
467
468struct mlx5_sq_bfreg {
469 void __iomem *map;
470 struct mlx5_uars_page *up;
471 bool wc;
472 u32 index;
473 unsigned int offset;
474};
e126ba97
EC
475
476struct mlx5_core_health {
477 struct health_buffer __iomem *health;
478 __be32 __iomem *health_counter;
479 struct timer_list timer;
e126ba97
EC
480 u32 prev;
481 int miss_counter;
fd76ee4d 482 bool sick;
05ac2c0b
MHY
483 /* wq spinlock to synchronize draining */
484 spinlock_t wq_lock;
ac6ea6e8 485 struct workqueue_struct *wq;
05ac2c0b 486 unsigned long flags;
ac6ea6e8 487 struct work_struct work;
04c0c1ab 488 struct delayed_work recover_work;
e126ba97
EC
489};
490
491struct mlx5_cq_table {
492 /* protect radix tree
493 */
494 spinlock_t lock;
495 struct radix_tree_root tree;
496};
497
498struct mlx5_qp_table {
499 /* protect radix tree
500 */
501 spinlock_t lock;
502 struct radix_tree_root tree;
503};
504
505struct mlx5_srq_table {
506 /* protect radix tree
507 */
508 spinlock_t lock;
509 struct radix_tree_root tree;
510};
511
a606b0f6 512struct mlx5_mkey_table {
3bcdb17a
SG
513 /* protect radix tree
514 */
515 rwlock_t lock;
516 struct radix_tree_root tree;
517};
518
fc50db98
EC
519struct mlx5_vf_context {
520 int enabled;
521};
522
523struct mlx5_core_sriov {
524 struct mlx5_vf_context *vfs_ctx;
525 int num_vfs;
526 int enabled_vfs;
527};
528
db058a18
SM
529struct mlx5_irq_info {
530 cpumask_var_t mask;
531 char name[MLX5_MAX_IRQ_NAME];
532};
533
43a335e0 534struct mlx5_fc_stats {
29cc6679 535 struct rb_root counters;
43a335e0
AV
536 struct list_head addlist;
537 /* protect addlist add/splice operations */
538 spinlock_t addlist_lock;
539
540 struct workqueue_struct *wq;
541 struct delayed_work work;
542 unsigned long next_query;
f6dfb4c3 543 unsigned long sampling_interval; /* jiffies */
43a335e0
AV
544};
545
073bb189 546struct mlx5_eswitch;
7907f23a 547struct mlx5_lag;
d9aaed83 548struct mlx5_pagefault;
073bb189 549
1466cc5b
YP
550struct mlx5_rl_entry {
551 u32 rate;
552 u16 index;
553 u16 refcount;
554};
555
556struct mlx5_rl_table {
557 /* protect rate limit table */
558 struct mutex rl_lock;
559 u16 max_size;
560 u32 max_rate;
561 u32 min_rate;
562 struct mlx5_rl_entry *rl_entry;
563};
564
d4eb4cd7
HN
565enum port_module_event_status_type {
566 MLX5_MODULE_STATUS_PLUGGED = 0x1,
567 MLX5_MODULE_STATUS_UNPLUGGED = 0x2,
568 MLX5_MODULE_STATUS_ERROR = 0x3,
569 MLX5_MODULE_STATUS_NUM = 0x3,
570};
571
572enum port_module_event_error_type {
573 MLX5_MODULE_EVENT_ERROR_POWER_BUDGET_EXCEEDED,
574 MLX5_MODULE_EVENT_ERROR_LONG_RANGE_FOR_NON_MLNX_CABLE_MODULE,
575 MLX5_MODULE_EVENT_ERROR_BUS_STUCK,
576 MLX5_MODULE_EVENT_ERROR_NO_EEPROM_RETRY_TIMEOUT,
577 MLX5_MODULE_EVENT_ERROR_ENFORCE_PART_NUMBER_LIST,
578 MLX5_MODULE_EVENT_ERROR_UNKNOWN_IDENTIFIER,
579 MLX5_MODULE_EVENT_ERROR_HIGH_TEMPERATURE,
580 MLX5_MODULE_EVENT_ERROR_BAD_CABLE,
581 MLX5_MODULE_EVENT_ERROR_UNKNOWN,
582 MLX5_MODULE_EVENT_ERROR_NUM,
583};
584
585struct mlx5_port_module_event_stats {
586 u64 status_counters[MLX5_MODULE_STATUS_NUM];
587 u64 error_counters[MLX5_MODULE_EVENT_ERROR_NUM];
588};
589
e126ba97
EC
590struct mlx5_priv {
591 char name[MLX5_MAX_NAME_LEN];
592 struct mlx5_eq_table eq_table;
db058a18
SM
593 struct msix_entry *msix_arr;
594 struct mlx5_irq_info *irq_info;
e126ba97
EC
595
596 /* pages stuff */
597 struct workqueue_struct *pg_wq;
598 struct rb_root page_root;
599 int fw_pages;
6aec21f6 600 atomic_t reg_pages;
bf0bf77f 601 struct list_head free_list;
fc50db98 602 int vfs_pages;
e126ba97
EC
603
604 struct mlx5_core_health health;
605
606 struct mlx5_srq_table srq_table;
607
608 /* start: qp staff */
609 struct mlx5_qp_table qp_table;
610 struct dentry *qp_debugfs;
611 struct dentry *eq_debugfs;
612 struct dentry *cq_debugfs;
613 struct dentry *cmdif_debugfs;
614 /* end: qp staff */
615
616 /* start: cq staff */
617 struct mlx5_cq_table cq_table;
618 /* end: cq staff */
619
a606b0f6
MB
620 /* start: mkey staff */
621 struct mlx5_mkey_table mkey_table;
622 /* end: mkey staff */
3bcdb17a 623
e126ba97 624 /* start: alloc staff */
311c7c71
SM
625 /* protect buffer alocation according to numa node */
626 struct mutex alloc_mutex;
627 int numa_node;
628
e126ba97
EC
629 struct mutex pgdir_mutex;
630 struct list_head pgdir_list;
631 /* end: alloc staff */
632 struct dentry *dbg_root;
633
634 /* protect mkey key part */
635 spinlock_t mkey_lock;
636 u8 mkey_key;
9603b61d
JM
637
638 struct list_head dev_list;
639 struct list_head ctx_list;
640 spinlock_t ctx_lock;
073bb189 641
fba53f7b 642 struct mlx5_flow_steering *steering;
073bb189 643 struct mlx5_eswitch *eswitch;
fc50db98 644 struct mlx5_core_sriov sriov;
7907f23a 645 struct mlx5_lag *lag;
fc50db98 646 unsigned long pci_dev_data;
43a335e0 647 struct mlx5_fc_stats fc_stats;
1466cc5b 648 struct mlx5_rl_table rl_table;
d4eb4cd7
HN
649
650 struct mlx5_port_module_event_stats pme_stats;
d9aaed83
AK
651
652#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
653 void (*pfault)(struct mlx5_core_dev *dev,
654 void *context,
655 struct mlx5_pagefault *pfault);
656 void *pfault_ctx;
657 struct srcu_struct pfault_srcu;
658#endif
a6d51b68 659 struct mlx5_bfreg_data bfregs;
01187175 660 struct mlx5_uars_page *uar;
e126ba97
EC
661};
662
89d44f0a
MD
663enum mlx5_device_state {
664 MLX5_DEVICE_STATE_UP,
665 MLX5_DEVICE_STATE_INTERNAL_ERROR,
666};
667
668enum mlx5_interface_state {
5fc7197d
MD
669 MLX5_INTERFACE_STATE_DOWN = BIT(0),
670 MLX5_INTERFACE_STATE_UP = BIT(1),
671 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
89d44f0a
MD
672};
673
674enum mlx5_pci_status {
675 MLX5_PCI_STATUS_DISABLED,
676 MLX5_PCI_STATUS_ENABLED,
677};
678
d9aaed83
AK
679enum mlx5_pagefault_type_flags {
680 MLX5_PFAULT_REQUESTOR = 1 << 0,
681 MLX5_PFAULT_WRITE = 1 << 1,
682 MLX5_PFAULT_RDMA = 1 << 2,
683};
684
685/* Contains the details of a pagefault. */
686struct mlx5_pagefault {
687 u32 bytes_committed;
688 u32 token;
689 u8 event_subtype;
690 u8 type;
691 union {
692 /* Initiator or send message responder pagefault details. */
693 struct {
694 /* Received packet size, only valid for responders. */
695 u32 packet_size;
696 /*
697 * Number of resource holding WQE, depends on type.
698 */
699 u32 wq_num;
700 /*
701 * WQE index. Refers to either the send queue or
702 * receive queue, according to event_subtype.
703 */
704 u16 wqe_index;
705 } wqe;
706 /* RDMA responder pagefault details */
707 struct {
708 u32 r_key;
709 /*
710 * Received packet size, minimal size page fault
711 * resolution required for forward progress.
712 */
713 u32 packet_size;
714 u32 rdma_op_len;
715 u64 rdma_va;
716 } rdma;
717 };
718
719 struct mlx5_eq *eq;
720 struct work_struct work;
721};
722
b50d292b
HHZ
723struct mlx5_td {
724 struct list_head tirs_list;
725 u32 tdn;
726};
727
728struct mlx5e_resources {
b50d292b
HHZ
729 u32 pdn;
730 struct mlx5_td td;
731 struct mlx5_core_mkey mkey;
aff26157 732 struct mlx5_sq_bfreg bfreg;
b50d292b
HHZ
733};
734
e126ba97
EC
735struct mlx5_core_dev {
736 struct pci_dev *pdev;
89d44f0a
MD
737 /* sync pci state */
738 struct mutex pci_status_mutex;
739 enum mlx5_pci_status pci_status;
e126ba97
EC
740 u8 rev_id;
741 char board_id[MLX5_BOARD_ID_LEN];
742 struct mlx5_cmd cmd;
938fe83c 743 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
71862561 744 struct {
701052c5
GP
745 u32 hca_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
746 u32 hca_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
71862561
GP
747 u32 pcam[MLX5_ST_SZ_DW(pcam_reg)];
748 u32 mcam[MLX5_ST_SZ_DW(mcam_reg)];
749 } caps;
e126ba97
EC
750 phys_addr_t iseg_base;
751 struct mlx5_init_seg __iomem *iseg;
89d44f0a
MD
752 enum mlx5_device_state state;
753 /* sync interface state */
754 struct mutex intf_state_mutex;
5fc7197d 755 unsigned long intf_state;
e126ba97
EC
756 void (*event) (struct mlx5_core_dev *dev,
757 enum mlx5_dev_event event,
4d2f9bbb 758 unsigned long param);
e126ba97
EC
759 struct mlx5_priv priv;
760 struct mlx5_profile *profile;
761 atomic_t num_qps;
f62b8bb8 762 u32 issi;
b50d292b 763 struct mlx5e_resources mlx5e_res;
5a7b27eb
MG
764#ifdef CONFIG_RFS_ACCEL
765 struct cpu_rmap *rmap;
766#endif
e126ba97
EC
767};
768
769struct mlx5_db {
770 __be32 *db;
771 union {
772 struct mlx5_db_pgdir *pgdir;
773 struct mlx5_ib_user_db_page *user_page;
774 } u;
775 dma_addr_t dma;
776 int index;
777};
778
e126ba97
EC
779enum {
780 MLX5_COMP_EQ_SIZE = 1024,
781};
782
adb0c954
SM
783enum {
784 MLX5_PTYS_IB = 1 << 0,
785 MLX5_PTYS_EN = 1 << 2,
786};
787
e126ba97
EC
788typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
789
790struct mlx5_cmd_work_ent {
791 struct mlx5_cmd_msg *in;
792 struct mlx5_cmd_msg *out;
746b5583
EC
793 void *uout;
794 int uout_size;
e126ba97 795 mlx5_cmd_cbk_t callback;
65ee6708 796 struct delayed_work cb_timeout_work;
e126ba97 797 void *context;
746b5583 798 int idx;
e126ba97
EC
799 struct completion done;
800 struct mlx5_cmd *cmd;
801 struct work_struct work;
802 struct mlx5_cmd_layout *lay;
803 int ret;
804 int page_queue;
805 u8 status;
806 u8 token;
14a70046
TG
807 u64 ts1;
808 u64 ts2;
746b5583 809 u16 op;
e126ba97
EC
810};
811
812struct mlx5_pas {
813 u64 pa;
814 u8 log_sz;
815};
816
707c4602 817enum port_state_policy {
eff901d3
EC
818 MLX5_POLICY_DOWN = 0,
819 MLX5_POLICY_UP = 1,
820 MLX5_POLICY_FOLLOW = 2,
821 MLX5_POLICY_INVALID = 0xffffffff
707c4602
MD
822};
823
824enum phy_port_state {
825 MLX5_AAA_111
826};
827
828struct mlx5_hca_vport_context {
829 u32 field_select;
830 bool sm_virt_aware;
831 bool has_smi;
832 bool has_raw;
833 enum port_state_policy policy;
834 enum phy_port_state phys_state;
835 enum ib_port_state vport_state;
836 u8 port_physical_state;
837 u64 sys_image_guid;
838 u64 port_guid;
839 u64 node_guid;
840 u32 cap_mask1;
841 u32 cap_mask1_perm;
842 u32 cap_mask2;
843 u32 cap_mask2_perm;
844 u16 lid;
845 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
846 u8 lmc;
847 u8 subnet_timeout;
848 u16 sm_lid;
849 u8 sm_sl;
850 u16 qkey_violation_counter;
851 u16 pkey_violation_counter;
852 bool grh_required;
853};
854
e126ba97
EC
855static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
856{
e126ba97 857 return buf->direct.buf + offset;
e126ba97
EC
858}
859
860extern struct workqueue_struct *mlx5_core_wq;
861
862#define STRUCT_FIELD(header, field) \
863 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
864 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
865
e126ba97
EC
866static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
867{
868 return pci_get_drvdata(pdev);
869}
870
871extern struct dentry *mlx5_debugfs_root;
872
873static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
874{
875 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
876}
877
878static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
879{
880 return ioread32be(&dev->iseg->fw_rev) >> 16;
881}
882
883static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
884{
885 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
886}
887
888static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
889{
890 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
891}
892
3bcdb17a
SG
893static inline u32 mlx5_base_mkey(const u32 key)
894{
895 return key & 0xffffff00u;
896}
897
e126ba97
EC
898int mlx5_cmd_init(struct mlx5_core_dev *dev);
899void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
900void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
901void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
c4f287c4 902
e126ba97
EC
903int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
904 int out_size);
746b5583
EC
905int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
906 void *out, int out_size, mlx5_cmd_cbk_t callback,
907 void *context);
c4f287c4
SM
908void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
909
910int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
e126ba97
EC
911int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
912int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
ac6ea6e8
EC
913void mlx5_health_cleanup(struct mlx5_core_dev *dev);
914int mlx5_health_init(struct mlx5_core_dev *dev);
e126ba97
EC
915void mlx5_start_health_poll(struct mlx5_core_dev *dev);
916void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
05ac2c0b 917void mlx5_drain_health_wq(struct mlx5_core_dev *dev);
0179720d 918void mlx5_trigger_health_work(struct mlx5_core_dev *dev);
311c7c71
SM
919int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
920 struct mlx5_buf *buf, int node);
64ffaa21 921int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
e126ba97 922void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
1c1b5228
TT
923int mlx5_frag_buf_alloc_node(struct mlx5_core_dev *dev, int size,
924 struct mlx5_frag_buf *buf, int node);
925void mlx5_frag_buf_free(struct mlx5_core_dev *dev, struct mlx5_frag_buf *buf);
e126ba97
EC
926struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
927 gfp_t flags, int npages);
928void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
929 struct mlx5_cmd_mailbox *head);
930int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 931 struct mlx5_srq_attr *in);
e126ba97
EC
932int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
933int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
af1ba291 934 struct mlx5_srq_attr *out);
e126ba97
EC
935int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
936 u16 lwm, int is_srq);
a606b0f6
MB
937void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
938void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
ec22eb53
SM
939int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
940 struct mlx5_core_mkey *mkey,
941 u32 *in, int inlen,
942 u32 *out, int outlen,
943 mlx5_cmd_cbk_t callback, void *context);
a606b0f6
MB
944int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
945 struct mlx5_core_mkey *mkey,
ec22eb53 946 u32 *in, int inlen);
a606b0f6
MB
947int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
948 struct mlx5_core_mkey *mkey);
949int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
ec22eb53 950 u32 *out, int outlen);
a606b0f6 951int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
e126ba97
EC
952 u32 *mkey);
953int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
954int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
a97e2d86 955int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
f241e749 956 u16 opmod, u8 port);
e126ba97
EC
957void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
958void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
959int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
960void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
961void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
0a324f31 962 s32 npages);
cd23b14b 963int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
e126ba97
EC
964int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
965void mlx5_register_debugfs(void);
966void mlx5_unregister_debugfs(void);
967int mlx5_eq_init(struct mlx5_core_dev *dev);
968void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
969void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
1c1b5228 970void mlx5_fill_page_frag_array(struct mlx5_frag_buf *frag_buf, __be64 *pas);
e126ba97 971void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
5903325a 972void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
e126ba97
EC
973void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
974struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
020446e0 975void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
e126ba97
EC
976void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
977int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
d9aaed83 978 int nent, u64 mask, const char *name,
01187175 979 enum mlx5_eq_type type);
e126ba97
EC
980int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
981int mlx5_start_eqs(struct mlx5_core_dev *dev);
982int mlx5_stop_eqs(struct mlx5_core_dev *dev);
0b6e26ce
DT
983int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
984 unsigned int *irqn);
e126ba97
EC
985int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
986int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
987
988int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
989void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
990int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
991 int size_in, void *data_out, int size_out,
992 u16 reg_num, int arg, int write);
adb0c954 993
e126ba97
EC
994int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
995void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
996int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
73b626c1 997 u32 *out, int outlen);
e126ba97
EC
998int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
999void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
1000int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
1001void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
1002int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
311c7c71
SM
1003int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
1004 int node);
e126ba97
EC
1005void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
1006
e126ba97
EC
1007const char *mlx5_command_str(int command);
1008int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
1009void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
3121e3c4
SG
1010int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
1011 int npsvs, u32 *sig_index);
1012int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
5903325a 1013void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
e420f0c0
HE
1014int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
1015 struct mlx5_odp_caps *odp_caps);
1c64bf6f
MY
1016int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
1017 u8 port_num, void *out, size_t sz);
d9aaed83
AK
1018#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1019int mlx5_core_page_fault_resume(struct mlx5_core_dev *dev, u32 token,
1020 u32 wq_num, u8 type, int error);
1021#endif
e126ba97 1022
1466cc5b
YP
1023int mlx5_init_rl_table(struct mlx5_core_dev *dev);
1024void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
1025int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
1026void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
1027bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
a6d51b68
EC
1028int mlx5_alloc_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg,
1029 bool map_wc, bool fast_path);
1030void mlx5_free_bfreg(struct mlx5_core_dev *mdev, struct mlx5_sq_bfreg *bfreg);
1466cc5b 1031
e3297246
EC
1032static inline int fw_initializing(struct mlx5_core_dev *dev)
1033{
1034 return ioread32be(&dev->iseg->initializing) >> 31;
1035}
1036
e126ba97
EC
1037static inline u32 mlx5_mkey_to_idx(u32 mkey)
1038{
1039 return mkey >> 8;
1040}
1041
1042static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
1043{
1044 return mkey_idx << 8;
1045}
1046
746b5583
EC
1047static inline u8 mlx5_mkey_variant(u32 mkey)
1048{
1049 return mkey & 0xff;
1050}
1051
e126ba97
EC
1052enum {
1053 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
c1868b82 1054 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
e126ba97
EC
1055};
1056
1057enum {
49780d42 1058 MAX_UMR_CACHE_ENTRY = 20,
81713d37
AK
1059 MLX5_IMR_MTT_CACHE_ENTRY,
1060 MLX5_IMR_KSM_CACHE_ENTRY,
49780d42 1061 MAX_MR_CACHE_ENTRIES
e126ba97
EC
1062};
1063
64613d94
SM
1064enum {
1065 MLX5_INTERFACE_PROTOCOL_IB = 0,
1066 MLX5_INTERFACE_PROTOCOL_ETH = 1,
1067};
1068
9603b61d
JM
1069struct mlx5_interface {
1070 void * (*add)(struct mlx5_core_dev *dev);
1071 void (*remove)(struct mlx5_core_dev *dev, void *context);
737a234b
MHY
1072 int (*attach)(struct mlx5_core_dev *dev, void *context);
1073 void (*detach)(struct mlx5_core_dev *dev, void *context);
9603b61d 1074 void (*event)(struct mlx5_core_dev *dev, void *context,
4d2f9bbb 1075 enum mlx5_dev_event event, unsigned long param);
d9aaed83
AK
1076 void (*pfault)(struct mlx5_core_dev *dev,
1077 void *context,
1078 struct mlx5_pagefault *pfault);
64613d94
SM
1079 void * (*get_dev)(void *context);
1080 int protocol;
9603b61d
JM
1081 struct list_head list;
1082};
1083
64613d94 1084void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
9603b61d
JM
1085int mlx5_register_interface(struct mlx5_interface *intf);
1086void mlx5_unregister_interface(struct mlx5_interface *intf);
211e6c80 1087int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
9603b61d 1088
3bc34f3b
AH
1089int mlx5_cmd_create_vport_lag(struct mlx5_core_dev *dev);
1090int mlx5_cmd_destroy_vport_lag(struct mlx5_core_dev *dev);
7907f23a 1091bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
6a32047a 1092struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
01187175
EC
1093struct mlx5_uars_page *mlx5_get_uars_page(struct mlx5_core_dev *mdev);
1094void mlx5_put_uars_page(struct mlx5_core_dev *mdev, struct mlx5_uars_page *up);
7907f23a 1095
693dfd5a
ES
1096#ifndef CONFIG_MLX5_CORE_IPOIB
1097static inline
1098struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1099 struct ib_device *ibdev,
1100 const char *name,
1101 void (*setup)(struct net_device *))
1102{
1103 return ERR_PTR(-EOPNOTSUPP);
1104}
1105
1106static inline void mlx5_rdma_netdev_free(struct net_device *netdev) {}
1107#else
1108struct net_device *mlx5_rdma_netdev_alloc(struct mlx5_core_dev *mdev,
1109 struct ib_device *ibdev,
1110 const char *name,
1111 void (*setup)(struct net_device *));
1112void mlx5_rdma_netdev_free(struct net_device *netdev);
1113#endif /* CONFIG_MLX5_CORE_IPOIB */
1114
e126ba97
EC
1115struct mlx5_profile {
1116 u64 mask;
f241e749 1117 u8 log_max_qp;
e126ba97
EC
1118 struct {
1119 int size;
1120 int limit;
1121 } mr_cache[MAX_MR_CACHE_ENTRIES];
1122};
1123
fc50db98
EC
1124enum {
1125 MLX5_PCI_DEV_IS_VF = 1 << 0,
1126};
1127
1128static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
1129{
1130 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
1131}
1132
707c4602
MD
1133static inline int mlx5_get_gid_table_len(u16 param)
1134{
1135 if (param > 4) {
1136 pr_warn("gid table length is zero\n");
1137 return 0;
1138 }
1139
1140 return 8 * (1 << param);
1141}
1142
1466cc5b
YP
1143static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
1144{
1145 return !!(dev->priv.rl_table.max_size);
1146}
1147
020446e0
EC
1148enum {
1149 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
1150};
1151
e126ba97 1152#endif /* MLX5_DRIVER_H */