clocksource: Use a plain u64 instead of cycle_t
[linux-2.6-block.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
85743f1e
HN
47#define DEFAULT_UAR_PAGE_SHIFT 12
48
0b7ca5a9
YP
49#define MAX_MSIX_P_PORT 17
50#define MAX_MSIX 64
0b7ca5a9 51#define MIN_MSIX_P_PORT 5
c66fa19c
MB
52#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
53 (dev_cap).num_ports * MIN_MSIX_P_PORT)
0b7ca5a9 54
523ece88
EE
55#define MLX4_MAX_100M_UNITS_VAL 255 /*
56 * work around: can't set values
57 * greater then this value when
58 * using 100 Mbps units.
59 */
60#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
61#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
62#define MLX4_RATELIMIT_DEFAULT 0x00ff
63
6ee51a4e 64#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 65#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 66
225c7b1f
RD
67enum {
68 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 69 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
70 MLX4_FLAG_MASTER = 1 << 2,
71 MLX4_FLAG_SLAVE = 1 << 3,
72 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 73 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
fd10ed8e
JM
74 MLX4_FLAG_BONDED = 1 << 7,
75 MLX4_FLAG_SECURE_HOST = 1 << 8,
225c7b1f
RD
76};
77
efcd235d
JM
78enum {
79 MLX4_PORT_CAP_IS_SM = 1 << 1,
80 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
81};
82
225c7b1f 83enum {
fc06573d 84 MLX4_MAX_PORTS = 2,
e26be1bf
MS
85 MLX4_MAX_PORT_PKEYS = 128,
86 MLX4_MAX_PORT_GIDS = 128
225c7b1f
RD
87};
88
396f2feb
JM
89/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
90 * These qkeys must not be allowed for general use. This is a 64k range,
91 * and to test for violation, we use the mask (protect against future chg).
92 */
93#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
94#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
95
cd9281d8
JM
96enum {
97 MLX4_BOARD_ID_LEN = 64
98};
99
623ed84b
JM
100enum {
101 MLX4_MAX_NUM_PF = 16,
de966c59 102 MLX4_MAX_NUM_VF = 126,
1ab95d37 103 MLX4_MAX_NUM_VF_P_PORT = 64,
5a2e87b1 104 MLX4_MFUNC_MAX = 128,
3fc929e2 105 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
106 MLX4_MFUNC_EQ_NUM = 4,
107 MLX4_MFUNC_MAX_EQES = 8,
108 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
109};
110
0ff1fb65
HHZ
111/* Driver supports 3 diffrent device methods to manage traffic steering:
112 * -device managed - High level API for ib and eth flow steering. FW is
113 * managing flow steering tables.
c96d97f4
HHZ
114 * - B0 steering mode - Common low level API for ib and (if supported) eth.
115 * - A0 steering mode - Limited low level API for eth. In case of IB,
116 * B0 mode is in use.
117 */
118enum {
119 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
120 MLX4_STEERING_MODE_B0,
121 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
122};
123
7d077cd3
MB
124enum {
125 MLX4_STEERING_DMFS_A0_DEFAULT,
126 MLX4_STEERING_DMFS_A0_DYNAMIC,
127 MLX4_STEERING_DMFS_A0_STATIC,
128 MLX4_STEERING_DMFS_A0_DISABLE,
129 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
130};
131
c96d97f4
HHZ
132static inline const char *mlx4_steering_mode_str(int steering_mode)
133{
134 switch (steering_mode) {
135 case MLX4_STEERING_MODE_A0:
136 return "A0 steering";
137
138 case MLX4_STEERING_MODE_B0:
139 return "B0 steering";
0ff1fb65
HHZ
140
141 case MLX4_STEERING_MODE_DEVICE_MANAGED:
142 return "Device managed flow steering";
143
c96d97f4
HHZ
144 default:
145 return "Unrecognize steering mode";
146 }
147}
148
7ffdf726
OG
149enum {
150 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
151 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
152};
153
225c7b1f 154enum {
52eafc68
OG
155 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
156 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
157 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 158 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
159 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
160 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
161 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
162 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
163 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
164 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
165 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
166 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
167 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
168 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
169 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
170 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
171 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
172 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 173 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
174 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
175 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
176 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
177 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 178 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 179 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
802f42a8 180 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
540b3a39 181 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
182 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
183 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
184 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
185 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
186};
187
b3416f44
SP
188enum {
189 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
190 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 191 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 192 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 193 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 194 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 195 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 196 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 197 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
198 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
199 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 200 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 201 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 202 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 203 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 204 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 205 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 206 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 207 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43 208 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
59e14e32 209 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
d237baa1
SM
210 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
211 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
0b131561 212 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
d019fcb2
IS
213 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
214 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
3742cc65 215 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
51af33cf 216 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
78500b8c 217 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
77fc29c4
HHZ
218 MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
219 MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
9a892835
MG
220 MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
221 MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
d8ae9141 222 MLX4_DEV_CAP_FLAG2_ROCE_V1_V2 = 1ULL << 33,
0e451e88 223 MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER = 1ULL << 34,
c7c122ed 224 MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT = 1ULL << 35,
7c3d21c8 225 MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP = 1ULL << 36,
b9044ac8 226 MLX4_DEV_CAP_FLAG2_SL_TO_VL_CHANGE_EVENT = 1ULL << 37,
b3416f44
SP
227};
228
ddae0349 229enum {
d57febe1
MB
230 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
231 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
232};
233
55ad3592
YH
234enum {
235 MLX4_VF_CAP_FLAG_RESET = 1 << 0
236};
237
ddae0349
EE
238/* bit enums for an 8-bit flags field indicating special use
239 * QPs which require special handling in qp_reserve_range.
240 * Currently, this only includes QPs used by the ETH interface,
241 * where we expect to use blueflame. These QPs must not have
242 * bits 6 and 7 set in their qp number.
243 *
244 * This enum may use only bits 0..7.
245 */
246enum {
d57febe1 247 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
248 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
249};
250
08ff3235
OG
251enum {
252 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
253 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
254 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
255 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
256};
257
258enum {
77507aa2 259 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
260};
261
262enum {
77507aa2 263 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
264 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
265 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
266};
267
268
97285b78
MA
269#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
270
95d04f07 271enum {
804d6a89 272 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
273 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
274 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
275 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
276 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
277 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
d8ae9141 278 MLX4_BMME_FLAG_ROCE_V1_V2 = 1 << 19,
59e14e32 279 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
09e05c3f 280 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
281};
282
59e14e32 283enum {
d8ae9141
MS
284 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP,
285 MLX4_FLAG_ROCE_V1_V2 = MLX4_BMME_FLAG_ROCE_V1_V2
59e14e32
MS
286};
287
225c7b1f
RD
288enum mlx4_event {
289 MLX4_EVENT_TYPE_COMP = 0x00,
290 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
291 MLX4_EVENT_TYPE_COMM_EST = 0x02,
292 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
293 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
294 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
295 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
296 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
297 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
298 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
299 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
300 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
301 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
302 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
303 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
304 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
305 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
306 MLX4_EVENT_TYPE_CMD = 0x0a,
307 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
308 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 309 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 310 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 311 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 312 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 313 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 314 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
315};
316
317enum {
318 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
319 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
320};
321
be6a6b43
JM
322enum {
323 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
324 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
325};
326
5984be90
JM
327enum {
328 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
329};
330
993c401e
JM
331enum slave_port_state {
332 SLAVE_PORT_DOWN = 0,
333 SLAVE_PENDING_UP,
334 SLAVE_PORT_UP,
335};
336
337enum slave_port_gen_event {
338 SLAVE_PORT_GEN_EVENT_DOWN = 0,
339 SLAVE_PORT_GEN_EVENT_UP,
340 SLAVE_PORT_GEN_EVENT_NONE,
341};
342
343enum slave_port_state_event {
344 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
345 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
346 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
347 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
348};
349
225c7b1f
RD
350enum {
351 MLX4_PERM_LOCAL_READ = 1 << 10,
352 MLX4_PERM_LOCAL_WRITE = 1 << 11,
353 MLX4_PERM_REMOTE_READ = 1 << 12,
354 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
355 MLX4_PERM_ATOMIC = 1 << 14,
356 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 357 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
358};
359
360enum {
361 MLX4_OPCODE_NOP = 0x00,
362 MLX4_OPCODE_SEND_INVAL = 0x01,
363 MLX4_OPCODE_RDMA_WRITE = 0x08,
364 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
365 MLX4_OPCODE_SEND = 0x0a,
366 MLX4_OPCODE_SEND_IMM = 0x0b,
367 MLX4_OPCODE_LSO = 0x0e,
368 MLX4_OPCODE_RDMA_READ = 0x10,
369 MLX4_OPCODE_ATOMIC_CS = 0x11,
370 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
371 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
372 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
373 MLX4_OPCODE_BIND_MW = 0x18,
374 MLX4_OPCODE_FMR = 0x19,
375 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
376 MLX4_OPCODE_CONFIG_CMD = 0x1f,
377
378 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
379 MLX4_RECV_OPCODE_SEND = 0x01,
380 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
381 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
382
383 MLX4_CQE_OPCODE_ERROR = 0x1e,
384 MLX4_CQE_OPCODE_RESIZE = 0x16,
385};
386
387enum {
388 MLX4_STAT_RATE_OFFSET = 5
389};
390
da995a8a 391enum mlx4_protocol {
0345584e
YP
392 MLX4_PROT_IB_IPV6 = 0,
393 MLX4_PROT_ETH,
394 MLX4_PROT_IB_IPV4,
395 MLX4_PROT_FCOE
da995a8a
AS
396};
397
29bdc883
VS
398enum {
399 MLX4_MTT_FLAG_PRESENT = 1
400};
401
93fc9e1b
YP
402enum mlx4_qp_region {
403 MLX4_QP_REGION_FW = 0,
d57febe1
MB
404 MLX4_QP_REGION_RSS_RAW_ETH,
405 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
406 MLX4_QP_REGION_ETH_ADDR,
407 MLX4_QP_REGION_FC_ADDR,
408 MLX4_QP_REGION_FC_EXCH,
409 MLX4_NUM_QP_REGION
410};
411
7ff93f8b 412enum mlx4_port_type {
623ed84b 413 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
414 MLX4_PORT_TYPE_IB = 1,
415 MLX4_PORT_TYPE_ETH = 2,
416 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
417};
418
2a2336f8
YP
419enum mlx4_special_vlan_idx {
420 MLX4_NO_VLAN_IDX = 0,
421 MLX4_VLAN_MISS_IDX,
422 MLX4_VLAN_REGULAR
423};
424
0345584e
YP
425enum mlx4_steer_type {
426 MLX4_MC_STEER = 0,
427 MLX4_UC_STEER,
428 MLX4_NUM_STEERS
429};
430
93fc9e1b
YP
431enum {
432 MLX4_NUM_FEXCH = 64 * 1024,
433};
434
5a0fd094
EC
435enum {
436 MLX4_MAX_FAST_REG_PAGES = 511,
437};
438
a5e14ba3
SG
439enum {
440 /*
441 * Max wqe size for rdma read is 512 bytes, so this
442 * limits our max_sge_rd as the wqe needs to fit:
443 * - ctrl segment (16 bytes)
444 * - rdma segment (16 bytes)
445 * - scatter elements (16 bytes each)
446 */
447 MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
448};
449
00f5ce99
JM
450enum {
451 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
452 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
453 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
fd10ed8e 454 MLX4_DEV_PMC_SUBTYPE_SL_TO_VL_MAP = 0x17,
00f5ce99
JM
455};
456
457/* Port mgmt change event handling */
458enum {
459 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
460 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
461 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
462 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
463 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
464};
465
fd10ed8e
JM
466union sl2vl_tbl_to_u64 {
467 u8 sl8[8];
468 u64 sl64;
469};
470
f6bc11e4
YH
471enum {
472 MLX4_DEVICE_STATE_UP = 1 << 0,
473 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
474};
475
c69453e2
YH
476enum {
477 MLX4_INTERFACE_STATE_UP = 1 << 0,
478 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
479};
480
00f5ce99
JM
481#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
482 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
483
32a173c7
SM
484enum mlx4_module_id {
485 MLX4_MODULE_ID_SFP = 0x3,
486 MLX4_MODULE_ID_QSFP = 0xC,
487 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
488 MLX4_MODULE_ID_QSFP28 = 0x11,
489};
490
fc31e256
OG
491enum { /* rl */
492 MLX4_QP_RATE_LIMIT_NONE = 0,
493 MLX4_QP_RATE_LIMIT_KBS = 1,
494 MLX4_QP_RATE_LIMIT_MBS = 2,
495 MLX4_QP_RATE_LIMIT_GBS = 3
496};
497
498struct mlx4_rate_limit_caps {
499 u16 num_rates; /* Number of different rates */
500 u8 min_unit;
501 u16 min_val;
502 u8 max_unit;
503 u16 max_val;
504};
505
ea54b10c
JM
506static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
507{
508 return (major << 32) | (minor << 16) | subminor;
509}
510
3fc929e2 511struct mlx4_phys_caps {
6634961c
JM
512 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
513 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 514 u32 num_phys_eqs;
47605df9
JM
515 u32 base_sqpn;
516 u32 base_proxy_sqpn;
517 u32 base_tunnel_sqpn;
3fc929e2
MA
518};
519
225c7b1f
RD
520struct mlx4_caps {
521 u64 fw_ver;
623ed84b 522 u32 function;
225c7b1f 523 int num_ports;
5ae2a7a8 524 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 525 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 526 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
527 u64 def_mac[MLX4_MAX_PORTS + 1];
528 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
529 int gid_table_len[MLX4_MAX_PORTS + 1];
530 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
531 int trans_type[MLX4_MAX_PORTS + 1];
532 int vendor_oui[MLX4_MAX_PORTS + 1];
533 int wavelength[MLX4_MAX_PORTS + 1];
534 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
535 int local_ca_ack_delay;
536 int num_uars;
f5311ac1 537 u32 uar_page_size;
225c7b1f
RD
538 int bf_reg_size;
539 int bf_regs_per_page;
540 int max_sq_sg;
541 int max_rq_sg;
542 int num_qps;
543 int max_wqes;
544 int max_sq_desc_sz;
545 int max_rq_desc_sz;
546 int max_qp_init_rdma;
547 int max_qp_dest_rdma;
af7d5185 548 int max_tc_eth;
99ec41d0 549 u32 *qp0_qkey;
47605df9
JM
550 u32 *qp0_proxy;
551 u32 *qp1_proxy;
552 u32 *qp0_tunnel;
553 u32 *qp1_tunnel;
225c7b1f
RD
554 int num_srqs;
555 int max_srq_wqes;
556 int max_srq_sge;
557 int reserved_srqs;
558 int num_cqs;
559 int max_cqes;
560 int reserved_cqs;
7ae0e400 561 int num_sys_eqs;
225c7b1f
RD
562 int num_eqs;
563 int reserved_eqs;
b8dd786f 564 int num_comp_vectors;
225c7b1f 565 int num_mpts;
a5bbe892 566 int max_fmr_maps;
2b8fb286 567 int num_mtts;
225c7b1f
RD
568 int fmr_reserved_mtts;
569 int reserved_mtts;
570 int reserved_mrws;
571 int reserved_uars;
572 int num_mgms;
573 int num_amgms;
574 int reserved_mcgs;
575 int num_qp_per_mgm;
c96d97f4 576 int steering_mode;
7d077cd3 577 int dmfs_high_steer_mode;
0ff1fb65 578 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
579 int num_pds;
580 int reserved_pds;
012a8ff5
SH
581 int max_xrcds;
582 int reserved_xrcds;
225c7b1f 583 int mtt_entry_sz;
149983af 584 u32 max_msg_sz;
225c7b1f 585 u32 page_size_cap;
52eafc68 586 u64 flags;
b3416f44 587 u64 flags2;
95d04f07
RD
588 u32 bmme_flags;
589 u32 reserved_lkey;
225c7b1f 590 u16 stat_rate_support;
5ae2a7a8 591 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 592 int max_gso_sz;
b3416f44 593 int max_rss_tbl_sz;
93fc9e1b
YP
594 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
595 int reserved_qps;
596 int reserved_qps_base[MLX4_NUM_QP_REGION];
597 int log_num_macs;
598 int log_num_vlans;
7ff93f8b
YP
599 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
600 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
601 u8 suggested_type[MLX4_MAX_PORTS + 1];
602 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 603 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 604 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 605 u32 max_counters;
096335b3 606 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 607 u16 sqp_demux;
08ff3235
OG
608 u32 eqe_size;
609 u32 cqe_size;
610 u8 eqe_factor;
611 u32 userspace_caps; /* userspace must be aware of these */
612 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 613 u16 hca_core_clock;
8e1a28e8 614 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 615 int tunnel_offload_mode;
f8c6455b 616 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
77fc29c4 617 u8 phv_bit[MLX4_MAX_PORTS + 1];
ddae0349 618 u8 alloc_res_qp_mask;
7d077cd3
MB
619 u32 dmfs_high_rate_qpn_base;
620 u32 dmfs_high_rate_qpn_range;
55ad3592 621 u32 vf_caps;
fc31e256 622 struct mlx4_rate_limit_caps rl_caps;
225c7b1f
RD
623};
624
625struct mlx4_buf_list {
626 void *buf;
627 dma_addr_t map;
628};
629
630struct mlx4_buf {
b57aacfa
RD
631 struct mlx4_buf_list direct;
632 struct mlx4_buf_list *page_list;
225c7b1f
RD
633 int nbufs;
634 int npages;
635 int page_shift;
636};
637
638struct mlx4_mtt {
2b8fb286 639 u32 offset;
225c7b1f
RD
640 int order;
641 int page_shift;
642};
643
6296883c
YP
644enum {
645 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
646};
647
648struct mlx4_db_pgdir {
649 struct list_head list;
650 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
651 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
652 unsigned long *bits[2];
653 __be32 *db_page;
654 dma_addr_t db_dma;
655};
656
657struct mlx4_ib_user_db_page;
658
659struct mlx4_db {
660 __be32 *db;
661 union {
662 struct mlx4_db_pgdir *pgdir;
663 struct mlx4_ib_user_db_page *user_page;
664 } u;
665 dma_addr_t dma;
666 int index;
667 int order;
668};
669
38ae6a53
YP
670struct mlx4_hwq_resources {
671 struct mlx4_db db;
672 struct mlx4_mtt mtt;
673 struct mlx4_buf buf;
674};
675
225c7b1f
RD
676struct mlx4_mr {
677 struct mlx4_mtt mtt;
678 u64 iova;
679 u64 size;
680 u32 key;
681 u32 pd;
682 u32 access;
683 int enabled;
684};
685
804d6a89
SM
686enum mlx4_mw_type {
687 MLX4_MW_TYPE_1 = 1,
688 MLX4_MW_TYPE_2 = 2,
689};
690
691struct mlx4_mw {
692 u32 key;
693 u32 pd;
694 enum mlx4_mw_type type;
695 int enabled;
696};
697
8ad11fb6
JM
698struct mlx4_fmr {
699 struct mlx4_mr mr;
700 struct mlx4_mpt_entry *mpt;
701 __be64 *mtts;
702 dma_addr_t dma_handle;
703 int max_pages;
704 int max_maps;
705 int maps;
706 u8 page_shift;
707};
708
225c7b1f
RD
709struct mlx4_uar {
710 unsigned long pfn;
711 int index;
c1b43dca
EC
712 struct list_head bf_list;
713 unsigned free_bf_bmap;
714 void __iomem *map;
715 void __iomem *bf_map;
716};
717
718struct mlx4_bf {
7dfa4b41 719 unsigned int offset;
c1b43dca
EC
720 int buf_size;
721 struct mlx4_uar *uar;
722 void __iomem *reg;
225c7b1f
RD
723};
724
725struct mlx4_cq {
726 void (*comp) (struct mlx4_cq *);
727 void (*event) (struct mlx4_cq *, enum mlx4_event);
728
729 struct mlx4_uar *uar;
730
731 u32 cons_index;
732
2eacc23c 733 u16 irq;
225c7b1f
RD
734 __be32 *set_ci_db;
735 __be32 *arm_db;
736 int arm_sn;
737
738 int cqn;
b8dd786f 739 unsigned vector;
225c7b1f
RD
740
741 atomic_t refcount;
742 struct completion free;
3dca0f42
MB
743 struct {
744 struct list_head list;
745 void (*comp)(struct mlx4_cq *);
746 void *priv;
747 } tasklet_ctx;
35f05dab
YH
748 int reset_notify_added;
749 struct list_head reset_notify;
225c7b1f
RD
750};
751
752struct mlx4_qp {
753 void (*event) (struct mlx4_qp *, enum mlx4_event);
754
755 int qpn;
756
757 atomic_t refcount;
758 struct completion free;
759};
760
761struct mlx4_srq {
762 void (*event) (struct mlx4_srq *, enum mlx4_event);
763
764 int srqn;
765 int max;
766 int max_gs;
767 int wqe_shift;
768
769 atomic_t refcount;
770 struct completion free;
771};
772
773struct mlx4_av {
774 __be32 port_pd;
775 u8 reserved1;
776 u8 g_slid;
777 __be16 dlid;
778 u8 reserved2;
779 u8 gid_index;
780 u8 stat_rate;
781 u8 hop_limit;
782 __be32 sl_tclass_flowlabel;
783 u8 dgid[16];
784};
785
fa417f7b
EC
786struct mlx4_eth_av {
787 __be32 port_pd;
788 u8 reserved1;
789 u8 smac_idx;
790 u16 reserved2;
791 u8 reserved3;
792 u8 gid_index;
793 u8 stat_rate;
794 u8 hop_limit;
795 __be32 sl_tclass_flowlabel;
796 u8 dgid[16];
5ea8bbfc
JM
797 u8 s_mac[6];
798 u8 reserved4[2];
fa417f7b 799 __be16 vlan;
574e2af7 800 u8 mac[ETH_ALEN];
fa417f7b
EC
801};
802
803union mlx4_ext_av {
804 struct mlx4_av ib;
805 struct mlx4_eth_av eth;
806};
807
9616982f
EBE
808/* Counters should be saturate once they reach their maximum value */
809#define ASSIGN_32BIT_COUNTER(counter, value) do { \
810 if ((value) > U32_MAX) \
811 counter = cpu_to_be32(U32_MAX); \
812 else \
813 counter = cpu_to_be32(value); \
814} while (0)
815
f2a3f6a3
OG
816struct mlx4_counter {
817 u8 reserved1[3];
818 u8 counter_mode;
819 __be32 num_ifc;
820 u32 reserved2[2];
821 __be64 rx_frames;
822 __be64 rx_bytes;
823 __be64 tx_frames;
824 __be64 tx_bytes;
825};
826
5a0d0a61
JM
827struct mlx4_quotas {
828 int qp;
829 int cq;
830 int srq;
831 int mpt;
832 int mtt;
833 int counter;
834 int xrcd;
835};
836
1ab95d37
MB
837struct mlx4_vf_dev {
838 u8 min_port;
839 u8 n_ports;
840};
841
4bfd2e6e
DJ
842enum mlx4_pci_status {
843 MLX4_PCI_STATUS_DISABLED,
844 MLX4_PCI_STATUS_ENABLED,
845};
846
872bf2fb 847struct mlx4_dev_persistent {
225c7b1f 848 struct pci_dev *pdev;
872bf2fb
YH
849 struct mlx4_dev *dev;
850 int nvfs[MLX4_MAX_PORTS + 1];
851 int num_vfs;
dd0eefe3
YH
852 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
853 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
854 struct work_struct catas_work;
855 struct workqueue_struct *catas_wq;
f6bc11e4
YH
856 struct mutex device_state_mutex; /* protect HW state */
857 u8 state;
c69453e2
YH
858 struct mutex interface_state_mutex; /* protect SW state */
859 u8 interface_state;
4bfd2e6e
DJ
860 struct mutex pci_status_mutex; /* sync pci state */
861 enum mlx4_pci_status pci_status;
872bf2fb
YH
862};
863
864struct mlx4_dev {
865 struct mlx4_dev_persistent *persist;
225c7b1f 866 unsigned long flags;
623ed84b 867 unsigned long num_slaves;
225c7b1f 868 struct mlx4_caps caps;
3fc929e2 869 struct mlx4_phys_caps phys_caps;
5a0d0a61 870 struct mlx4_quotas quotas;
225c7b1f 871 struct radix_tree_root qp_table_tree;
725c8999 872 u8 rev_id;
2b3ddf27 873 u8 port_random_macs;
cd9281d8 874 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 875 int numa_node;
3c439b55 876 int oper_log_mgm_entry_size;
592e49dd
HHZ
877 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
878 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 879 struct mlx4_vf_dev *dev_vfs;
85743f1e 880 u8 uar_page_shift;
225c7b1f
RD
881};
882
52033cfb
MB
883struct mlx4_clock_params {
884 u64 offset;
885 u8 bar;
886 u8 size;
887};
888
00f5ce99
JM
889struct mlx4_eqe {
890 u8 reserved1;
891 u8 type;
892 u8 reserved2;
893 u8 subtype;
894 union {
895 u32 raw[6];
896 struct {
897 __be32 cqn;
898 } __packed comp;
899 struct {
900 u16 reserved1;
901 __be16 token;
902 u32 reserved2;
903 u8 reserved3[3];
904 u8 status;
905 __be64 out_param;
906 } __packed cmd;
907 struct {
908 __be32 qpn;
909 } __packed qp;
910 struct {
911 __be32 srqn;
912 } __packed srq;
913 struct {
914 __be32 cqn;
915 u32 reserved1;
916 u8 reserved2[3];
917 u8 syndrome;
918 } __packed cq_err;
919 struct {
920 u32 reserved1[2];
921 __be32 port;
922 } __packed port_change;
923 struct {
924 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
925 u32 reserved;
926 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
927 } __packed comm_channel_arm;
928 struct {
929 u8 port;
930 u8 reserved[3];
931 __be64 mac;
932 } __packed mac_update;
933 struct {
934 __be32 slave_id;
935 } __packed flr_event;
936 struct {
937 __be16 current_temperature;
938 __be16 warning_threshold;
939 } __packed warming;
940 struct {
941 u8 reserved[3];
942 u8 port;
943 union {
944 struct {
945 __be16 mstr_sm_lid;
946 __be16 port_lid;
947 __be32 changed_attr;
948 u8 reserved[3];
949 u8 mstr_sm_sl;
950 __be64 gid_prefix;
951 } __packed port_info;
952 struct {
953 __be32 block_ptr;
954 __be32 tbl_entries_mask;
955 } __packed tbl_change_info;
fd10ed8e
JM
956 struct {
957 u8 sl2vl_table[8];
958 } __packed sl2vl_tbl_change_info;
00f5ce99
JM
959 } params;
960 } __packed port_mgmt_change;
be6a6b43
JM
961 struct {
962 u8 reserved[3];
963 u8 port;
964 u32 reserved1[5];
965 } __packed bad_cable;
00f5ce99
JM
966 } event;
967 u8 slave_id;
968 u8 reserved3[2];
969 u8 owner;
970} __packed;
971
225c7b1f
RD
972struct mlx4_init_port_param {
973 int set_guid0;
974 int set_node_guid;
975 int set_si_guid;
976 u16 mtu;
977 int port_width_cap;
978 u16 vl_cap;
979 u16 max_gid;
980 u16 max_pkey;
981 u64 guid0;
982 u64 node_guid;
983 u64 si_guid;
984};
985
32a173c7
SM
986#define MAD_IFC_DATA_SZ 192
987/* MAD IFC Mailbox */
988struct mlx4_mad_ifc {
989 u8 base_version;
990 u8 mgmt_class;
991 u8 class_version;
992 u8 method;
993 __be16 status;
994 __be16 class_specific;
995 __be64 tid;
996 __be16 attr_id;
997 __be16 resv;
998 __be32 attr_mod;
999 __be64 mkey;
1000 __be16 dr_slid;
1001 __be16 dr_dlid;
1002 u8 reserved[28];
1003 u8 data[MAD_IFC_DATA_SZ];
1004} __packed;
1005
7ff93f8b
YP
1006#define mlx4_foreach_port(port, dev, type) \
1007 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 1008 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 1009
65dab25d 1010#define mlx4_foreach_ib_transport_port(port, dev) \
d8ae9141 1011 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 1012 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
d8ae9141
MS
1013 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE) || \
1014 ((dev)->caps.flags2 & MLX4_DEV_CAP_FLAG2_ROCE_V1_V2))
623ed84b 1015
752a50ca 1016#define MLX4_INVALID_SLAVE_ID 0xFF
47d8417f 1017#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
752a50ca 1018
00f5ce99
JM
1019void handle_port_mgmt_change_event(struct work_struct *work);
1020
2aca1172
JM
1021static inline int mlx4_master_func_num(struct mlx4_dev *dev)
1022{
1023 return dev->caps.function;
1024}
1025
623ed84b
JM
1026static inline int mlx4_is_master(struct mlx4_dev *dev)
1027{
1028 return dev->flags & MLX4_FLAG_MASTER;
1029}
1030
5a0d0a61
JM
1031static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
1032{
1033 return dev->phys_caps.base_sqpn + 8 +
1034 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
1035}
1036
623ed84b
JM
1037static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1038{
47605df9 1039 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
1040 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1041 qpn >= dev->phys_caps.base_sqpn) ||
1042 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
1043}
1044
1045static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1046{
47605df9 1047 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 1048
47605df9 1049 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
1050 return 1;
1051
1052 return 0;
623ed84b 1053}
fa417f7b 1054
623ed84b
JM
1055static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1056{
1057 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1058}
1059
1060static inline int mlx4_is_slave(struct mlx4_dev *dev)
1061{
1062 return dev->flags & MLX4_FLAG_SLAVE;
1063}
fa417f7b 1064
fccea643
IS
1065static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1066{
1067 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1068}
1069
225c7b1f 1070int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 1071 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1072void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
1073static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1074{
73898db0 1075 if (buf->nbufs == 1)
b57aacfa 1076 return buf->direct.buf + offset;
1c69fc2a 1077 else
b57aacfa 1078 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
1079 (offset & (PAGE_SIZE - 1));
1080}
225c7b1f
RD
1081
1082int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1083void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
1084int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1085void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
1086
1087int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1088void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 1089int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 1090void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
1091
1092int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1093 struct mlx4_mtt *mtt);
1094void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1095u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1096
1097int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1098 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1099int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1100int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1101int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1102 struct mlx4_mw *mw);
1103void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1104int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1105int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1106 int start_index, int npages, u64 *page_list);
1107int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1108 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1109
40f2287b
JK
1110int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1111 gfp_t gfp);
6296883c
YP
1112void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1113
38ae6a53 1114int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
73898db0 1115 int size);
38ae6a53
YP
1116void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1117 int size);
1118
225c7b1f 1119int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1120 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1121 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1122void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1123int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1124 int *base, u8 flags);
a3cdcbfa
YP
1125void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1126
40f2287b
JK
1127int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1128 gfp_t gfp);
225c7b1f
RD
1129void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1130
18abd5ea
SH
1131int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1132 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1133void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1134int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1135int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1136
5ae2a7a8 1137int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1138int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1139
ffe455ad
EE
1140int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1141 int block_mcast_loopback, enum mlx4_protocol prot);
1142int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1143 enum mlx4_protocol prot);
521e575b 1144int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1145 u8 port, int block_mcast_loopback,
1146 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1147int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1148 enum mlx4_protocol protocol, u64 reg_id);
1149
1150enum {
1151 MLX4_DOMAIN_UVERBS = 0x1000,
1152 MLX4_DOMAIN_ETHTOOL = 0x2000,
1153 MLX4_DOMAIN_RFS = 0x3000,
1154 MLX4_DOMAIN_NIC = 0x5000,
1155};
1156
1157enum mlx4_net_trans_rule_id {
1158 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1159 MLX4_NET_TRANS_RULE_ID_IB,
1160 MLX4_NET_TRANS_RULE_ID_IPV6,
1161 MLX4_NET_TRANS_RULE_ID_IPV4,
1162 MLX4_NET_TRANS_RULE_ID_TCP,
1163 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1164 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1165 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1166};
1167
a8edc3bf
HHZ
1168extern const u16 __sw_id_hw[];
1169
7fb40f87
HHZ
1170static inline int map_hw_to_sw_id(u16 header_id)
1171{
1172
1173 int i;
1174 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1175 if (header_id == __sw_id_hw[i])
1176 return i;
1177 }
1178 return -EINVAL;
1179}
1180
0ff1fb65 1181enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1182 MLX4_FS_REGULAR = 1,
1183 MLX4_FS_ALL_DEFAULT,
1184 MLX4_FS_MC_DEFAULT,
0e451e88
MV
1185 MLX4_FS_MIRROR_RX_PORT,
1186 MLX4_FS_MIRROR_SX_PORT,
f9162539
HHZ
1187 MLX4_FS_UC_SNIFFER,
1188 MLX4_FS_MC_SNIFFER,
c2c19dc3 1189 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1190};
1191
1192struct mlx4_spec_eth {
574e2af7
JP
1193 u8 dst_mac[ETH_ALEN];
1194 u8 dst_mac_msk[ETH_ALEN];
1195 u8 src_mac[ETH_ALEN];
1196 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1197 u8 ether_type_enable;
1198 __be16 ether_type;
1199 __be16 vlan_id_msk;
1200 __be16 vlan_id;
1201};
1202
1203struct mlx4_spec_tcp_udp {
1204 __be16 dst_port;
1205 __be16 dst_port_msk;
1206 __be16 src_port;
1207 __be16 src_port_msk;
1208};
1209
1210struct mlx4_spec_ipv4 {
1211 __be32 dst_ip;
1212 __be32 dst_ip_msk;
1213 __be32 src_ip;
1214 __be32 src_ip_msk;
1215};
1216
1217struct mlx4_spec_ib {
ba60a356 1218 __be32 l3_qpn;
0ff1fb65
HHZ
1219 __be32 qpn_msk;
1220 u8 dst_gid[16];
1221 u8 dst_gid_msk[16];
1222};
1223
7ffdf726
OG
1224struct mlx4_spec_vxlan {
1225 __be32 vni;
1226 __be32 vni_mask;
1227
1228};
1229
0ff1fb65
HHZ
1230struct mlx4_spec_list {
1231 struct list_head list;
1232 enum mlx4_net_trans_rule_id id;
1233 union {
1234 struct mlx4_spec_eth eth;
1235 struct mlx4_spec_ib ib;
1236 struct mlx4_spec_ipv4 ipv4;
1237 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1238 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1239 };
1240};
1241
1242enum mlx4_net_trans_hw_rule_queue {
1243 MLX4_NET_TRANS_Q_FIFO,
1244 MLX4_NET_TRANS_Q_LIFO,
1245};
1246
1247struct mlx4_net_trans_rule {
1248 struct list_head list;
1249 enum mlx4_net_trans_hw_rule_queue queue_mode;
1250 bool exclusive;
1251 bool allow_loopback;
1252 enum mlx4_net_trans_promisc_mode promisc_mode;
1253 u8 port;
1254 u16 priority;
1255 u32 qpn;
1256};
1257
3cd0e178 1258struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1259 __be16 prio;
1260 u8 type;
1261 u8 flags;
3cd0e178
HHZ
1262 u8 rsvd1;
1263 u8 funcid;
1264 u8 vep;
1265 u8 port;
1266 __be32 qpn;
1267 __be32 rsvd2;
1268};
1269
1270struct mlx4_net_trans_rule_hw_ib {
1271 u8 size;
1272 u8 rsvd1;
1273 __be16 id;
1274 u32 rsvd2;
ba60a356 1275 __be32 l3_qpn;
3cd0e178
HHZ
1276 __be32 qpn_mask;
1277 u8 dst_gid[16];
1278 u8 dst_gid_msk[16];
1279} __packed;
1280
1281struct mlx4_net_trans_rule_hw_eth {
1282 u8 size;
1283 u8 rsvd;
1284 __be16 id;
1285 u8 rsvd1[6];
1286 u8 dst_mac[6];
1287 u16 rsvd2;
1288 u8 dst_mac_msk[6];
1289 u16 rsvd3;
1290 u8 src_mac[6];
1291 u16 rsvd4;
1292 u8 src_mac_msk[6];
1293 u8 rsvd5;
1294 u8 ether_type_enable;
1295 __be16 ether_type;
ba60a356
HHZ
1296 __be16 vlan_tag_msk;
1297 __be16 vlan_tag;
3cd0e178
HHZ
1298} __packed;
1299
1300struct mlx4_net_trans_rule_hw_tcp_udp {
1301 u8 size;
1302 u8 rsvd;
1303 __be16 id;
1304 __be16 rsvd1[3];
1305 __be16 dst_port;
1306 __be16 rsvd2;
1307 __be16 dst_port_msk;
1308 __be16 rsvd3;
1309 __be16 src_port;
1310 __be16 rsvd4;
1311 __be16 src_port_msk;
1312} __packed;
1313
1314struct mlx4_net_trans_rule_hw_ipv4 {
1315 u8 size;
1316 u8 rsvd;
1317 __be16 id;
1318 __be32 rsvd1;
1319 __be32 dst_ip;
1320 __be32 dst_ip_msk;
1321 __be32 src_ip;
1322 __be32 src_ip_msk;
1323} __packed;
1324
7ffdf726
OG
1325struct mlx4_net_trans_rule_hw_vxlan {
1326 u8 size;
1327 u8 rsvd;
1328 __be16 id;
1329 __be32 rsvd1;
1330 __be32 vni;
1331 __be32 vni_mask;
1332} __packed;
1333
3cd0e178
HHZ
1334struct _rule_hw {
1335 union {
1336 struct {
1337 u8 size;
1338 u8 rsvd;
1339 __be16 id;
1340 };
1341 struct mlx4_net_trans_rule_hw_eth eth;
1342 struct mlx4_net_trans_rule_hw_ib ib;
1343 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1344 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1345 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1346 };
1347};
1348
7ffdf726
OG
1349enum {
1350 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1351 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1352 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1353 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1354 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1355};
1356
3f85f2aa
MB
1357enum {
1358 MLX4_OP_MOD_QUERY_TRANSPORT_CI_ERRORS = 0x2,
1359};
7ffdf726 1360
592e49dd
HHZ
1361int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1362 enum mlx4_net_trans_promisc_mode mode);
1363int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1364 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1365int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1366int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1367int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1368int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1369int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1370
ffe455ad
EE
1371int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1372void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1373int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1374int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
9a9a232a
YP
1375int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1376 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1377int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1378 u8 promisc);
51af33cf 1379int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
78500b8c
MM
1380int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1381 u8 ignore_fcs_value);
1b136de1 1382int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
77fc29c4
HHZ
1383int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1384int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
7c3d21c8
MS
1385int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
1386 bool *vlan_offload_disabled);
dd5f03be 1387int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1388int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1389int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1390void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1391
8ad11fb6
JM
1392int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1393 int npages, u64 iova, u32 *lkey, u32 *rkey);
1394int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1395 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1396int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1397void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1398 u32 *lkey, u32 *rkey);
1399int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1400int mlx4_SYNC_TPT(struct mlx4_dev *dev);
6f2e0d2c
EE
1401int mlx4_test_interrupt(struct mlx4_dev *dev, int vector);
1402int mlx4_test_async(struct mlx4_dev *dev);
bfaf3168
MB
1403int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
1404 const u32 offset[], u32 value[],
1405 size_t array_len, u8 port);
c66fa19c
MB
1406u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1407bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1408struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1409int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
0b7ca5a9 1410void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1411
c66fa19c 1412int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
35f6f453
AV
1413int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1414
8e1a28e8 1415int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1416int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1417int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1418
f2a3f6a3
OG
1419int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1420void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
6de5f7f6 1421int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
f2a3f6a3 1422
773af94e
YH
1423void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1424 int port);
1425__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
fb517a4f 1426void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
0ff1fb65
HHZ
1427int mlx4_flow_attach(struct mlx4_dev *dev,
1428 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1429int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1430int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1431 enum mlx4_net_trans_promisc_mode flow_type);
1432int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1433 enum mlx4_net_trans_rule_id id);
1434int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1435
b95089d0
OG
1436int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1437 int port, int qpn, u16 prio, u64 *reg_id);
1438
54679e14
JM
1439void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1440 int i, int val);
1441
396f2feb
JM
1442int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1443
993c401e
JM
1444int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1445int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1446int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1447int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1448int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1449enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1450int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1451
afa8fd1d
JM
1452void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1453__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1454
1455int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1456 int *slave_id);
1457int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1458 u8 *gid);
993c401e 1459
4de65803
MB
1460int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1461 u32 max_range_qpn);
1462
a5a1d1c2 1463u64 mlx4_read_clock(struct mlx4_dev *dev);
ec693d47 1464
f74462ac
MB
1465struct mlx4_active_ports {
1466 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1467};
1468/* Returns a bitmap of the physical ports which are assigned to slave */
1469struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1470
1471/* Returns the physical port that represents the virtual port of the slave, */
1472/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1473/* mapping is returned. */
1474int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1475
1476struct mlx4_slaves_pport {
1477 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1478};
1479/* Returns a bitmap of all slaves that are assigned to port. */
1480struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1481 int port);
1482
1483/* Returns a bitmap of all slaves that are assigned exactly to all the */
1484/* the ports that are set in crit_ports. */
1485struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1486 struct mlx4_dev *dev,
1487 const struct mlx4_active_ports *crit_ports);
1488
1489/* Returns the slave's virtual port that represents the physical port. */
1490int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1491
449fc488 1492int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1493
1494int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
59e14e32 1495int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
fca83006 1496int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port);
59e14e32 1497int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
97982f5a 1498int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1499int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1500int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1501 int enable);
e630664c
MB
1502int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1503 struct mlx4_mpt_entry ***mpt_entry);
1504int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1505 struct mlx4_mpt_entry **mpt_entry);
1506int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1507 u32 pdn);
1508int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1509 struct mlx4_mpt_entry *mpt_entry,
1510 u32 access);
1511void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1512 struct mlx4_mpt_entry **mpt_entry);
1513void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1514int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1515 u64 iova, u64 size, int npages,
1516 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1517
32a173c7
SM
1518int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1519 u16 offset, u16 size, u8 *data);
af7d5185 1520int mlx4_max_tc(struct mlx4_dev *dev);
32a173c7 1521
2599d858
AV
1522/* Returns true if running in low memory profile (kdump kernel) */
1523static inline bool mlx4_low_memory_profile(void)
1524{
48ea526a 1525 return is_kdump_kernel();
2599d858
AV
1526}
1527
adbc7ac5
SM
1528/* ACCESS REG commands */
1529enum mlx4_access_reg_method {
1530 MLX4_ACCESS_REG_QUERY = 0x1,
1531 MLX4_ACCESS_REG_WRITE = 0x2,
1532};
1533
1534/* ACCESS PTYS Reg command */
1535enum mlx4_ptys_proto {
1536 MLX4_PTYS_IB = 1<<0,
1537 MLX4_PTYS_EN = 1<<2,
1538};
1539
1540struct mlx4_ptys_reg {
1541 u8 resrvd1;
1542 u8 local_port;
1543 u8 resrvd2;
1544 u8 proto_mask;
1545 __be32 resrvd3[2];
1546 __be32 eth_proto_cap;
1547 __be16 ib_width_cap;
1548 __be16 ib_speed_cap;
1549 __be32 resrvd4;
1550 __be32 eth_proto_admin;
1551 __be16 ib_width_admin;
1552 __be16 ib_speed_admin;
1553 __be32 resrvd5;
1554 __be32 eth_proto_oper;
1555 __be16 ib_width_oper;
1556 __be16 ib_speed_oper;
1557 __be32 resrvd6;
1558 __be32 eth_proto_lp_adv;
1559} __packed;
1560
1561int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1562 enum mlx4_access_reg_method method,
1563 struct mlx4_ptys_reg *ptys_reg);
1564
52033cfb
MB
1565int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1566 struct mlx4_clock_params *params);
1567
85743f1e
HN
1568static inline int mlx4_to_hw_uar_index(struct mlx4_dev *dev, int index)
1569{
1570 return (index << (PAGE_SHIFT - dev->uar_page_shift));
1571}
1572
1573static inline int mlx4_get_num_reserved_uar(struct mlx4_dev *dev)
1574{
1575 /* The first 128 UARs are used for EQ doorbells */
1576 return (128 >> (PAGE_SHIFT - dev->uar_page_shift));
1577}
225c7b1f 1578#endif /* MLX4_DEVICE_H */