Merge branch 'md-raid6-accel' into ioat3.2
[linux-block.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
7405f74b 26#include <linux/dma-mapping.h>
c13c8260 27
c13c8260 28/**
fe4ada2d 29 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
30 *
31 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
32 */
33typedef s32 dma_cookie_t;
34
35#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
36
37/**
38 * enum dma_status - DMA transaction status
39 * @DMA_SUCCESS: transaction completed successfully
40 * @DMA_IN_PROGRESS: transaction not yet processed
41 * @DMA_ERROR: transaction failed
42 */
43enum dma_status {
44 DMA_SUCCESS,
45 DMA_IN_PROGRESS,
46 DMA_ERROR,
47};
48
7405f74b
DW
49/**
50 * enum dma_transaction_type - DMA transaction types/indexes
51 */
52enum dma_transaction_type {
53 DMA_MEMCPY,
54 DMA_XOR,
b2f46fd8 55 DMA_PQ,
7405f74b
DW
56 DMA_DUAL_XOR,
57 DMA_PQ_UPDATE,
099f53cb
DW
58 DMA_XOR_VAL,
59 DMA_PQ_VAL,
7405f74b
DW
60 DMA_MEMSET,
61 DMA_MEMCPY_CRC32C,
62 DMA_INTERRUPT,
59b5ec21 63 DMA_PRIVATE,
dc0ee643 64 DMA_SLAVE,
7405f74b
DW
65};
66
67/* last transaction type for creation of the capabilities mask */
dc0ee643
HS
68#define DMA_TX_TYPE_END (DMA_SLAVE + 1)
69
7405f74b 70
d4c56f97 71/**
636bdeaa 72 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 73 * control completion, and communicate status.
d4c56f97 74 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 75 * this transaction
636bdeaa 76 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
b2f46fd8
DW
77 * acknowledges receipt, i.e. has has a chance to establish any dependency
78 * chains
e1d181ef
DW
79 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
80 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
81 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
82 * (if not set, do the source dma-unmapping as page)
83 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
84 * (if not set, do the destination dma-unmapping as page)
b2f46fd8
DW
85 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
86 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
87 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
88 * sources that were the result of a previous operation, in the case of a PQ
89 * operation it continues the calculation with new sources
d4c56f97 90 */
636bdeaa 91enum dma_ctrl_flags {
d4c56f97 92 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 93 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
94 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
95 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
96 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
97 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
f9dd2134
DW
98 DMA_PREP_PQ_DISABLE_P = (1 << 6),
99 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
100 DMA_PREP_CONTINUE = (1 << 8),
d4c56f97
DW
101};
102
ad283ea4
DW
103/**
104 * enum sum_check_bits - bit position of pq_check_flags
105 */
106enum sum_check_bits {
107 SUM_CHECK_P = 0,
108 SUM_CHECK_Q = 1,
109};
110
111/**
112 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
113 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
114 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
115 */
116enum sum_check_flags {
117 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
118 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
119};
120
121
7405f74b
DW
122/**
123 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
124 * See linux/cpumask.h
125 */
126typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
127
c13c8260
CL
128/**
129 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
130 * @memcpy_count: transaction counter
131 * @bytes_transferred: byte counter
132 */
133
134struct dma_chan_percpu {
c13c8260
CL
135 /* stats */
136 unsigned long memcpy_count;
137 unsigned long bytes_transferred;
138};
139
140/**
141 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 142 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 143 * @cookie: last cookie value returned to client
fe4ada2d 144 * @chan_id: channel ID for sysfs
41d5e59c 145 * @dev: class device for sysfs
c13c8260
CL
146 * @device_node: used to add this to the device chan list
147 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 148 * @client-count: how many clients are using this channel
bec08513 149 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 150 * @private: private data for certain client-channel associations
c13c8260
CL
151 */
152struct dma_chan {
c13c8260
CL
153 struct dma_device *device;
154 dma_cookie_t cookie;
155
156 /* sysfs */
157 int chan_id;
41d5e59c 158 struct dma_chan_dev *dev;
c13c8260 159
c13c8260
CL
160 struct list_head device_node;
161 struct dma_chan_percpu *local;
7cc5bf9a 162 int client_count;
bec08513 163 int table_count;
287d8592 164 void *private;
c13c8260
CL
165};
166
41d5e59c
DW
167/**
168 * struct dma_chan_dev - relate sysfs device node to backing channel device
169 * @chan - driver channel device
170 * @device - sysfs device
864498aa
DW
171 * @dev_id - parent dma_device dev_id
172 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
173 */
174struct dma_chan_dev {
175 struct dma_chan *chan;
176 struct device device;
864498aa
DW
177 int dev_id;
178 atomic_t *idr_ref;
41d5e59c
DW
179};
180
181static inline const char *dma_chan_name(struct dma_chan *chan)
182{
183 return dev_name(&chan->dev->device);
184}
d379b01e 185
c13c8260
CL
186void dma_chan_cleanup(struct kref *kref);
187
59b5ec21
DW
188/**
189 * typedef dma_filter_fn - callback filter for dma_request_channel
190 * @chan: channel to be reviewed
191 * @filter_param: opaque parameter passed through dma_request_channel
192 *
193 * When this optional parameter is specified in a call to dma_request_channel a
194 * suitable channel is passed to this routine for further dispositioning before
195 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
196 * satisfies the given capability mask. It returns 'true' to indicate that the
197 * channel is suitable.
59b5ec21 198 */
7dd60251 199typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 200
7405f74b
DW
201typedef void (*dma_async_tx_callback)(void *dma_async_param);
202/**
203 * struct dma_async_tx_descriptor - async transaction descriptor
204 * ---dma generic offload fields---
205 * @cookie: tracking cookie for this transaction, set to -EBUSY if
206 * this tx is sitting on a dependency list
636bdeaa
DW
207 * @flags: flags to augment operation preparation, control completion, and
208 * communicate status
7405f74b
DW
209 * @phys: physical address of the descriptor
210 * @tx_list: driver common field for operations that require multiple
211 * descriptors
212 * @chan: target channel for this operation
213 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
214 * @callback: routine to call after this operation is complete
215 * @callback_param: general parameter to pass to the callback routine
216 * ---async_tx api specific fields---
19242d72 217 * @next: at completion submit this descriptor
7405f74b 218 * @parent: pointer to the next level up in the dependency chain
19242d72 219 * @lock: protect the parent and next pointers
7405f74b
DW
220 */
221struct dma_async_tx_descriptor {
222 dma_cookie_t cookie;
636bdeaa 223 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b
DW
224 dma_addr_t phys;
225 struct list_head tx_list;
226 struct dma_chan *chan;
227 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
228 dma_async_tx_callback callback;
229 void *callback_param;
19242d72 230 struct dma_async_tx_descriptor *next;
7405f74b
DW
231 struct dma_async_tx_descriptor *parent;
232 spinlock_t lock;
233};
234
c13c8260
CL
235/**
236 * struct dma_device - info on the entity supplying DMA services
237 * @chancnt: how many DMA channels are supported
0f571515 238 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
239 * @channels: the list of struct dma_chan
240 * @global_node: list_head for global dma_device_list
7405f74b
DW
241 * @cap_mask: one or more dma_capability flags
242 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 243 * @max_pq: maximum number of PQ sources and PQ-continue capability
fe4ada2d 244 * @dev_id: unique device ID
7405f74b 245 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
246 * @device_alloc_chan_resources: allocate resources and return the
247 * number of allocated descriptors
248 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
249 * @device_prep_dma_memcpy: prepares a memcpy operation
250 * @device_prep_dma_xor: prepares a xor operation
099f53cb 251 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
252 * @device_prep_dma_pq: prepares a pq operation
253 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b
DW
254 * @device_prep_dma_memset: prepares a memset operation
255 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643
HS
256 * @device_prep_slave_sg: prepares a slave dma operation
257 * @device_terminate_all: terminate all pending operations
1d93e52e 258 * @device_is_tx_complete: poll for transaction completion
7405f74b 259 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
260 */
261struct dma_device {
262
263 unsigned int chancnt;
0f571515 264 unsigned int privatecnt;
c13c8260
CL
265 struct list_head channels;
266 struct list_head global_node;
7405f74b 267 dma_cap_mask_t cap_mask;
b2f46fd8
DW
268 unsigned short max_xor;
269 unsigned short max_pq;
270 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 271
c13c8260 272 int dev_id;
7405f74b 273 struct device *dev;
c13c8260 274
aa1e6f1a 275 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 276 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
277
278 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 279 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 280 size_t len, unsigned long flags);
7405f74b 281 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 282 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 283 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 284 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 285 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 286 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
287 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
288 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
289 unsigned int src_cnt, const unsigned char *scf,
290 size_t len, unsigned long flags);
291 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
292 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
293 unsigned int src_cnt, const unsigned char *scf, size_t len,
294 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 295 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 296 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 297 unsigned long flags);
7405f74b 298 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 299 struct dma_chan *chan, unsigned long flags);
7405f74b 300
dc0ee643
HS
301 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
302 struct dma_chan *chan, struct scatterlist *sgl,
303 unsigned int sg_len, enum dma_data_direction direction,
304 unsigned long flags);
305 void (*device_terminate_all)(struct dma_chan *chan);
306
7405f74b 307 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
c13c8260
CL
308 dma_cookie_t cookie, dma_cookie_t *last,
309 dma_cookie_t *used);
7405f74b 310 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
311};
312
b2f46fd8
DW
313static inline void
314dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
315{
316 dma->max_pq = maxpq;
317 if (has_pq_continue)
318 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
319}
320
321static inline bool dmaf_continue(enum dma_ctrl_flags flags)
322{
323 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
324}
325
326static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
327{
328 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
329
330 return (flags & mask) == mask;
331}
332
333static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
334{
335 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
336}
337
338static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
339{
340 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
341}
342
343/* dma_maxpq - reduce maxpq in the face of continued operations
344 * @dma - dma device with PQ capability
345 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
346 *
347 * When an engine does not support native continuation we need 3 extra
348 * source slots to reuse P and Q with the following coefficients:
349 * 1/ {00} * P : remove P from Q', but use it as a source for P'
350 * 2/ {01} * Q : use Q to continue Q' calculation
351 * 3/ {00} * Q : subtract Q from P' to cancel (2)
352 *
353 * In the case where P is disabled we only need 1 extra source:
354 * 1/ {01} * Q : use Q to continue Q' calculation
355 */
356static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
357{
358 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
359 return dma_dev_to_maxpq(dma);
360 else if (dmaf_p_disabled_continue(flags))
361 return dma_dev_to_maxpq(dma) - 1;
362 else if (dmaf_continue(flags))
363 return dma_dev_to_maxpq(dma) - 3;
364 BUG();
365}
366
c13c8260
CL
367/* --- public DMA engine API --- */
368
649274d9 369#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
370void dmaengine_get(void);
371void dmaengine_put(void);
649274d9
DW
372#else
373static inline void dmaengine_get(void)
374{
375}
376static inline void dmaengine_put(void)
377{
378}
379#endif
380
b4bd07c2
DM
381#ifdef CONFIG_NET_DMA
382#define net_dmaengine_get() dmaengine_get()
383#define net_dmaengine_put() dmaengine_put()
384#else
385static inline void net_dmaengine_get(void)
386{
387}
388static inline void net_dmaengine_put(void)
389{
390}
391#endif
392
729b5d1b
DW
393#ifdef CONFIG_ASYNC_TX_DMA
394#define async_dmaengine_get() dmaengine_get()
395#define async_dmaengine_put() dmaengine_put()
396#define async_dma_find_channel(type) dma_find_channel(type)
397#else
398static inline void async_dmaengine_get(void)
399{
400}
401static inline void async_dmaengine_put(void)
402{
403}
404static inline struct dma_chan *
405async_dma_find_channel(enum dma_transaction_type type)
406{
407 return NULL;
408}
409#endif
410
7405f74b
DW
411dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
412 void *dest, void *src, size_t len);
413dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
414 struct page *page, unsigned int offset, void *kdata, size_t len);
415dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
416 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
417 unsigned int src_off, size_t len);
418void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
419 struct dma_chan *chan);
c13c8260 420
0839875e 421static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 422{
636bdeaa
DW
423 tx->flags |= DMA_CTRL_ACK;
424}
425
ef560682
GL
426static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
427{
428 tx->flags &= ~DMA_CTRL_ACK;
429}
430
0839875e 431static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 432{
0839875e 433 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
434}
435
7405f74b
DW
436#define first_dma_cap(mask) __first_dma_cap(&(mask))
437static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 438{
7405f74b
DW
439 return min_t(int, DMA_TX_TYPE_END,
440 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
441}
c13c8260 442
7405f74b
DW
443#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
444static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
445{
446 return min_t(int, DMA_TX_TYPE_END,
447 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
448}
449
7405f74b
DW
450#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
451static inline void
452__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 453{
7405f74b
DW
454 set_bit(tx_type, dstp->bits);
455}
c13c8260 456
0f571515
AN
457#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
458static inline void
459__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
460{
461 clear_bit(tx_type, dstp->bits);
462}
463
33df8ca0
DW
464#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
465static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
466{
467 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
468}
469
7405f74b
DW
470#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
471static inline int
472__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
473{
474 return test_bit(tx_type, srcp->bits);
c13c8260
CL
475}
476
7405f74b
DW
477#define for_each_dma_cap_mask(cap, mask) \
478 for ((cap) = first_dma_cap(mask); \
479 (cap) < DMA_TX_TYPE_END; \
480 (cap) = next_dma_cap((cap), (mask)))
481
c13c8260 482/**
7405f74b 483 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 484 * @chan: target DMA channel
c13c8260
CL
485 *
486 * This allows drivers to push copies to HW in batches,
487 * reducing MMIO writes where possible.
488 */
7405f74b 489static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 490{
ec8670f1 491 chan->device->device_issue_pending(chan);
c13c8260
CL
492}
493
7405f74b
DW
494#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
495
c13c8260 496/**
7405f74b 497 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
498 * @chan: DMA channel
499 * @cookie: transaction identifier to check status of
500 * @last: returns last completed cookie, can be NULL
501 * @used: returns last issued cookie, can be NULL
502 *
503 * If @last and @used are passed in, upon return they reflect the driver
504 * internal state and can be used with dma_async_is_complete() to check
505 * the status of multiple cookies without re-checking hardware state.
506 */
7405f74b 507static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
508 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
509{
7405f74b 510 return chan->device->device_is_tx_complete(chan, cookie, last, used);
c13c8260
CL
511}
512
7405f74b
DW
513#define dma_async_memcpy_complete(chan, cookie, last, used)\
514 dma_async_is_tx_complete(chan, cookie, last, used)
515
c13c8260
CL
516/**
517 * dma_async_is_complete - test a cookie against chan state
518 * @cookie: transaction identifier to test status of
519 * @last_complete: last know completed transaction
520 * @last_used: last cookie value handed out
521 *
522 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 523 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
524 */
525static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
526 dma_cookie_t last_complete, dma_cookie_t last_used)
527{
528 if (last_complete <= last_used) {
529 if ((cookie <= last_complete) || (cookie > last_used))
530 return DMA_SUCCESS;
531 } else {
532 if ((cookie <= last_complete) && (cookie > last_used))
533 return DMA_SUCCESS;
534 }
535 return DMA_IN_PROGRESS;
536}
537
7405f74b 538enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
539#ifdef CONFIG_DMA_ENGINE
540enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 541void dma_issue_pending_all(void);
07f2211e
DW
542#else
543static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
544{
545 return DMA_SUCCESS;
546}
c50331e8
DW
547static inline void dma_issue_pending_all(void)
548{
549 do { } while (0);
550}
07f2211e 551#endif
c13c8260
CL
552
553/* --- DMA device --- */
554
555int dma_async_device_register(struct dma_device *device);
556void dma_async_device_unregister(struct dma_device *device);
07f2211e 557void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 558struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
59b5ec21
DW
559#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
560struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
561void dma_release_channel(struct dma_chan *chan);
c13c8260 562
de5506e1
CL
563/* --- Helper iov-locking functions --- */
564
565struct dma_page_list {
b2ddb901 566 char __user *base_address;
de5506e1
CL
567 int nr_pages;
568 struct page **pages;
569};
570
571struct dma_pinned_list {
572 int nr_iovecs;
573 struct dma_page_list page_list[0];
574};
575
576struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
577void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
578
579dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
580 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
581dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
582 struct dma_pinned_list *pinned_list, struct page *page,
583 unsigned int offset, size_t len);
584
c13c8260 585#endif /* DMAENGINE_H */