dmaengine: cleanup unused transaction types
[linux-block.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
7405f74b 26#include <linux/dma-mapping.h>
c13c8260 27
c13c8260 28/**
fe4ada2d 29 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
30 *
31 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
32 */
33typedef s32 dma_cookie_t;
34
35#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
36
37/**
38 * enum dma_status - DMA transaction status
39 * @DMA_SUCCESS: transaction completed successfully
40 * @DMA_IN_PROGRESS: transaction not yet processed
41 * @DMA_ERROR: transaction failed
42 */
43enum dma_status {
44 DMA_SUCCESS,
45 DMA_IN_PROGRESS,
46 DMA_ERROR,
47};
48
7405f74b
DW
49/**
50 * enum dma_transaction_type - DMA transaction types/indexes
138f4c35
DW
51 *
52 * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
53 * automatically set as dma devices are registered.
7405f74b
DW
54 */
55enum dma_transaction_type {
56 DMA_MEMCPY,
57 DMA_XOR,
b2f46fd8 58 DMA_PQ,
099f53cb
DW
59 DMA_XOR_VAL,
60 DMA_PQ_VAL,
7405f74b 61 DMA_MEMSET,
7405f74b 62 DMA_INTERRUPT,
59b5ec21 63 DMA_PRIVATE,
138f4c35 64 DMA_ASYNC_TX,
dc0ee643 65 DMA_SLAVE,
7405f74b
DW
66};
67
68/* last transaction type for creation of the capabilities mask */
dc0ee643
HS
69#define DMA_TX_TYPE_END (DMA_SLAVE + 1)
70
7405f74b 71
d4c56f97 72/**
636bdeaa 73 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
b2f46fd8 74 * control completion, and communicate status.
d4c56f97 75 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
b2f46fd8 76 * this transaction
636bdeaa 77 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
b2f46fd8
DW
78 * acknowledges receipt, i.e. has has a chance to establish any dependency
79 * chains
e1d181ef
DW
80 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
81 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
4f005dbe
MS
82 * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
83 * (if not set, do the source dma-unmapping as page)
84 * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
85 * (if not set, do the destination dma-unmapping as page)
b2f46fd8
DW
86 * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
87 * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
88 * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
89 * sources that were the result of a previous operation, in the case of a PQ
90 * operation it continues the calculation with new sources
0403e382
DW
91 * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
92 * on the result of this operation
d4c56f97 93 */
636bdeaa 94enum dma_ctrl_flags {
d4c56f97 95 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 96 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
97 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
98 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
4f005dbe
MS
99 DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
100 DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
f9dd2134
DW
101 DMA_PREP_PQ_DISABLE_P = (1 << 6),
102 DMA_PREP_PQ_DISABLE_Q = (1 << 7),
103 DMA_PREP_CONTINUE = (1 << 8),
0403e382 104 DMA_PREP_FENCE = (1 << 9),
d4c56f97
DW
105};
106
ad283ea4
DW
107/**
108 * enum sum_check_bits - bit position of pq_check_flags
109 */
110enum sum_check_bits {
111 SUM_CHECK_P = 0,
112 SUM_CHECK_Q = 1,
113};
114
115/**
116 * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
117 * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
118 * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
119 */
120enum sum_check_flags {
121 SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
122 SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
123};
124
125
7405f74b
DW
126/**
127 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
128 * See linux/cpumask.h
129 */
130typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
131
c13c8260
CL
132/**
133 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
c13c8260
CL
134 * @memcpy_count: transaction counter
135 * @bytes_transferred: byte counter
136 */
137
138struct dma_chan_percpu {
c13c8260
CL
139 /* stats */
140 unsigned long memcpy_count;
141 unsigned long bytes_transferred;
142};
143
144/**
145 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 146 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 147 * @cookie: last cookie value returned to client
fe4ada2d 148 * @chan_id: channel ID for sysfs
41d5e59c 149 * @dev: class device for sysfs
c13c8260
CL
150 * @device_node: used to add this to the device chan list
151 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 152 * @client-count: how many clients are using this channel
bec08513 153 * @table_count: number of appearances in the mem-to-mem allocation table
287d8592 154 * @private: private data for certain client-channel associations
c13c8260
CL
155 */
156struct dma_chan {
c13c8260
CL
157 struct dma_device *device;
158 dma_cookie_t cookie;
159
160 /* sysfs */
161 int chan_id;
41d5e59c 162 struct dma_chan_dev *dev;
c13c8260 163
c13c8260
CL
164 struct list_head device_node;
165 struct dma_chan_percpu *local;
7cc5bf9a 166 int client_count;
bec08513 167 int table_count;
287d8592 168 void *private;
c13c8260
CL
169};
170
41d5e59c
DW
171/**
172 * struct dma_chan_dev - relate sysfs device node to backing channel device
173 * @chan - driver channel device
174 * @device - sysfs device
864498aa
DW
175 * @dev_id - parent dma_device dev_id
176 * @idr_ref - reference count to gate release of dma_device dev_id
41d5e59c
DW
177 */
178struct dma_chan_dev {
179 struct dma_chan *chan;
180 struct device device;
864498aa
DW
181 int dev_id;
182 atomic_t *idr_ref;
41d5e59c
DW
183};
184
185static inline const char *dma_chan_name(struct dma_chan *chan)
186{
187 return dev_name(&chan->dev->device);
188}
d379b01e 189
c13c8260
CL
190void dma_chan_cleanup(struct kref *kref);
191
59b5ec21
DW
192/**
193 * typedef dma_filter_fn - callback filter for dma_request_channel
194 * @chan: channel to be reviewed
195 * @filter_param: opaque parameter passed through dma_request_channel
196 *
197 * When this optional parameter is specified in a call to dma_request_channel a
198 * suitable channel is passed to this routine for further dispositioning before
199 * being returned. Where 'suitable' indicates a non-busy channel that
7dd60251
DW
200 * satisfies the given capability mask. It returns 'true' to indicate that the
201 * channel is suitable.
59b5ec21 202 */
7dd60251 203typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
59b5ec21 204
7405f74b
DW
205typedef void (*dma_async_tx_callback)(void *dma_async_param);
206/**
207 * struct dma_async_tx_descriptor - async transaction descriptor
208 * ---dma generic offload fields---
209 * @cookie: tracking cookie for this transaction, set to -EBUSY if
210 * this tx is sitting on a dependency list
636bdeaa
DW
211 * @flags: flags to augment operation preparation, control completion, and
212 * communicate status
7405f74b
DW
213 * @phys: physical address of the descriptor
214 * @tx_list: driver common field for operations that require multiple
215 * descriptors
216 * @chan: target channel for this operation
217 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
218 * @callback: routine to call after this operation is complete
219 * @callback_param: general parameter to pass to the callback routine
220 * ---async_tx api specific fields---
19242d72 221 * @next: at completion submit this descriptor
7405f74b 222 * @parent: pointer to the next level up in the dependency chain
19242d72 223 * @lock: protect the parent and next pointers
7405f74b
DW
224 */
225struct dma_async_tx_descriptor {
226 dma_cookie_t cookie;
636bdeaa 227 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b
DW
228 dma_addr_t phys;
229 struct list_head tx_list;
230 struct dma_chan *chan;
231 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
232 dma_async_tx_callback callback;
233 void *callback_param;
19242d72 234 struct dma_async_tx_descriptor *next;
7405f74b
DW
235 struct dma_async_tx_descriptor *parent;
236 spinlock_t lock;
237};
238
c13c8260
CL
239/**
240 * struct dma_device - info on the entity supplying DMA services
241 * @chancnt: how many DMA channels are supported
0f571515 242 * @privatecnt: how many DMA channels are requested by dma_request_channel
c13c8260
CL
243 * @channels: the list of struct dma_chan
244 * @global_node: list_head for global dma_device_list
7405f74b
DW
245 * @cap_mask: one or more dma_capability flags
246 * @max_xor: maximum number of xor sources, 0 if no capability
b2f46fd8 247 * @max_pq: maximum number of PQ sources and PQ-continue capability
fe4ada2d 248 * @dev_id: unique device ID
7405f74b 249 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
250 * @device_alloc_chan_resources: allocate resources and return the
251 * number of allocated descriptors
252 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
253 * @device_prep_dma_memcpy: prepares a memcpy operation
254 * @device_prep_dma_xor: prepares a xor operation
099f53cb 255 * @device_prep_dma_xor_val: prepares a xor validation operation
b2f46fd8
DW
256 * @device_prep_dma_pq: prepares a pq operation
257 * @device_prep_dma_pq_val: prepares a pqzero_sum operation
7405f74b
DW
258 * @device_prep_dma_memset: prepares a memset operation
259 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643
HS
260 * @device_prep_slave_sg: prepares a slave dma operation
261 * @device_terminate_all: terminate all pending operations
1d93e52e 262 * @device_is_tx_complete: poll for transaction completion
7405f74b 263 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
264 */
265struct dma_device {
266
267 unsigned int chancnt;
0f571515 268 unsigned int privatecnt;
c13c8260
CL
269 struct list_head channels;
270 struct list_head global_node;
7405f74b 271 dma_cap_mask_t cap_mask;
b2f46fd8
DW
272 unsigned short max_xor;
273 unsigned short max_pq;
274 #define DMA_HAS_PQ_CONTINUE (1 << 15)
c13c8260 275
c13c8260 276 int dev_id;
7405f74b 277 struct device *dev;
c13c8260 278
aa1e6f1a 279 int (*device_alloc_chan_resources)(struct dma_chan *chan);
c13c8260 280 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
281
282 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 283 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 284 size_t len, unsigned long flags);
7405f74b 285 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 286 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 287 unsigned int src_cnt, size_t len, unsigned long flags);
099f53cb 288 struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
0036731c 289 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
ad283ea4 290 size_t len, enum sum_check_flags *result, unsigned long flags);
b2f46fd8
DW
291 struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
292 struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
293 unsigned int src_cnt, const unsigned char *scf,
294 size_t len, unsigned long flags);
295 struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
296 struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
297 unsigned int src_cnt, const unsigned char *scf, size_t len,
298 enum sum_check_flags *pqres, unsigned long flags);
7405f74b 299 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 300 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 301 unsigned long flags);
7405f74b 302 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 303 struct dma_chan *chan, unsigned long flags);
7405f74b 304
dc0ee643
HS
305 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
306 struct dma_chan *chan, struct scatterlist *sgl,
307 unsigned int sg_len, enum dma_data_direction direction,
308 unsigned long flags);
309 void (*device_terminate_all)(struct dma_chan *chan);
310
7405f74b 311 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
c13c8260
CL
312 dma_cookie_t cookie, dma_cookie_t *last,
313 dma_cookie_t *used);
7405f74b 314 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
315};
316
b2f46fd8
DW
317static inline void
318dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
319{
320 dma->max_pq = maxpq;
321 if (has_pq_continue)
322 dma->max_pq |= DMA_HAS_PQ_CONTINUE;
323}
324
325static inline bool dmaf_continue(enum dma_ctrl_flags flags)
326{
327 return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
328}
329
330static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
331{
332 enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
333
334 return (flags & mask) == mask;
335}
336
337static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
338{
339 return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
340}
341
342static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
343{
344 return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
345}
346
347/* dma_maxpq - reduce maxpq in the face of continued operations
348 * @dma - dma device with PQ capability
349 * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
350 *
351 * When an engine does not support native continuation we need 3 extra
352 * source slots to reuse P and Q with the following coefficients:
353 * 1/ {00} * P : remove P from Q', but use it as a source for P'
354 * 2/ {01} * Q : use Q to continue Q' calculation
355 * 3/ {00} * Q : subtract Q from P' to cancel (2)
356 *
357 * In the case where P is disabled we only need 1 extra source:
358 * 1/ {01} * Q : use Q to continue Q' calculation
359 */
360static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
361{
362 if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
363 return dma_dev_to_maxpq(dma);
364 else if (dmaf_p_disabled_continue(flags))
365 return dma_dev_to_maxpq(dma) - 1;
366 else if (dmaf_continue(flags))
367 return dma_dev_to_maxpq(dma) - 3;
368 BUG();
369}
370
c13c8260
CL
371/* --- public DMA engine API --- */
372
649274d9 373#ifdef CONFIG_DMA_ENGINE
209b84a8
DW
374void dmaengine_get(void);
375void dmaengine_put(void);
649274d9
DW
376#else
377static inline void dmaengine_get(void)
378{
379}
380static inline void dmaengine_put(void)
381{
382}
383#endif
384
b4bd07c2
DM
385#ifdef CONFIG_NET_DMA
386#define net_dmaengine_get() dmaengine_get()
387#define net_dmaengine_put() dmaengine_put()
388#else
389static inline void net_dmaengine_get(void)
390{
391}
392static inline void net_dmaengine_put(void)
393{
394}
395#endif
396
729b5d1b
DW
397#ifdef CONFIG_ASYNC_TX_DMA
398#define async_dmaengine_get() dmaengine_get()
399#define async_dmaengine_put() dmaengine_put()
138f4c35
DW
400#ifdef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
401#define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
402#else
729b5d1b 403#define async_dma_find_channel(type) dma_find_channel(type)
138f4c35 404#endif /* CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH */
729b5d1b
DW
405#else
406static inline void async_dmaengine_get(void)
407{
408}
409static inline void async_dmaengine_put(void)
410{
411}
412static inline struct dma_chan *
413async_dma_find_channel(enum dma_transaction_type type)
414{
415 return NULL;
416}
138f4c35 417#endif /* CONFIG_ASYNC_TX_DMA */
729b5d1b 418
7405f74b
DW
419dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
420 void *dest, void *src, size_t len);
421dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
422 struct page *page, unsigned int offset, void *kdata, size_t len);
423dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
424 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
425 unsigned int src_off, size_t len);
426void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
427 struct dma_chan *chan);
c13c8260 428
0839875e 429static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 430{
636bdeaa
DW
431 tx->flags |= DMA_CTRL_ACK;
432}
433
ef560682
GL
434static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
435{
436 tx->flags &= ~DMA_CTRL_ACK;
437}
438
0839875e 439static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 440{
0839875e 441 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
442}
443
7405f74b
DW
444#define first_dma_cap(mask) __first_dma_cap(&(mask))
445static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 446{
7405f74b
DW
447 return min_t(int, DMA_TX_TYPE_END,
448 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
449}
c13c8260 450
7405f74b
DW
451#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
452static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
453{
454 return min_t(int, DMA_TX_TYPE_END,
455 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
456}
457
7405f74b
DW
458#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
459static inline void
460__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 461{
7405f74b
DW
462 set_bit(tx_type, dstp->bits);
463}
c13c8260 464
0f571515
AN
465#define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
466static inline void
467__dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
468{
469 clear_bit(tx_type, dstp->bits);
470}
471
33df8ca0
DW
472#define dma_cap_zero(mask) __dma_cap_zero(&(mask))
473static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
474{
475 bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
476}
477
7405f74b
DW
478#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
479static inline int
480__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
481{
482 return test_bit(tx_type, srcp->bits);
c13c8260
CL
483}
484
7405f74b
DW
485#define for_each_dma_cap_mask(cap, mask) \
486 for ((cap) = first_dma_cap(mask); \
487 (cap) < DMA_TX_TYPE_END; \
488 (cap) = next_dma_cap((cap), (mask)))
489
c13c8260 490/**
7405f74b 491 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 492 * @chan: target DMA channel
c13c8260
CL
493 *
494 * This allows drivers to push copies to HW in batches,
495 * reducing MMIO writes where possible.
496 */
7405f74b 497static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 498{
ec8670f1 499 chan->device->device_issue_pending(chan);
c13c8260
CL
500}
501
7405f74b
DW
502#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
503
c13c8260 504/**
7405f74b 505 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
506 * @chan: DMA channel
507 * @cookie: transaction identifier to check status of
508 * @last: returns last completed cookie, can be NULL
509 * @used: returns last issued cookie, can be NULL
510 *
511 * If @last and @used are passed in, upon return they reflect the driver
512 * internal state and can be used with dma_async_is_complete() to check
513 * the status of multiple cookies without re-checking hardware state.
514 */
7405f74b 515static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
516 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
517{
7405f74b 518 return chan->device->device_is_tx_complete(chan, cookie, last, used);
c13c8260
CL
519}
520
7405f74b
DW
521#define dma_async_memcpy_complete(chan, cookie, last, used)\
522 dma_async_is_tx_complete(chan, cookie, last, used)
523
c13c8260
CL
524/**
525 * dma_async_is_complete - test a cookie against chan state
526 * @cookie: transaction identifier to test status of
527 * @last_complete: last know completed transaction
528 * @last_used: last cookie value handed out
529 *
530 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 531 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
532 */
533static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
534 dma_cookie_t last_complete, dma_cookie_t last_used)
535{
536 if (last_complete <= last_used) {
537 if ((cookie <= last_complete) || (cookie > last_used))
538 return DMA_SUCCESS;
539 } else {
540 if ((cookie <= last_complete) && (cookie > last_used))
541 return DMA_SUCCESS;
542 }
543 return DMA_IN_PROGRESS;
544}
545
7405f74b 546enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
547#ifdef CONFIG_DMA_ENGINE
548enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
c50331e8 549void dma_issue_pending_all(void);
07f2211e
DW
550#else
551static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
552{
553 return DMA_SUCCESS;
554}
c50331e8
DW
555static inline void dma_issue_pending_all(void)
556{
557 do { } while (0);
558}
07f2211e 559#endif
c13c8260
CL
560
561/* --- DMA device --- */
562
563int dma_async_device_register(struct dma_device *device);
564void dma_async_device_unregister(struct dma_device *device);
07f2211e 565void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
bec08513 566struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
59b5ec21
DW
567#define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
568struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
569void dma_release_channel(struct dma_chan *chan);
c13c8260 570
de5506e1
CL
571/* --- Helper iov-locking functions --- */
572
573struct dma_page_list {
b2ddb901 574 char __user *base_address;
de5506e1
CL
575 int nr_pages;
576 struct page **pages;
577};
578
579struct dma_pinned_list {
580 int nr_iovecs;
581 struct dma_page_list page_list[0];
582};
583
584struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
585void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
586
587dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
588 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
589dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
590 struct dma_pinned_list *pinned_list, struct page *page,
591 unsigned int offset, size_t len);
592
c13c8260 593#endif /* DMAENGINE_H */