dmaengine: up-level reference counting to the module level
[linux-block.git] / include / linux / dmaengine.h
CommitLineData
c13c8260
CL
1/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
1c0f16e5 23
c13c8260
CL
24#include <linux/device.h>
25#include <linux/uio.h>
26#include <linux/kref.h>
27#include <linux/completion.h>
28#include <linux/rcupdate.h>
7405f74b 29#include <linux/dma-mapping.h>
c13c8260
CL
30
31/**
fd3f8984 32 * enum dma_state - resource PNP/power management state
c13c8260
CL
33 * @DMA_RESOURCE_SUSPEND: DMA device going into low power state
34 * @DMA_RESOURCE_RESUME: DMA device returning to full power
d379b01e 35 * @DMA_RESOURCE_AVAILABLE: DMA device available to the system
c13c8260
CL
36 * @DMA_RESOURCE_REMOVED: DMA device removed from the system
37 */
d379b01e 38enum dma_state {
c13c8260
CL
39 DMA_RESOURCE_SUSPEND,
40 DMA_RESOURCE_RESUME,
d379b01e 41 DMA_RESOURCE_AVAILABLE,
c13c8260
CL
42 DMA_RESOURCE_REMOVED,
43};
44
d379b01e
DW
45/**
46 * enum dma_state_client - state of the channel in the client
47 * @DMA_ACK: client would like to use, or was using this channel
48 * @DMA_DUP: client has already seen this channel, or is not using this channel
49 * @DMA_NAK: client does not want to see any more channels
50 */
51enum dma_state_client {
52 DMA_ACK,
53 DMA_DUP,
54 DMA_NAK,
55};
56
c13c8260 57/**
fe4ada2d 58 * typedef dma_cookie_t - an opaque DMA cookie
c13c8260
CL
59 *
60 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
61 */
62typedef s32 dma_cookie_t;
63
64#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
65
66/**
67 * enum dma_status - DMA transaction status
68 * @DMA_SUCCESS: transaction completed successfully
69 * @DMA_IN_PROGRESS: transaction not yet processed
70 * @DMA_ERROR: transaction failed
71 */
72enum dma_status {
73 DMA_SUCCESS,
74 DMA_IN_PROGRESS,
75 DMA_ERROR,
76};
77
7405f74b
DW
78/**
79 * enum dma_transaction_type - DMA transaction types/indexes
80 */
81enum dma_transaction_type {
82 DMA_MEMCPY,
83 DMA_XOR,
84 DMA_PQ_XOR,
85 DMA_DUAL_XOR,
86 DMA_PQ_UPDATE,
87 DMA_ZERO_SUM,
88 DMA_PQ_ZERO_SUM,
89 DMA_MEMSET,
90 DMA_MEMCPY_CRC32C,
91 DMA_INTERRUPT,
dc0ee643 92 DMA_SLAVE,
7405f74b
DW
93};
94
95/* last transaction type for creation of the capabilities mask */
dc0ee643
HS
96#define DMA_TX_TYPE_END (DMA_SLAVE + 1)
97
98/**
99 * enum dma_slave_width - DMA slave register access width.
100 * @DMA_SLAVE_WIDTH_8BIT: Do 8-bit slave register accesses
101 * @DMA_SLAVE_WIDTH_16BIT: Do 16-bit slave register accesses
102 * @DMA_SLAVE_WIDTH_32BIT: Do 32-bit slave register accesses
103 */
104enum dma_slave_width {
105 DMA_SLAVE_WIDTH_8BIT,
106 DMA_SLAVE_WIDTH_16BIT,
107 DMA_SLAVE_WIDTH_32BIT,
108};
7405f74b 109
d4c56f97 110/**
636bdeaa
DW
111 * enum dma_ctrl_flags - DMA flags to augment operation preparation,
112 * control completion, and communicate status.
d4c56f97
DW
113 * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
114 * this transaction
636bdeaa
DW
115 * @DMA_CTRL_ACK - the descriptor cannot be reused until the client
116 * acknowledges receipt, i.e. has has a chance to establish any
117 * dependency chains
e1d181ef
DW
118 * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
119 * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
d4c56f97 120 */
636bdeaa 121enum dma_ctrl_flags {
d4c56f97 122 DMA_PREP_INTERRUPT = (1 << 0),
636bdeaa 123 DMA_CTRL_ACK = (1 << 1),
e1d181ef
DW
124 DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
125 DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
d4c56f97
DW
126};
127
7405f74b
DW
128/**
129 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
130 * See linux/cpumask.h
131 */
132typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
133
dc0ee643
HS
134/**
135 * struct dma_slave - Information about a DMA slave
136 * @dev: device acting as DMA slave
137 * @dma_dev: required DMA master device. If non-NULL, the client can not be
138 * bound to other masters than this.
139 * @tx_reg: physical address of data register used for
140 * memory-to-peripheral transfers
141 * @rx_reg: physical address of data register used for
142 * peripheral-to-memory transfers
143 * @reg_width: peripheral register width
144 *
145 * If dma_dev is non-NULL, the client can not be bound to other DMA
146 * masters than the one corresponding to this device. The DMA master
147 * driver may use this to determine if there is controller-specific
148 * data wrapped around this struct. Drivers of platform code that sets
149 * the dma_dev field must therefore make sure to use an appropriate
150 * controller-specific dma slave structure wrapping this struct.
151 */
152struct dma_slave {
153 struct device *dev;
154 struct device *dma_dev;
155 dma_addr_t tx_reg;
156 dma_addr_t rx_reg;
157 enum dma_slave_width reg_width;
158};
159
c13c8260
CL
160/**
161 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
162 * @refcount: local_t used for open-coded "bigref" counting
163 * @memcpy_count: transaction counter
164 * @bytes_transferred: byte counter
165 */
166
167struct dma_chan_percpu {
c13c8260
CL
168 /* stats */
169 unsigned long memcpy_count;
170 unsigned long bytes_transferred;
171};
172
173/**
174 * struct dma_chan - devices supply DMA channels, clients use them
fe4ada2d 175 * @device: ptr to the dma device who supplies this channel, always !%NULL
c13c8260 176 * @cookie: last cookie value returned to client
fe4ada2d
RD
177 * @chan_id: channel ID for sysfs
178 * @class_dev: class device for sysfs
c13c8260 179 * @refcount: kref, used in "bigref" slow-mode
fe4ada2d
RD
180 * @slow_ref: indicates that the DMA channel is free
181 * @rcu: the DMA channel's RCU head
c13c8260
CL
182 * @device_node: used to add this to the device chan list
183 * @local: per-cpu pointer to a struct dma_chan_percpu
7cc5bf9a 184 * @client-count: how many clients are using this channel
c13c8260
CL
185 */
186struct dma_chan {
c13c8260
CL
187 struct dma_device *device;
188 dma_cookie_t cookie;
189
190 /* sysfs */
191 int chan_id;
891f78ea 192 struct device dev;
c13c8260
CL
193
194 struct kref refcount;
195 int slow_ref;
196 struct rcu_head rcu;
197
c13c8260
CL
198 struct list_head device_node;
199 struct dma_chan_percpu *local;
7cc5bf9a 200 int client_count;
c13c8260
CL
201};
202
891f78ea 203#define to_dma_chan(p) container_of(p, struct dma_chan, dev)
d379b01e 204
c13c8260
CL
205void dma_chan_cleanup(struct kref *kref);
206
c13c8260
CL
207/*
208 * typedef dma_event_callback - function pointer to a DMA event callback
d379b01e
DW
209 * For each channel added to the system this routine is called for each client.
210 * If the client would like to use the channel it returns '1' to signal (ack)
211 * the dmaengine core to take out a reference on the channel and its
212 * corresponding device. A client must not 'ack' an available channel more
213 * than once. When a channel is removed all clients are notified. If a client
214 * is using the channel it must 'ack' the removal. A client must not 'ack' a
215 * removed channel more than once.
216 * @client - 'this' pointer for the client context
217 * @chan - channel to be acted upon
218 * @state - available or removed
c13c8260 219 */
d379b01e
DW
220struct dma_client;
221typedef enum dma_state_client (*dma_event_callback) (struct dma_client *client,
222 struct dma_chan *chan, enum dma_state state);
c13c8260
CL
223
224/**
225 * struct dma_client - info on the entity making use of DMA services
226 * @event_callback: func ptr to call when something happens
d379b01e
DW
227 * @cap_mask: only return channels that satisfy the requested capabilities
228 * a value of zero corresponds to any capability
dc0ee643
HS
229 * @slave: data for preparing slave transfer. Must be non-NULL iff the
230 * DMA_SLAVE capability is requested.
c13c8260
CL
231 * @global_node: list_head for global dma_client_list
232 */
233struct dma_client {
234 dma_event_callback event_callback;
d379b01e 235 dma_cap_mask_t cap_mask;
dc0ee643 236 struct dma_slave *slave;
c13c8260
CL
237 struct list_head global_node;
238};
239
7405f74b
DW
240typedef void (*dma_async_tx_callback)(void *dma_async_param);
241/**
242 * struct dma_async_tx_descriptor - async transaction descriptor
243 * ---dma generic offload fields---
244 * @cookie: tracking cookie for this transaction, set to -EBUSY if
245 * this tx is sitting on a dependency list
636bdeaa
DW
246 * @flags: flags to augment operation preparation, control completion, and
247 * communicate status
7405f74b
DW
248 * @phys: physical address of the descriptor
249 * @tx_list: driver common field for operations that require multiple
250 * descriptors
251 * @chan: target channel for this operation
252 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
7405f74b
DW
253 * @callback: routine to call after this operation is complete
254 * @callback_param: general parameter to pass to the callback routine
255 * ---async_tx api specific fields---
19242d72 256 * @next: at completion submit this descriptor
7405f74b 257 * @parent: pointer to the next level up in the dependency chain
19242d72 258 * @lock: protect the parent and next pointers
7405f74b
DW
259 */
260struct dma_async_tx_descriptor {
261 dma_cookie_t cookie;
636bdeaa 262 enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
7405f74b
DW
263 dma_addr_t phys;
264 struct list_head tx_list;
265 struct dma_chan *chan;
266 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
7405f74b
DW
267 dma_async_tx_callback callback;
268 void *callback_param;
19242d72 269 struct dma_async_tx_descriptor *next;
7405f74b
DW
270 struct dma_async_tx_descriptor *parent;
271 spinlock_t lock;
272};
273
c13c8260
CL
274/**
275 * struct dma_device - info on the entity supplying DMA services
276 * @chancnt: how many DMA channels are supported
277 * @channels: the list of struct dma_chan
278 * @global_node: list_head for global dma_device_list
7405f74b
DW
279 * @cap_mask: one or more dma_capability flags
280 * @max_xor: maximum number of xor sources, 0 if no capability
fe4ada2d
RD
281 * @refcount: reference count
282 * @done: IO completion struct
283 * @dev_id: unique device ID
7405f74b 284 * @dev: struct device reference for dma mapping api
fe4ada2d
RD
285 * @device_alloc_chan_resources: allocate resources and return the
286 * number of allocated descriptors
287 * @device_free_chan_resources: release DMA channel's resources
7405f74b
DW
288 * @device_prep_dma_memcpy: prepares a memcpy operation
289 * @device_prep_dma_xor: prepares a xor operation
290 * @device_prep_dma_zero_sum: prepares a zero_sum operation
291 * @device_prep_dma_memset: prepares a memset operation
292 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
dc0ee643
HS
293 * @device_prep_slave_sg: prepares a slave dma operation
294 * @device_terminate_all: terminate all pending operations
7405f74b 295 * @device_issue_pending: push pending transactions to hardware
c13c8260
CL
296 */
297struct dma_device {
298
299 unsigned int chancnt;
300 struct list_head channels;
301 struct list_head global_node;
7405f74b
DW
302 dma_cap_mask_t cap_mask;
303 int max_xor;
c13c8260
CL
304
305 struct kref refcount;
306 struct completion done;
307
308 int dev_id;
7405f74b 309 struct device *dev;
c13c8260 310
848c536a
HS
311 int (*device_alloc_chan_resources)(struct dma_chan *chan,
312 struct dma_client *client);
c13c8260 313 void (*device_free_chan_resources)(struct dma_chan *chan);
7405f74b
DW
314
315 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
0036731c 316 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
d4c56f97 317 size_t len, unsigned long flags);
7405f74b 318 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
0036731c 319 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
d4c56f97 320 unsigned int src_cnt, size_t len, unsigned long flags);
7405f74b 321 struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
0036731c 322 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
d4c56f97 323 size_t len, u32 *result, unsigned long flags);
7405f74b 324 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
0036731c 325 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
d4c56f97 326 unsigned long flags);
7405f74b 327 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
636bdeaa 328 struct dma_chan *chan, unsigned long flags);
7405f74b 329
dc0ee643
HS
330 struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
331 struct dma_chan *chan, struct scatterlist *sgl,
332 unsigned int sg_len, enum dma_data_direction direction,
333 unsigned long flags);
334 void (*device_terminate_all)(struct dma_chan *chan);
335
7405f74b 336 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
c13c8260
CL
337 dma_cookie_t cookie, dma_cookie_t *last,
338 dma_cookie_t *used);
7405f74b 339 void (*device_issue_pending)(struct dma_chan *chan);
c13c8260
CL
340};
341
342/* --- public DMA engine API --- */
343
d379b01e 344void dma_async_client_register(struct dma_client *client);
c13c8260 345void dma_async_client_unregister(struct dma_client *client);
d379b01e 346void dma_async_client_chan_request(struct dma_client *client);
7405f74b
DW
347dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
348 void *dest, void *src, size_t len);
349dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
350 struct page *page, unsigned int offset, void *kdata, size_t len);
351dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
352 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
353 unsigned int src_off, size_t len);
354void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
355 struct dma_chan *chan);
c13c8260 356
0839875e 357static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
7405f74b 358{
636bdeaa
DW
359 tx->flags |= DMA_CTRL_ACK;
360}
361
0839875e 362static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
636bdeaa 363{
0839875e 364 return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
c13c8260
CL
365}
366
7405f74b
DW
367#define first_dma_cap(mask) __first_dma_cap(&(mask))
368static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
c13c8260 369{
7405f74b
DW
370 return min_t(int, DMA_TX_TYPE_END,
371 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
372}
c13c8260 373
7405f74b
DW
374#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
375static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
376{
377 return min_t(int, DMA_TX_TYPE_END,
378 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
c13c8260
CL
379}
380
7405f74b
DW
381#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
382static inline void
383__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
c13c8260 384{
7405f74b
DW
385 set_bit(tx_type, dstp->bits);
386}
c13c8260 387
7405f74b
DW
388#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
389static inline int
390__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
391{
392 return test_bit(tx_type, srcp->bits);
c13c8260
CL
393}
394
7405f74b
DW
395#define for_each_dma_cap_mask(cap, mask) \
396 for ((cap) = first_dma_cap(mask); \
397 (cap) < DMA_TX_TYPE_END; \
398 (cap) = next_dma_cap((cap), (mask)))
399
c13c8260 400/**
7405f74b 401 * dma_async_issue_pending - flush pending transactions to HW
fe4ada2d 402 * @chan: target DMA channel
c13c8260
CL
403 *
404 * This allows drivers to push copies to HW in batches,
405 * reducing MMIO writes where possible.
406 */
7405f74b 407static inline void dma_async_issue_pending(struct dma_chan *chan)
c13c8260 408{
ec8670f1 409 chan->device->device_issue_pending(chan);
c13c8260
CL
410}
411
7405f74b
DW
412#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
413
c13c8260 414/**
7405f74b 415 * dma_async_is_tx_complete - poll for transaction completion
c13c8260
CL
416 * @chan: DMA channel
417 * @cookie: transaction identifier to check status of
418 * @last: returns last completed cookie, can be NULL
419 * @used: returns last issued cookie, can be NULL
420 *
421 * If @last and @used are passed in, upon return they reflect the driver
422 * internal state and can be used with dma_async_is_complete() to check
423 * the status of multiple cookies without re-checking hardware state.
424 */
7405f74b 425static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
c13c8260
CL
426 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
427{
7405f74b 428 return chan->device->device_is_tx_complete(chan, cookie, last, used);
c13c8260
CL
429}
430
7405f74b
DW
431#define dma_async_memcpy_complete(chan, cookie, last, used)\
432 dma_async_is_tx_complete(chan, cookie, last, used)
433
c13c8260
CL
434/**
435 * dma_async_is_complete - test a cookie against chan state
436 * @cookie: transaction identifier to test status of
437 * @last_complete: last know completed transaction
438 * @last_used: last cookie value handed out
439 *
440 * dma_async_is_complete() is used in dma_async_memcpy_complete()
8a5703f8 441 * the test logic is separated for lightweight testing of multiple cookies
c13c8260
CL
442 */
443static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
444 dma_cookie_t last_complete, dma_cookie_t last_used)
445{
446 if (last_complete <= last_used) {
447 if ((cookie <= last_complete) || (cookie > last_used))
448 return DMA_SUCCESS;
449 } else {
450 if ((cookie <= last_complete) && (cookie > last_used))
451 return DMA_SUCCESS;
452 }
453 return DMA_IN_PROGRESS;
454}
455
7405f74b 456enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
07f2211e
DW
457#ifdef CONFIG_DMA_ENGINE
458enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
459#else
460static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
461{
462 return DMA_SUCCESS;
463}
464#endif
c13c8260
CL
465
466/* --- DMA device --- */
467
468int dma_async_device_register(struct dma_device *device);
469void dma_async_device_unregister(struct dma_device *device);
07f2211e 470void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
c13c8260 471
de5506e1
CL
472/* --- Helper iov-locking functions --- */
473
474struct dma_page_list {
b2ddb901 475 char __user *base_address;
de5506e1
CL
476 int nr_pages;
477 struct page **pages;
478};
479
480struct dma_pinned_list {
481 int nr_iovecs;
482 struct dma_page_list page_list[0];
483};
484
485struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
486void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
487
488dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
489 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
490dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
491 struct dma_pinned_list *pinned_list, struct page *page,
492 unsigned int offset, size_t len);
493
c13c8260 494#endif /* DMAENGINE_H */