vfs: fix return type of ioctl_file_dedupe_range
[linux-2.6-block.git] / include / linux / clk-provider.h
CommitLineData
b2476490
MT
1/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
aa514ce3 14#include <linux/io.h>
355bb165 15#include <linux/of.h>
b2476490
MT
16
17#ifdef CONFIG_COMMON_CLK
18
b2476490
MT
19/*
20 * flags used across common struct clk. these flags should only affect the
21 * top-level framework. custom flags for dealing with hardware specifics
22 * belong in struct clk_foo
23 */
24#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
25#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
26#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
27#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
b9610e74 28 /* unused */
f7d8caad 29#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
a093bde2 30#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
819c1de3 31#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
5279fc40 32#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
d8d91987 33#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
2eb8c710 34#define CLK_SET_RATE_UNGATE BIT(10) /* clock needs to run to set rate */
32b9b109 35#define CLK_IS_CRITICAL BIT(11) /* do not gate, ever */
a4b3518d
DA
36/* parents need enable during gate/ungate, set rate and re-parent */
37#define CLK_OPS_PARENT_ENABLE BIT(12)
b2476490 38
61ae7656 39struct clk;
0197b3ea 40struct clk_hw;
035a61c3 41struct clk_core;
c646cbf1 42struct dentry;
0197b3ea 43
0817b62c
BB
44/**
45 * struct clk_rate_request - Structure encoding the clk constraints that
46 * a clock user might require.
47 *
48 * @rate: Requested clock rate. This field will be adjusted by
49 * clock drivers according to hardware capabilities.
50 * @min_rate: Minimum rate imposed by clk users.
1971dfb7 51 * @max_rate: Maximum rate imposed by clk users.
0817b62c
BB
52 * @best_parent_rate: The best parent rate a parent can provide to fulfill the
53 * requested constraints.
54 * @best_parent_hw: The most appropriate parent clock that fulfills the
55 * requested constraints.
56 *
57 */
58struct clk_rate_request {
59 unsigned long rate;
60 unsigned long min_rate;
61 unsigned long max_rate;
62 unsigned long best_parent_rate;
63 struct clk_hw *best_parent_hw;
64};
65
b2476490
MT
66/**
67 * struct clk_ops - Callback operations for hardware clocks; these are to
68 * be provided by the clock implementation, and will be called by drivers
69 * through the clk_* api.
70 *
71 * @prepare: Prepare the clock for enabling. This must not return until
725b418b
GU
72 * the clock is fully prepared, and it's safe to call clk_enable.
73 * This callback is intended to allow clock implementations to
74 * do any initialisation that may sleep. Called with
75 * prepare_lock held.
b2476490
MT
76 *
77 * @unprepare: Release the clock from its prepared state. This will typically
725b418b
GU
78 * undo any work done in the @prepare callback. Called with
79 * prepare_lock held.
b2476490 80 *
3d6ee287
UH
81 * @is_prepared: Queries the hardware to determine if the clock is prepared.
82 * This function is allowed to sleep. Optional, if this op is not
83 * set then the prepare count will be used.
84 *
3cc8247f
UH
85 * @unprepare_unused: Unprepare the clock atomically. Only called from
86 * clk_disable_unused for prepare clocks with special needs.
87 * Called with prepare mutex held. This function may sleep.
88 *
b2476490 89 * @enable: Enable the clock atomically. This must not return until the
725b418b
GU
90 * clock is generating a valid clock signal, usable by consumer
91 * devices. Called with enable_lock held. This function must not
92 * sleep.
b2476490
MT
93 *
94 * @disable: Disable the clock atomically. Called with enable_lock held.
725b418b 95 * This function must not sleep.
b2476490 96 *
119c7127 97 * @is_enabled: Queries the hardware to determine if the clock is enabled.
725b418b
GU
98 * This function must not sleep. Optional, if this op is not
99 * set then the enable count will be used.
119c7127 100 *
7c045a55
MT
101 * @disable_unused: Disable the clock atomically. Only called from
102 * clk_disable_unused for gate clocks with special needs.
103 * Called with enable_lock held. This function must not
104 * sleep.
105 *
7ce3e8cc 106 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
725b418b
GU
107 * parent rate is an input parameter. It is up to the caller to
108 * ensure that the prepare_mutex is held across this call.
109 * Returns the calculated rate. Optional, but recommended - if
110 * this op is not set then clock rate will be initialized to 0.
b2476490
MT
111 *
112 * @round_rate: Given a target rate as input, returns the closest rate actually
54e73016
GU
113 * supported by the clock. The parent rate is an input/output
114 * parameter.
b2476490 115 *
71472c0c
JH
116 * @determine_rate: Given a target rate as input, returns the closest rate
117 * actually supported by the clock, and optionally the parent clock
118 * that should be used to provide the clock rate.
119 *
b2476490 120 * @set_parent: Change the input source of this clock; for clocks with multiple
54e73016
GU
121 * possible parents specify a new parent by passing in the index
122 * as a u8 corresponding to the parent in either the .parent_names
123 * or .parents arrays. This function in affect translates an
124 * array index into the value programmed into the hardware.
125 * Returns 0 on success, -EERROR otherwise.
126 *
b2476490 127 * @get_parent: Queries the hardware to determine the parent of a clock. The
725b418b
GU
128 * return value is a u8 which specifies the index corresponding to
129 * the parent clock. This index can be applied to either the
130 * .parent_names or .parents arrays. In short, this function
131 * translates the parent value read from hardware into an array
132 * index. Currently only called when the clock is initialized by
133 * __clk_init. This callback is mandatory for clocks with
134 * multiple parents. It is optional (and unnecessary) for clocks
135 * with 0 or 1 parents.
b2476490 136 *
1c0035d7
SG
137 * @set_rate: Change the rate of this clock. The requested rate is specified
138 * by the second argument, which should typically be the return
139 * of .round_rate call. The third argument gives the parent rate
140 * which is likely helpful for most .set_rate implementation.
141 * Returns 0 on success, -EERROR otherwise.
b2476490 142 *
3fa2252b
SB
143 * @set_rate_and_parent: Change the rate and the parent of this clock. The
144 * requested rate is specified by the second argument, which
145 * should typically be the return of .round_rate call. The
146 * third argument gives the parent rate which is likely helpful
147 * for most .set_rate_and_parent implementation. The fourth
148 * argument gives the parent index. This callback is optional (and
149 * unnecessary) for clocks with 0 or 1 parents as well as
150 * for clocks that can tolerate switching the rate and the parent
151 * separately via calls to .set_parent and .set_rate.
152 * Returns 0 on success, -EERROR otherwise.
153 *
54e73016
GU
154 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
155 * is expressed in ppb (parts per billion). The parent accuracy is
156 * an input parameter.
157 * Returns the calculated accuracy. Optional - if this op is not
158 * set then clock accuracy will be initialized to parent accuracy
159 * or 0 (perfect clock) if clock has no parent.
160 *
9824cf73
MR
161 * @get_phase: Queries the hardware to get the current phase of a clock.
162 * Returned values are 0-359 degrees on success, negative
163 * error codes on failure.
164 *
e59c5371
MT
165 * @set_phase: Shift the phase this clock signal in degrees specified
166 * by the second argument. Valid values for degrees are
167 * 0-359. Return 0 on success, otherwise -EERROR.
168 *
54e73016
GU
169 * @init: Perform platform-specific initialization magic.
170 * This is not not used by any of the basic clock types.
171 * Please consider other ways of solving initialization problems
172 * before using this callback, as its use is discouraged.
173 *
c646cbf1
AE
174 * @debug_init: Set up type-specific debugfs entries for this clock. This
175 * is called once, after the debugfs directory entry for this
176 * clock has been created. The dentry pointer representing that
177 * directory is provided as an argument. Called with
178 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
179 *
3fa2252b 180 *
b2476490
MT
181 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
182 * implementations to split any work between atomic (enable) and sleepable
183 * (prepare) contexts. If enabling a clock requires code that might sleep,
184 * this must be done in clk_prepare. Clock enable code that will never be
7ce3e8cc 185 * called in a sleepable context may be implemented in clk_enable.
b2476490
MT
186 *
187 * Typically, drivers will call clk_prepare when a clock may be needed later
188 * (eg. when a device is opened), and clk_enable when the clock is actually
189 * required (eg. from an interrupt). Note that clk_prepare MUST have been
190 * called before clk_enable.
191 */
192struct clk_ops {
193 int (*prepare)(struct clk_hw *hw);
194 void (*unprepare)(struct clk_hw *hw);
3d6ee287 195 int (*is_prepared)(struct clk_hw *hw);
3cc8247f 196 void (*unprepare_unused)(struct clk_hw *hw);
b2476490
MT
197 int (*enable)(struct clk_hw *hw);
198 void (*disable)(struct clk_hw *hw);
199 int (*is_enabled)(struct clk_hw *hw);
7c045a55 200 void (*disable_unused)(struct clk_hw *hw);
b2476490
MT
201 unsigned long (*recalc_rate)(struct clk_hw *hw,
202 unsigned long parent_rate);
54e73016
GU
203 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
204 unsigned long *parent_rate);
0817b62c
BB
205 int (*determine_rate)(struct clk_hw *hw,
206 struct clk_rate_request *req);
b2476490
MT
207 int (*set_parent)(struct clk_hw *hw, u8 index);
208 u8 (*get_parent)(struct clk_hw *hw);
54e73016
GU
209 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
210 unsigned long parent_rate);
3fa2252b
SB
211 int (*set_rate_and_parent)(struct clk_hw *hw,
212 unsigned long rate,
213 unsigned long parent_rate, u8 index);
5279fc40
BB
214 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
215 unsigned long parent_accuracy);
9824cf73 216 int (*get_phase)(struct clk_hw *hw);
e59c5371 217 int (*set_phase)(struct clk_hw *hw, int degrees);
b2476490 218 void (*init)(struct clk_hw *hw);
c646cbf1 219 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
b2476490
MT
220};
221
0197b3ea
SK
222/**
223 * struct clk_init_data - holds init data that's common to all clocks and is
224 * shared between the clock provider and the common clock framework.
225 *
226 * @name: clock name
227 * @ops: operations this clock supports
228 * @parent_names: array of string names for all possible parents
229 * @num_parents: number of possible parents
230 * @flags: framework-level hints and quirks
231 */
232struct clk_init_data {
233 const char *name;
234 const struct clk_ops *ops;
2893c379 235 const char * const *parent_names;
0197b3ea
SK
236 u8 num_parents;
237 unsigned long flags;
238};
239
240/**
241 * struct clk_hw - handle for traversing from a struct clk to its corresponding
242 * hardware-specific structure. struct clk_hw should be declared within struct
243 * clk_foo and then referenced by the struct clk instance that uses struct
244 * clk_foo's clk_ops
245 *
035a61c3
TV
246 * @core: pointer to the struct clk_core instance that points back to this
247 * struct clk_hw instance
248 *
249 * @clk: pointer to the per-user struct clk instance that can be used to call
250 * into the clk API
0197b3ea
SK
251 *
252 * @init: pointer to struct clk_init_data that contains the init data shared
253 * with the common clock framework.
254 */
255struct clk_hw {
035a61c3 256 struct clk_core *core;
0197b3ea 257 struct clk *clk;
dc4cd941 258 const struct clk_init_data *init;
0197b3ea
SK
259};
260
9d9f78ed
MT
261/*
262 * DOC: Basic clock implementations common to many platforms
263 *
264 * Each basic clock hardware type is comprised of a structure describing the
265 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
266 * unique flags for that hardware type, a registration function and an
267 * alternative macro for static initialization
268 */
269
270/**
271 * struct clk_fixed_rate - fixed-rate clock
272 * @hw: handle between common and hardware-specific interfaces
273 * @fixed_rate: constant frequency of clock
274 */
275struct clk_fixed_rate {
276 struct clk_hw hw;
277 unsigned long fixed_rate;
0903ea60 278 unsigned long fixed_accuracy;
9d9f78ed
MT
279 u8 flags;
280};
281
5fd9c05c
GT
282#define to_clk_fixed_rate(_hw) container_of(_hw, struct clk_fixed_rate, hw)
283
bffad66e 284extern const struct clk_ops clk_fixed_rate_ops;
9d9f78ed
MT
285struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
286 const char *parent_name, unsigned long flags,
287 unsigned long fixed_rate);
26ef56be
SB
288struct clk_hw *clk_hw_register_fixed_rate(struct device *dev, const char *name,
289 const char *parent_name, unsigned long flags,
290 unsigned long fixed_rate);
0903ea60
BB
291struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
292 const char *name, const char *parent_name, unsigned long flags,
293 unsigned long fixed_rate, unsigned long fixed_accuracy);
0b225e41 294void clk_unregister_fixed_rate(struct clk *clk);
26ef56be
SB
295struct clk_hw *clk_hw_register_fixed_rate_with_accuracy(struct device *dev,
296 const char *name, const char *parent_name, unsigned long flags,
297 unsigned long fixed_rate, unsigned long fixed_accuracy);
52445637 298void clk_hw_unregister_fixed_rate(struct clk_hw *hw);
26ef56be 299
015ba402
GL
300void of_fixed_clk_setup(struct device_node *np);
301
9d9f78ed
MT
302/**
303 * struct clk_gate - gating clock
304 *
305 * @hw: handle between common and hardware-specific interfaces
306 * @reg: register controlling gate
307 * @bit_idx: single bit controlling gate
308 * @flags: hardware-specific flags
309 * @lock: register lock
310 *
311 * Clock which can gate its output. Implements .enable & .disable
312 *
313 * Flags:
1f73f31a 314 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
725b418b
GU
315 * enable the clock. Setting this flag does the opposite: setting the bit
316 * disable the clock and clearing it enables the clock
04577994 317 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
725b418b
GU
318 * of this register, and mask of gate bits are in higher 16-bit of this
319 * register. While setting the gate bits, higher 16-bit should also be
320 * updated to indicate changing gate bits.
9d9f78ed
MT
321 */
322struct clk_gate {
323 struct clk_hw hw;
324 void __iomem *reg;
325 u8 bit_idx;
326 u8 flags;
327 spinlock_t *lock;
9d9f78ed
MT
328};
329
5fd9c05c
GT
330#define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
331
9d9f78ed 332#define CLK_GATE_SET_TO_DISABLE BIT(0)
04577994 333#define CLK_GATE_HIWORD_MASK BIT(1)
9d9f78ed 334
bffad66e 335extern const struct clk_ops clk_gate_ops;
9d9f78ed
MT
336struct clk *clk_register_gate(struct device *dev, const char *name,
337 const char *parent_name, unsigned long flags,
338 void __iomem *reg, u8 bit_idx,
339 u8 clk_gate_flags, spinlock_t *lock);
e270d8cb
SB
340struct clk_hw *clk_hw_register_gate(struct device *dev, const char *name,
341 const char *parent_name, unsigned long flags,
342 void __iomem *reg, u8 bit_idx,
343 u8 clk_gate_flags, spinlock_t *lock);
4e3c021f 344void clk_unregister_gate(struct clk *clk);
e270d8cb 345void clk_hw_unregister_gate(struct clk_hw *hw);
9d9f78ed 346
357c3f0a
RN
347struct clk_div_table {
348 unsigned int val;
349 unsigned int div;
350};
351
9d9f78ed
MT
352/**
353 * struct clk_divider - adjustable divider clock
354 *
355 * @hw: handle between common and hardware-specific interfaces
356 * @reg: register containing the divider
357 * @shift: shift to the divider bit field
358 * @width: width of the divider bit field
357c3f0a 359 * @table: array of value/divider pairs, last entry should have div = 0
9d9f78ed
MT
360 * @lock: register lock
361 *
362 * Clock with an adjustable divider affecting its output frequency. Implements
363 * .recalc_rate, .set_rate and .round_rate
364 *
365 * Flags:
366 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
725b418b
GU
367 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
368 * the raw value read from the register, with the value of zero considered
056b2053 369 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
9d9f78ed 370 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
725b418b 371 * the hardware register
056b2053
SB
372 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
373 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
374 * Some hardware implementations gracefully handle this case and allow a
375 * zero divisor by not modifying their input clock
376 * (divide by one / bypass).
d57dfe75 377 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
725b418b
GU
378 * of this register, and mask of divider bits are in higher 16-bit of this
379 * register. While setting the divider bits, higher 16-bit should also be
380 * updated to indicate changing divider bits.
774b5143
MC
381 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
382 * to the closest integer instead of the up one.
79c6ab50
HS
383 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
384 * not be changed by the clock framework.
afe76c8f
JQ
385 * CLK_DIVIDER_MAX_AT_ZERO - For dividers which are like CLK_DIVIDER_ONE_BASED
386 * except when the value read from the register is zero, the divisor is
387 * 2^width of the field.
9d9f78ed
MT
388 */
389struct clk_divider {
390 struct clk_hw hw;
391 void __iomem *reg;
392 u8 shift;
393 u8 width;
394 u8 flags;
357c3f0a 395 const struct clk_div_table *table;
9d9f78ed 396 spinlock_t *lock;
9d9f78ed
MT
397};
398
5fd9c05c
GT
399#define to_clk_divider(_hw) container_of(_hw, struct clk_divider, hw)
400
9d9f78ed
MT
401#define CLK_DIVIDER_ONE_BASED BIT(0)
402#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
056b2053 403#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
d57dfe75 404#define CLK_DIVIDER_HIWORD_MASK BIT(3)
774b5143 405#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
79c6ab50 406#define CLK_DIVIDER_READ_ONLY BIT(5)
afe76c8f 407#define CLK_DIVIDER_MAX_AT_ZERO BIT(6)
9d9f78ed 408
bffad66e 409extern const struct clk_ops clk_divider_ops;
50359819 410extern const struct clk_ops clk_divider_ro_ops;
bca9690b
SB
411
412unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
413 unsigned int val, const struct clk_div_table *table,
414 unsigned long flags);
415long divider_round_rate(struct clk_hw *hw, unsigned long rate,
416 unsigned long *prate, const struct clk_div_table *table,
417 u8 width, unsigned long flags);
418int divider_get_val(unsigned long rate, unsigned long parent_rate,
419 const struct clk_div_table *table, u8 width,
420 unsigned long flags);
421
9d9f78ed
MT
422struct clk *clk_register_divider(struct device *dev, const char *name,
423 const char *parent_name, unsigned long flags,
424 void __iomem *reg, u8 shift, u8 width,
425 u8 clk_divider_flags, spinlock_t *lock);
eb7d264f
SB
426struct clk_hw *clk_hw_register_divider(struct device *dev, const char *name,
427 const char *parent_name, unsigned long flags,
428 void __iomem *reg, u8 shift, u8 width,
429 u8 clk_divider_flags, spinlock_t *lock);
357c3f0a
RN
430struct clk *clk_register_divider_table(struct device *dev, const char *name,
431 const char *parent_name, unsigned long flags,
432 void __iomem *reg, u8 shift, u8 width,
433 u8 clk_divider_flags, const struct clk_div_table *table,
434 spinlock_t *lock);
eb7d264f
SB
435struct clk_hw *clk_hw_register_divider_table(struct device *dev,
436 const char *name, const char *parent_name, unsigned long flags,
437 void __iomem *reg, u8 shift, u8 width,
438 u8 clk_divider_flags, const struct clk_div_table *table,
439 spinlock_t *lock);
4e3c021f 440void clk_unregister_divider(struct clk *clk);
eb7d264f 441void clk_hw_unregister_divider(struct clk_hw *hw);
9d9f78ed
MT
442
443/**
444 * struct clk_mux - multiplexer clock
445 *
446 * @hw: handle between common and hardware-specific interfaces
447 * @reg: register controlling multiplexer
448 * @shift: shift to multiplexer bit field
449 * @width: width of mutliplexer bit field
3566d40c 450 * @flags: hardware-specific flags
9d9f78ed
MT
451 * @lock: register lock
452 *
453 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
454 * and .recalc_rate
455 *
456 * Flags:
457 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
1f73f31a 458 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
ba492e90 459 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
725b418b
GU
460 * register, and mask of mux bits are in higher 16-bit of this register.
461 * While setting the mux bits, higher 16-bit should also be updated to
462 * indicate changing mux bits.
15a02c1f
SB
463 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
464 * frequency.
9d9f78ed
MT
465 */
466struct clk_mux {
467 struct clk_hw hw;
468 void __iomem *reg;
ce4f3313
PDS
469 u32 *table;
470 u32 mask;
9d9f78ed 471 u8 shift;
9d9f78ed
MT
472 u8 flags;
473 spinlock_t *lock;
474};
475
5fd9c05c
GT
476#define to_clk_mux(_hw) container_of(_hw, struct clk_mux, hw)
477
9d9f78ed
MT
478#define CLK_MUX_INDEX_ONE BIT(0)
479#define CLK_MUX_INDEX_BIT BIT(1)
ba492e90 480#define CLK_MUX_HIWORD_MASK BIT(2)
15a02c1f
SB
481#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
482#define CLK_MUX_ROUND_CLOSEST BIT(4)
9d9f78ed 483
bffad66e 484extern const struct clk_ops clk_mux_ops;
c57acd14 485extern const struct clk_ops clk_mux_ro_ops;
ce4f3313 486
9d9f78ed 487struct clk *clk_register_mux(struct device *dev, const char *name,
2893c379
SH
488 const char * const *parent_names, u8 num_parents,
489 unsigned long flags,
9d9f78ed
MT
490 void __iomem *reg, u8 shift, u8 width,
491 u8 clk_mux_flags, spinlock_t *lock);
264b3171
SB
492struct clk_hw *clk_hw_register_mux(struct device *dev, const char *name,
493 const char * const *parent_names, u8 num_parents,
494 unsigned long flags,
495 void __iomem *reg, u8 shift, u8 width,
496 u8 clk_mux_flags, spinlock_t *lock);
b2476490 497
ce4f3313 498struct clk *clk_register_mux_table(struct device *dev, const char *name,
2893c379
SH
499 const char * const *parent_names, u8 num_parents,
500 unsigned long flags,
ce4f3313
PDS
501 void __iomem *reg, u8 shift, u32 mask,
502 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
264b3171
SB
503struct clk_hw *clk_hw_register_mux_table(struct device *dev, const char *name,
504 const char * const *parent_names, u8 num_parents,
505 unsigned long flags,
506 void __iomem *reg, u8 shift, u32 mask,
507 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
ce4f3313 508
4e3c021f 509void clk_unregister_mux(struct clk *clk);
264b3171 510void clk_hw_unregister_mux(struct clk_hw *hw);
4e3c021f 511
79b16641
GC
512void of_fixed_factor_clk_setup(struct device_node *node);
513
f0948f59
SH
514/**
515 * struct clk_fixed_factor - fixed multiplier and divider clock
516 *
517 * @hw: handle between common and hardware-specific interfaces
518 * @mult: multiplier
519 * @div: divider
520 *
521 * Clock with a fixed multiplier and divider. The output frequency is the
522 * parent clock rate divided by div and multiplied by mult.
523 * Implements .recalc_rate, .set_rate and .round_rate
524 */
525
526struct clk_fixed_factor {
527 struct clk_hw hw;
528 unsigned int mult;
529 unsigned int div;
530};
531
5fd9c05c
GT
532#define to_clk_fixed_factor(_hw) container_of(_hw, struct clk_fixed_factor, hw)
533
3037e9ea 534extern const struct clk_ops clk_fixed_factor_ops;
f0948f59
SH
535struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
536 const char *parent_name, unsigned long flags,
537 unsigned int mult, unsigned int div);
cbf9591f 538void clk_unregister_fixed_factor(struct clk *clk);
0759ac8a
SB
539struct clk_hw *clk_hw_register_fixed_factor(struct device *dev,
540 const char *name, const char *parent_name, unsigned long flags,
541 unsigned int mult, unsigned int div);
542void clk_hw_unregister_fixed_factor(struct clk_hw *hw);
f0948f59 543
e2d0e90f
HK
544/**
545 * struct clk_fractional_divider - adjustable fractional divider clock
546 *
547 * @hw: handle between common and hardware-specific interfaces
548 * @reg: register containing the divider
549 * @mshift: shift to the numerator bit field
550 * @mwidth: width of the numerator bit field
551 * @nshift: shift to the denominator bit field
552 * @nwidth: width of the denominator bit field
553 * @lock: register lock
554 *
555 * Clock with adjustable fractional divider affecting its output frequency.
556 */
e2d0e90f
HK
557struct clk_fractional_divider {
558 struct clk_hw hw;
559 void __iomem *reg;
560 u8 mshift;
934e2536 561 u8 mwidth;
e2d0e90f
HK
562 u32 mmask;
563 u8 nshift;
934e2536 564 u8 nwidth;
e2d0e90f
HK
565 u32 nmask;
566 u8 flags;
567 spinlock_t *lock;
568};
569
5fd9c05c
GT
570#define to_clk_fd(_hw) container_of(_hw, struct clk_fractional_divider, hw)
571
e2d0e90f
HK
572extern const struct clk_ops clk_fractional_divider_ops;
573struct clk *clk_register_fractional_divider(struct device *dev,
574 const char *name, const char *parent_name, unsigned long flags,
575 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
576 u8 clk_divider_flags, spinlock_t *lock);
39b44cff
SB
577struct clk_hw *clk_hw_register_fractional_divider(struct device *dev,
578 const char *name, const char *parent_name, unsigned long flags,
579 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
580 u8 clk_divider_flags, spinlock_t *lock);
581void clk_hw_unregister_fractional_divider(struct clk_hw *hw);
e2d0e90f 582
f2e0a532
MR
583/**
584 * struct clk_multiplier - adjustable multiplier clock
585 *
586 * @hw: handle between common and hardware-specific interfaces
587 * @reg: register containing the multiplier
588 * @shift: shift to the multiplier bit field
589 * @width: width of the multiplier bit field
590 * @lock: register lock
591 *
592 * Clock with an adjustable multiplier affecting its output frequency.
593 * Implements .recalc_rate, .set_rate and .round_rate
594 *
595 * Flags:
596 * CLK_MULTIPLIER_ZERO_BYPASS - By default, the multiplier is the value read
597 * from the register, with 0 being a valid value effectively
598 * zeroing the output clock rate. If CLK_MULTIPLIER_ZERO_BYPASS is
599 * set, then a null multiplier will be considered as a bypass,
600 * leaving the parent rate unmodified.
601 * CLK_MULTIPLIER_ROUND_CLOSEST - Makes the best calculated divider to be
602 * rounded to the closest integer instead of the down one.
603 */
604struct clk_multiplier {
605 struct clk_hw hw;
606 void __iomem *reg;
607 u8 shift;
608 u8 width;
609 u8 flags;
610 spinlock_t *lock;
611};
612
5fd9c05c
GT
613#define to_clk_multiplier(_hw) container_of(_hw, struct clk_multiplier, hw)
614
f2e0a532
MR
615#define CLK_MULTIPLIER_ZERO_BYPASS BIT(0)
616#define CLK_MULTIPLIER_ROUND_CLOSEST BIT(1)
617
618extern const struct clk_ops clk_multiplier_ops;
619
ece70094
PG
620/***
621 * struct clk_composite - aggregate clock of mux, divider and gate clocks
622 *
623 * @hw: handle between common and hardware-specific interfaces
d3a1c7be
MT
624 * @mux_hw: handle between composite and hardware-specific mux clock
625 * @rate_hw: handle between composite and hardware-specific rate clock
626 * @gate_hw: handle between composite and hardware-specific gate clock
ece70094 627 * @mux_ops: clock ops for mux
d3a1c7be 628 * @rate_ops: clock ops for rate
ece70094
PG
629 * @gate_ops: clock ops for gate
630 */
631struct clk_composite {
632 struct clk_hw hw;
633 struct clk_ops ops;
634
635 struct clk_hw *mux_hw;
d3a1c7be 636 struct clk_hw *rate_hw;
ece70094
PG
637 struct clk_hw *gate_hw;
638
639 const struct clk_ops *mux_ops;
d3a1c7be 640 const struct clk_ops *rate_ops;
ece70094
PG
641 const struct clk_ops *gate_ops;
642};
643
5fd9c05c
GT
644#define to_clk_composite(_hw) container_of(_hw, struct clk_composite, hw)
645
ece70094 646struct clk *clk_register_composite(struct device *dev, const char *name,
2893c379 647 const char * const *parent_names, int num_parents,
ece70094 648 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
d3a1c7be 649 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
ece70094
PG
650 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
651 unsigned long flags);
92a39d90 652void clk_unregister_composite(struct clk *clk);
49cb392d
SB
653struct clk_hw *clk_hw_register_composite(struct device *dev, const char *name,
654 const char * const *parent_names, int num_parents,
655 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
656 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
657 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
658 unsigned long flags);
659void clk_hw_unregister_composite(struct clk_hw *hw);
ece70094 660
c873d14d
JS
661/***
662 * struct clk_gpio_gate - gpio gated clock
663 *
664 * @hw: handle between common and hardware-specific interfaces
665 * @gpiod: gpio descriptor
666 *
667 * Clock with a gpio control for enabling and disabling the parent clock.
668 * Implements .enable, .disable and .is_enabled
669 */
670
671struct clk_gpio {
672 struct clk_hw hw;
673 struct gpio_desc *gpiod;
674};
675
5fd9c05c
GT
676#define to_clk_gpio(_hw) container_of(_hw, struct clk_gpio, hw)
677
c873d14d
JS
678extern const struct clk_ops clk_gpio_gate_ops;
679struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
820ad975 680 const char *parent_name, unsigned gpio, bool active_low,
c873d14d 681 unsigned long flags);
b120743a
SB
682struct clk_hw *clk_hw_register_gpio_gate(struct device *dev, const char *name,
683 const char *parent_name, unsigned gpio, bool active_low,
684 unsigned long flags);
685void clk_hw_unregister_gpio_gate(struct clk_hw *hw);
c873d14d 686
80eeb1f0
SS
687/**
688 * struct clk_gpio_mux - gpio controlled clock multiplexer
689 *
690 * @hw: see struct clk_gpio
691 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
692 *
693 * Clock with a gpio control for selecting the parent clock.
694 * Implements .get_parent, .set_parent and .determine_rate
695 */
696
697extern const struct clk_ops clk_gpio_mux_ops;
698struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
37bff2c1 699 const char * const *parent_names, u8 num_parents, unsigned gpio,
80eeb1f0 700 bool active_low, unsigned long flags);
b120743a
SB
701struct clk_hw *clk_hw_register_gpio_mux(struct device *dev, const char *name,
702 const char * const *parent_names, u8 num_parents, unsigned gpio,
703 bool active_low, unsigned long flags);
704void clk_hw_unregister_gpio_mux(struct clk_hw *hw);
80eeb1f0 705
b2476490
MT
706/**
707 * clk_register - allocate a new clock, register it and return an opaque cookie
708 * @dev: device that is registering this clock
b2476490 709 * @hw: link to hardware-specific clock data
b2476490
MT
710 *
711 * clk_register is the primary interface for populating the clock tree with new
712 * clock nodes. It returns a pointer to the newly allocated struct clk which
713 * cannot be dereferenced by driver code but may be used in conjuction with the
d1302a36
MT
714 * rest of the clock API. In the event of an error clk_register will return an
715 * error code; drivers must test for an error code after calling clk_register.
b2476490 716 */
0197b3ea 717struct clk *clk_register(struct device *dev, struct clk_hw *hw);
46c8773a 718struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
b2476490 719
4143804c
SB
720int __must_check clk_hw_register(struct device *dev, struct clk_hw *hw);
721int __must_check devm_clk_hw_register(struct device *dev, struct clk_hw *hw);
722
1df5c939 723void clk_unregister(struct clk *clk);
46c8773a 724void devm_clk_unregister(struct device *dev, struct clk *clk);
1df5c939 725
4143804c
SB
726void clk_hw_unregister(struct clk_hw *hw);
727void devm_clk_hw_unregister(struct device *dev, struct clk_hw *hw);
728
b2476490 729/* helper functions */
b76281cb 730const char *__clk_get_name(const struct clk *clk);
e7df6f6e 731const char *clk_hw_get_name(const struct clk_hw *hw);
b2476490 732struct clk_hw *__clk_get_hw(struct clk *clk);
e7df6f6e
SB
733unsigned int clk_hw_get_num_parents(const struct clk_hw *hw);
734struct clk_hw *clk_hw_get_parent(const struct clk_hw *hw);
735struct clk_hw *clk_hw_get_parent_by_index(const struct clk_hw *hw,
1a9c069c 736 unsigned int index);
93874681 737unsigned int __clk_get_enable_count(struct clk *clk);
e7df6f6e 738unsigned long clk_hw_get_rate(const struct clk_hw *hw);
b2476490 739unsigned long __clk_get_flags(struct clk *clk);
e7df6f6e
SB
740unsigned long clk_hw_get_flags(const struct clk_hw *hw);
741bool clk_hw_is_prepared(const struct clk_hw *hw);
be68bf88 742bool clk_hw_is_enabled(const struct clk_hw *hw);
2ac6b1f5 743bool __clk_is_enabled(struct clk *clk);
b2476490 744struct clk *__clk_lookup(const char *name);
0817b62c
BB
745int __clk_mux_determine_rate(struct clk_hw *hw,
746 struct clk_rate_request *req);
747int __clk_determine_rate(struct clk_hw *core, struct clk_rate_request *req);
748int __clk_mux_determine_rate_closest(struct clk_hw *hw,
749 struct clk_rate_request *req);
42c86547 750void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
9783c0d9
SB
751void clk_hw_set_rate_range(struct clk_hw *hw, unsigned long min_rate,
752 unsigned long max_rate);
b2476490 753
2e65d8bf
JMC
754static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
755{
756 dst->clk = src->clk;
757 dst->core = src->core;
758}
759
b2476490
MT
760/*
761 * FIXME clock api without lock protection
762 */
1a9c069c 763unsigned long clk_hw_round_rate(struct clk_hw *hw, unsigned long rate);
b2476490 764
766e6a4e
GL
765struct of_device_id;
766
767typedef void (*of_clk_init_cb_t)(struct device_node *);
768
0b151deb
SH
769struct clk_onecell_data {
770 struct clk **clks;
771 unsigned int clk_num;
772};
773
0861e5b8
SB
774struct clk_hw_onecell_data {
775 size_t num;
776 struct clk_hw *hws[];
777};
778
819b4861
TK
779extern struct of_device_id __clk_of_table;
780
54196ccb 781#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
0b151deb
SH
782
783#ifdef CONFIG_OF
766e6a4e
GL
784int of_clk_add_provider(struct device_node *np,
785 struct clk *(*clk_src_get)(struct of_phandle_args *args,
786 void *data),
787 void *data);
0861e5b8
SB
788int of_clk_add_hw_provider(struct device_node *np,
789 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
790 void *data),
791 void *data);
766e6a4e
GL
792void of_clk_del_provider(struct device_node *np);
793struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
794 void *data);
0861e5b8
SB
795struct clk_hw *of_clk_hw_simple_get(struct of_phandle_args *clkspec,
796 void *data);
494bfec9 797struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
0861e5b8
SB
798struct clk_hw *of_clk_hw_onecell_get(struct of_phandle_args *clkspec,
799 void *data);
929e7f3b 800unsigned int of_clk_get_parent_count(struct device_node *np);
2e61dfb3
DN
801int of_clk_parent_fill(struct device_node *np, const char **parents,
802 unsigned int size);
766e6a4e 803const char *of_clk_get_parent_name(struct device_node *np, int index);
d56f8994
LJ
804int of_clk_detect_critical(struct device_node *np, int index,
805 unsigned long *flags);
766e6a4e
GL
806void of_clk_init(const struct of_device_id *matches);
807
0b151deb 808#else /* !CONFIG_OF */
f2f6c255 809
0b151deb
SH
810static inline int of_clk_add_provider(struct device_node *np,
811 struct clk *(*clk_src_get)(struct of_phandle_args *args,
812 void *data),
813 void *data)
814{
815 return 0;
816}
0861e5b8
SB
817static inline int of_clk_add_hw_provider(struct device_node *np,
818 struct clk_hw *(*get)(struct of_phandle_args *clkspec,
819 void *data),
820 void *data)
821{
822 return 0;
823}
20dd882a 824static inline void of_clk_del_provider(struct device_node *np) {}
0b151deb
SH
825static inline struct clk *of_clk_src_simple_get(
826 struct of_phandle_args *clkspec, void *data)
827{
828 return ERR_PTR(-ENOENT);
829}
0861e5b8
SB
830static inline struct clk_hw *
831of_clk_hw_simple_get(struct of_phandle_args *clkspec, void *data)
832{
833 return ERR_PTR(-ENOENT);
834}
0b151deb
SH
835static inline struct clk *of_clk_src_onecell_get(
836 struct of_phandle_args *clkspec, void *data)
837{
838 return ERR_PTR(-ENOENT);
839}
0861e5b8
SB
840static inline struct clk_hw *
841of_clk_hw_onecell_get(struct of_phandle_args *clkspec, void *data)
842{
843 return ERR_PTR(-ENOENT);
844}
679c51cf
SB
845static inline int of_clk_get_parent_count(struct device_node *np)
846{
847 return 0;
848}
849static inline int of_clk_parent_fill(struct device_node *np,
850 const char **parents, unsigned int size)
851{
852 return 0;
853}
0b151deb
SH
854static inline const char *of_clk_get_parent_name(struct device_node *np,
855 int index)
856{
857 return NULL;
858}
d56f8994
LJ
859static inline int of_clk_detect_critical(struct device_node *np, int index,
860 unsigned long *flags)
861{
862 return 0;
863}
20dd882a 864static inline void of_clk_init(const struct of_device_id *matches) {}
0b151deb 865#endif /* CONFIG_OF */
aa514ce3
GS
866
867/*
868 * wrap access to peripherals in accessor routines
869 * for improved portability across platforms
870 */
871
6d8cdb68
GS
872#if IS_ENABLED(CONFIG_PPC)
873
874static inline u32 clk_readl(u32 __iomem *reg)
875{
876 return ioread32be(reg);
877}
878
879static inline void clk_writel(u32 val, u32 __iomem *reg)
880{
881 iowrite32be(val, reg);
882}
883
884#else /* platform dependent I/O accessors */
885
aa514ce3
GS
886static inline u32 clk_readl(u32 __iomem *reg)
887{
888 return readl(reg);
889}
890
891static inline void clk_writel(u32 val, u32 __iomem *reg)
892{
893 writel(val, reg);
894}
895
6d8cdb68
GS
896#endif /* platform dependent I/O accessors */
897
fb2b3c9f 898#ifdef CONFIG_DEBUG_FS
61c7cddf 899struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
fb2b3c9f
PDS
900 void *data, const struct file_operations *fops);
901#endif
902
b2476490
MT
903#endif /* CONFIG_COMMON_CLK */
904#endif /* CLK_PROVIDER_H */