USB: xhci: Always align output device contexts to 64 bytes.
[linux-2.6-block.git] / drivers / usb / host / xhci.h
CommitLineData
74c68741
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
7f84eef0 27#include <linux/timer.h>
8e595a5d 28#include <linux/kernel.h>
74c68741
SS
29
30#include "../core/hcd.h"
31/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
33
34/* xHCI PCI Configuration Registers */
35#define XHCI_SBRN_OFFSET (0x60)
36
66d4eadd
SS
37/* Max number of USB devices for any host controller - limit in section 6.1 */
38#define MAX_HC_SLOTS 256
0f2a7930
SS
39/* Section 5.3.3 - MaxPorts */
40#define MAX_HC_PORTS 127
66d4eadd 41
74c68741
SS
42/*
43 * xHCI register interface.
44 * This corresponds to the eXtensible Host Controller Interface (xHCI)
45 * Revision 0.95 specification
74c68741
SS
46 */
47
48/**
49 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
50 * @hc_capbase: length of the capabilities register and HC version number
51 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
52 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
53 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
54 * @hcc_params: HCCPARAMS - Capability Parameters
55 * @db_off: DBOFF - Doorbell array offset
56 * @run_regs_off: RTSOFF - Runtime register space offset
57 */
58struct xhci_cap_regs {
59 u32 hc_capbase;
60 u32 hcs_params1;
61 u32 hcs_params2;
62 u32 hcs_params3;
63 u32 hcc_params;
64 u32 db_off;
65 u32 run_regs_off;
66 /* Reserved up to (CAPLENGTH - 0x1C) */
98441973 67};
74c68741
SS
68
69/* hc_capbase bitmasks */
70/* bits 7:0 - how long is the Capabilities register */
71#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
72/* bits 31:16 */
73#define HC_VERSION(p) (((p) >> 16) & 0xffff)
74
75/* HCSPARAMS1 - hcs_params1 - bitmasks */
76/* bits 0:7, Max Device Slots */
77#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
78#define HCS_SLOTS_MASK 0xff
79/* bits 8:18, Max Interrupters */
80#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
81/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
82#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
83
84/* HCSPARAMS2 - hcs_params2 - bitmasks */
85/* bits 0:3, frames or uframes that SW needs to queue transactions
86 * ahead of the HW to meet periodic deadlines */
87#define HCS_IST(p) (((p) >> 0) & 0xf)
88/* bits 4:7, max number of Event Ring segments */
89#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
90/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
91/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
254c80a3 92#define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
74c68741
SS
93
94/* HCSPARAMS3 - hcs_params3 - bitmasks */
95/* bits 0:7, Max U1 to U0 latency for the roothub ports */
96#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
97/* bits 16:31, Max U2 to U0 latency for the roothub ports */
98#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
99
100/* HCCPARAMS - hcc_params - bitmasks */
101/* true: HC can use 64-bit address pointers */
102#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
103/* true: HC can do bandwidth negotiation */
104#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
105/* true: HC uses 64-byte Device Context structures
106 * FIXME 64-byte context structures aren't supported yet.
107 */
108#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
109/* true: HC has port power switches */
110#define HCC_PPC(p) ((p) & (1 << 3))
111/* true: HC has port indicators */
112#define HCS_INDICATOR(p) ((p) & (1 << 4))
113/* true: HC has Light HC Reset Capability */
114#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
115/* true: HC supports latency tolerance messaging */
116#define HCC_LTC(p) ((p) & (1 << 6))
117/* true: no secondary Stream ID Support */
118#define HCC_NSS(p) ((p) & (1 << 7))
119/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
120#define HCC_MAX_PSA (1 << ((((p) >> 12) & 0xf) + 1))
121/* Extended Capabilities pointer from PCI base - section 5.3.6 */
122#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
123
124/* db_off bitmask - bits 0:1 reserved */
125#define DBOFF_MASK (~0x3)
126
127/* run_regs_off bitmask - bits 0:4 reserved */
128#define RTSOFF_MASK (~0x1f)
129
130
131/* Number of registers per port */
132#define NUM_PORT_REGS 4
133
134/**
135 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
136 * @command: USBCMD - xHC command register
137 * @status: USBSTS - xHC status register
138 * @page_size: This indicates the page size that the host controller
139 * supports. If bit n is set, the HC supports a page size
140 * of 2^(n+12), up to a 128MB page size.
141 * 4K is the minimum page size.
142 * @cmd_ring: CRP - 64-bit Command Ring Pointer
143 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
144 * @config_reg: CONFIG - Configure Register
145 * @port_status_base: PORTSCn - base address for Port Status and Control
146 * Each port has a Port Status and Control register,
147 * followed by a Port Power Management Status and Control
148 * register, a Port Link Info register, and a reserved
149 * register.
150 * @port_power_base: PORTPMSCn - base address for
151 * Port Power Management Status and Control
152 * @port_link_base: PORTLIn - base address for Port Link Info (current
153 * Link PM state and control) for USB 2.1 and USB 3.0
154 * devices.
155 */
156struct xhci_op_regs {
157 u32 command;
158 u32 status;
159 u32 page_size;
160 u32 reserved1;
161 u32 reserved2;
162 u32 dev_notification;
8e595a5d 163 u64 cmd_ring;
74c68741
SS
164 /* rsvd: offset 0x20-2F */
165 u32 reserved3[4];
8e595a5d 166 u64 dcbaa_ptr;
74c68741
SS
167 u32 config_reg;
168 /* rsvd: offset 0x3C-3FF */
169 u32 reserved4[241];
170 /* port 1 registers, which serve as a base address for other ports */
171 u32 port_status_base;
172 u32 port_power_base;
173 u32 port_link_base;
174 u32 reserved5;
175 /* registers for ports 2-255 */
176 u32 reserved6[NUM_PORT_REGS*254];
98441973 177};
74c68741
SS
178
179/* USBCMD - USB command - command bitmasks */
180/* start/stop HC execution - do not write unless HC is halted*/
181#define CMD_RUN XHCI_CMD_RUN
182/* Reset HC - resets internal HC state machine and all registers (except
183 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
184 * The xHCI driver must reinitialize the xHC after setting this bit.
185 */
186#define CMD_RESET (1 << 1)
187/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
188#define CMD_EIE XHCI_CMD_EIE
189/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
190#define CMD_HSEIE XHCI_CMD_HSEIE
191/* bits 4:6 are reserved (and should be preserved on writes). */
192/* light reset (port status stays unchanged) - reset completed when this is 0 */
193#define CMD_LRESET (1 << 7)
194/* FIXME: ignoring host controller save/restore state for now. */
195#define CMD_CSS (1 << 8)
196#define CMD_CRS (1 << 9)
197/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
198#define CMD_EWE XHCI_CMD_EWE
199/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
200 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
201 * '0' means the xHC can power it off if all ports are in the disconnect,
202 * disabled, or powered-off state.
203 */
204#define CMD_PM_INDEX (1 << 11)
205/* bits 12:31 are reserved (and should be preserved on writes). */
206
207/* USBSTS - USB status - status bitmasks */
208/* HC not running - set to 1 when run/stop bit is cleared. */
209#define STS_HALT XHCI_STS_HALT
210/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
211#define STS_FATAL (1 << 2)
212/* event interrupt - clear this prior to clearing any IP flags in IR set*/
213#define STS_EINT (1 << 3)
214/* port change detect */
215#define STS_PORT (1 << 4)
216/* bits 5:7 reserved and zeroed */
217/* save state status - '1' means xHC is saving state */
218#define STS_SAVE (1 << 8)
219/* restore state status - '1' means xHC is restoring state */
220#define STS_RESTORE (1 << 9)
221/* true: save or restore error */
222#define STS_SRE (1 << 10)
223/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
224#define STS_CNR XHCI_STS_CNR
225/* true: internal Host Controller Error - SW needs to reset and reinitialize */
226#define STS_HCE (1 << 12)
227/* bits 13:31 reserved and should be preserved */
228
229/*
230 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
231 * Generate a device notification event when the HC sees a transaction with a
232 * notification type that matches a bit set in this bit field.
233 */
234#define DEV_NOTE_MASK (0xffff)
235#define ENABLE_DEV_NOTE(x) (1 << x)
236/* Most of the device notification types should only be used for debug.
237 * SW does need to pay attention to function wake notifications.
238 */
239#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
240
0ebbab37
SS
241/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
242/* bit 0 is the command ring cycle state */
243/* stop ring operation after completion of the currently executing command */
244#define CMD_RING_PAUSE (1 << 1)
245/* stop ring immediately - abort the currently executing command */
246#define CMD_RING_ABORT (1 << 2)
247/* true: command ring is running */
248#define CMD_RING_RUNNING (1 << 3)
249/* bits 4:5 reserved and should be preserved */
250/* Command Ring pointer - bit mask for the lower 32 bits. */
8e595a5d 251#define CMD_RING_RSVD_BITS (0x3f)
0ebbab37 252
74c68741
SS
253/* CONFIG - Configure Register - config_reg bitmasks */
254/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
255#define MAX_DEVS(p) ((p) & 0xff)
256/* bits 8:31 - reserved and should be preserved */
257
258/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
259/* true: device connected */
260#define PORT_CONNECT (1 << 0)
261/* true: port enabled */
262#define PORT_PE (1 << 1)
263/* bit 2 reserved and zeroed */
264/* true: port has an over-current condition */
265#define PORT_OC (1 << 3)
266/* true: port reset signaling asserted */
267#define PORT_RESET (1 << 4)
268/* Port Link State - bits 5:8
269 * A read gives the current link PM state of the port,
270 * a write with Link State Write Strobe set sets the link state.
271 */
272/* true: port has power (see HCC_PPC) */
273#define PORT_POWER (1 << 9)
274/* bits 10:13 indicate device speed:
275 * 0 - undefined speed - port hasn't be initialized by a reset yet
276 * 1 - full speed
277 * 2 - low speed
278 * 3 - high speed
279 * 4 - super speed
280 * 5-15 reserved
281 */
3ffbba95
SS
282#define DEV_SPEED_MASK (0xf << 10)
283#define XDEV_FS (0x1 << 10)
284#define XDEV_LS (0x2 << 10)
285#define XDEV_HS (0x3 << 10)
286#define XDEV_SS (0x4 << 10)
74c68741 287#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
3ffbba95
SS
288#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
289#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
290#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
291#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
292/* Bits 20:23 in the Slot Context are the speed for the device */
293#define SLOT_SPEED_FS (XDEV_FS << 10)
294#define SLOT_SPEED_LS (XDEV_LS << 10)
295#define SLOT_SPEED_HS (XDEV_HS << 10)
296#define SLOT_SPEED_SS (XDEV_SS << 10)
74c68741
SS
297/* Port Indicator Control */
298#define PORT_LED_OFF (0 << 14)
299#define PORT_LED_AMBER (1 << 14)
300#define PORT_LED_GREEN (2 << 14)
301#define PORT_LED_MASK (3 << 14)
302/* Port Link State Write Strobe - set this when changing link state */
303#define PORT_LINK_STROBE (1 << 16)
304/* true: connect status change */
305#define PORT_CSC (1 << 17)
306/* true: port enable change */
307#define PORT_PEC (1 << 18)
308/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
309 * into an enabled state, and the device into the default state. A "warm" reset
310 * also resets the link, forcing the device through the link training sequence.
311 * SW can also look at the Port Reset register to see when warm reset is done.
312 */
313#define PORT_WRC (1 << 19)
314/* true: over-current change */
315#define PORT_OCC (1 << 20)
316/* true: reset change - 1 to 0 transition of PORT_RESET */
317#define PORT_RC (1 << 21)
318/* port link status change - set on some port link state transitions:
319 * Transition Reason
320 * ------------------------------------------------------------------------------
321 * - U3 to Resume Wakeup signaling from a device
322 * - Resume to Recovery to U0 USB 3.0 device resume
323 * - Resume to U0 USB 2.0 device resume
324 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
325 * - U3 to U0 Software resume of USB 2.0 device complete
326 * - U2 to U0 L1 resume of USB 2.1 device complete
327 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
328 * - U0 to disabled L1 entry error with USB 2.1 device
329 * - Any state to inactive Error on USB 3.0 port
330 */
331#define PORT_PLC (1 << 22)
332/* port configure error change - port failed to configure its link partner */
333#define PORT_CEC (1 << 23)
334/* bit 24 reserved */
335/* wake on connect (enable) */
336#define PORT_WKCONN_E (1 << 25)
337/* wake on disconnect (enable) */
338#define PORT_WKDISC_E (1 << 26)
339/* wake on over-current (enable) */
340#define PORT_WKOC_E (1 << 27)
341/* bits 28:29 reserved */
342/* true: device is removable - for USB 3.0 roothub emulation */
343#define PORT_DEV_REMOVE (1 << 30)
344/* Initiate a warm port reset - complete when PORT_WRC is '1' */
345#define PORT_WR (1 << 31)
346
347/* Port Power Management Status and Control - port_power_base bitmasks */
348/* Inactivity timer value for transitions into U1, in microseconds.
349 * Timeout can be up to 127us. 0xFF means an infinite timeout.
350 */
351#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
352/* Inactivity timer value for transitions into U2 */
353#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
354/* Bits 24:31 for port testing */
355
356
357/**
98441973 358 * struct xhci_intr_reg - Interrupt Register Set
74c68741
SS
359 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
360 * interrupts and check for pending interrupts.
361 * @irq_control: IMOD - Interrupt Moderation Register.
362 * Used to throttle interrupts.
363 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
364 * @erst_base: ERST base address.
365 * @erst_dequeue: Event ring dequeue pointer.
366 *
367 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
368 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
369 * multiple segments of the same size. The HC places events on the ring and
370 * "updates the Cycle bit in the TRBs to indicate to software the current
371 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
372 * updates the dequeue pointer.
373 */
98441973 374struct xhci_intr_reg {
74c68741
SS
375 u32 irq_pending;
376 u32 irq_control;
377 u32 erst_size;
378 u32 rsvd;
8e595a5d
SS
379 u64 erst_base;
380 u64 erst_dequeue;
98441973 381};
74c68741 382
66d4eadd 383/* irq_pending bitmasks */
74c68741 384#define ER_IRQ_PENDING(p) ((p) & 0x1)
66d4eadd 385/* bits 2:31 need to be preserved */
7f84eef0 386/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
66d4eadd
SS
387#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
388#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
389#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
390
391/* irq_control bitmasks */
392/* Minimum interval between interrupts (in 250ns intervals). The interval
393 * between interrupts will be longer if there are no events on the event ring.
394 * Default is 4000 (1 ms).
395 */
396#define ER_IRQ_INTERVAL_MASK (0xffff)
397/* Counter used to count down the time to the next interrupt - HW use only */
398#define ER_IRQ_COUNTER_MASK (0xffff << 16)
399
400/* erst_size bitmasks */
74c68741 401/* Preserve bits 16:31 of erst_size */
66d4eadd
SS
402#define ERST_SIZE_MASK (0xffff << 16)
403
404/* erst_dequeue bitmasks */
405/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
406 * where the current dequeue pointer lies. This is an optional HW hint.
407 */
408#define ERST_DESI_MASK (0x7)
409/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
410 * a work queue (or delayed service routine)?
411 */
412#define ERST_EHB (1 << 3)
0ebbab37 413#define ERST_PTR_MASK (0xf)
74c68741
SS
414
415/**
416 * struct xhci_run_regs
417 * @microframe_index:
418 * MFINDEX - current microframe number
419 *
420 * Section 5.5 Host Controller Runtime Registers:
421 * "Software should read and write these registers using only Dword (32 bit)
422 * or larger accesses"
423 */
424struct xhci_run_regs {
98441973
SS
425 u32 microframe_index;
426 u32 rsvd[7];
427 struct xhci_intr_reg ir_set[128];
428};
74c68741 429
0ebbab37
SS
430/**
431 * struct doorbell_array
432 *
433 * Section 5.6
434 */
435struct xhci_doorbell_array {
436 u32 doorbell[256];
98441973 437};
0ebbab37
SS
438
439#define DB_TARGET_MASK 0xFFFFFF00
440#define DB_STREAM_ID_MASK 0x0000FFFF
441#define DB_TARGET_HOST 0x0
442#define DB_STREAM_ID_HOST 0x0
443#define DB_MASK (0xff << 8)
444
d0e96f5a
SS
445/* Endpoint Target - bits 0:7 */
446#define EPI_TO_DB(p) (((p) + 1) & 0xff)
447
0ebbab37 448
a74588f9
SS
449/**
450 * struct xhci_slot_ctx
451 * @dev_info: Route string, device speed, hub info, and last valid endpoint
452 * @dev_info2: Max exit latency for device number, root hub port number
453 * @tt_info: tt_info is used to construct split transaction tokens
454 * @dev_state: slot state and device address
455 *
456 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
457 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
458 * reserved at the end of the slot context for HC internal use.
459 */
460struct xhci_slot_ctx {
461 u32 dev_info;
462 u32 dev_info2;
463 u32 tt_info;
464 u32 dev_state;
465 /* offset 0x10 to 0x1f reserved for HC internal use */
466 u32 reserved[4];
98441973 467};
a74588f9
SS
468
469/* dev_info bitmasks */
470/* Route String - 0:19 */
471#define ROUTE_STRING_MASK (0xfffff)
472/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
473#define DEV_SPEED (0xf << 20)
474/* bit 24 reserved */
475/* Is this LS/FS device connected through a HS hub? - bit 25 */
476#define DEV_MTT (0x1 << 25)
477/* Set if the device is a hub - bit 26 */
478#define DEV_HUB (0x1 << 26)
479/* Index of the last valid endpoint context in this device context - 27:31 */
3ffbba95
SS
480#define LAST_CTX_MASK (0x1f << 27)
481#define LAST_CTX(p) ((p) << 27)
482#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
3ffbba95
SS
483#define SLOT_FLAG (1 << 0)
484#define EP0_FLAG (1 << 1)
a74588f9
SS
485
486/* dev_info2 bitmasks */
487/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
488#define MAX_EXIT (0xffff)
489/* Root hub port number that is needed to access the USB device */
3ffbba95 490#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
a74588f9
SS
491
492/* tt_info bitmasks */
493/*
494 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
495 * The Slot ID of the hub that isolates the high speed signaling from
496 * this low or full-speed device. '0' if attached to root hub port.
497 */
498#define TT_SLOT (0xff)
499/*
500 * The number of the downstream facing port of the high-speed hub
501 * '0' if the device is not low or full speed.
502 */
503#define TT_PORT (0xff << 8)
504
505/* dev_state bitmasks */
506/* USB device address - assigned by the HC */
3ffbba95 507#define DEV_ADDR_MASK (0xff)
a74588f9
SS
508/* bits 8:26 reserved */
509/* Slot state */
510#define SLOT_STATE (0x1f << 27)
ae636747 511#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
a74588f9
SS
512
513
514/**
515 * struct xhci_ep_ctx
516 * @ep_info: endpoint state, streams, mult, and interval information.
517 * @ep_info2: information on endpoint type, max packet size, max burst size,
518 * error count, and whether the HC will force an event for all
519 * transactions.
3ffbba95
SS
520 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
521 * defines one stream, this points to the endpoint transfer ring.
522 * Otherwise, it points to a stream context array, which has a
523 * ring pointer for each flow.
524 * @tx_info:
525 * Average TRB lengths for the endpoint ring and
526 * max payload within an Endpoint Service Interval Time (ESIT).
a74588f9
SS
527 *
528 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
529 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
530 * reserved at the end of the endpoint context for HC internal use.
531 */
532struct xhci_ep_ctx {
533 u32 ep_info;
534 u32 ep_info2;
8e595a5d 535 u64 deq;
3ffbba95 536 u32 tx_info;
a74588f9 537 /* offset 0x14 - 0x1f reserved for HC internal use */
3ffbba95 538 u32 reserved[3];
98441973 539};
a74588f9
SS
540
541/* ep_info bitmasks */
542/*
543 * Endpoint State - bits 0:2
544 * 0 - disabled
545 * 1 - running
546 * 2 - halted due to halt condition - ok to manipulate endpoint ring
547 * 3 - stopped
548 * 4 - TRB error
549 * 5-7 - reserved
550 */
d0e96f5a
SS
551#define EP_STATE_MASK (0xf)
552#define EP_STATE_DISABLED 0
553#define EP_STATE_RUNNING 1
554#define EP_STATE_HALTED 2
555#define EP_STATE_STOPPED 3
556#define EP_STATE_ERROR 4
a74588f9
SS
557/* Mult - Max number of burtst within an interval, in EP companion desc. */
558#define EP_MULT(p) ((p & 0x3) << 8)
559/* bits 10:14 are Max Primary Streams */
560/* bit 15 is Linear Stream Array */
561/* Interval - period between requests to an endpoint - 125u increments. */
f94e0186 562#define EP_INTERVAL(p) ((p & 0xff) << 16)
a74588f9
SS
563
564/* ep_info2 bitmasks */
565/*
566 * Force Event - generate transfer events for all TRBs for this endpoint
567 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
568 */
569#define FORCE_EVENT (0x1)
570#define ERROR_COUNT(p) (((p) & 0x3) << 1)
571#define EP_TYPE(p) ((p) << 3)
572#define ISOC_OUT_EP 1
573#define BULK_OUT_EP 2
574#define INT_OUT_EP 3
575#define CTRL_EP 4
576#define ISOC_IN_EP 5
577#define BULK_IN_EP 6
578#define INT_IN_EP 7
579/* bit 6 reserved */
580/* bit 7 is Host Initiate Disable - for disabling stream selection */
581#define MAX_BURST(p) (((p)&0xff) << 8)
582#define MAX_PACKET(p) (((p)&0xffff) << 16)
583
584
585/**
586 * struct xhci_device_control
28c2d2ef 587 * Input context; see section 6.2.5.
a74588f9
SS
588 *
589 * @drop_context: set the bit of the endpoint context you want to disable
590 * @add_context: set the bit of the endpoint context you want to enable
591 */
592struct xhci_device_control {
28c2d2ef 593 /* Input control context */
a74588f9
SS
594 u32 drop_flags;
595 u32 add_flags;
596 u32 rsvd[6];
28c2d2ef
SS
597 /* Copy of device context */
598 struct xhci_slot_ctx slot;
599 struct xhci_ep_ctx ep[31];
600};
601
602/**
603 * struct xhci_device_ctx
604 * Device context; see section 6.2.1.
605 *
606 * @slot: slot context for the device.
607 * @ep: array of endpoint contexts for the device.
608 */
609struct xhci_device_ctx {
a74588f9
SS
610 struct xhci_slot_ctx slot;
611 struct xhci_ep_ctx ep[31];
98441973 612};
a74588f9
SS
613
614/* drop context bitmasks */
615#define DROP_EP(x) (0x1 << x)
616/* add context bitmasks */
617#define ADD_EP(x) (0x1 << x)
618
619
3ffbba95
SS
620struct xhci_virt_device {
621 /*
622 * Commands to the hardware are passed an "input context" that
623 * tells the hardware what to change in its data structures.
624 * The hardware will return changes in an "output context" that
625 * software must allocate for the hardware. We need to keep
626 * track of input and output contexts separately because
627 * these commands might fail and we don't trust the hardware.
628 */
28c2d2ef 629 struct xhci_device_ctx *out_ctx;
3ffbba95
SS
630 dma_addr_t out_ctx_dma;
631 /* Used for addressing devices and configuration changes */
632 struct xhci_device_control *in_ctx;
633 dma_addr_t in_ctx_dma;
634 /* FIXME when stream support is added */
635 struct xhci_ring *ep_rings[31];
f94e0186
SS
636 /* Temporary storage in case the configure endpoint command fails and we
637 * have to restore the device state to the previous state
638 */
639 struct xhci_ring *new_ep_rings[31];
640 struct completion cmd_completion;
3ffbba95
SS
641 /* Status of the last command issued for this device */
642 u32 cmd_status;
643};
644
645
a74588f9
SS
646/**
647 * struct xhci_device_context_array
648 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
649 */
650struct xhci_device_context_array {
651 /* 64-bit device addresses; we only write 32-bit addresses */
8e595a5d 652 u64 dev_context_ptrs[MAX_HC_SLOTS];
a74588f9
SS
653 /* private xHCD pointers */
654 dma_addr_t dma;
98441973 655};
a74588f9
SS
656/* TODO: write function to set the 64-bit device DMA address */
657/*
658 * TODO: change this to be dynamically sized at HC mem init time since the HC
659 * might not be able to handle the maximum number of devices possible.
660 */
661
662
663struct xhci_stream_ctx {
664 /* 64-bit stream ring address, cycle state, and stream type */
8e595a5d 665 u64 stream_ring;
a74588f9
SS
666 /* offset 0x14 - 0x1f reserved for HC internal use */
667 u32 reserved[2];
98441973 668};
a74588f9
SS
669
670
0ebbab37
SS
671struct xhci_transfer_event {
672 /* 64-bit buffer address, or immediate data */
8e595a5d 673 u64 buffer;
0ebbab37
SS
674 u32 transfer_len;
675 /* This field is interpreted differently based on the type of TRB */
676 u32 flags;
98441973 677};
0ebbab37 678
d0e96f5a
SS
679/** Transfer Event bit fields **/
680#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
681
0ebbab37
SS
682/* Completion Code - only applicable for some types of TRBs */
683#define COMP_CODE_MASK (0xff << 24)
684#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
685#define COMP_SUCCESS 1
686/* Data Buffer Error */
687#define COMP_DB_ERR 2
688/* Babble Detected Error */
689#define COMP_BABBLE 3
690/* USB Transaction Error */
691#define COMP_TX_ERR 4
692/* TRB Error - some TRB field is invalid */
693#define COMP_TRB_ERR 5
694/* Stall Error - USB device is stalled */
695#define COMP_STALL 6
696/* Resource Error - HC doesn't have memory for that device configuration */
697#define COMP_ENOMEM 7
698/* Bandwidth Error - not enough room in schedule for this dev config */
699#define COMP_BW_ERR 8
700/* No Slots Available Error - HC ran out of device slots */
701#define COMP_ENOSLOTS 9
702/* Invalid Stream Type Error */
703#define COMP_STREAM_ERR 10
704/* Slot Not Enabled Error - doorbell rung for disabled device slot */
705#define COMP_EBADSLT 11
706/* Endpoint Not Enabled Error */
707#define COMP_EBADEP 12
708/* Short Packet */
709#define COMP_SHORT_TX 13
710/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
711#define COMP_UNDERRUN 14
712/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
713#define COMP_OVERRUN 15
714/* Virtual Function Event Ring Full Error */
715#define COMP_VF_FULL 16
716/* Parameter Error - Context parameter is invalid */
717#define COMP_EINVAL 17
718/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
719#define COMP_BW_OVER 18
720/* Context State Error - illegal context state transition requested */
721#define COMP_CTX_STATE 19
722/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
723#define COMP_PING_ERR 20
724/* Event Ring is full */
725#define COMP_ER_FULL 21
726/* Missed Service Error - HC couldn't service an isoc ep within interval */
727#define COMP_MISSED_INT 23
728/* Successfully stopped command ring */
729#define COMP_CMD_STOP 24
730/* Successfully aborted current command and stopped command ring */
731#define COMP_CMD_ABORT 25
732/* Stopped - transfer was terminated by a stop endpoint command */
733#define COMP_STOP 26
734/* Same as COMP_EP_STOPPED, but the transfered length in the event is invalid */
735#define COMP_STOP_INVAL 27
736/* Control Abort Error - Debug Capability - control pipe aborted */
737#define COMP_DBG_ABORT 28
738/* TRB type 29 and 30 reserved */
739/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
740#define COMP_BUFF_OVER 31
741/* Event Lost Error - xHC has an "internal event overrun condition" */
742#define COMP_ISSUES 32
743/* Undefined Error - reported when other error codes don't apply */
744#define COMP_UNKNOWN 33
745/* Invalid Stream ID Error */
746#define COMP_STRID_ERR 34
747/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
748/* FIXME - check for this */
749#define COMP_2ND_BW_ERR 35
750/* Split Transaction Error */
751#define COMP_SPLIT_ERR 36
752
753struct xhci_link_trb {
754 /* 64-bit segment pointer*/
8e595a5d 755 u64 segment_ptr;
0ebbab37
SS
756 u32 intr_target;
757 u32 control;
98441973 758};
0ebbab37
SS
759
760/* control bitfields */
761#define LINK_TOGGLE (0x1<<1)
762
7f84eef0
SS
763/* Command completion event TRB */
764struct xhci_event_cmd {
765 /* Pointer to command TRB, or the value passed by the event data trb */
8e595a5d 766 u64 cmd_trb;
7f84eef0
SS
767 u32 status;
768 u32 flags;
98441973 769};
0ebbab37 770
3ffbba95
SS
771/* flags bitmasks */
772/* bits 16:23 are the virtual function ID */
773/* bits 24:31 are the slot ID */
774#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
775#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
0ebbab37 776
ae636747
SS
777/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
778#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
779#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
780
781
0f2a7930
SS
782/* Port Status Change Event TRB fields */
783/* Port ID - bits 31:24 */
784#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
785
0ebbab37
SS
786/* Normal TRB fields */
787/* transfer_len bitmasks - bits 0:16 */
788#define TRB_LEN(p) ((p) & 0x1ffff)
789/* TD size - number of bytes remaining in the TD (including this TRB):
790 * bits 17 - 21. Shift the number of bytes by 10. */
791#define TD_REMAINDER(p) ((((p) >> 10) & 0x1f) << 17)
792/* Interrupter Target - which MSI-X vector to target the completion event at */
793#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
794#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
795
796/* Cycle bit - indicates TRB ownership by HC or HCD */
797#define TRB_CYCLE (1<<0)
798/*
799 * Force next event data TRB to be evaluated before task switch.
800 * Used to pass OS data back after a TD completes.
801 */
802#define TRB_ENT (1<<1)
803/* Interrupt on short packet */
804#define TRB_ISP (1<<2)
805/* Set PCIe no snoop attribute */
806#define TRB_NO_SNOOP (1<<3)
807/* Chain multiple TRBs into a TD */
808#define TRB_CHAIN (1<<4)
809/* Interrupt on completion */
810#define TRB_IOC (1<<5)
811/* The buffer pointer contains immediate data */
812#define TRB_IDT (1<<6)
813
814
815/* Control transfer TRB specific fields */
816#define TRB_DIR_IN (1<<16)
817
7f84eef0
SS
818struct xhci_generic_trb {
819 u32 field[4];
98441973 820};
7f84eef0
SS
821
822union xhci_trb {
823 struct xhci_link_trb link;
824 struct xhci_transfer_event trans_event;
825 struct xhci_event_cmd event_cmd;
826 struct xhci_generic_trb generic;
827};
828
0ebbab37
SS
829/* TRB bit mask */
830#define TRB_TYPE_BITMASK (0xfc00)
831#define TRB_TYPE(p) ((p) << 10)
832/* TRB type IDs */
833/* bulk, interrupt, isoc scatter/gather, and control data stage */
834#define TRB_NORMAL 1
835/* setup stage for control transfers */
836#define TRB_SETUP 2
837/* data stage for control transfers */
838#define TRB_DATA 3
839/* status stage for control transfers */
840#define TRB_STATUS 4
841/* isoc transfers */
842#define TRB_ISOC 5
843/* TRB for linking ring segments */
844#define TRB_LINK 6
845#define TRB_EVENT_DATA 7
846/* Transfer Ring No-op (not for the command ring) */
847#define TRB_TR_NOOP 8
848/* Command TRBs */
849/* Enable Slot Command */
850#define TRB_ENABLE_SLOT 9
851/* Disable Slot Command */
852#define TRB_DISABLE_SLOT 10
853/* Address Device Command */
854#define TRB_ADDR_DEV 11
855/* Configure Endpoint Command */
856#define TRB_CONFIG_EP 12
857/* Evaluate Context Command */
858#define TRB_EVAL_CONTEXT 13
a1587d97
SS
859/* Reset Endpoint Command */
860#define TRB_RESET_EP 14
0ebbab37
SS
861/* Stop Transfer Ring Command */
862#define TRB_STOP_RING 15
863/* Set Transfer Ring Dequeue Pointer Command */
864#define TRB_SET_DEQ 16
865/* Reset Device Command */
866#define TRB_RESET_DEV 17
867/* Force Event Command (opt) */
868#define TRB_FORCE_EVENT 18
869/* Negotiate Bandwidth Command (opt) */
870#define TRB_NEG_BANDWIDTH 19
871/* Set Latency Tolerance Value Command (opt) */
872#define TRB_SET_LT 20
873/* Get port bandwidth Command */
874#define TRB_GET_BW 21
875/* Force Header Command - generate a transaction or link management packet */
876#define TRB_FORCE_HEADER 22
877/* No-op Command - not for transfer rings */
878#define TRB_CMD_NOOP 23
879/* TRB IDs 24-31 reserved */
880/* Event TRBS */
881/* Transfer Event */
882#define TRB_TRANSFER 32
883/* Command Completion Event */
884#define TRB_COMPLETION 33
885/* Port Status Change Event */
886#define TRB_PORT_STATUS 34
887/* Bandwidth Request Event (opt) */
888#define TRB_BANDWIDTH_EVENT 35
889/* Doorbell Event (opt) */
890#define TRB_DOORBELL 36
891/* Host Controller Event */
892#define TRB_HC_EVENT 37
893/* Device Notification Event - device sent function wake notification */
894#define TRB_DEV_NOTE 38
895/* MFINDEX Wrap Event - microframe counter wrapped */
896#define TRB_MFINDEX_WRAP 39
897/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
898
899/*
900 * TRBS_PER_SEGMENT must be a multiple of 4,
901 * since the command ring is 64-byte aligned.
902 * It must also be greater than 16.
903 */
904#define TRBS_PER_SEGMENT 64
905#define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
b10de142
SS
906/* TRB buffer pointers can't cross 64KB boundaries */
907#define TRB_MAX_BUFF_SHIFT 16
908#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
0ebbab37
SS
909
910struct xhci_segment {
911 union xhci_trb *trbs;
912 /* private to HCD */
913 struct xhci_segment *next;
914 dma_addr_t dma;
98441973 915};
0ebbab37 916
ae636747
SS
917struct xhci_td {
918 struct list_head td_list;
919 struct list_head cancelled_td_list;
920 struct urb *urb;
921 struct xhci_segment *start_seg;
922 union xhci_trb *first_trb;
923 union xhci_trb *last_trb;
924};
925
0ebbab37
SS
926struct xhci_ring {
927 struct xhci_segment *first_seg;
928 union xhci_trb *enqueue;
7f84eef0
SS
929 struct xhci_segment *enq_seg;
930 unsigned int enq_updates;
0ebbab37 931 union xhci_trb *dequeue;
7f84eef0
SS
932 struct xhci_segment *deq_seg;
933 unsigned int deq_updates;
d0e96f5a 934 struct list_head td_list;
ae636747
SS
935 /* ---- Related to URB cancellation ---- */
936 struct list_head cancelled_td_list;
937 unsigned int cancels_pending;
938 unsigned int state;
939#define SET_DEQ_PENDING (1 << 0)
a1587d97 940#define EP_HALTED (1 << 1)
ae636747
SS
941 /* The TRB that was last reported in a stopped endpoint ring */
942 union xhci_trb *stopped_trb;
943 struct xhci_td *stopped_td;
0ebbab37
SS
944 /*
945 * Write the cycle state into the TRB cycle field to give ownership of
946 * the TRB to the host controller (if we are the producer), or to check
947 * if we own the TRB (if we are the consumer). See section 4.9.1.
948 */
949 u32 cycle_state;
950};
951
952struct xhci_erst_entry {
953 /* 64-bit event ring segment address */
8e595a5d 954 u64 seg_addr;
0ebbab37
SS
955 u32 seg_size;
956 /* Set to zero */
957 u32 rsvd;
98441973 958};
0ebbab37
SS
959
960struct xhci_erst {
961 struct xhci_erst_entry *entries;
962 unsigned int num_entries;
963 /* xhci->event_ring keeps track of segment dma addresses */
964 dma_addr_t erst_dma_addr;
965 /* Num entries the ERST can contain */
966 unsigned int erst_size;
967};
968
254c80a3
JY
969struct xhci_scratchpad {
970 u64 *sp_array;
971 dma_addr_t sp_dma;
972 void **sp_buffers;
973 dma_addr_t *sp_dma_buffers;
974};
975
0ebbab37
SS
976/*
977 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
978 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
979 * meaning 64 ring segments.
980 * Initial allocated size of the ERST, in number of entries */
981#define ERST_NUM_SEGS 1
982/* Initial allocated size of the ERST, in number of entries */
983#define ERST_SIZE 64
984/* Initial number of event segment rings allocated */
985#define ERST_ENTRIES 1
7f84eef0
SS
986/* Poll every 60 seconds */
987#define POLL_TIMEOUT 60
0ebbab37
SS
988/* XXX: Make these module parameters */
989
74c68741
SS
990
991/* There is one ehci_hci structure per controller */
992struct xhci_hcd {
993 /* glue to PCI and HCD framework */
994 struct xhci_cap_regs __iomem *cap_regs;
995 struct xhci_op_regs __iomem *op_regs;
996 struct xhci_run_regs __iomem *run_regs;
0ebbab37 997 struct xhci_doorbell_array __iomem *dba;
66d4eadd 998 /* Our HCD's current interrupter register set */
98441973 999 struct xhci_intr_reg __iomem *ir_set;
74c68741
SS
1000
1001 /* Cached register copies of read-only HC data */
1002 __u32 hcs_params1;
1003 __u32 hcs_params2;
1004 __u32 hcs_params3;
1005 __u32 hcc_params;
1006
1007 spinlock_t lock;
1008
1009 /* packed release number */
1010 u8 sbrn;
1011 u16 hci_version;
1012 u8 max_slots;
1013 u8 max_interrupters;
1014 u8 max_ports;
1015 u8 isoc_threshold;
1016 int event_ring_max;
1017 int addr_64;
66d4eadd 1018 /* 4KB min, 128MB max */
74c68741 1019 int page_size;
66d4eadd
SS
1020 /* Valid values are 12 to 20, inclusive */
1021 int page_shift;
1022 /* only one MSI vector for now, but might need more later */
1023 int msix_count;
1024 struct msix_entry *msix_entries;
0ebbab37 1025 /* data structures */
a74588f9 1026 struct xhci_device_context_array *dcbaa;
0ebbab37
SS
1027 struct xhci_ring *cmd_ring;
1028 struct xhci_ring *event_ring;
1029 struct xhci_erst erst;
254c80a3
JY
1030 /* Scratchpad */
1031 struct xhci_scratchpad *scratchpad;
1032
3ffbba95
SS
1033 /* slot enabling and address device helpers */
1034 struct completion addr_dev;
1035 int slot_id;
1036 /* Internal mirror of the HW's dcbaa */
1037 struct xhci_virt_device *devs[MAX_HC_SLOTS];
0ebbab37
SS
1038
1039 /* DMA pools */
1040 struct dma_pool *device_pool;
1041 struct dma_pool *segment_pool;
7f84eef0
SS
1042
1043#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1044 /* Poll the rings - for debugging */
1045 struct timer_list event_ring_timer;
1046 int zombie;
1047#endif
1048 /* Statistics */
1049 int noops_submitted;
1050 int noops_handled;
1051 int error_bitmask;
74c68741
SS
1052};
1053
7f84eef0
SS
1054/* For testing purposes */
1055#define NUM_TEST_NOOPS 0
1056
74c68741
SS
1057/* convert between an HCD pointer and the corresponding EHCI_HCD */
1058static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1059{
1060 return (struct xhci_hcd *) (hcd->hcd_priv);
1061}
1062
1063static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1064{
1065 return container_of((void *) xhci, struct usb_hcd, hcd_priv);
1066}
1067
1068#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1069#define XHCI_DEBUG 1
1070#else
1071#define XHCI_DEBUG 0
1072#endif
1073
1074#define xhci_dbg(xhci, fmt, args...) \
1075 do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1076#define xhci_info(xhci, fmt, args...) \
1077 do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1078#define xhci_err(xhci, fmt, args...) \
1079 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1080#define xhci_warn(xhci, fmt, args...) \
1081 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1082
1083/* TODO: copied from ehci.h - can be refactored? */
1084/* xHCI spec says all registers are little endian */
1085static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
1086 __u32 __iomem *regs)
1087{
1088 return readl(regs);
1089}
045f123d 1090static inline void xhci_writel(struct xhci_hcd *xhci,
74c68741
SS
1091 const unsigned int val, __u32 __iomem *regs)
1092{
66e49d87
SS
1093 xhci_dbg(xhci,
1094 "`MEM_WRITE_DWORD(3'b000, 32'h%p, 32'h%0x, 4'hf);\n",
1095 regs, val);
74c68741
SS
1096 writel(val, regs);
1097}
1098
8e595a5d
SS
1099/*
1100 * Registers should always be accessed with double word or quad word accesses.
1101 *
1102 * Some xHCI implementations may support 64-bit address pointers. Registers
1103 * with 64-bit address pointers should be written to with dword accesses by
1104 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1105 * xHCI implementations that do not support 64-bit address pointers will ignore
1106 * the high dword, and write order is irrelevant.
1107 */
1108static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1109 __u64 __iomem *regs)
1110{
1111 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1112 u64 val_lo = readl(ptr);
1113 u64 val_hi = readl(ptr + 1);
1114 return val_lo + (val_hi << 32);
1115}
1116static inline void xhci_write_64(struct xhci_hcd *xhci,
1117 const u64 val, __u64 __iomem *regs)
1118{
1119 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1120 u32 val_lo = lower_32_bits(val);
1121 u32 val_hi = upper_32_bits(val);
1122
66e49d87
SS
1123 xhci_dbg(xhci,
1124 "`MEM_WRITE_DWORD(3'b000, 64'h%p, 64'h%0lx, 4'hf);\n",
1125 regs, (long unsigned int) val);
8e595a5d
SS
1126 writel(val_lo, ptr);
1127 writel(val_hi, ptr + 1);
1128}
1129
66d4eadd 1130/* xHCI debugging */
98441973 1131void xhci_print_ir_set(struct xhci_hcd *xhci, struct xhci_intr_reg *ir_set, int set_num);
66d4eadd 1132void xhci_print_registers(struct xhci_hcd *xhci);
0ebbab37
SS
1133void xhci_dbg_regs(struct xhci_hcd *xhci);
1134void xhci_print_run_regs(struct xhci_hcd *xhci);
d0e96f5a
SS
1135void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1136void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
7f84eef0 1137void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
0ebbab37
SS
1138void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1139void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1140void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
7f84eef0 1141void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
3ffbba95 1142void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_device_control *ctx, dma_addr_t dma, unsigned int last_ep);
28c2d2ef 1143void xhci_dbg_device_ctx(struct xhci_hcd *xhci, struct xhci_device_ctx *ctx, dma_addr_t dma, unsigned int last_ep);
66d4eadd
SS
1144
1145/* xHCI memory managment */
1146void xhci_mem_cleanup(struct xhci_hcd *xhci);
1147int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
3ffbba95
SS
1148void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1149int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1150int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
d0e96f5a 1151unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
f94e0186
SS
1152unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
1153void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
f88ba78d
SS
1154int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1155 struct usb_device *udev, struct usb_host_endpoint *ep,
1156 gfp_t mem_flags);
f94e0186 1157void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
66d4eadd
SS
1158
1159#ifdef CONFIG_PCI
1160/* xHCI PCI glue */
1161int xhci_register_pci(void);
1162void xhci_unregister_pci(void);
1163#endif
1164
1165/* xHCI host controller glue */
1166int xhci_halt(struct xhci_hcd *xhci);
1167int xhci_reset(struct xhci_hcd *xhci);
1168int xhci_init(struct usb_hcd *hcd);
1169int xhci_run(struct usb_hcd *hcd);
1170void xhci_stop(struct usb_hcd *hcd);
1171void xhci_shutdown(struct usb_hcd *hcd);
1172int xhci_get_frame(struct usb_hcd *hcd);
7f84eef0 1173irqreturn_t xhci_irq(struct usb_hcd *hcd);
3ffbba95
SS
1174int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1175void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
1176int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
d0e96f5a
SS
1177int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1178int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
f94e0186
SS
1179int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1180int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
a1587d97 1181void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
f94e0186
SS
1182int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1183void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
7f84eef0
SS
1184
1185/* xHCI ring, segment, TRB, and TD functions */
23e3be11
SS
1186dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
1187void xhci_ring_cmd_db(struct xhci_hcd *xhci);
1188void *xhci_setup_one_noop(struct xhci_hcd *xhci);
b7258a4a 1189void xhci_handle_event(struct xhci_hcd *xhci);
23e3be11
SS
1190void xhci_set_hc_event_deq(struct xhci_hcd *xhci);
1191int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1192int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1193 u32 slot_id);
1194int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
ae636747 1195 unsigned int ep_index);
23e3be11
SS
1196int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1197 int slot_id, unsigned int ep_index);
1198int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1199 int slot_id, unsigned int ep_index);
1200int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1201 u32 slot_id);
a1587d97
SS
1202int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1203 unsigned int ep_index);
66d4eadd 1204
0f2a7930
SS
1205/* xHCI roothub code */
1206int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1207 char *buf, u16 wLength);
1208int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
1209
74c68741 1210#endif /* __LINUX_XHCI_HCD_H */