usb: xhci: set SSIC port unused only if xhci_suspend succeeds
[linux-2.6-block.git] / drivers / usb / host / xhci-pci.c
CommitLineData
66d4eadd
SS
1/*
2 * xHCI host controller driver PCI Bus Glue.
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include <linux/pci.h>
7fc2a616 24#include <linux/slab.h>
6eb0de82 25#include <linux/module.h>
c3c5819a 26#include <linux/acpi.h>
66d4eadd
SS
27
28#include "xhci.h"
4bdfe4c3 29#include "xhci-trace.h"
66d4eadd 30
fa895377
LB
31#define SSIC_PORT_NUM 2
32#define SSIC_PORT_CFG2 0x880c
33#define SSIC_PORT_CFG2_OFFSET 0x30
abce329c
RM
34#define PROG_DONE (1 << 30)
35#define SSIC_PORT_UNUSED (1 << 31)
36
ac9d8fe7
SS
37/* Device for a quirk */
38#define PCI_VENDOR_ID_FRESCO_LOGIC 0x1b73
39#define PCI_DEVICE_ID_FRESCO_LOGIC_PDK 0x1000
bba18e33 40#define PCI_DEVICE_ID_FRESCO_LOGIC_FL1400 0x1400
ac9d8fe7 41
c877b3b2 42#define PCI_VENDOR_ID_ETRON 0x1b6f
170625e9 43#define PCI_DEVICE_ID_EJ168 0x7023
c877b3b2 44
638298dc
TI
45#define PCI_DEVICE_ID_INTEL_LYNXPOINT_XHCI 0x8c31
46#define PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI 0x9c31
b8cb91e0
MN
47#define PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI 0x22b5
48#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI 0xa12f
49#define PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI 0x9d2f
638298dc 50
66d4eadd
SS
51static const char hcd_name[] = "xhci_hcd";
52
1885d9a3
AB
53static struct hc_driver __read_mostly xhci_pci_hc_driver;
54
cd33a321
RQ
55static int xhci_pci_setup(struct usb_hcd *hcd);
56
57static const struct xhci_driver_overrides xhci_pci_overrides __initconst = {
cd33a321
RQ
58 .reset = xhci_pci_setup,
59};
60
66d4eadd
SS
61/* called after powerup, by probe or system-pm "wakeup" */
62static int xhci_pci_reinit(struct xhci_hcd *xhci, struct pci_dev *pdev)
63{
64 /*
65 * TODO: Implement finding debug ports later.
66 * TODO: see if there are any quirks that need to be added to handle
67 * new extended capabilities.
68 */
69
70 /* PCI Memory-Write-Invalidate cycle support is optional (uncommon) */
71 if (!pci_set_mwi(pdev))
72 xhci_dbg(xhci, "MWI active\n");
73
74 xhci_dbg(xhci, "Finished xhci_pci_reinit\n");
75 return 0;
76}
77
da3c9c4f
SAS
78static void xhci_pci_quirks(struct device *dev, struct xhci_hcd *xhci)
79{
80 struct pci_dev *pdev = to_pci_dev(dev);
81
ac9d8fe7
SS
82 /* Look for vendor-specific quirks */
83 if (pdev->vendor == PCI_VENDOR_ID_FRESCO_LOGIC &&
bba18e33
SS
84 (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK ||
85 pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_FL1400)) {
86 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
87 pdev->revision == 0x0) {
ac9d8fe7 88 xhci->quirks |= XHCI_RESET_EP_QUIRK;
4bdfe4c3
XR
89 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
90 "QUIRK: Fresco Logic xHC needs configure"
91 " endpoint cmd after reset endpoint");
f5182b41 92 }
455f5892
ON
93 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK &&
94 pdev->revision == 0x4) {
95 xhci->quirks |= XHCI_SLOW_SUSPEND;
96 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
97 "QUIRK: Fresco Logic xHC revision %u"
98 "must be suspended extra slowly",
99 pdev->revision);
100 }
7f5c4d63
HG
101 if (pdev->device == PCI_DEVICE_ID_FRESCO_LOGIC_PDK)
102 xhci->quirks |= XHCI_BROKEN_STREAMS;
f5182b41
SS
103 /* Fresco Logic confirms: all revisions of this chip do not
104 * support MSI, even though some of them claim to in their PCI
105 * capabilities.
106 */
107 xhci->quirks |= XHCI_BROKEN_MSI;
4bdfe4c3
XR
108 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
109 "QUIRK: Fresco Logic revision %u "
110 "has broken MSI implementation",
f5182b41 111 pdev->revision);
1530bbc6 112 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
ac9d8fe7 113 }
f5182b41 114
0238634d
SS
115 if (pdev->vendor == PCI_VENDOR_ID_NEC)
116 xhci->quirks |= XHCI_NEC_HOST;
ac9d8fe7 117
7e393a83
AX
118 if (pdev->vendor == PCI_VENDOR_ID_AMD && xhci->hci_version == 0x96)
119 xhci->quirks |= XHCI_AMD_0x96_HOST;
120
c41136b0
AX
121 /* AMD PLL quirk */
122 if (pdev->vendor == PCI_VENDOR_ID_AMD && usb_amd_find_chipset_info())
123 xhci->quirks |= XHCI_AMD_PLL_FIX;
2597fe99
HR
124
125 if (pdev->vendor == PCI_VENDOR_ID_AMD)
126 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
127
e3567d2c
SS
128 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
129 xhci->quirks |= XHCI_LPM_SUPPORT;
130 xhci->quirks |= XHCI_INTEL_HOST;
227a4fd8 131 xhci->quirks |= XHCI_AVOID_BEI;
e3567d2c 132 }
ad808333
SS
133 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
134 pdev->device == PCI_DEVICE_ID_INTEL_PANTHERPOINT_XHCI) {
2cf95c18
SS
135 xhci->quirks |= XHCI_EP_LIMIT_QUIRK;
136 xhci->limit_active_eps = 64;
86cc558e 137 xhci->quirks |= XHCI_SW_BW_CHECKING;
e95829f4
SS
138 /*
139 * PPT desktop boards DH77EB and DH77DF will power back on after
140 * a few seconds of being shutdown. The fix for this is to
141 * switch the ports from xHCI to EHCI on shutdown. We can't use
142 * DMI information to find those particular boards (since each
143 * vendor will change the board name), so we have to key off all
144 * PPT chipsets.
145 */
146 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
ad808333 147 }
0a939993
DT
148 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
149 pdev->device == PCI_DEVICE_ID_INTEL_LYNXPOINT_LP_XHCI) {
c09ec25d 150 xhci->quirks |= XHCI_SPURIOUS_REBOOT;
fd7cd061 151 xhci->quirks |= XHCI_SPURIOUS_WAKEUP;
638298dc 152 }
b8cb91e0
MN
153 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
154 (pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_LP_XHCI ||
155 pdev->device == PCI_DEVICE_ID_INTEL_SUNRISEPOINT_H_XHCI ||
156 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI)) {
157 xhci->quirks |= XHCI_PME_STUCK_QUIRK;
158 }
7e70cbff
LB
159 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
160 pdev->device == PCI_DEVICE_ID_INTEL_CHERRYVIEW_XHCI) {
161 xhci->quirks |= XHCI_SSIC_PORT_UNUSED;
162 }
c877b3b2 163 if (pdev->vendor == PCI_VENDOR_ID_ETRON &&
170625e9 164 pdev->device == PCI_DEVICE_ID_EJ168) {
c877b3b2 165 xhci->quirks |= XHCI_RESET_ON_RESUME;
5cb7df2b 166 xhci->quirks |= XHCI_TRUST_TX_LENGTH;
8f873c1f 167 xhci->quirks |= XHCI_BROKEN_STREAMS;
c877b3b2 168 }
1aa9578c 169 if (pdev->vendor == PCI_VENDOR_ID_RENESAS &&
6db249eb 170 pdev->device == 0x0015)
1aa9578c 171 xhci->quirks |= XHCI_RESET_ON_RESUME;
457a4f61
EF
172 if (pdev->vendor == PCI_VENDOR_ID_VIA)
173 xhci->quirks |= XHCI_RESET_ON_RESUME;
85f4e45b 174
e21eba05
HG
175 /* See https://bugzilla.kernel.org/show_bug.cgi?id=79511 */
176 if (pdev->vendor == PCI_VENDOR_ID_VIA &&
177 pdev->device == 0x3432)
178 xhci->quirks |= XHCI_BROKEN_STREAMS;
179
2391eacb
HG
180 if (pdev->vendor == PCI_VENDOR_ID_ASMEDIA &&
181 pdev->device == 0x1042)
182 xhci->quirks |= XHCI_BROKEN_STREAMS;
183
85f4e45b
ON
184 if (xhci->quirks & XHCI_RESET_ON_RESUME)
185 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
186 "QUIRK: Resetting on resume");
da3c9c4f 187}
c41136b0 188
c3c5819a
MN
189#ifdef CONFIG_ACPI
190static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev)
191{
192 static const u8 intel_dsm_uuid[] = {
193 0xb7, 0x0c, 0x34, 0xac, 0x01, 0xe9, 0xbf, 0x45,
194 0xb7, 0xe6, 0x2b, 0x34, 0xec, 0x93, 0x1e, 0x23,
195 };
84ed9152
MW
196 union acpi_object *obj;
197
198 obj = acpi_evaluate_dsm(ACPI_HANDLE(&dev->dev), intel_dsm_uuid, 3, 1,
199 NULL);
200 ACPI_FREE(obj);
c3c5819a
MN
201}
202#else
84ed9152 203static void xhci_pme_acpi_rtd3_enable(struct pci_dev *dev) { }
c3c5819a
MN
204#endif /* CONFIG_ACPI */
205
da3c9c4f
SAS
206/* called during probe() after chip reset completes */
207static int xhci_pci_setup(struct usb_hcd *hcd)
208{
209 struct xhci_hcd *xhci;
210 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
211 int retval;
66d4eadd 212
b50107bb
MN
213 xhci = hcd_to_xhci(hcd);
214 if (!xhci->sbrn)
215 pci_read_config_byte(pdev, XHCI_SBRN_OFFSET, &xhci->sbrn);
216
da3c9c4f 217 retval = xhci_gen_setup(hcd, xhci_pci_quirks);
66d4eadd 218 if (retval)
da3c9c4f 219 return retval;
006d5820 220
da3c9c4f
SAS
221 if (!usb_hcd_is_primary_hcd(hcd))
222 return 0;
66d4eadd 223
66d4eadd
SS
224 xhci_dbg(xhci, "Got SBRN %u\n", (unsigned int) xhci->sbrn);
225
226 /* Find any debug ports */
b02d0ed6
SS
227 retval = xhci_pci_reinit(xhci, pdev);
228 if (!retval)
229 return retval;
230
b02d0ed6
SS
231 return retval;
232}
233
f6ff0ac8
SS
234/*
235 * We need to register our own PCI probe function (instead of the USB core's
236 * function) in order to create a second roothub under xHCI.
237 */
238static int xhci_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
239{
240 int retval;
241 struct xhci_hcd *xhci;
242 struct hc_driver *driver;
243 struct usb_hcd *hcd;
244
245 driver = (struct hc_driver *)id->driver_data;
bcffae77
MN
246
247 /* Prevent runtime suspending between USB-2 and USB-3 initialization */
248 pm_runtime_get_noresume(&dev->dev);
249
f6ff0ac8
SS
250 /* Register the USB 2.0 roothub.
251 * FIXME: USB core must know to register the USB 2.0 roothub first.
252 * This is sort of silly, because we could just set the HCD driver flags
253 * to say USB 2.0, but I'm not sure what the implications would be in
254 * the other parts of the HCD code.
255 */
256 retval = usb_hcd_pci_probe(dev, id);
257
258 if (retval)
bcffae77 259 goto put_runtime_pm;
f6ff0ac8
SS
260
261 /* USB 2.0 roothub is stored in the PCI device now. */
262 hcd = dev_get_drvdata(&dev->dev);
263 xhci = hcd_to_xhci(hcd);
264 xhci->shared_hcd = usb_create_shared_hcd(driver, &dev->dev,
265 pci_name(dev), hcd);
266 if (!xhci->shared_hcd) {
267 retval = -ENOMEM;
268 goto dealloc_usb2_hcd;
269 }
270
f6ff0ac8 271 retval = usb_add_hcd(xhci->shared_hcd, dev->irq,
b5dd18d8 272 IRQF_SHARED);
f6ff0ac8
SS
273 if (retval)
274 goto put_usb3_hcd;
275 /* Roothub already marked as USB 3.0 speed */
3b3db026 276
8f873c1f
HG
277 if (!(xhci->quirks & XHCI_BROKEN_STREAMS) &&
278 HCC_MAX_PSA(xhci->hcc_params) >= 4)
14aec589
ON
279 xhci->shared_hcd->can_do_streams = 1;
280
c3c5819a
MN
281 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
282 xhci_pme_acpi_rtd3_enable(dev);
283
bcffae77
MN
284 /* USB-2 and USB-3 roothubs initialized, allow runtime pm suspend */
285 pm_runtime_put_noidle(&dev->dev);
286
f6ff0ac8
SS
287 return 0;
288
289put_usb3_hcd:
290 usb_put_hcd(xhci->shared_hcd);
291dealloc_usb2_hcd:
292 usb_hcd_pci_remove(dev);
bcffae77
MN
293put_runtime_pm:
294 pm_runtime_put_noidle(&dev->dev);
f6ff0ac8
SS
295 return retval;
296}
297
b02d0ed6
SS
298static void xhci_pci_remove(struct pci_dev *dev)
299{
300 struct xhci_hcd *xhci;
301
302 xhci = hcd_to_xhci(pci_get_drvdata(dev));
f6ff0ac8
SS
303 if (xhci->shared_hcd) {
304 usb_remove_hcd(xhci->shared_hcd);
305 usb_put_hcd(xhci->shared_hcd);
306 }
b02d0ed6 307 usb_hcd_pci_remove(dev);
638298dc
TI
308
309 /* Workaround for spurious wakeups at shutdown with HSW */
310 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
311 pci_set_power_state(dev, PCI_D3hot);
66d4eadd
SS
312}
313
5535b1d5 314#ifdef CONFIG_PM
2b7627b7
TB
315/*
316 * In some Intel xHCI controllers, in order to get D3 working,
317 * through a vendor specific SSIC CONFIG register at offset 0x883c,
318 * SSIC PORT need to be marked as "unused" before putting xHCI
319 * into D3. After D3 exit, the SSIC port need to be marked as "used".
320 * Without this change, xHCI might not enter D3 state.
2b7627b7 321 */
7e70cbff 322static void xhci_ssic_port_unused_quirk(struct usb_hcd *hcd, bool suspend)
2b7627b7
TB
323{
324 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2b7627b7
TB
325 u32 val;
326 void __iomem *reg;
fa895377 327 int i;
2b7627b7 328
7e70cbff
LB
329 for (i = 0; i < SSIC_PORT_NUM; i++) {
330 reg = (void __iomem *) xhci->cap_regs +
331 SSIC_PORT_CFG2 +
332 i * SSIC_PORT_CFG2_OFFSET;
333
334 /* Notify SSIC that SSIC profile programming is not done. */
335 val = readl(reg) & ~PROG_DONE;
336 writel(val, reg);
337
338 /* Mark SSIC port as unused(suspend) or used(resume) */
339 val = readl(reg);
340 if (suspend)
341 val |= SSIC_PORT_UNUSED;
342 else
343 val &= ~SSIC_PORT_UNUSED;
344 writel(val, reg);
345
346 /* Notify SSIC that SSIC profile programming is done */
347 val = readl(reg) | PROG_DONE;
348 writel(val, reg);
349 readl(reg);
2b7627b7 350 }
7e70cbff
LB
351}
352
353/*
354 * Make sure PME works on some Intel xHCI controllers by writing 1 to clear
355 * the Internal PME flag bit in vendor specific PMCTRL register at offset 0x80a4
356 */
357static void xhci_pme_quirk(struct usb_hcd *hcd)
358{
359 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
360 void __iomem *reg;
361 u32 val;
2b7627b7
TB
362
363 reg = (void __iomem *) xhci->cap_regs + 0x80a4;
364 val = readl(reg);
365 writel(val | BIT(28), reg);
366 readl(reg);
367}
368
5535b1d5
AX
369static int xhci_pci_suspend(struct usb_hcd *hcd, bool do_wakeup)
370{
371 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c3897aa5 372 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
92149c93 373 int ret;
c3897aa5
SS
374
375 /*
376 * Systems with the TI redriver that loses port status change events
377 * need to have the registers polled during D3, so avoid D3cold.
378 */
e1cd9727 379 if (xhci->quirks & XHCI_COMP_MODE_QUIRK)
c3897aa5 380 pdev->no_d3cold = true;
5535b1d5 381
b8cb91e0 382 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
7e70cbff
LB
383 xhci_pme_quirk(hcd);
384
385 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
386 xhci_ssic_port_unused_quirk(hcd, true);
b8cb91e0 387
92149c93
LB
388 ret = xhci_suspend(xhci, do_wakeup);
389 if (ret && (xhci->quirks & XHCI_SSIC_PORT_UNUSED))
390 xhci_ssic_port_unused_quirk(hcd, false);
391
392 return ret;
5535b1d5
AX
393}
394
395static int xhci_pci_resume(struct usb_hcd *hcd, bool hibernated)
396{
397 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
69e848c2 398 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
5535b1d5
AX
399 int retval = 0;
400
69e848c2
SS
401 /* The BIOS on systems with the Intel Panther Point chipset may or may
402 * not support xHCI natively. That means that during system resume, it
403 * may switch the ports back to EHCI so that users can use their
404 * keyboard to select a kernel from GRUB after resume from hibernate.
405 *
406 * The BIOS is supposed to remember whether the OS had xHCI ports
407 * enabled before resume, and switch the ports back to xHCI when the
408 * BIOS/OS semaphore is written, but we all know we can't trust BIOS
409 * writers.
410 *
411 * Unconditionally switch the ports back to xHCI after a system resume.
26b76798
MN
412 * It should not matter whether the EHCI or xHCI controller is
413 * resumed first. It's enough to do the switchover in xHCI because
414 * USB core won't notice anything as the hub driver doesn't start
415 * running again until after all the devices (including both EHCI and
416 * xHCI host controllers) have been resumed.
69e848c2 417 */
26b76798
MN
418
419 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
420 usb_enable_intel_xhci_ports(pdev);
69e848c2 421
7e70cbff
LB
422 if (xhci->quirks & XHCI_SSIC_PORT_UNUSED)
423 xhci_ssic_port_unused_quirk(hcd, false);
424
b8cb91e0 425 if (xhci->quirks & XHCI_PME_STUCK_QUIRK)
7e70cbff 426 xhci_pme_quirk(hcd);
b8cb91e0 427
5535b1d5
AX
428 retval = xhci_resume(xhci, hibernated);
429 return retval;
430}
431#endif /* CONFIG_PM */
432
66d4eadd
SS
433/*-------------------------------------------------------------------------*/
434
435/* PCI driver selection metadata; PCI hotplugging uses this */
436static const struct pci_device_id pci_ids[] = { {
437 /* handle any USB 3.0 xHCI controller */
438 PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_USB_XHCI, ~0),
439 .driver_data = (unsigned long) &xhci_pci_hc_driver,
440 },
441 { /* end: all zeroes */ }
442};
443MODULE_DEVICE_TABLE(pci, pci_ids);
444
445/* pci driver glue; this is a "new style" PCI driver module */
446static struct pci_driver xhci_pci_driver = {
447 .name = (char *) hcd_name,
448 .id_table = pci_ids,
449
f6ff0ac8 450 .probe = xhci_pci_probe,
b02d0ed6 451 .remove = xhci_pci_remove,
66d4eadd
SS
452 /* suspend and resume implemented later */
453
454 .shutdown = usb_hcd_pci_shutdown,
f875fdbf 455#ifdef CONFIG_PM
5535b1d5
AX
456 .driver = {
457 .pm = &usb_hcd_pci_pm_ops
458 },
459#endif
66d4eadd
SS
460};
461
29e409f0 462static int __init xhci_pci_init(void)
66d4eadd 463{
cd33a321 464 xhci_init_driver(&xhci_pci_hc_driver, &xhci_pci_overrides);
1885d9a3
AB
465#ifdef CONFIG_PM
466 xhci_pci_hc_driver.pci_suspend = xhci_pci_suspend;
467 xhci_pci_hc_driver.pci_resume = xhci_pci_resume;
468#endif
66d4eadd
SS
469 return pci_register_driver(&xhci_pci_driver);
470}
29e409f0 471module_init(xhci_pci_init);
66d4eadd 472
29e409f0 473static void __exit xhci_pci_exit(void)
66d4eadd
SS
474{
475 pci_unregister_driver(&xhci_pci_driver);
476}
29e409f0
AB
477module_exit(xhci_pci_exit);
478
479MODULE_DESCRIPTION("xHCI PCI Host Controller Driver");
480MODULE_LICENSE("GPL");