usb: udc: allow adding and removing the same gadget device
[linux-2.6-block.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4 25#include <linux/list.h>
ff3f0789 26#include <linux/bitops.h>
72246da4
FB
27#include <linux/dma-mapping.h>
28#include <linux/mm.h>
29#include <linux/debugfs.h>
76a638f8 30#include <linux/wait.h>
72246da4
FB
31
32#include <linux/usb/ch9.h>
33#include <linux/usb/gadget.h>
a45c82b8 34#include <linux/usb/otg.h>
88bc9d19 35#include <linux/ulpi/interface.h>
72246da4 36
57303488
KVA
37#include <linux/phy/phy.h>
38
2c4cbe6e
FB
39#define DWC3_MSG_MAX 500
40
72246da4 41/* Global constants */
bb014736 42#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
905dc04e 43#define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */
4199c5f8 44#define DWC3_EP0_SETUP_SIZE 512
72246da4 45#define DWC3_ENDPOINTS_NUM 32
51249dca 46#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 47
0ffcaf37 48#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
e71d363d 49#define DWC3_EVENT_BUFFERS_SIZE 4096
72246da4
FB
50#define DWC3_EVENT_TYPE_MASK 0xfe
51
52#define DWC3_EVENT_TYPE_DEV 0
53#define DWC3_EVENT_TYPE_CARKIT 3
54#define DWC3_EVENT_TYPE_I2C 4
55
56#define DWC3_DEVICE_EVENT_DISCONNECT 0
57#define DWC3_DEVICE_EVENT_RESET 1
58#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
59#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
60#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 61#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
62#define DWC3_DEVICE_EVENT_EOPF 6
63#define DWC3_DEVICE_EVENT_SOF 7
64#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
65#define DWC3_DEVICE_EVENT_CMD_CMPL 10
66#define DWC3_DEVICE_EVENT_OVERFLOW 11
67
68#define DWC3_GEVNTCOUNT_MASK 0xfffc
ff3f0789 69#define DWC3_GEVNTCOUNT_EHB BIT(31)
72246da4
FB
70#define DWC3_GSNPSID_MASK 0xffff0000
71#define DWC3_GSNPSREV_MASK 0xffff
72
51249dca
IS
73/* DWC3 registers memory space boundries */
74#define DWC3_XHCI_REGS_START 0x0
75#define DWC3_XHCI_REGS_END 0x7fff
76#define DWC3_GLOBALS_REGS_START 0xc100
77#define DWC3_GLOBALS_REGS_END 0xc6ff
78#define DWC3_DEVICE_REGS_START 0xc700
79#define DWC3_DEVICE_REGS_END 0xcbff
80#define DWC3_OTG_REGS_START 0xcc00
81#define DWC3_OTG_REGS_END 0xccff
82
72246da4
FB
83/* Global Registers */
84#define DWC3_GSBUSCFG0 0xc100
85#define DWC3_GSBUSCFG1 0xc104
86#define DWC3_GTXTHRCFG 0xc108
87#define DWC3_GRXTHRCFG 0xc10c
88#define DWC3_GCTL 0xc110
89#define DWC3_GEVTEN 0xc114
90#define DWC3_GSTS 0xc118
475c8beb 91#define DWC3_GUCTL1 0xc11c
72246da4
FB
92#define DWC3_GSNPSID 0xc120
93#define DWC3_GGPIO 0xc124
94#define DWC3_GUID 0xc128
95#define DWC3_GUCTL 0xc12c
96#define DWC3_GBUSERRADDR0 0xc130
97#define DWC3_GBUSERRADDR1 0xc134
98#define DWC3_GPRTBIMAP0 0xc138
99#define DWC3_GPRTBIMAP1 0xc13c
100#define DWC3_GHWPARAMS0 0xc140
101#define DWC3_GHWPARAMS1 0xc144
102#define DWC3_GHWPARAMS2 0xc148
103#define DWC3_GHWPARAMS3 0xc14c
104#define DWC3_GHWPARAMS4 0xc150
105#define DWC3_GHWPARAMS5 0xc154
106#define DWC3_GHWPARAMS6 0xc158
107#define DWC3_GHWPARAMS7 0xc15c
108#define DWC3_GDBGFIFOSPACE 0xc160
109#define DWC3_GDBGLTSSM 0xc164
110#define DWC3_GPRTBIMAP_HS0 0xc180
111#define DWC3_GPRTBIMAP_HS1 0xc184
112#define DWC3_GPRTBIMAP_FS0 0xc188
113#define DWC3_GPRTBIMAP_FS1 0xc18c
06281d46 114#define DWC3_GUCTL2 0xc19c
72246da4 115
690fb371
JY
116#define DWC3_VER_NUMBER 0xc1a0
117#define DWC3_VER_TYPE 0xc1a4
118
8261bd4e
RQ
119#define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04))
120#define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04))
72246da4 121
8261bd4e 122#define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04))
72246da4 123
8261bd4e 124#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04))
72246da4 125
8261bd4e
RQ
126#define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04))
127#define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04))
72246da4 128
8261bd4e
RQ
129#define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10))
130#define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10))
131#define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10))
132#define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10))
72246da4
FB
133
134#define DWC3_GHWPARAMS8 0xc600
db2be4e9 135#define DWC3_GFLADJ 0xc630
72246da4
FB
136
137/* Device Registers */
138#define DWC3_DCFG 0xc700
139#define DWC3_DCTL 0xc704
140#define DWC3_DEVTEN 0xc708
141#define DWC3_DSTS 0xc70c
142#define DWC3_DGCMDPAR 0xc710
143#define DWC3_DGCMD 0xc714
144#define DWC3_DALEPENA 0xc720
2eb88016 145
8261bd4e 146#define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10))
2eb88016
FB
147#define DWC3_DEPCMDPAR2 0x00
148#define DWC3_DEPCMDPAR1 0x04
149#define DWC3_DEPCMDPAR0 0x08
150#define DWC3_DEPCMD 0x0c
72246da4 151
8261bd4e 152#define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4))
cf40b86b 153
72246da4
FB
154/* OTG Registers */
155#define DWC3_OCFG 0xcc00
156#define DWC3_OCTL 0xcc04
d4436c3a
GC
157#define DWC3_OEVT 0xcc08
158#define DWC3_OEVTEN 0xcc0C
159#define DWC3_OSTS 0xcc10
72246da4
FB
160
161/* Bit fields */
162
cf6d867d
FB
163/* Global Debug Queue/FIFO Space Available Register */
164#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
165#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
166#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
167
168#define DWC3_TXFIFOQ 1
169#define DWC3_RXFIFOQ 3
170#define DWC3_TXREQQ 5
171#define DWC3_RXREQQ 7
172#define DWC3_RXINFOQ 9
173#define DWC3_DESCFETCHQ 13
174#define DWC3_EVENTQ 15
175
2a58f9c1
FB
176/* Global RX Threshold Configuration Register */
177#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
178#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
ff3f0789 179#define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29)
2a58f9c1 180
72246da4 181/* Global Configuration Register */
1d046793 182#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
ff3f0789 183#define DWC3_GCTL_U2RSTECN BIT(16)
1d046793 184#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
185#define DWC3_GCTL_CLK_BUS (0)
186#define DWC3_GCTL_CLK_PIPE (1)
187#define DWC3_GCTL_CLK_PIPEHALF (2)
188#define DWC3_GCTL_CLK_MASK (3)
189
0b9fe32d 190#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 191#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
192#define DWC3_GCTL_PRTCAP_HOST 1
193#define DWC3_GCTL_PRTCAP_DEVICE 2
194#define DWC3_GCTL_PRTCAP_OTG 3
195
ff3f0789
RQ
196#define DWC3_GCTL_CORESOFTRESET BIT(11)
197#define DWC3_GCTL_SOFITPSYNC BIT(10)
2c61a8ef
PZ
198#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
199#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
ff3f0789
RQ
200#define DWC3_GCTL_DISSCRAMBLE BIT(3)
201#define DWC3_GCTL_U2EXIT_LFPS BIT(2)
202#define DWC3_GCTL_GBLHIBERNATIONEN BIT(1)
203#define DWC3_GCTL_DSBLCLKGTNG BIT(0)
72246da4 204
0bb39ca1 205/* Global User Control 1 Register */
ff3f0789 206#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24)
0bb39ca1 207
72246da4 208/* Global USB2 PHY Configuration Register */
ff3f0789
RQ
209#define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31)
210#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30)
211#define DWC3_GUSB2PHYCFG_SUSPHY BIT(6)
212#define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4)
213#define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8)
32f2ed86
WW
214#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
215#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
216#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
217#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
218#define USBTRDTIM_UTMI_8_BIT 9
219#define USBTRDTIM_UTMI_16_BIT 5
220#define UTMI_PHYIF_16_BIT 1
221#define UTMI_PHYIF_8_BIT 0
72246da4 222
b5699eee 223/* Global USB2 PHY Vendor Control Register */
ff3f0789
RQ
224#define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25)
225#define DWC3_GUSB2PHYACC_BUSY BIT(23)
226#define DWC3_GUSB2PHYACC_WRITE BIT(22)
b5699eee
HK
227#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
228#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
229#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
230
72246da4 231/* Global USB3 PIPE Control Register */
ff3f0789
RQ
232#define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31)
233#define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29)
234#define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28)
235#define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27)
236#define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24)
a2a1d0f5
HR
237#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
238#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
239#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
ff3f0789
RQ
240#define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18)
241#define DWC3_GUSB3PIPECTL_SUSPHY BIT(17)
242#define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9)
243#define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8)
6b6a0c9a
HR
244#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
245#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 246
457e84b6 247/* Global TX Fifo Size Register */
2c61a8ef
PZ
248#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
249#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 250
68d6a01b 251/* Global Event Size Registers */
ff3f0789 252#define DWC3_GEVNTSIZ_INTMASK BIT(31)
68d6a01b
FB
253#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
254
4e99472b 255/* Global HWPARAMS0 Register */
9d6173e1
TN
256#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
257#define DWC3_GHWPARAMS0_MODE_GADGET 0
258#define DWC3_GHWPARAMS0_MODE_HOST 1
259#define DWC3_GHWPARAMS0_MODE_DRD 2
4e99472b
FB
260#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
261#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
262#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
263#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
264#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
265
aabb7075 266/* Global HWPARAMS1 Register */
1d046793 267#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
268#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
269#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
270#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
271#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
272#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
273
0e1e5c47
PZ
274/* Global HWPARAMS3 Register */
275#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
276#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
277#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
278#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
279#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
280#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
281#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
282#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
283#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
284#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
285#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
286#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
287
2c61a8ef
PZ
288/* Global HWPARAMS4 Register */
289#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
290#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 291
946bd579 292/* Global HWPARAMS6 Register */
ff3f0789 293#define DWC3_GHWPARAMS6_EN_FPGA BIT(7)
946bd579 294
4e99472b
FB
295/* Global HWPARAMS7 Register */
296#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
297#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
298
db2be4e9 299/* Global Frame Length Adjustment Register */
ff3f0789 300#define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7)
db2be4e9
NB
301#define DWC3_GFLADJ_30MHZ_MASK 0x3f
302
06281d46 303/* Global User Control Register 2 */
ff3f0789 304#define DWC3_GUCTL2_RST_ACTBITLATER BIT(14)
06281d46 305
72246da4
FB
306/* Device Configuration Register */
307#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
308#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
309
310#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 311#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
312#define DWC3_DCFG_SUPERSPEED (4 << 0)
313#define DWC3_DCFG_HIGHSPEED (0 << 0)
ff3f0789 314#define DWC3_DCFG_FULLSPEED BIT(0)
72246da4 315#define DWC3_DCFG_LOWSPEED (2 << 0)
72246da4 316
676e3497 317#define DWC3_DCFG_NUMP_SHIFT 17
97398612 318#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
676e3497 319#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
ff3f0789 320#define DWC3_DCFG_LPM_CAP BIT(22)
2c61a8ef 321
72246da4 322/* Device Control Register */
ff3f0789
RQ
323#define DWC3_DCTL_RUN_STOP BIT(31)
324#define DWC3_DCTL_CSFTRST BIT(30)
325#define DWC3_DCTL_LSFTRST BIT(29)
72246da4
FB
326
327#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 328#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4 329
ff3f0789 330#define DWC3_DCTL_APPL1RES BIT(23)
72246da4 331
2c61a8ef
PZ
332/* These apply for core versions 1.87a and earlier */
333#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
334#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
335#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
336#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
337#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
338#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
339#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
340
341/* These apply for core versions 1.94a and later */
80caf7d2
HR
342#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
343#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 344
ff3f0789
RQ
345#define DWC3_DCTL_KEEP_CONNECT BIT(19)
346#define DWC3_DCTL_L1_HIBER_EN BIT(18)
347#define DWC3_DCTL_CRS BIT(17)
348#define DWC3_DCTL_CSS BIT(16)
80caf7d2 349
ff3f0789
RQ
350#define DWC3_DCTL_INITU2ENA BIT(12)
351#define DWC3_DCTL_ACCEPTU2ENA BIT(11)
352#define DWC3_DCTL_INITU1ENA BIT(10)
353#define DWC3_DCTL_ACCEPTU1ENA BIT(9)
80caf7d2 354#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
355
356#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
357#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
358
359#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
360#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
361#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
362#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
363#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
364#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
365#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
366
367/* Device Event Enable Register */
ff3f0789
RQ
368#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12)
369#define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11)
370#define DWC3_DEVTEN_CMDCMPLTEN BIT(10)
371#define DWC3_DEVTEN_ERRTICERREN BIT(9)
372#define DWC3_DEVTEN_SOFEN BIT(7)
373#define DWC3_DEVTEN_EOPFEN BIT(6)
374#define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5)
375#define DWC3_DEVTEN_WKUPEVTEN BIT(4)
376#define DWC3_DEVTEN_ULSTCNGEN BIT(3)
377#define DWC3_DEVTEN_CONNECTDONEEN BIT(2)
378#define DWC3_DEVTEN_USBRSTEN BIT(1)
379#define DWC3_DEVTEN_DISCONNEVTEN BIT(0)
72246da4
FB
380
381/* Device Status Register */
ff3f0789 382#define DWC3_DSTS_DCNRD BIT(29)
2c61a8ef
PZ
383
384/* This applies for core versions 1.87a and earlier */
ff3f0789 385#define DWC3_DSTS_PWRUPREQ BIT(24)
2c61a8ef
PZ
386
387/* These apply for core versions 1.94a and later */
ff3f0789
RQ
388#define DWC3_DSTS_RSS BIT(25)
389#define DWC3_DSTS_SSS BIT(24)
2c61a8ef 390
ff3f0789
RQ
391#define DWC3_DSTS_COREIDLE BIT(23)
392#define DWC3_DSTS_DEVCTRLHLT BIT(22)
72246da4
FB
393
394#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
395#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
396
ff3f0789 397#define DWC3_DSTS_RXFIFOEMPTY BIT(17)
72246da4 398
d05b8182 399#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
400#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
401
402#define DWC3_DSTS_CONNECTSPD (7 << 0)
403
1f38f88a 404#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
405#define DWC3_DSTS_SUPERSPEED (4 << 0)
406#define DWC3_DSTS_HIGHSPEED (0 << 0)
ff3f0789 407#define DWC3_DSTS_FULLSPEED BIT(0)
72246da4 408#define DWC3_DSTS_LOWSPEED (2 << 0)
72246da4
FB
409
410/* Device Generic Command Register */
411#define DWC3_DGCMD_SET_LMP 0x01
412#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
413#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
414
415/* These apply for core versions 1.94a and later */
416#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
417#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
418
72246da4
FB
419#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
420#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
421#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
422#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
423
459e210c 424#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
ff3f0789
RQ
425#define DWC3_DGCMD_CMDACT BIT(10)
426#define DWC3_DGCMD_CMDIOC BIT(8)
2c61a8ef
PZ
427
428/* Device Generic Command Parameter Register */
ff3f0789 429#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0)
2c61a8ef
PZ
430#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
431#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
ff3f0789 432#define DWC3_DGCMDPAR_TX_FIFO BIT(5)
2c61a8ef 433#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
ff3f0789 434#define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0)
b09bb642 435
72246da4
FB
436/* Device Endpoint Command Register */
437#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 438#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 439#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 440#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
ff3f0789
RQ
441#define DWC3_DEPCMD_HIPRI_FORCERM BIT(11)
442#define DWC3_DEPCMD_CLEARPENDIN BIT(11)
443#define DWC3_DEPCMD_CMDACT BIT(10)
444#define DWC3_DEPCMD_CMDIOC BIT(8)
72246da4
FB
445
446#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
447#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
448#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
449#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
450#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
451#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 452/* This applies for core versions 1.90a and earlier */
72246da4 453#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
454/* This applies for core versions 1.94a and later */
455#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
456#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
457#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
458
5999914f
FB
459#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
460
72246da4 461/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
ff3f0789 462#define DWC3_DALEPENA_EP(n) BIT(n)
72246da4
FB
463
464#define DWC3_DEPCMD_TYPE_CONTROL 0
465#define DWC3_DEPCMD_TYPE_ISOC 1
466#define DWC3_DEPCMD_TYPE_BULK 2
467#define DWC3_DEPCMD_TYPE_INTR 3
468
cf40b86b
JY
469#define DWC3_DEV_IMOD_COUNT_SHIFT 16
470#define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16)
471#define DWC3_DEV_IMOD_INTERVAL_SHIFT 0
472#define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0)
473
72246da4
FB
474/* Structures */
475
f6bafc6a 476struct dwc3_trb;
72246da4
FB
477
478/**
479 * struct dwc3_event_buffer - Software event buffer representation
72246da4 480 * @buf: _THE_ buffer
d9fa4c63 481 * @cache: The buffer cache used in the threaded interrupt
72246da4 482 * @length: size of this buffer
abed4118 483 * @lpos: event offset
60d04bbe 484 * @count: cache of last read event count register
abed4118 485 * @flags: flags related to this event buffer
72246da4
FB
486 * @dma: dma_addr_t
487 * @dwc: pointer to DWC controller
488 */
489struct dwc3_event_buffer {
490 void *buf;
d9fa4c63 491 void *cache;
72246da4
FB
492 unsigned length;
493 unsigned int lpos;
60d04bbe 494 unsigned int count;
abed4118
FB
495 unsigned int flags;
496
497#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
498
499 dma_addr_t dma;
500
501 struct dwc3 *dwc;
502};
503
ff3f0789
RQ
504#define DWC3_EP_FLAG_STALLED BIT(0)
505#define DWC3_EP_FLAG_WEDGED BIT(1)
72246da4
FB
506
507#define DWC3_EP_DIRECTION_TX true
508#define DWC3_EP_DIRECTION_RX false
509
8495036e 510#define DWC3_TRB_NUM 256
72246da4
FB
511
512/**
513 * struct dwc3_ep - device side endpoint representation
514 * @endpoint: usb endpoint
aa3342c8
FB
515 * @pending_list: list of pending requests for this endpoint
516 * @started_list: list of started requests on this endpoint
76a638f8 517 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
74674cbf 518 * @lock: spinlock for endpoint request queue traversal
2eb88016 519 * @regs: pointer to first endpoint register
72246da4
FB
520 * @trb_pool: array of transaction buffers
521 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
522 * @trb_enqueue: enqueue 'pointer' into TRB array
523 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
524 * @desc: usb_endpoint_descriptor pointer
525 * @dwc: pointer to DWC controller
4cfcf876 526 * @saved_state: ep state saved during hibernation
72246da4 527 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
528 * @number: endpoint number (1 - 15)
529 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 530 * @resource_index: Resource transfer index
c75f52fb 531 * @interval: the interval on which the ISOC transfer is started
68d34c8a
FB
532 * @allocated_requests: number of requests allocated
533 * @queued_requests: number of requests queued for transfer
72246da4
FB
534 * @name: a human readable name e.g. ep1out-bulk
535 * @direction: true for TX, false for RX
879631aa 536 * @stream_capable: true when streams are enabled
72246da4
FB
537 */
538struct dwc3_ep {
539 struct usb_ep endpoint;
aa3342c8
FB
540 struct list_head pending_list;
541 struct list_head started_list;
72246da4 542
76a638f8
BW
543 wait_queue_head_t wait_end_transfer;
544
74674cbf 545 spinlock_t lock;
2eb88016
FB
546 void __iomem *regs;
547
f6bafc6a 548 struct dwc3_trb *trb_pool;
72246da4 549 dma_addr_t trb_pool_dma;
72246da4
FB
550 struct dwc3 *dwc;
551
4cfcf876 552 u32 saved_state;
72246da4 553 unsigned flags;
ff3f0789
RQ
554#define DWC3_EP_ENABLED BIT(0)
555#define DWC3_EP_STALL BIT(1)
556#define DWC3_EP_WEDGE BIT(2)
557#define DWC3_EP_BUSY BIT(4)
558#define DWC3_EP_PENDING_REQUEST BIT(5)
559#define DWC3_EP_MISSED_ISOC BIT(6)
560#define DWC3_EP_END_TRANSFER_PENDING BIT(7)
561#define DWC3_EP_TRANSFER_STARTED BIT(8)
72246da4 562
984f66a6 563 /* This last one is specific to EP0 */
ff3f0789 564#define DWC3_EP0_DIR_IN BIT(31)
984f66a6 565
c28f8259
FB
566 /*
567 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
568 * use a u8 type here. If anybody decides to increase number of TRBs to
569 * anything larger than 256 - I can't see why people would want to do
570 * this though - then this type needs to be changed.
571 *
572 * By using u8 types we ensure that our % operator when incrementing
573 * enqueue and dequeue get optimized away by the compiler.
574 */
575 u8 trb_enqueue;
576 u8 trb_dequeue;
577
72246da4
FB
578 u8 number;
579 u8 type;
b4996a86 580 u8 resource_index;
68d34c8a
FB
581 u32 allocated_requests;
582 u32 queued_requests;
72246da4
FB
583 u32 interval;
584
585 char name[20];
586
587 unsigned direction:1;
879631aa 588 unsigned stream_capable:1;
72246da4
FB
589};
590
591enum dwc3_phy {
592 DWC3_PHY_UNKNOWN = 0,
593 DWC3_PHY_USB3,
594 DWC3_PHY_USB2,
595};
596
b53c772d
FB
597enum dwc3_ep0_next {
598 DWC3_EP0_UNKNOWN = 0,
599 DWC3_EP0_COMPLETE,
b53c772d
FB
600 DWC3_EP0_NRDY_DATA,
601 DWC3_EP0_NRDY_STATUS,
602};
603
72246da4
FB
604enum dwc3_ep0_state {
605 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
606 EP0_SETUP_PHASE,
607 EP0_DATA_PHASE,
608 EP0_STATUS_PHASE,
72246da4
FB
609};
610
611enum dwc3_link_state {
612 /* In SuperSpeed */
613 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
614 DWC3_LINK_STATE_U1 = 0x01,
615 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
616 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
617 DWC3_LINK_STATE_SS_DIS = 0x04,
618 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
619 DWC3_LINK_STATE_SS_INACT = 0x06,
620 DWC3_LINK_STATE_POLL = 0x07,
621 DWC3_LINK_STATE_RECOV = 0x08,
622 DWC3_LINK_STATE_HRESET = 0x09,
623 DWC3_LINK_STATE_CMPLY = 0x0a,
624 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
625 DWC3_LINK_STATE_RESET = 0x0e,
626 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
627 DWC3_LINK_STATE_MASK = 0x0f,
628};
629
f6bafc6a
FB
630/* TRB Length, PCM and Status */
631#define DWC3_TRB_SIZE_MASK (0x00ffffff)
632#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
633#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 634#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
635
636#define DWC3_TRBSTS_OK 0
637#define DWC3_TRBSTS_MISSED_ISOC 1
638#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 639#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
640
641/* TRB Control */
ff3f0789
RQ
642#define DWC3_TRB_CTRL_HWO BIT(0)
643#define DWC3_TRB_CTRL_LST BIT(1)
644#define DWC3_TRB_CTRL_CHN BIT(2)
645#define DWC3_TRB_CTRL_CSP BIT(3)
f6bafc6a 646#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
ff3f0789
RQ
647#define DWC3_TRB_CTRL_ISP_IMI BIT(10)
648#define DWC3_TRB_CTRL_IOC BIT(11)
f6bafc6a
FB
649#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
650
b058f3e8 651#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
652#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
653#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
654#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
655#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
656#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
657#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
658#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
659#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
660
661/**
f6bafc6a 662 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
663 * @bpl: DW0-3
664 * @bph: DW4-7
665 * @size: DW8-B
666 * @trl: DWC-F
667 */
f6bafc6a
FB
668struct dwc3_trb {
669 u32 bpl;
670 u32 bph;
671 u32 size;
672 u32 ctrl;
72246da4
FB
673} __packed;
674
a3299499
FB
675/**
676 * dwc3_hwparams - copy of HWPARAMS registers
677 * @hwparams0 - GHWPARAMS0
678 * @hwparams1 - GHWPARAMS1
679 * @hwparams2 - GHWPARAMS2
680 * @hwparams3 - GHWPARAMS3
681 * @hwparams4 - GHWPARAMS4
682 * @hwparams5 - GHWPARAMS5
683 * @hwparams6 - GHWPARAMS6
684 * @hwparams7 - GHWPARAMS7
685 * @hwparams8 - GHWPARAMS8
686 */
687struct dwc3_hwparams {
688 u32 hwparams0;
689 u32 hwparams1;
690 u32 hwparams2;
691 u32 hwparams3;
692 u32 hwparams4;
693 u32 hwparams5;
694 u32 hwparams6;
695 u32 hwparams7;
696 u32 hwparams8;
697};
698
0949e99b
FB
699/* HWPARAMS0 */
700#define DWC3_MODE(n) ((n) & 0x7)
701
457e84b6
FB
702#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
703
0949e99b 704/* HWPARAMS1 */
457e84b6
FB
705#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
706
789451f6
FB
707/* HWPARAMS3 */
708#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
709#define DWC3_NUM_EPS_MASK (0x3f << 12)
710#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
711 (DWC3_NUM_EPS_MASK)) >> 12)
712#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
713 (DWC3_NUM_IN_EPS_MASK)) >> 18)
714
457e84b6
FB
715/* HWPARAMS7 */
716#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 717
5ef68c56
FB
718/**
719 * struct dwc3_request - representation of a transfer request
720 * @request: struct usb_request to be transferred
721 * @list: a list_head used for request queueing
722 * @dep: struct dwc3_ep owning this request
0b3e4af3
FB
723 * @sg: pointer to first incomplete sg
724 * @num_pending_sgs: counter to pending sgs
e62c5bc5 725 * @remaining: amount of data remaining
5ef68c56
FB
726 * @epnum: endpoint number to which this request refers
727 * @trb: pointer to struct dwc3_trb
728 * @trb_dma: DMA address of @trb
c6267a51 729 * @unaligned: true for OUT endpoints with length not divisible by maxp
5ef68c56
FB
730 * @direction: IN or OUT direction flag
731 * @mapped: true when request has been dma-mapped
732 * @queued: true when request has been queued to HW
733 */
e0ce0b0a
SAS
734struct dwc3_request {
735 struct usb_request request;
736 struct list_head list;
737 struct dwc3_ep *dep;
0b3e4af3 738 struct scatterlist *sg;
e0ce0b0a 739
0b3e4af3 740 unsigned num_pending_sgs;
e62c5bc5 741 unsigned remaining;
e0ce0b0a 742 u8 epnum;
f6bafc6a 743 struct dwc3_trb *trb;
e0ce0b0a
SAS
744 dma_addr_t trb_dma;
745
c6267a51 746 unsigned unaligned:1;
e0ce0b0a
SAS
747 unsigned direction:1;
748 unsigned mapped:1;
aa3342c8 749 unsigned started:1;
d6e5a549 750 unsigned zero:1;
e0ce0b0a
SAS
751};
752
2c61a8ef
PZ
753/*
754 * struct dwc3_scratchpad_array - hibernation scratchpad array
755 * (format defined by hw)
756 */
757struct dwc3_scratchpad_array {
758 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
759};
760
72246da4
FB
761/**
762 * struct dwc3 - representation of our controller
91db07dc
FB
763 * @ep0_trb: trb which is used for the ctrl_req
764 * @setup_buf: used while precessing STD USB requests
91db07dc
FB
765 * @ep0_trb: dma address of ep0_trb
766 * @ep0_usb_req: dummy req used while handling STD USB requests
0ffcaf37 767 * @scratch_addr: dma address of scratchbuf
bb014736 768 * @ep0_in_setup: one control transfer is completed and enter setup phase
72246da4
FB
769 * @lock: for synchronizing
770 * @dev: pointer to our struct device
d07e8819 771 * @xhci: pointer to our xHCI child
72246da4
FB
772 * @event_buffer_list: a list of event buffers
773 * @gadget: device side representation of the peripheral controller
774 * @gadget_driver: pointer to the gadget driver
775 * @regs: base address for our registers
776 * @regs_size: address space size
bcdb3272 777 * @fladj: frame length adjustment
3f308d17 778 * @irq_gadget: peripheral controller's IRQ number
0ffcaf37 779 * @nr_scratch: number of scratch buffers
fae2b904 780 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 781 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 782 * @revision: revision register contents
a45c82b8 783 * @dr_mode: requested mode of operation
32f2ed86
WW
784 * @hsphy_mode: UTMI phy mode, one of following:
785 * - USBPHY_INTERFACE_MODE_UTMI
786 * - USBPHY_INTERFACE_MODE_UTMIW
51e1e7bc
FB
787 * @usb2_phy: pointer to USB2 PHY
788 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
789 * @usb2_generic_phy: pointer to USB2 PHY
790 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 791 * @ulpi: pointer to ulpi interface
7415f17c
FB
792 * @dcfg: saved contents of DCFG register
793 * @gctl: saved contents of GCTL register
c12a0d86 794 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
795 * @u2sel: parameter from Set SEL request.
796 * @u2pel: parameter from Set SEL request.
797 * @u1sel: parameter from Set SEL request.
798 * @u1pel: parameter from Set SEL request.
47d3946e 799 * @num_eps: number of endpoints
b53c772d 800 * @ep0_next_event: hold the next expected event
72246da4
FB
801 * @ep0state: state of endpoint zero
802 * @link_state: link state
803 * @speed: device speed (super, high, full, low)
a3299499 804 * @hwparams: copy of hwparams registers
72246da4 805 * @root: debugfs root folder pointer
f2b685d5
FB
806 * @regset: debugfs pointer to regdump file
807 * @test_mode: true when we're entering a USB test mode
808 * @test_mode_nr: test feature selector
80caf7d2 809 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 810 * @hird_threshold: HIRD threshold
3e10a2ce 811 * @hsphy_interface: "utmi" or "ulpi"
fc8bb91b 812 * @connected: true when we're connected to a host, false otherwise
f2b685d5
FB
813 * @delayed_status: true when gadget driver asks for delayed status
814 * @ep0_bounced: true when we used bounce buffer
815 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 816 * @has_hibernation: true when dwc3 was configured with Hibernation
d64ff406 817 * @sysdev_is_parent: true when dwc3 device has a parent driver
80caf7d2
HR
818 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
819 * there's now way for software to detect this in runtime.
460d098c
HR
820 * @is_utmi_l1_suspend: the core asserts output signal
821 * 0 - utmi_sleep_n
822 * 1 - utmi_l1_suspend_n
946bd579 823 * @is_fpga: true when we are using the FPGA board
fc8bb91b 824 * @pending_events: true when we have pending IRQs to be handled
f2b685d5 825 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
826 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
827 * @start_config_issued: true when StartConfig command has been issued
828 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 829 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 830 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 831 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 832 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 833 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 834 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 835 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 836 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 837 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 838 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 839 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
840 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
841 * disabling the suspend signal to the PHY.
16199f33
WW
842 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
843 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
844 * provide a free-running PHY clock.
00fe081d
WW
845 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
846 * change quirk.
6b6a0c9a
HR
847 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
848 * @tx_de_emphasis: Tx de-emphasis value
849 * 0 - -6dB de-emphasis
850 * 1 - -3.5dB de-emphasis
851 * 2 - No de-emphasis
852 * 3 - Reserved
cf40b86b
JY
853 * @imod_interval: set the interrupt moderation interval in 250ns
854 * increments or 0 to disable.
72246da4
FB
855 */
856struct dwc3 {
f6bafc6a 857 struct dwc3_trb *ep0_trb;
905dc04e 858 void *bounce;
0ffcaf37 859 void *scratchbuf;
72246da4 860 u8 *setup_buf;
72246da4 861 dma_addr_t ep0_trb_addr;
905dc04e 862 dma_addr_t bounce_addr;
0ffcaf37 863 dma_addr_t scratch_addr;
e0ce0b0a 864 struct dwc3_request ep0_usb_req;
bb014736 865 struct completion ep0_in_setup;
789451f6 866
72246da4
FB
867 /* device lock */
868 spinlock_t lock;
789451f6 869
72246da4 870 struct device *dev;
d64ff406 871 struct device *sysdev;
72246da4 872
d07e8819 873 struct platform_device *xhci;
51249dca 874 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 875
696c8b12 876 struct dwc3_event_buffer *ev_buf;
72246da4
FB
877 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
878
879 struct usb_gadget gadget;
880 struct usb_gadget_driver *gadget_driver;
881
51e1e7bc
FB
882 struct usb_phy *usb2_phy;
883 struct usb_phy *usb3_phy;
884
57303488
KVA
885 struct phy *usb2_generic_phy;
886 struct phy *usb3_generic_phy;
887
88bc9d19
HK
888 struct ulpi *ulpi;
889
72246da4
FB
890 void __iomem *regs;
891 size_t regs_size;
892
a45c82b8 893 enum usb_dr_mode dr_mode;
32f2ed86 894 enum usb_phy_interface hsphy_mode;
a45c82b8 895
bcdb3272 896 u32 fladj;
3f308d17 897 u32 irq_gadget;
0ffcaf37 898 u32 nr_scratch;
fae2b904 899 u32 u1u2;
6c167fc9 900 u32 maximum_speed;
690fb371
JY
901
902 /*
903 * All 3.1 IP version constants are greater than the 3.0 IP
904 * version constants. This works for most version checks in
905 * dwc3. However, in the future, this may not apply as
906 * features may be developed on newer versions of the 3.0 IP
907 * that are not in the 3.1 IP.
908 */
72246da4
FB
909 u32 revision;
910
911#define DWC3_REVISION_173A 0x5533173a
912#define DWC3_REVISION_175A 0x5533175a
913#define DWC3_REVISION_180A 0x5533180a
914#define DWC3_REVISION_183A 0x5533183a
915#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 916#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
917#define DWC3_REVISION_188A 0x5533188a
918#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 919#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
920#define DWC3_REVISION_200A 0x5533200a
921#define DWC3_REVISION_202A 0x5533202a
922#define DWC3_REVISION_210A 0x5533210a
923#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
924#define DWC3_REVISION_230A 0x5533230a
925#define DWC3_REVISION_240A 0x5533240a
926#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
927#define DWC3_REVISION_260A 0x5533260a
928#define DWC3_REVISION_270A 0x5533270a
929#define DWC3_REVISION_280A 0x5533280a
0bb39ca1 930#define DWC3_REVISION_290A 0x5533290a
512e4757
JY
931#define DWC3_REVISION_300A 0x5533300a
932#define DWC3_REVISION_310A 0x5533310a
72246da4 933
690fb371
JY
934/*
935 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
936 * just so dwc31 revisions are always larger than dwc3.
937 */
938#define DWC3_REVISION_IS_DWC31 0x80000000
e77c5614 939#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
cf40b86b 940#define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31)
690fb371 941
b53c772d 942 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
943 enum dwc3_ep0_state ep0state;
944 enum dwc3_link_state link_state;
72246da4 945
c12a0d86 946 u16 isoch_delay;
865e09e7
FB
947 u16 u2sel;
948 u16 u2pel;
949 u8 u1sel;
950 u8 u1pel;
951
72246da4 952 u8 speed;
865e09e7 953
47d3946e 954 u8 num_eps;
789451f6 955
a3299499 956 struct dwc3_hwparams hwparams;
72246da4 957 struct dentry *root;
d7668024 958 struct debugfs_regset32 *regset;
3b637367
GC
959
960 u8 test_mode;
961 u8 test_mode_nr;
80caf7d2 962 u8 lpm_nyet_threshold;
460d098c 963 u8 hird_threshold;
f2b685d5 964
3e10a2ce
HK
965 const char *hsphy_interface;
966
fc8bb91b 967 unsigned connected:1;
f2b685d5
FB
968 unsigned delayed_status:1;
969 unsigned ep0_bounced:1;
970 unsigned ep0_expect_in:1;
81bc5599 971 unsigned has_hibernation:1;
d64ff406 972 unsigned sysdev_is_parent:1;
80caf7d2 973 unsigned has_lpm_erratum:1;
460d098c 974 unsigned is_utmi_l1_suspend:1;
946bd579 975 unsigned is_fpga:1;
fc8bb91b 976 unsigned pending_events:1;
f2b685d5 977 unsigned pullups_connected:1;
f2b685d5 978 unsigned setup_packet_pending:1;
f2b685d5 979 unsigned three_stage_setup:1;
eac68e8f 980 unsigned usb3_lpm_capable:1;
3b81221a
HR
981
982 unsigned disable_scramble_quirk:1;
9a5b2f31 983 unsigned u2exit_lfps_quirk:1;
b5a65c40 984 unsigned u2ss_inp3_quirk:1;
df31f5b3 985 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 986 unsigned del_p1p2p3_quirk:1;
41c06ffd 987 unsigned del_phy_power_chg_quirk:1;
fb67afca 988 unsigned lfps_filter_quirk:1;
14f4ac53 989 unsigned rx_detect_poll_quirk:1;
59acfa20 990 unsigned dis_u3_susphy_quirk:1;
0effe0a3 991 unsigned dis_u2_susphy_quirk:1;
ec791d14 992 unsigned dis_enblslpm_quirk:1;
e58dd357 993 unsigned dis_rxdet_inp3_quirk:1;
16199f33 994 unsigned dis_u2_freeclk_exists_quirk:1;
00fe081d 995 unsigned dis_del_phy_power_chg_quirk:1;
6b6a0c9a
HR
996
997 unsigned tx_de_emphasis_quirk:1;
998 unsigned tx_de_emphasis:2;
cf40b86b
JY
999
1000 u16 imod_interval;
72246da4
FB
1001};
1002
1003/* -------------------------------------------------------------------------- */
1004
72246da4
FB
1005/* -------------------------------------------------------------------------- */
1006
1007struct dwc3_event_type {
1008 u32 is_devspec:1;
1974d494
HR
1009 u32 type:7;
1010 u32 reserved8_31:24;
72246da4
FB
1011} __packed;
1012
1013#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1014#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1015#define DWC3_DEPEVT_XFERNOTREADY 0x03
1016#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1017#define DWC3_DEPEVT_STREAMEVT 0x06
1018#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1019
1020/**
1021 * struct dwc3_event_depvt - Device Endpoint Events
1022 * @one_bit: indicates this is an endpoint event (not used)
1023 * @endpoint_number: number of the endpoint
1024 * @endpoint_event: The event we have:
1025 * 0x00 - Reserved
1026 * 0x01 - XferComplete
1027 * 0x02 - XferInProgress
1028 * 0x03 - XferNotReady
1029 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1030 * 0x05 - Reserved
1031 * 0x06 - StreamEvt
1032 * 0x07 - EPCmdCmplt
1033 * @reserved11_10: Reserved, don't use.
1034 * @status: Indicates the status of the event. Refer to databook for
1035 * more information.
1036 * @parameters: Parameters of the current event. Refer to databook for
1037 * more information.
1038 */
1039struct dwc3_event_depevt {
1040 u32 one_bit:1;
1041 u32 endpoint_number:5;
1042 u32 endpoint_event:4;
1043 u32 reserved11_10:2;
1044 u32 status:4;
40aa41fb
FB
1045
1046/* Within XferNotReady */
ff3f0789 1047#define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3)
40aa41fb
FB
1048
1049/* Within XferComplete */
ff3f0789
RQ
1050#define DEPEVT_STATUS_BUSERR BIT(0)
1051#define DEPEVT_STATUS_SHORT BIT(1)
1052#define DEPEVT_STATUS_IOC BIT(2)
1053#define DEPEVT_STATUS_LST BIT(3)
dc137f01 1054
879631aa
FB
1055/* Stream event only */
1056#define DEPEVT_STREAMEVT_FOUND 1
1057#define DEPEVT_STREAMEVT_NOTFOUND 2
1058
dc137f01 1059/* Control-only Status */
dc137f01
FB
1060#define DEPEVT_STATUS_CONTROL_DATA 1
1061#define DEPEVT_STATUS_CONTROL_STATUS 2
45a2af2f 1062#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
dc137f01 1063
7b9cc7a2
KL
1064/* In response to Start Transfer */
1065#define DEPEVT_TRANSFER_NO_RESOURCE 1
1066#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1067
72246da4 1068 u32 parameters:16;
76a638f8
BW
1069
1070/* For Command Complete Events */
1071#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
72246da4
FB
1072} __packed;
1073
1074/**
1075 * struct dwc3_event_devt - Device Events
1076 * @one_bit: indicates this is a non-endpoint event (not used)
1077 * @device_event: indicates it's a device event. Should read as 0x00
1078 * @type: indicates the type of device event.
1079 * 0 - DisconnEvt
1080 * 1 - USBRst
1081 * 2 - ConnectDone
1082 * 3 - ULStChng
1083 * 4 - WkUpEvt
1084 * 5 - Reserved
1085 * 6 - EOPF
1086 * 7 - SOF
1087 * 8 - Reserved
1088 * 9 - ErrticErr
1089 * 10 - CmdCmplt
1090 * 11 - EvntOverflow
1091 * 12 - VndrDevTstRcved
1092 * @reserved15_12: Reserved, not used
1093 * @event_info: Information about this event
06f9b6e5 1094 * @reserved31_25: Reserved, not used
72246da4
FB
1095 */
1096struct dwc3_event_devt {
1097 u32 one_bit:1;
1098 u32 device_event:7;
1099 u32 type:4;
1100 u32 reserved15_12:4;
06f9b6e5
HR
1101 u32 event_info:9;
1102 u32 reserved31_25:7;
72246da4
FB
1103} __packed;
1104
1105/**
1106 * struct dwc3_event_gevt - Other Core Events
1107 * @one_bit: indicates this is a non-endpoint event (not used)
1108 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1109 * @phy_port_number: self-explanatory
1110 * @reserved31_12: Reserved, not used.
1111 */
1112struct dwc3_event_gevt {
1113 u32 one_bit:1;
1114 u32 device_event:7;
1115 u32 phy_port_number:4;
1116 u32 reserved31_12:20;
1117} __packed;
1118
1119/**
1120 * union dwc3_event - representation of Event Buffer contents
1121 * @raw: raw 32-bit event
1122 * @type: the type of the event
1123 * @depevt: Device Endpoint Event
1124 * @devt: Device Event
1125 * @gevt: Global Event
1126 */
1127union dwc3_event {
1128 u32 raw;
1129 struct dwc3_event_type type;
1130 struct dwc3_event_depevt depevt;
1131 struct dwc3_event_devt devt;
1132 struct dwc3_event_gevt gevt;
1133};
1134
61018305
FB
1135/**
1136 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1137 * parameters
1138 * @param2: third parameter
1139 * @param1: second parameter
1140 * @param0: first parameter
1141 */
1142struct dwc3_gadget_ep_cmd_params {
1143 u32 param2;
1144 u32 param1;
1145 u32 param0;
1146};
1147
72246da4
FB
1148/*
1149 * DWC3 Features to be used as Driver Data
1150 */
1151
1152#define DWC3_HAS_PERIPHERAL BIT(0)
1153#define DWC3_HAS_XHCI BIT(1)
1154#define DWC3_HAS_OTG BIT(3)
1155
d07e8819 1156/* prototypes */
3140e8cb 1157void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1158u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1159
a987a906
JY
1160/* check whether we are on the DWC_usb3 core */
1161static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1162{
1163 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1164}
1165
c4137a9c
JY
1166/* check whether we are on the DWC_usb31 core */
1167static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1168{
1169 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1170}
1171
cf40b86b
JY
1172bool dwc3_has_imod(struct dwc3 *dwc);
1173
388e5c51 1174#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1175int dwc3_host_init(struct dwc3 *dwc);
1176void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1177#else
1178static inline int dwc3_host_init(struct dwc3 *dwc)
1179{ return 0; }
1180static inline void dwc3_host_exit(struct dwc3 *dwc)
1181{ }
1182#endif
1183
1184#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1185int dwc3_gadget_init(struct dwc3 *dwc);
1186void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1187int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1188int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1189int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
2cd4718d
FB
1190int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1191 struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1192int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1193#else
1194static inline int dwc3_gadget_init(struct dwc3 *dwc)
1195{ return 0; }
1196static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1197{ }
61018305
FB
1198static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1199{ return 0; }
1200static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1201{ return 0; }
1202static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1203 enum dwc3_link_state state)
1204{ return 0; }
1205
2cd4718d
FB
1206static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1207 struct dwc3_gadget_ep_cmd_params *params)
61018305
FB
1208{ return 0; }
1209static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1210 int cmd, u32 param)
1211{ return 0; }
388e5c51 1212#endif
f80b45e7 1213
7415f17c
FB
1214/* power management interface */
1215#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1216int dwc3_gadget_suspend(struct dwc3 *dwc);
1217int dwc3_gadget_resume(struct dwc3 *dwc);
fc8bb91b 1218void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
7415f17c 1219#else
7415f17c
FB
1220static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1221{
1222 return 0;
1223}
1224
1225static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1226{
1227 return 0;
1228}
fc8bb91b
FB
1229
1230static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1231{
1232}
7415f17c
FB
1233#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1234
88bc9d19
HK
1235#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1236int dwc3_ulpi_init(struct dwc3 *dwc);
1237void dwc3_ulpi_exit(struct dwc3 *dwc);
1238#else
1239static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1240{ return 0; }
1241static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1242{ }
1243#endif
1244
72246da4 1245#endif /* __DRIVERS_USB_DWC3_CORE_H */