usb: dwc3: Fix DWC3_USB31_REVISION_110A definition
[linux-2.6-block.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
88bc9d19 33#include <linux/ulpi/interface.h>
72246da4 34
57303488
KVA
35#include <linux/phy/phy.h>
36
2c4cbe6e
FB
37#define DWC3_MSG_MAX 500
38
72246da4 39/* Global constants */
04c03d10 40#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
3ef35faf 41#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 42#define DWC3_ENDPOINTS_NUM 32
51249dca 43#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 44
0ffcaf37 45#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
46#define DWC3_EVENT_SIZE 4 /* bytes */
47#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
48#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
49#define DWC3_EVENT_TYPE_MASK 0xfe
50
51#define DWC3_EVENT_TYPE_DEV 0
52#define DWC3_EVENT_TYPE_CARKIT 3
53#define DWC3_EVENT_TYPE_I2C 4
54
55#define DWC3_DEVICE_EVENT_DISCONNECT 0
56#define DWC3_DEVICE_EVENT_RESET 1
57#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 60#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
61#define DWC3_DEVICE_EVENT_EOPF 6
62#define DWC3_DEVICE_EVENT_SOF 7
63#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64#define DWC3_DEVICE_EVENT_CMD_CMPL 10
65#define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67#define DWC3_GEVNTCOUNT_MASK 0xfffc
68#define DWC3_GSNPSID_MASK 0xffff0000
69#define DWC3_GSNPSREV_MASK 0xffff
70
51249dca
IS
71/* DWC3 registers memory space boundries */
72#define DWC3_XHCI_REGS_START 0x0
73#define DWC3_XHCI_REGS_END 0x7fff
74#define DWC3_GLOBALS_REGS_START 0xc100
75#define DWC3_GLOBALS_REGS_END 0xc6ff
76#define DWC3_DEVICE_REGS_START 0xc700
77#define DWC3_DEVICE_REGS_END 0xcbff
78#define DWC3_OTG_REGS_START 0xcc00
79#define DWC3_OTG_REGS_END 0xccff
80
72246da4
FB
81/* Global Registers */
82#define DWC3_GSBUSCFG0 0xc100
83#define DWC3_GSBUSCFG1 0xc104
84#define DWC3_GTXTHRCFG 0xc108
85#define DWC3_GRXTHRCFG 0xc10c
86#define DWC3_GCTL 0xc110
87#define DWC3_GEVTEN 0xc114
88#define DWC3_GSTS 0xc118
89#define DWC3_GSNPSID 0xc120
90#define DWC3_GGPIO 0xc124
91#define DWC3_GUID 0xc128
92#define DWC3_GUCTL 0xc12c
93#define DWC3_GBUSERRADDR0 0xc130
94#define DWC3_GBUSERRADDR1 0xc134
95#define DWC3_GPRTBIMAP0 0xc138
96#define DWC3_GPRTBIMAP1 0xc13c
97#define DWC3_GHWPARAMS0 0xc140
98#define DWC3_GHWPARAMS1 0xc144
99#define DWC3_GHWPARAMS2 0xc148
100#define DWC3_GHWPARAMS3 0xc14c
101#define DWC3_GHWPARAMS4 0xc150
102#define DWC3_GHWPARAMS5 0xc154
103#define DWC3_GHWPARAMS6 0xc158
104#define DWC3_GHWPARAMS7 0xc15c
105#define DWC3_GDBGFIFOSPACE 0xc160
106#define DWC3_GDBGLTSSM 0xc164
107#define DWC3_GPRTBIMAP_HS0 0xc180
108#define DWC3_GPRTBIMAP_HS1 0xc184
109#define DWC3_GPRTBIMAP_FS0 0xc188
110#define DWC3_GPRTBIMAP_FS1 0xc18c
111
690fb371
JY
112#define DWC3_VER_NUMBER 0xc1a0
113#define DWC3_VER_TYPE 0xc1a4
114
72246da4
FB
115#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
116#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
117
118#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
119
120#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
121
122#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
123#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
124
125#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
126#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
127#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
128#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
129
130#define DWC3_GHWPARAMS8 0xc600
db2be4e9 131#define DWC3_GFLADJ 0xc630
72246da4
FB
132
133/* Device Registers */
134#define DWC3_DCFG 0xc700
135#define DWC3_DCTL 0xc704
136#define DWC3_DEVTEN 0xc708
137#define DWC3_DSTS 0xc70c
138#define DWC3_DGCMDPAR 0xc710
139#define DWC3_DGCMD 0xc714
140#define DWC3_DALEPENA 0xc720
2eb88016
FB
141
142#define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
143#define DWC3_DEPCMDPAR2 0x00
144#define DWC3_DEPCMDPAR1 0x04
145#define DWC3_DEPCMDPAR0 0x08
146#define DWC3_DEPCMD 0x0c
72246da4
FB
147
148/* OTG Registers */
149#define DWC3_OCFG 0xcc00
150#define DWC3_OCTL 0xcc04
d4436c3a
GC
151#define DWC3_OEVT 0xcc08
152#define DWC3_OEVTEN 0xcc0C
153#define DWC3_OSTS 0xcc10
72246da4
FB
154
155/* Bit fields */
156
cf6d867d
FB
157/* Global Debug Queue/FIFO Space Available Register */
158#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
159#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
160#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
161
162#define DWC3_TXFIFOQ 1
163#define DWC3_RXFIFOQ 3
164#define DWC3_TXREQQ 5
165#define DWC3_RXREQQ 7
166#define DWC3_RXINFOQ 9
167#define DWC3_DESCFETCHQ 13
168#define DWC3_EVENTQ 15
169
2a58f9c1
FB
170/* Global RX Threshold Configuration Register */
171#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
172#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
173#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
174
72246da4 175/* Global Configuration Register */
1d046793 176#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 177#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 178#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
179#define DWC3_GCTL_CLK_BUS (0)
180#define DWC3_GCTL_CLK_PIPE (1)
181#define DWC3_GCTL_CLK_PIPEHALF (2)
182#define DWC3_GCTL_CLK_MASK (3)
183
0b9fe32d 184#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 185#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
186#define DWC3_GCTL_PRTCAP_HOST 1
187#define DWC3_GCTL_PRTCAP_DEVICE 2
188#define DWC3_GCTL_PRTCAP_OTG 3
189
2c61a8ef 190#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 191#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
192#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
193#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
194#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 195#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
196#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
197#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
198
199/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
200#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
201#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
f699b947 202#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
ec791d14 203#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
72246da4 204
b5699eee
HK
205/* Global USB2 PHY Vendor Control Register */
206#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
207#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
208#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
209#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
210#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
211#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
212
72246da4 213/* Global USB3 PIPE Control Register */
2c61a8ef 214#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 215#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
e58dd357 216#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
df31f5b3 217#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
a2a1d0f5
HR
218#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
219#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
220#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
41c06ffd 221#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
2c61a8ef 222#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
fb67afca 223#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
14f4ac53 224#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
6b6a0c9a
HR
225#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
226#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 227
457e84b6 228/* Global TX Fifo Size Register */
2c61a8ef
PZ
229#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
230#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 231
68d6a01b
FB
232/* Global Event Size Registers */
233#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
234#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
235
4e99472b
FB
236/* Global HWPARAMS0 Register */
237#define DWC3_GHWPARAMS0_USB3_MODE(n) ((n) & 0x3)
238#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
239#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
240#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
241#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
242#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
243
aabb7075 244/* Global HWPARAMS1 Register */
1d046793 245#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
246#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
247#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
248#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
249#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
250#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
251
0e1e5c47
PZ
252/* Global HWPARAMS3 Register */
253#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
254#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
255#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
256#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
257#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
258#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
259#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
260#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
261#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
262#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
263#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
264#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
265
2c61a8ef
PZ
266/* Global HWPARAMS4 Register */
267#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
268#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 269
946bd579
HR
270/* Global HWPARAMS6 Register */
271#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
272
4e99472b
FB
273/* Global HWPARAMS7 Register */
274#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
275#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
276
db2be4e9
NB
277/* Global Frame Length Adjustment Register */
278#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
279#define DWC3_GFLADJ_30MHZ_MASK 0x3f
280
72246da4
FB
281/* Device Configuration Register */
282#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
283#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
284
285#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 286#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
287#define DWC3_DCFG_SUPERSPEED (4 << 0)
288#define DWC3_DCFG_HIGHSPEED (0 << 0)
289#define DWC3_DCFG_FULLSPEED2 (1 << 0)
290#define DWC3_DCFG_LOWSPEED (2 << 0)
291#define DWC3_DCFG_FULLSPEED1 (3 << 0)
292
676e3497 293#define DWC3_DCFG_NUMP_SHIFT 17
97398612 294#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
676e3497 295#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
2c61a8ef
PZ
296#define DWC3_DCFG_LPM_CAP (1 << 22)
297
72246da4
FB
298/* Device Control Register */
299#define DWC3_DCTL_RUN_STOP (1 << 31)
300#define DWC3_DCTL_CSFTRST (1 << 30)
301#define DWC3_DCTL_LSFTRST (1 << 29)
302
303#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 304#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
305
306#define DWC3_DCTL_APPL1RES (1 << 23)
307
2c61a8ef
PZ
308/* These apply for core versions 1.87a and earlier */
309#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
310#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
311#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
312#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
313#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
314#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
315#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
316
317/* These apply for core versions 1.94a and later */
80caf7d2
HR
318#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
319#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 320
80caf7d2
HR
321#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
322#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
323#define DWC3_DCTL_CRS (1 << 17)
324#define DWC3_DCTL_CSS (1 << 16)
325
326#define DWC3_DCTL_INITU2ENA (1 << 12)
327#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
328#define DWC3_DCTL_INITU1ENA (1 << 10)
329#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
330#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
331
332#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
333#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
334
335#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
336#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
337#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
338#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
339#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
340#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
341#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
342
343/* Device Event Enable Register */
344#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
345#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
346#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
347#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
348#define DWC3_DEVTEN_SOFEN (1 << 7)
349#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 350#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
351#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
352#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
353#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
354#define DWC3_DEVTEN_USBRSTEN (1 << 1)
355#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
356
357/* Device Status Register */
2c61a8ef
PZ
358#define DWC3_DSTS_DCNRD (1 << 29)
359
360/* This applies for core versions 1.87a and earlier */
72246da4 361#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
362
363/* These apply for core versions 1.94a and later */
364#define DWC3_DSTS_RSS (1 << 25)
365#define DWC3_DSTS_SSS (1 << 24)
366
72246da4
FB
367#define DWC3_DSTS_COREIDLE (1 << 23)
368#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
369
370#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
371#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
372
373#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
374
d05b8182 375#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
376#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
377
378#define DWC3_DSTS_CONNECTSPD (7 << 0)
379
1f38f88a 380#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
381#define DWC3_DSTS_SUPERSPEED (4 << 0)
382#define DWC3_DSTS_HIGHSPEED (0 << 0)
383#define DWC3_DSTS_FULLSPEED2 (1 << 0)
384#define DWC3_DSTS_LOWSPEED (2 << 0)
385#define DWC3_DSTS_FULLSPEED1 (3 << 0)
386
387/* Device Generic Command Register */
388#define DWC3_DGCMD_SET_LMP 0x01
389#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
390#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
391
392/* These apply for core versions 1.94a and later */
393#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
394#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
395
72246da4
FB
396#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
397#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
398#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
399#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
400
459e210c 401#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
b09bb642 402#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
403#define DWC3_DGCMD_CMDIOC (1 << 8)
404
405/* Device Generic Command Parameter Register */
406#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
407#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
408#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
409#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
410#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
411#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 412
72246da4
FB
413/* Device Endpoint Command Register */
414#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 415#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 416#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 417#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
72246da4 418#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
50c763f8 419#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
72246da4
FB
420#define DWC3_DEPCMD_CMDACT (1 << 10)
421#define DWC3_DEPCMD_CMDIOC (1 << 8)
422
423#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
424#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
425#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
426#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
427#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
428#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 429/* This applies for core versions 1.90a and earlier */
72246da4 430#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
431/* This applies for core versions 1.94a and later */
432#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
433#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
434#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
435
436/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
437#define DWC3_DALEPENA_EP(n) (1 << n)
438
439#define DWC3_DEPCMD_TYPE_CONTROL 0
440#define DWC3_DEPCMD_TYPE_ISOC 1
441#define DWC3_DEPCMD_TYPE_BULK 2
442#define DWC3_DEPCMD_TYPE_INTR 3
443
444/* Structures */
445
f6bafc6a 446struct dwc3_trb;
72246da4
FB
447
448/**
449 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
450 * @buf: _THE_ buffer
451 * @length: size of this buffer
abed4118 452 * @lpos: event offset
60d04bbe 453 * @count: cache of last read event count register
abed4118 454 * @flags: flags related to this event buffer
72246da4
FB
455 * @dma: dma_addr_t
456 * @dwc: pointer to DWC controller
457 */
458struct dwc3_event_buffer {
459 void *buf;
460 unsigned length;
461 unsigned int lpos;
60d04bbe 462 unsigned int count;
abed4118
FB
463 unsigned int flags;
464
465#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
466
467 dma_addr_t dma;
468
469 struct dwc3 *dwc;
470};
471
472#define DWC3_EP_FLAG_STALLED (1 << 0)
473#define DWC3_EP_FLAG_WEDGED (1 << 1)
474
475#define DWC3_EP_DIRECTION_TX true
476#define DWC3_EP_DIRECTION_RX false
477
8495036e 478#define DWC3_TRB_NUM 256
72246da4
FB
479
480/**
481 * struct dwc3_ep - device side endpoint representation
482 * @endpoint: usb endpoint
aa3342c8
FB
483 * @pending_list: list of pending requests for this endpoint
484 * @started_list: list of started requests on this endpoint
74674cbf 485 * @lock: spinlock for endpoint request queue traversal
2eb88016 486 * @regs: pointer to first endpoint register
72246da4
FB
487 * @trb_pool: array of transaction buffers
488 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
489 * @trb_enqueue: enqueue 'pointer' into TRB array
490 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
491 * @desc: usb_endpoint_descriptor pointer
492 * @dwc: pointer to DWC controller
4cfcf876 493 * @saved_state: ep state saved during hibernation
72246da4 494 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
495 * @number: endpoint number (1 - 15)
496 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 497 * @resource_index: Resource transfer index
c75f52fb 498 * @interval: the interval on which the ISOC transfer is started
72246da4
FB
499 * @name: a human readable name e.g. ep1out-bulk
500 * @direction: true for TX, false for RX
879631aa 501 * @stream_capable: true when streams are enabled
72246da4
FB
502 */
503struct dwc3_ep {
504 struct usb_ep endpoint;
aa3342c8
FB
505 struct list_head pending_list;
506 struct list_head started_list;
72246da4 507
74674cbf 508 spinlock_t lock;
2eb88016
FB
509 void __iomem *regs;
510
f6bafc6a 511 struct dwc3_trb *trb_pool;
72246da4 512 dma_addr_t trb_pool_dma;
c90bfaec 513 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
514 struct dwc3 *dwc;
515
4cfcf876 516 u32 saved_state;
72246da4
FB
517 unsigned flags;
518#define DWC3_EP_ENABLED (1 << 0)
519#define DWC3_EP_STALL (1 << 1)
520#define DWC3_EP_WEDGE (1 << 2)
521#define DWC3_EP_BUSY (1 << 4)
522#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 523#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 524
984f66a6
FB
525 /* This last one is specific to EP0 */
526#define DWC3_EP0_DIR_IN (1 << 31)
527
c28f8259
FB
528 /*
529 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
530 * use a u8 type here. If anybody decides to increase number of TRBs to
531 * anything larger than 256 - I can't see why people would want to do
532 * this though - then this type needs to be changed.
533 *
534 * By using u8 types we ensure that our % operator when incrementing
535 * enqueue and dequeue get optimized away by the compiler.
536 */
537 u8 trb_enqueue;
538 u8 trb_dequeue;
539
72246da4
FB
540 u8 number;
541 u8 type;
b4996a86 542 u8 resource_index;
72246da4
FB
543 u32 interval;
544
545 char name[20];
546
547 unsigned direction:1;
879631aa 548 unsigned stream_capable:1;
72246da4
FB
549};
550
551enum dwc3_phy {
552 DWC3_PHY_UNKNOWN = 0,
553 DWC3_PHY_USB3,
554 DWC3_PHY_USB2,
555};
556
b53c772d
FB
557enum dwc3_ep0_next {
558 DWC3_EP0_UNKNOWN = 0,
559 DWC3_EP0_COMPLETE,
b53c772d
FB
560 DWC3_EP0_NRDY_DATA,
561 DWC3_EP0_NRDY_STATUS,
562};
563
72246da4
FB
564enum dwc3_ep0_state {
565 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
566 EP0_SETUP_PHASE,
567 EP0_DATA_PHASE,
568 EP0_STATUS_PHASE,
72246da4
FB
569};
570
571enum dwc3_link_state {
572 /* In SuperSpeed */
573 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
574 DWC3_LINK_STATE_U1 = 0x01,
575 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
576 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
577 DWC3_LINK_STATE_SS_DIS = 0x04,
578 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
579 DWC3_LINK_STATE_SS_INACT = 0x06,
580 DWC3_LINK_STATE_POLL = 0x07,
581 DWC3_LINK_STATE_RECOV = 0x08,
582 DWC3_LINK_STATE_HRESET = 0x09,
583 DWC3_LINK_STATE_CMPLY = 0x0a,
584 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
585 DWC3_LINK_STATE_RESET = 0x0e,
586 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
587 DWC3_LINK_STATE_MASK = 0x0f,
588};
589
f6bafc6a
FB
590/* TRB Length, PCM and Status */
591#define DWC3_TRB_SIZE_MASK (0x00ffffff)
592#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
593#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 594#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
595
596#define DWC3_TRBSTS_OK 0
597#define DWC3_TRBSTS_MISSED_ISOC 1
598#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 599#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
600
601/* TRB Control */
602#define DWC3_TRB_CTRL_HWO (1 << 0)
603#define DWC3_TRB_CTRL_LST (1 << 1)
604#define DWC3_TRB_CTRL_CHN (1 << 2)
605#define DWC3_TRB_CTRL_CSP (1 << 3)
606#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
607#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
608#define DWC3_TRB_CTRL_IOC (1 << 11)
609#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
610
b058f3e8 611#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
612#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
613#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
614#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
615#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
616#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
617#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
618#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
619#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
620
621/**
f6bafc6a 622 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
623 * @bpl: DW0-3
624 * @bph: DW4-7
625 * @size: DW8-B
626 * @trl: DWC-F
627 */
f6bafc6a
FB
628struct dwc3_trb {
629 u32 bpl;
630 u32 bph;
631 u32 size;
632 u32 ctrl;
72246da4
FB
633} __packed;
634
a3299499
FB
635/**
636 * dwc3_hwparams - copy of HWPARAMS registers
637 * @hwparams0 - GHWPARAMS0
638 * @hwparams1 - GHWPARAMS1
639 * @hwparams2 - GHWPARAMS2
640 * @hwparams3 - GHWPARAMS3
641 * @hwparams4 - GHWPARAMS4
642 * @hwparams5 - GHWPARAMS5
643 * @hwparams6 - GHWPARAMS6
644 * @hwparams7 - GHWPARAMS7
645 * @hwparams8 - GHWPARAMS8
646 */
647struct dwc3_hwparams {
648 u32 hwparams0;
649 u32 hwparams1;
650 u32 hwparams2;
651 u32 hwparams3;
652 u32 hwparams4;
653 u32 hwparams5;
654 u32 hwparams6;
655 u32 hwparams7;
656 u32 hwparams8;
657};
658
0949e99b
FB
659/* HWPARAMS0 */
660#define DWC3_MODE(n) ((n) & 0x7)
661
457e84b6
FB
662#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
663
0949e99b 664/* HWPARAMS1 */
457e84b6
FB
665#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
666
789451f6
FB
667/* HWPARAMS3 */
668#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
669#define DWC3_NUM_EPS_MASK (0x3f << 12)
670#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
671 (DWC3_NUM_EPS_MASK)) >> 12)
672#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
673 (DWC3_NUM_IN_EPS_MASK)) >> 18)
674
457e84b6
FB
675/* HWPARAMS7 */
676#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 677
5ef68c56
FB
678/**
679 * struct dwc3_request - representation of a transfer request
680 * @request: struct usb_request to be transferred
681 * @list: a list_head used for request queueing
682 * @dep: struct dwc3_ep owning this request
683 * @first_trb_index: index to first trb used by this request
684 * @epnum: endpoint number to which this request refers
685 * @trb: pointer to struct dwc3_trb
686 * @trb_dma: DMA address of @trb
687 * @direction: IN or OUT direction flag
688 * @mapped: true when request has been dma-mapped
689 * @queued: true when request has been queued to HW
690 */
e0ce0b0a
SAS
691struct dwc3_request {
692 struct usb_request request;
693 struct list_head list;
694 struct dwc3_ep *dep;
695
c28f8259 696 u8 first_trb_index;
e0ce0b0a 697 u8 epnum;
f6bafc6a 698 struct dwc3_trb *trb;
e0ce0b0a
SAS
699 dma_addr_t trb_dma;
700
701 unsigned direction:1;
702 unsigned mapped:1;
aa3342c8 703 unsigned started:1;
e0ce0b0a
SAS
704};
705
2c61a8ef
PZ
706/*
707 * struct dwc3_scratchpad_array - hibernation scratchpad array
708 * (format defined by hw)
709 */
710struct dwc3_scratchpad_array {
711 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
712};
713
72246da4
FB
714/**
715 * struct dwc3 - representation of our controller
91db07dc
FB
716 * @ctrl_req: usb control request which is used for ep0
717 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 718 * @ep0_bounce: bounce buffer for ep0
04c03d10 719 * @zlp_buf: used when request->zero is set
91db07dc
FB
720 * @setup_buf: used while precessing STD USB requests
721 * @ctrl_req_addr: dma address of ctrl_req
722 * @ep0_trb: dma address of ep0_trb
723 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 724 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 725 * @scratch_addr: dma address of scratchbuf
72246da4
FB
726 * @lock: for synchronizing
727 * @dev: pointer to our struct device
d07e8819 728 * @xhci: pointer to our xHCI child
72246da4
FB
729 * @event_buffer_list: a list of event buffers
730 * @gadget: device side representation of the peripheral controller
731 * @gadget_driver: pointer to the gadget driver
732 * @regs: base address for our registers
733 * @regs_size: address space size
bcdb3272 734 * @fladj: frame length adjustment
3f308d17 735 * @irq_gadget: peripheral controller's IRQ number
0ffcaf37 736 * @nr_scratch: number of scratch buffers
fae2b904 737 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 738 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 739 * @revision: revision register contents
a45c82b8 740 * @dr_mode: requested mode of operation
51e1e7bc
FB
741 * @usb2_phy: pointer to USB2 PHY
742 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
743 * @usb2_generic_phy: pointer to USB2 PHY
744 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 745 * @ulpi: pointer to ulpi interface
7415f17c
FB
746 * @dcfg: saved contents of DCFG register
747 * @gctl: saved contents of GCTL register
c12a0d86 748 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
749 * @u2sel: parameter from Set SEL request.
750 * @u2pel: parameter from Set SEL request.
751 * @u1sel: parameter from Set SEL request.
752 * @u1pel: parameter from Set SEL request.
789451f6
FB
753 * @num_out_eps: number of out endpoints
754 * @num_in_eps: number of in endpoints
b53c772d 755 * @ep0_next_event: hold the next expected event
72246da4
FB
756 * @ep0state: state of endpoint zero
757 * @link_state: link state
758 * @speed: device speed (super, high, full, low)
759 * @mem: points to start of memory which is used for this struct.
a3299499 760 * @hwparams: copy of hwparams registers
72246da4 761 * @root: debugfs root folder pointer
f2b685d5
FB
762 * @regset: debugfs pointer to regdump file
763 * @test_mode: true when we're entering a USB test mode
764 * @test_mode_nr: test feature selector
80caf7d2 765 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 766 * @hird_threshold: HIRD threshold
3e10a2ce 767 * @hsphy_interface: "utmi" or "ulpi"
fc8bb91b 768 * @connected: true when we're connected to a host, false otherwise
f2b685d5
FB
769 * @delayed_status: true when gadget driver asks for delayed status
770 * @ep0_bounced: true when we used bounce buffer
771 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 772 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
773 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
774 * there's now way for software to detect this in runtime.
460d098c
HR
775 * @is_utmi_l1_suspend: the core asserts output signal
776 * 0 - utmi_sleep_n
777 * 1 - utmi_l1_suspend_n
946bd579 778 * @is_fpga: true when we are using the FPGA board
fc8bb91b 779 * @pending_events: true when we have pending IRQs to be handled
f2b685d5 780 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
781 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
782 * @start_config_issued: true when StartConfig command has been issued
783 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 784 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 785 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 786 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 787 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 788 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 789 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 790 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 791 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 792 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 793 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 794 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
795 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
796 * disabling the suspend signal to the PHY.
6b6a0c9a
HR
797 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
798 * @tx_de_emphasis: Tx de-emphasis value
799 * 0 - -6dB de-emphasis
800 * 1 - -3.5dB de-emphasis
801 * 2 - No de-emphasis
802 * 3 - Reserved
72246da4
FB
803 */
804struct dwc3 {
805 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 806 struct dwc3_trb *ep0_trb;
5812b1c2 807 void *ep0_bounce;
04c03d10 808 void *zlp_buf;
0ffcaf37 809 void *scratchbuf;
72246da4
FB
810 u8 *setup_buf;
811 dma_addr_t ctrl_req_addr;
812 dma_addr_t ep0_trb_addr;
5812b1c2 813 dma_addr_t ep0_bounce_addr;
0ffcaf37 814 dma_addr_t scratch_addr;
e0ce0b0a 815 struct dwc3_request ep0_usb_req;
789451f6 816
72246da4
FB
817 /* device lock */
818 spinlock_t lock;
789451f6 819
72246da4
FB
820 struct device *dev;
821
d07e8819 822 struct platform_device *xhci;
51249dca 823 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 824
696c8b12 825 struct dwc3_event_buffer *ev_buf;
72246da4
FB
826 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
827
828 struct usb_gadget gadget;
829 struct usb_gadget_driver *gadget_driver;
830
51e1e7bc
FB
831 struct usb_phy *usb2_phy;
832 struct usb_phy *usb3_phy;
833
57303488
KVA
834 struct phy *usb2_generic_phy;
835 struct phy *usb3_generic_phy;
836
88bc9d19
HK
837 struct ulpi *ulpi;
838
72246da4
FB
839 void __iomem *regs;
840 size_t regs_size;
841
a45c82b8
RK
842 enum usb_dr_mode dr_mode;
843
bcdb3272 844 u32 fladj;
3f308d17 845 u32 irq_gadget;
0ffcaf37 846 u32 nr_scratch;
fae2b904 847 u32 u1u2;
6c167fc9 848 u32 maximum_speed;
690fb371
JY
849
850 /*
851 * All 3.1 IP version constants are greater than the 3.0 IP
852 * version constants. This works for most version checks in
853 * dwc3. However, in the future, this may not apply as
854 * features may be developed on newer versions of the 3.0 IP
855 * that are not in the 3.1 IP.
856 */
72246da4
FB
857 u32 revision;
858
859#define DWC3_REVISION_173A 0x5533173a
860#define DWC3_REVISION_175A 0x5533175a
861#define DWC3_REVISION_180A 0x5533180a
862#define DWC3_REVISION_183A 0x5533183a
863#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 864#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
865#define DWC3_REVISION_188A 0x5533188a
866#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 867#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
868#define DWC3_REVISION_200A 0x5533200a
869#define DWC3_REVISION_202A 0x5533202a
870#define DWC3_REVISION_210A 0x5533210a
871#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
872#define DWC3_REVISION_230A 0x5533230a
873#define DWC3_REVISION_240A 0x5533240a
874#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
875#define DWC3_REVISION_260A 0x5533260a
876#define DWC3_REVISION_270A 0x5533270a
877#define DWC3_REVISION_280A 0x5533280a
72246da4 878
690fb371
JY
879/*
880 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
881 * just so dwc31 revisions are always larger than dwc3.
882 */
883#define DWC3_REVISION_IS_DWC31 0x80000000
e77c5614 884#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
690fb371 885
b53c772d 886 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
887 enum dwc3_ep0_state ep0state;
888 enum dwc3_link_state link_state;
72246da4 889
c12a0d86 890 u16 isoch_delay;
865e09e7
FB
891 u16 u2sel;
892 u16 u2pel;
893 u8 u1sel;
894 u8 u1pel;
895
72246da4 896 u8 speed;
865e09e7 897
789451f6
FB
898 u8 num_out_eps;
899 u8 num_in_eps;
900
72246da4
FB
901 void *mem;
902
a3299499 903 struct dwc3_hwparams hwparams;
72246da4 904 struct dentry *root;
d7668024 905 struct debugfs_regset32 *regset;
3b637367
GC
906
907 u8 test_mode;
908 u8 test_mode_nr;
80caf7d2 909 u8 lpm_nyet_threshold;
460d098c 910 u8 hird_threshold;
f2b685d5 911
3e10a2ce
HK
912 const char *hsphy_interface;
913
fc8bb91b 914 unsigned connected:1;
f2b685d5
FB
915 unsigned delayed_status:1;
916 unsigned ep0_bounced:1;
917 unsigned ep0_expect_in:1;
81bc5599 918 unsigned has_hibernation:1;
80caf7d2 919 unsigned has_lpm_erratum:1;
460d098c 920 unsigned is_utmi_l1_suspend:1;
946bd579 921 unsigned is_fpga:1;
fc8bb91b 922 unsigned pending_events:1;
f2b685d5 923 unsigned pullups_connected:1;
f2b685d5 924 unsigned setup_packet_pending:1;
f2b685d5 925 unsigned three_stage_setup:1;
eac68e8f 926 unsigned usb3_lpm_capable:1;
3b81221a
HR
927
928 unsigned disable_scramble_quirk:1;
9a5b2f31 929 unsigned u2exit_lfps_quirk:1;
b5a65c40 930 unsigned u2ss_inp3_quirk:1;
df31f5b3 931 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 932 unsigned del_p1p2p3_quirk:1;
41c06ffd 933 unsigned del_phy_power_chg_quirk:1;
fb67afca 934 unsigned lfps_filter_quirk:1;
14f4ac53 935 unsigned rx_detect_poll_quirk:1;
59acfa20 936 unsigned dis_u3_susphy_quirk:1;
0effe0a3 937 unsigned dis_u2_susphy_quirk:1;
ec791d14 938 unsigned dis_enblslpm_quirk:1;
e58dd357 939 unsigned dis_rxdet_inp3_quirk:1;
6b6a0c9a
HR
940
941 unsigned tx_de_emphasis_quirk:1;
942 unsigned tx_de_emphasis:2;
72246da4
FB
943};
944
945/* -------------------------------------------------------------------------- */
946
72246da4
FB
947/* -------------------------------------------------------------------------- */
948
949struct dwc3_event_type {
950 u32 is_devspec:1;
1974d494
HR
951 u32 type:7;
952 u32 reserved8_31:24;
72246da4
FB
953} __packed;
954
955#define DWC3_DEPEVT_XFERCOMPLETE 0x01
956#define DWC3_DEPEVT_XFERINPROGRESS 0x02
957#define DWC3_DEPEVT_XFERNOTREADY 0x03
958#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
959#define DWC3_DEPEVT_STREAMEVT 0x06
960#define DWC3_DEPEVT_EPCMDCMPLT 0x07
961
962/**
963 * struct dwc3_event_depvt - Device Endpoint Events
964 * @one_bit: indicates this is an endpoint event (not used)
965 * @endpoint_number: number of the endpoint
966 * @endpoint_event: The event we have:
967 * 0x00 - Reserved
968 * 0x01 - XferComplete
969 * 0x02 - XferInProgress
970 * 0x03 - XferNotReady
971 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
972 * 0x05 - Reserved
973 * 0x06 - StreamEvt
974 * 0x07 - EPCmdCmplt
975 * @reserved11_10: Reserved, don't use.
976 * @status: Indicates the status of the event. Refer to databook for
977 * more information.
978 * @parameters: Parameters of the current event. Refer to databook for
979 * more information.
980 */
981struct dwc3_event_depevt {
982 u32 one_bit:1;
983 u32 endpoint_number:5;
984 u32 endpoint_event:4;
985 u32 reserved11_10:2;
986 u32 status:4;
40aa41fb
FB
987
988/* Within XferNotReady */
989#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
990
991/* Within XferComplete */
1d046793
PZ
992#define DEPEVT_STATUS_BUSERR (1 << 0)
993#define DEPEVT_STATUS_SHORT (1 << 1)
994#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 995#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 996
879631aa
FB
997/* Stream event only */
998#define DEPEVT_STREAMEVT_FOUND 1
999#define DEPEVT_STREAMEVT_NOTFOUND 2
1000
dc137f01 1001/* Control-only Status */
dc137f01
FB
1002#define DEPEVT_STATUS_CONTROL_DATA 1
1003#define DEPEVT_STATUS_CONTROL_STATUS 2
1004
7b9cc7a2
KL
1005/* In response to Start Transfer */
1006#define DEPEVT_TRANSFER_NO_RESOURCE 1
1007#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1008
72246da4
FB
1009 u32 parameters:16;
1010} __packed;
1011
1012/**
1013 * struct dwc3_event_devt - Device Events
1014 * @one_bit: indicates this is a non-endpoint event (not used)
1015 * @device_event: indicates it's a device event. Should read as 0x00
1016 * @type: indicates the type of device event.
1017 * 0 - DisconnEvt
1018 * 1 - USBRst
1019 * 2 - ConnectDone
1020 * 3 - ULStChng
1021 * 4 - WkUpEvt
1022 * 5 - Reserved
1023 * 6 - EOPF
1024 * 7 - SOF
1025 * 8 - Reserved
1026 * 9 - ErrticErr
1027 * 10 - CmdCmplt
1028 * 11 - EvntOverflow
1029 * 12 - VndrDevTstRcved
1030 * @reserved15_12: Reserved, not used
1031 * @event_info: Information about this event
06f9b6e5 1032 * @reserved31_25: Reserved, not used
72246da4
FB
1033 */
1034struct dwc3_event_devt {
1035 u32 one_bit:1;
1036 u32 device_event:7;
1037 u32 type:4;
1038 u32 reserved15_12:4;
06f9b6e5
HR
1039 u32 event_info:9;
1040 u32 reserved31_25:7;
72246da4
FB
1041} __packed;
1042
1043/**
1044 * struct dwc3_event_gevt - Other Core Events
1045 * @one_bit: indicates this is a non-endpoint event (not used)
1046 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1047 * @phy_port_number: self-explanatory
1048 * @reserved31_12: Reserved, not used.
1049 */
1050struct dwc3_event_gevt {
1051 u32 one_bit:1;
1052 u32 device_event:7;
1053 u32 phy_port_number:4;
1054 u32 reserved31_12:20;
1055} __packed;
1056
1057/**
1058 * union dwc3_event - representation of Event Buffer contents
1059 * @raw: raw 32-bit event
1060 * @type: the type of the event
1061 * @depevt: Device Endpoint Event
1062 * @devt: Device Event
1063 * @gevt: Global Event
1064 */
1065union dwc3_event {
1066 u32 raw;
1067 struct dwc3_event_type type;
1068 struct dwc3_event_depevt depevt;
1069 struct dwc3_event_devt devt;
1070 struct dwc3_event_gevt gevt;
1071};
1072
61018305
FB
1073/**
1074 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1075 * parameters
1076 * @param2: third parameter
1077 * @param1: second parameter
1078 * @param0: first parameter
1079 */
1080struct dwc3_gadget_ep_cmd_params {
1081 u32 param2;
1082 u32 param1;
1083 u32 param0;
1084};
1085
72246da4
FB
1086/*
1087 * DWC3 Features to be used as Driver Data
1088 */
1089
1090#define DWC3_HAS_PERIPHERAL BIT(0)
1091#define DWC3_HAS_XHCI BIT(1)
1092#define DWC3_HAS_OTG BIT(3)
1093
d07e8819 1094/* prototypes */
3140e8cb 1095void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1096u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1097
c4137a9c
JY
1098/* check whether we are on the DWC_usb31 core */
1099static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1100{
1101 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1102}
1103
388e5c51 1104#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1105int dwc3_host_init(struct dwc3 *dwc);
1106void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1107#else
1108static inline int dwc3_host_init(struct dwc3 *dwc)
1109{ return 0; }
1110static inline void dwc3_host_exit(struct dwc3 *dwc)
1111{ }
1112#endif
1113
1114#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1115int dwc3_gadget_init(struct dwc3 *dwc);
1116void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1117int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1118int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1119int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
2cd4718d
FB
1120int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1121 struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1122int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1123#else
1124static inline int dwc3_gadget_init(struct dwc3 *dwc)
1125{ return 0; }
1126static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1127{ }
61018305
FB
1128static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1129{ return 0; }
1130static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1131{ return 0; }
1132static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1133 enum dwc3_link_state state)
1134{ return 0; }
1135
2cd4718d
FB
1136static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1137 struct dwc3_gadget_ep_cmd_params *params)
61018305
FB
1138{ return 0; }
1139static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1140 int cmd, u32 param)
1141{ return 0; }
388e5c51 1142#endif
f80b45e7 1143
7415f17c
FB
1144/* power management interface */
1145#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1146int dwc3_gadget_suspend(struct dwc3 *dwc);
1147int dwc3_gadget_resume(struct dwc3 *dwc);
fc8bb91b 1148void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
7415f17c 1149#else
7415f17c
FB
1150static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1151{
1152 return 0;
1153}
1154
1155static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1156{
1157 return 0;
1158}
fc8bb91b
FB
1159
1160static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1161{
1162}
7415f17c
FB
1163#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1164
88bc9d19
HK
1165#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1166int dwc3_ulpi_init(struct dwc3 *dwc);
1167void dwc3_ulpi_exit(struct dwc3 *dwc);
1168#else
1169static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1170{ return 0; }
1171static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1172{ }
1173#endif
1174
72246da4 1175#endif /* __DRIVERS_USB_DWC3_CORE_H */