usb: dwc2: add amcc,dwc-otg support
[linux-2.6-block.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
76a638f8 29#include <linux/wait.h>
72246da4
FB
30
31#include <linux/usb/ch9.h>
32#include <linux/usb/gadget.h>
a45c82b8 33#include <linux/usb/otg.h>
88bc9d19 34#include <linux/ulpi/interface.h>
72246da4 35
57303488
KVA
36#include <linux/phy/phy.h>
37
2c4cbe6e
FB
38#define DWC3_MSG_MAX 500
39
72246da4 40/* Global constants */
bb014736 41#define DWC3_PULL_UP_TIMEOUT 500 /* ms */
04c03d10 42#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
3ef35faf 43#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 44#define DWC3_ENDPOINTS_NUM 32
51249dca 45#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 46
0ffcaf37 47#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
48#define DWC3_EVENT_SIZE 4 /* bytes */
49#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
50#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
51#define DWC3_EVENT_TYPE_MASK 0xfe
52
53#define DWC3_EVENT_TYPE_DEV 0
54#define DWC3_EVENT_TYPE_CARKIT 3
55#define DWC3_EVENT_TYPE_I2C 4
56
57#define DWC3_DEVICE_EVENT_DISCONNECT 0
58#define DWC3_DEVICE_EVENT_RESET 1
59#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
60#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
61#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 62#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
63#define DWC3_DEVICE_EVENT_EOPF 6
64#define DWC3_DEVICE_EVENT_SOF 7
65#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
66#define DWC3_DEVICE_EVENT_CMD_CMPL 10
67#define DWC3_DEVICE_EVENT_OVERFLOW 11
68
69#define DWC3_GEVNTCOUNT_MASK 0xfffc
70#define DWC3_GSNPSID_MASK 0xffff0000
71#define DWC3_GSNPSREV_MASK 0xffff
72
51249dca
IS
73/* DWC3 registers memory space boundries */
74#define DWC3_XHCI_REGS_START 0x0
75#define DWC3_XHCI_REGS_END 0x7fff
76#define DWC3_GLOBALS_REGS_START 0xc100
77#define DWC3_GLOBALS_REGS_END 0xc6ff
78#define DWC3_DEVICE_REGS_START 0xc700
79#define DWC3_DEVICE_REGS_END 0xcbff
80#define DWC3_OTG_REGS_START 0xcc00
81#define DWC3_OTG_REGS_END 0xccff
82
72246da4
FB
83/* Global Registers */
84#define DWC3_GSBUSCFG0 0xc100
85#define DWC3_GSBUSCFG1 0xc104
86#define DWC3_GTXTHRCFG 0xc108
87#define DWC3_GRXTHRCFG 0xc10c
88#define DWC3_GCTL 0xc110
89#define DWC3_GEVTEN 0xc114
90#define DWC3_GSTS 0xc118
475c8beb 91#define DWC3_GUCTL1 0xc11c
72246da4
FB
92#define DWC3_GSNPSID 0xc120
93#define DWC3_GGPIO 0xc124
94#define DWC3_GUID 0xc128
95#define DWC3_GUCTL 0xc12c
96#define DWC3_GBUSERRADDR0 0xc130
97#define DWC3_GBUSERRADDR1 0xc134
98#define DWC3_GPRTBIMAP0 0xc138
99#define DWC3_GPRTBIMAP1 0xc13c
100#define DWC3_GHWPARAMS0 0xc140
101#define DWC3_GHWPARAMS1 0xc144
102#define DWC3_GHWPARAMS2 0xc148
103#define DWC3_GHWPARAMS3 0xc14c
104#define DWC3_GHWPARAMS4 0xc150
105#define DWC3_GHWPARAMS5 0xc154
106#define DWC3_GHWPARAMS6 0xc158
107#define DWC3_GHWPARAMS7 0xc15c
108#define DWC3_GDBGFIFOSPACE 0xc160
109#define DWC3_GDBGLTSSM 0xc164
110#define DWC3_GPRTBIMAP_HS0 0xc180
111#define DWC3_GPRTBIMAP_HS1 0xc184
112#define DWC3_GPRTBIMAP_FS0 0xc188
113#define DWC3_GPRTBIMAP_FS1 0xc18c
06281d46 114#define DWC3_GUCTL2 0xc19c
72246da4 115
690fb371
JY
116#define DWC3_VER_NUMBER 0xc1a0
117#define DWC3_VER_TYPE 0xc1a4
118
72246da4
FB
119#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
120#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
121
122#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
123
124#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
125
126#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
127#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
128
129#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
130#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
131#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
132#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
133
134#define DWC3_GHWPARAMS8 0xc600
db2be4e9 135#define DWC3_GFLADJ 0xc630
72246da4
FB
136
137/* Device Registers */
138#define DWC3_DCFG 0xc700
139#define DWC3_DCTL 0xc704
140#define DWC3_DEVTEN 0xc708
141#define DWC3_DSTS 0xc70c
142#define DWC3_DGCMDPAR 0xc710
143#define DWC3_DGCMD 0xc714
144#define DWC3_DALEPENA 0xc720
2eb88016
FB
145
146#define DWC3_DEP_BASE(n) (0xc800 + (n * 0x10))
147#define DWC3_DEPCMDPAR2 0x00
148#define DWC3_DEPCMDPAR1 0x04
149#define DWC3_DEPCMDPAR0 0x08
150#define DWC3_DEPCMD 0x0c
72246da4
FB
151
152/* OTG Registers */
153#define DWC3_OCFG 0xcc00
154#define DWC3_OCTL 0xcc04
d4436c3a
GC
155#define DWC3_OEVT 0xcc08
156#define DWC3_OEVTEN 0xcc0C
157#define DWC3_OSTS 0xcc10
72246da4
FB
158
159/* Bit fields */
160
cf6d867d
FB
161/* Global Debug Queue/FIFO Space Available Register */
162#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
163#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
164#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
165
166#define DWC3_TXFIFOQ 1
167#define DWC3_RXFIFOQ 3
168#define DWC3_TXREQQ 5
169#define DWC3_RXREQQ 7
170#define DWC3_RXINFOQ 9
171#define DWC3_DESCFETCHQ 13
172#define DWC3_EVENTQ 15
173
2a58f9c1
FB
174/* Global RX Threshold Configuration Register */
175#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
176#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
177#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
178
72246da4 179/* Global Configuration Register */
1d046793 180#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 181#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 182#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
183#define DWC3_GCTL_CLK_BUS (0)
184#define DWC3_GCTL_CLK_PIPE (1)
185#define DWC3_GCTL_CLK_PIPEHALF (2)
186#define DWC3_GCTL_CLK_MASK (3)
187
0b9fe32d 188#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 189#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
190#define DWC3_GCTL_PRTCAP_HOST 1
191#define DWC3_GCTL_PRTCAP_DEVICE 2
192#define DWC3_GCTL_PRTCAP_OTG 3
193
2c61a8ef 194#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 195#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
196#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
197#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
198#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 199#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
200#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
201#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4 202
0bb39ca1
JY
203/* Global User Control 1 Register */
204#define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW (1 << 24)
205
72246da4 206/* Global USB2 PHY Configuration Register */
2c61a8ef 207#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
16199f33 208#define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS (1 << 30)
2c61a8ef 209#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
f699b947 210#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
ec791d14 211#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
32f2ed86
WW
212#define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3)
213#define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1)
214#define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10)
215#define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf)
216#define USBTRDTIM_UTMI_8_BIT 9
217#define USBTRDTIM_UTMI_16_BIT 5
218#define UTMI_PHYIF_16_BIT 1
219#define UTMI_PHYIF_8_BIT 0
72246da4 220
b5699eee
HK
221/* Global USB2 PHY Vendor Control Register */
222#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
223#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
224#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
225#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
226#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
227#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
228
72246da4 229/* Global USB3 PIPE Control Register */
2c61a8ef 230#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 231#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
e58dd357 232#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
df31f5b3 233#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
a2a1d0f5
HR
234#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
235#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
236#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
41c06ffd 237#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
2c61a8ef 238#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
fb67afca 239#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
14f4ac53 240#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
6b6a0c9a
HR
241#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
242#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 243
457e84b6 244/* Global TX Fifo Size Register */
2c61a8ef
PZ
245#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
246#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 247
68d6a01b
FB
248/* Global Event Size Registers */
249#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
250#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
251
4e99472b 252/* Global HWPARAMS0 Register */
9d6173e1
TN
253#define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3)
254#define DWC3_GHWPARAMS0_MODE_GADGET 0
255#define DWC3_GHWPARAMS0_MODE_HOST 1
256#define DWC3_GHWPARAMS0_MODE_DRD 2
4e99472b
FB
257#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
258#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
259#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
260#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
261#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
262
aabb7075 263/* Global HWPARAMS1 Register */
1d046793 264#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
265#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
266#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
267#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
268#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
269#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
270
0e1e5c47
PZ
271/* Global HWPARAMS3 Register */
272#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
273#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
274#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
275#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
276#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
277#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
278#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
279#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
280#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
281#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
282#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
283#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
284
2c61a8ef
PZ
285/* Global HWPARAMS4 Register */
286#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
287#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 288
946bd579
HR
289/* Global HWPARAMS6 Register */
290#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
291
4e99472b
FB
292/* Global HWPARAMS7 Register */
293#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
294#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
295
db2be4e9
NB
296/* Global Frame Length Adjustment Register */
297#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
298#define DWC3_GFLADJ_30MHZ_MASK 0x3f
299
06281d46
JY
300/* Global User Control Register 2 */
301#define DWC3_GUCTL2_RST_ACTBITLATER (1 << 14)
302
72246da4
FB
303/* Device Configuration Register */
304#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
305#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
306
307#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 308#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
309#define DWC3_DCFG_SUPERSPEED (4 << 0)
310#define DWC3_DCFG_HIGHSPEED (0 << 0)
311#define DWC3_DCFG_FULLSPEED2 (1 << 0)
312#define DWC3_DCFG_LOWSPEED (2 << 0)
313#define DWC3_DCFG_FULLSPEED1 (3 << 0)
314
676e3497 315#define DWC3_DCFG_NUMP_SHIFT 17
97398612 316#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
676e3497 317#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
2c61a8ef
PZ
318#define DWC3_DCFG_LPM_CAP (1 << 22)
319
72246da4
FB
320/* Device Control Register */
321#define DWC3_DCTL_RUN_STOP (1 << 31)
322#define DWC3_DCTL_CSFTRST (1 << 30)
323#define DWC3_DCTL_LSFTRST (1 << 29)
324
325#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 326#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
327
328#define DWC3_DCTL_APPL1RES (1 << 23)
329
2c61a8ef
PZ
330/* These apply for core versions 1.87a and earlier */
331#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
332#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
333#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
334#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
335#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
336#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
337#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
338
339/* These apply for core versions 1.94a and later */
80caf7d2
HR
340#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
341#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 342
80caf7d2
HR
343#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
344#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
345#define DWC3_DCTL_CRS (1 << 17)
346#define DWC3_DCTL_CSS (1 << 16)
347
348#define DWC3_DCTL_INITU2ENA (1 << 12)
349#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
350#define DWC3_DCTL_INITU1ENA (1 << 10)
351#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
352#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
353
354#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
355#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
356
357#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
358#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
359#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
360#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
361#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
362#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
363#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
364
365/* Device Event Enable Register */
366#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
367#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
368#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
369#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
370#define DWC3_DEVTEN_SOFEN (1 << 7)
371#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 372#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
373#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
374#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
375#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
376#define DWC3_DEVTEN_USBRSTEN (1 << 1)
377#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
378
379/* Device Status Register */
2c61a8ef
PZ
380#define DWC3_DSTS_DCNRD (1 << 29)
381
382/* This applies for core versions 1.87a and earlier */
72246da4 383#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
384
385/* These apply for core versions 1.94a and later */
386#define DWC3_DSTS_RSS (1 << 25)
387#define DWC3_DSTS_SSS (1 << 24)
388
72246da4
FB
389#define DWC3_DSTS_COREIDLE (1 << 23)
390#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
391
392#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
393#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
394
395#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
396
d05b8182 397#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
398#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
399
400#define DWC3_DSTS_CONNECTSPD (7 << 0)
401
1f38f88a 402#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
403#define DWC3_DSTS_SUPERSPEED (4 << 0)
404#define DWC3_DSTS_HIGHSPEED (0 << 0)
405#define DWC3_DSTS_FULLSPEED2 (1 << 0)
406#define DWC3_DSTS_LOWSPEED (2 << 0)
407#define DWC3_DSTS_FULLSPEED1 (3 << 0)
408
409/* Device Generic Command Register */
410#define DWC3_DGCMD_SET_LMP 0x01
411#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
412#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
413
414/* These apply for core versions 1.94a and later */
415#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
416#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
417
72246da4
FB
418#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
419#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
420#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
421#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
422
459e210c 423#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
b09bb642 424#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
425#define DWC3_DGCMD_CMDIOC (1 << 8)
426
427/* Device Generic Command Parameter Register */
428#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
429#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
430#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
431#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
432#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
433#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 434
72246da4
FB
435/* Device Endpoint Command Register */
436#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 437#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 438#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 439#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
72246da4 440#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
50c763f8 441#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
72246da4
FB
442#define DWC3_DEPCMD_CMDACT (1 << 10)
443#define DWC3_DEPCMD_CMDIOC (1 << 8)
444
445#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
446#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
447#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
448#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
449#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
450#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 451/* This applies for core versions 1.90a and earlier */
72246da4 452#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
453/* This applies for core versions 1.94a and later */
454#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
455#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
456#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
457
5999914f
FB
458#define DWC3_DEPCMD_CMD(x) ((x) & 0xf)
459
72246da4
FB
460/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
461#define DWC3_DALEPENA_EP(n) (1 << n)
462
463#define DWC3_DEPCMD_TYPE_CONTROL 0
464#define DWC3_DEPCMD_TYPE_ISOC 1
465#define DWC3_DEPCMD_TYPE_BULK 2
466#define DWC3_DEPCMD_TYPE_INTR 3
467
468/* Structures */
469
f6bafc6a 470struct dwc3_trb;
72246da4
FB
471
472/**
473 * struct dwc3_event_buffer - Software event buffer representation
72246da4 474 * @buf: _THE_ buffer
d9fa4c63 475 * @cache: The buffer cache used in the threaded interrupt
72246da4 476 * @length: size of this buffer
abed4118 477 * @lpos: event offset
60d04bbe 478 * @count: cache of last read event count register
abed4118 479 * @flags: flags related to this event buffer
72246da4
FB
480 * @dma: dma_addr_t
481 * @dwc: pointer to DWC controller
482 */
483struct dwc3_event_buffer {
484 void *buf;
d9fa4c63 485 void *cache;
72246da4
FB
486 unsigned length;
487 unsigned int lpos;
60d04bbe 488 unsigned int count;
abed4118
FB
489 unsigned int flags;
490
491#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
492
493 dma_addr_t dma;
494
495 struct dwc3 *dwc;
496};
497
498#define DWC3_EP_FLAG_STALLED (1 << 0)
499#define DWC3_EP_FLAG_WEDGED (1 << 1)
500
501#define DWC3_EP_DIRECTION_TX true
502#define DWC3_EP_DIRECTION_RX false
503
8495036e 504#define DWC3_TRB_NUM 256
72246da4
FB
505
506/**
507 * struct dwc3_ep - device side endpoint representation
508 * @endpoint: usb endpoint
aa3342c8
FB
509 * @pending_list: list of pending requests for this endpoint
510 * @started_list: list of started requests on this endpoint
76a638f8 511 * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete
74674cbf 512 * @lock: spinlock for endpoint request queue traversal
2eb88016 513 * @regs: pointer to first endpoint register
72246da4
FB
514 * @trb_pool: array of transaction buffers
515 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
516 * @trb_enqueue: enqueue 'pointer' into TRB array
517 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
518 * @desc: usb_endpoint_descriptor pointer
519 * @dwc: pointer to DWC controller
4cfcf876 520 * @saved_state: ep state saved during hibernation
72246da4 521 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
522 * @number: endpoint number (1 - 15)
523 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 524 * @resource_index: Resource transfer index
c75f52fb 525 * @interval: the interval on which the ISOC transfer is started
68d34c8a
FB
526 * @allocated_requests: number of requests allocated
527 * @queued_requests: number of requests queued for transfer
72246da4
FB
528 * @name: a human readable name e.g. ep1out-bulk
529 * @direction: true for TX, false for RX
879631aa 530 * @stream_capable: true when streams are enabled
72246da4
FB
531 */
532struct dwc3_ep {
533 struct usb_ep endpoint;
aa3342c8
FB
534 struct list_head pending_list;
535 struct list_head started_list;
72246da4 536
76a638f8
BW
537 wait_queue_head_t wait_end_transfer;
538
74674cbf 539 spinlock_t lock;
2eb88016
FB
540 void __iomem *regs;
541
f6bafc6a 542 struct dwc3_trb *trb_pool;
72246da4 543 dma_addr_t trb_pool_dma;
72246da4
FB
544 struct dwc3 *dwc;
545
4cfcf876 546 u32 saved_state;
72246da4
FB
547 unsigned flags;
548#define DWC3_EP_ENABLED (1 << 0)
549#define DWC3_EP_STALL (1 << 1)
550#define DWC3_EP_WEDGE (1 << 2)
551#define DWC3_EP_BUSY (1 << 4)
552#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 553#define DWC3_EP_MISSED_ISOC (1 << 6)
76a638f8 554#define DWC3_EP_END_TRANSFER_PENDING (1 << 7)
6cb2e4e3 555#define DWC3_EP_TRANSFER_STARTED (1 << 8)
72246da4 556
984f66a6
FB
557 /* This last one is specific to EP0 */
558#define DWC3_EP0_DIR_IN (1 << 31)
559
c28f8259
FB
560 /*
561 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
562 * use a u8 type here. If anybody decides to increase number of TRBs to
563 * anything larger than 256 - I can't see why people would want to do
564 * this though - then this type needs to be changed.
565 *
566 * By using u8 types we ensure that our % operator when incrementing
567 * enqueue and dequeue get optimized away by the compiler.
568 */
569 u8 trb_enqueue;
570 u8 trb_dequeue;
571
72246da4
FB
572 u8 number;
573 u8 type;
b4996a86 574 u8 resource_index;
68d34c8a
FB
575 u32 allocated_requests;
576 u32 queued_requests;
72246da4
FB
577 u32 interval;
578
579 char name[20];
580
581 unsigned direction:1;
879631aa 582 unsigned stream_capable:1;
72246da4
FB
583};
584
585enum dwc3_phy {
586 DWC3_PHY_UNKNOWN = 0,
587 DWC3_PHY_USB3,
588 DWC3_PHY_USB2,
589};
590
b53c772d
FB
591enum dwc3_ep0_next {
592 DWC3_EP0_UNKNOWN = 0,
593 DWC3_EP0_COMPLETE,
b53c772d
FB
594 DWC3_EP0_NRDY_DATA,
595 DWC3_EP0_NRDY_STATUS,
596};
597
72246da4
FB
598enum dwc3_ep0_state {
599 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
600 EP0_SETUP_PHASE,
601 EP0_DATA_PHASE,
602 EP0_STATUS_PHASE,
72246da4
FB
603};
604
605enum dwc3_link_state {
606 /* In SuperSpeed */
607 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
608 DWC3_LINK_STATE_U1 = 0x01,
609 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
610 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
611 DWC3_LINK_STATE_SS_DIS = 0x04,
612 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
613 DWC3_LINK_STATE_SS_INACT = 0x06,
614 DWC3_LINK_STATE_POLL = 0x07,
615 DWC3_LINK_STATE_RECOV = 0x08,
616 DWC3_LINK_STATE_HRESET = 0x09,
617 DWC3_LINK_STATE_CMPLY = 0x0a,
618 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
619 DWC3_LINK_STATE_RESET = 0x0e,
620 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
621 DWC3_LINK_STATE_MASK = 0x0f,
622};
623
f6bafc6a
FB
624/* TRB Length, PCM and Status */
625#define DWC3_TRB_SIZE_MASK (0x00ffffff)
626#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
627#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 628#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
629
630#define DWC3_TRBSTS_OK 0
631#define DWC3_TRBSTS_MISSED_ISOC 1
632#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 633#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
634
635/* TRB Control */
636#define DWC3_TRB_CTRL_HWO (1 << 0)
637#define DWC3_TRB_CTRL_LST (1 << 1)
638#define DWC3_TRB_CTRL_CHN (1 << 2)
639#define DWC3_TRB_CTRL_CSP (1 << 3)
640#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
641#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
642#define DWC3_TRB_CTRL_IOC (1 << 11)
643#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
644
b058f3e8 645#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
646#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
647#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
648#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
649#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
650#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
651#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
652#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
653#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
654
655/**
f6bafc6a 656 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
657 * @bpl: DW0-3
658 * @bph: DW4-7
659 * @size: DW8-B
660 * @trl: DWC-F
661 */
f6bafc6a
FB
662struct dwc3_trb {
663 u32 bpl;
664 u32 bph;
665 u32 size;
666 u32 ctrl;
72246da4
FB
667} __packed;
668
a3299499
FB
669/**
670 * dwc3_hwparams - copy of HWPARAMS registers
671 * @hwparams0 - GHWPARAMS0
672 * @hwparams1 - GHWPARAMS1
673 * @hwparams2 - GHWPARAMS2
674 * @hwparams3 - GHWPARAMS3
675 * @hwparams4 - GHWPARAMS4
676 * @hwparams5 - GHWPARAMS5
677 * @hwparams6 - GHWPARAMS6
678 * @hwparams7 - GHWPARAMS7
679 * @hwparams8 - GHWPARAMS8
680 */
681struct dwc3_hwparams {
682 u32 hwparams0;
683 u32 hwparams1;
684 u32 hwparams2;
685 u32 hwparams3;
686 u32 hwparams4;
687 u32 hwparams5;
688 u32 hwparams6;
689 u32 hwparams7;
690 u32 hwparams8;
691};
692
0949e99b
FB
693/* HWPARAMS0 */
694#define DWC3_MODE(n) ((n) & 0x7)
695
457e84b6
FB
696#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
697
0949e99b 698/* HWPARAMS1 */
457e84b6
FB
699#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
700
789451f6
FB
701/* HWPARAMS3 */
702#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
703#define DWC3_NUM_EPS_MASK (0x3f << 12)
704#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
705 (DWC3_NUM_EPS_MASK)) >> 12)
706#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
707 (DWC3_NUM_IN_EPS_MASK)) >> 18)
708
457e84b6
FB
709/* HWPARAMS7 */
710#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 711
5ef68c56
FB
712/**
713 * struct dwc3_request - representation of a transfer request
714 * @request: struct usb_request to be transferred
715 * @list: a list_head used for request queueing
716 * @dep: struct dwc3_ep owning this request
0b3e4af3
FB
717 * @sg: pointer to first incomplete sg
718 * @num_pending_sgs: counter to pending sgs
e62c5bc5 719 * @remaining: amount of data remaining
5ef68c56
FB
720 * @epnum: endpoint number to which this request refers
721 * @trb: pointer to struct dwc3_trb
722 * @trb_dma: DMA address of @trb
723 * @direction: IN or OUT direction flag
724 * @mapped: true when request has been dma-mapped
725 * @queued: true when request has been queued to HW
726 */
e0ce0b0a
SAS
727struct dwc3_request {
728 struct usb_request request;
729 struct list_head list;
730 struct dwc3_ep *dep;
0b3e4af3 731 struct scatterlist *sg;
e0ce0b0a 732
0b3e4af3 733 unsigned num_pending_sgs;
e62c5bc5 734 unsigned remaining;
e0ce0b0a 735 u8 epnum;
f6bafc6a 736 struct dwc3_trb *trb;
e0ce0b0a
SAS
737 dma_addr_t trb_dma;
738
739 unsigned direction:1;
740 unsigned mapped:1;
aa3342c8 741 unsigned started:1;
e0ce0b0a
SAS
742};
743
2c61a8ef
PZ
744/*
745 * struct dwc3_scratchpad_array - hibernation scratchpad array
746 * (format defined by hw)
747 */
748struct dwc3_scratchpad_array {
749 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
750};
751
72246da4
FB
752/**
753 * struct dwc3 - representation of our controller
91db07dc
FB
754 * @ctrl_req: usb control request which is used for ep0
755 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 756 * @ep0_bounce: bounce buffer for ep0
04c03d10 757 * @zlp_buf: used when request->zero is set
91db07dc
FB
758 * @setup_buf: used while precessing STD USB requests
759 * @ctrl_req_addr: dma address of ctrl_req
760 * @ep0_trb: dma address of ep0_trb
761 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 762 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 763 * @scratch_addr: dma address of scratchbuf
bb014736 764 * @ep0_in_setup: one control transfer is completed and enter setup phase
72246da4
FB
765 * @lock: for synchronizing
766 * @dev: pointer to our struct device
d07e8819 767 * @xhci: pointer to our xHCI child
72246da4
FB
768 * @event_buffer_list: a list of event buffers
769 * @gadget: device side representation of the peripheral controller
770 * @gadget_driver: pointer to the gadget driver
771 * @regs: base address for our registers
772 * @regs_size: address space size
bcdb3272 773 * @fladj: frame length adjustment
3f308d17 774 * @irq_gadget: peripheral controller's IRQ number
0ffcaf37 775 * @nr_scratch: number of scratch buffers
fae2b904 776 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 777 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 778 * @revision: revision register contents
a45c82b8 779 * @dr_mode: requested mode of operation
32f2ed86
WW
780 * @hsphy_mode: UTMI phy mode, one of following:
781 * - USBPHY_INTERFACE_MODE_UTMI
782 * - USBPHY_INTERFACE_MODE_UTMIW
51e1e7bc
FB
783 * @usb2_phy: pointer to USB2 PHY
784 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
785 * @usb2_generic_phy: pointer to USB2 PHY
786 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 787 * @ulpi: pointer to ulpi interface
7415f17c
FB
788 * @dcfg: saved contents of DCFG register
789 * @gctl: saved contents of GCTL register
c12a0d86 790 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
791 * @u2sel: parameter from Set SEL request.
792 * @u2pel: parameter from Set SEL request.
793 * @u1sel: parameter from Set SEL request.
794 * @u1pel: parameter from Set SEL request.
789451f6
FB
795 * @num_out_eps: number of out endpoints
796 * @num_in_eps: number of in endpoints
b53c772d 797 * @ep0_next_event: hold the next expected event
72246da4
FB
798 * @ep0state: state of endpoint zero
799 * @link_state: link state
800 * @speed: device speed (super, high, full, low)
a3299499 801 * @hwparams: copy of hwparams registers
72246da4 802 * @root: debugfs root folder pointer
f2b685d5
FB
803 * @regset: debugfs pointer to regdump file
804 * @test_mode: true when we're entering a USB test mode
805 * @test_mode_nr: test feature selector
80caf7d2 806 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 807 * @hird_threshold: HIRD threshold
3e10a2ce 808 * @hsphy_interface: "utmi" or "ulpi"
fc8bb91b 809 * @connected: true when we're connected to a host, false otherwise
f2b685d5
FB
810 * @delayed_status: true when gadget driver asks for delayed status
811 * @ep0_bounced: true when we used bounce buffer
812 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 813 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
814 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
815 * there's now way for software to detect this in runtime.
460d098c
HR
816 * @is_utmi_l1_suspend: the core asserts output signal
817 * 0 - utmi_sleep_n
818 * 1 - utmi_l1_suspend_n
946bd579 819 * @is_fpga: true when we are using the FPGA board
fc8bb91b 820 * @pending_events: true when we have pending IRQs to be handled
f2b685d5 821 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
822 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
823 * @start_config_issued: true when StartConfig command has been issued
824 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 825 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 826 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 827 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 828 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 829 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 830 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 831 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 832 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 833 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 834 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 835 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
836 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
837 * disabling the suspend signal to the PHY.
16199f33
WW
838 * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists
839 * in GUSB2PHYCFG, specify that USB2 PHY doesn't
840 * provide a free-running PHY clock.
00fe081d
WW
841 * @dis_del_phy_power_chg_quirk: set if we disable delay phy power
842 * change quirk.
6b6a0c9a
HR
843 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
844 * @tx_de_emphasis: Tx de-emphasis value
845 * 0 - -6dB de-emphasis
846 * 1 - -3.5dB de-emphasis
847 * 2 - No de-emphasis
848 * 3 - Reserved
72246da4
FB
849 */
850struct dwc3 {
851 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 852 struct dwc3_trb *ep0_trb;
5812b1c2 853 void *ep0_bounce;
04c03d10 854 void *zlp_buf;
0ffcaf37 855 void *scratchbuf;
72246da4
FB
856 u8 *setup_buf;
857 dma_addr_t ctrl_req_addr;
858 dma_addr_t ep0_trb_addr;
5812b1c2 859 dma_addr_t ep0_bounce_addr;
0ffcaf37 860 dma_addr_t scratch_addr;
e0ce0b0a 861 struct dwc3_request ep0_usb_req;
bb014736 862 struct completion ep0_in_setup;
789451f6 863
72246da4
FB
864 /* device lock */
865 spinlock_t lock;
789451f6 866
72246da4
FB
867 struct device *dev;
868
d07e8819 869 struct platform_device *xhci;
51249dca 870 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 871
696c8b12 872 struct dwc3_event_buffer *ev_buf;
72246da4
FB
873 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
874
875 struct usb_gadget gadget;
876 struct usb_gadget_driver *gadget_driver;
877
51e1e7bc
FB
878 struct usb_phy *usb2_phy;
879 struct usb_phy *usb3_phy;
880
57303488
KVA
881 struct phy *usb2_generic_phy;
882 struct phy *usb3_generic_phy;
883
88bc9d19
HK
884 struct ulpi *ulpi;
885
72246da4
FB
886 void __iomem *regs;
887 size_t regs_size;
888
a45c82b8 889 enum usb_dr_mode dr_mode;
32f2ed86 890 enum usb_phy_interface hsphy_mode;
a45c82b8 891
bcdb3272 892 u32 fladj;
3f308d17 893 u32 irq_gadget;
0ffcaf37 894 u32 nr_scratch;
fae2b904 895 u32 u1u2;
6c167fc9 896 u32 maximum_speed;
690fb371
JY
897
898 /*
899 * All 3.1 IP version constants are greater than the 3.0 IP
900 * version constants. This works for most version checks in
901 * dwc3. However, in the future, this may not apply as
902 * features may be developed on newer versions of the 3.0 IP
903 * that are not in the 3.1 IP.
904 */
72246da4
FB
905 u32 revision;
906
907#define DWC3_REVISION_173A 0x5533173a
908#define DWC3_REVISION_175A 0x5533175a
909#define DWC3_REVISION_180A 0x5533180a
910#define DWC3_REVISION_183A 0x5533183a
911#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 912#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
913#define DWC3_REVISION_188A 0x5533188a
914#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 915#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
916#define DWC3_REVISION_200A 0x5533200a
917#define DWC3_REVISION_202A 0x5533202a
918#define DWC3_REVISION_210A 0x5533210a
919#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
920#define DWC3_REVISION_230A 0x5533230a
921#define DWC3_REVISION_240A 0x5533240a
922#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
923#define DWC3_REVISION_260A 0x5533260a
924#define DWC3_REVISION_270A 0x5533270a
925#define DWC3_REVISION_280A 0x5533280a
0bb39ca1 926#define DWC3_REVISION_290A 0x5533290a
512e4757
JY
927#define DWC3_REVISION_300A 0x5533300a
928#define DWC3_REVISION_310A 0x5533310a
72246da4 929
690fb371
JY
930/*
931 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
932 * just so dwc31 revisions are always larger than dwc3.
933 */
934#define DWC3_REVISION_IS_DWC31 0x80000000
e77c5614 935#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31)
690fb371 936
b53c772d 937 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
938 enum dwc3_ep0_state ep0state;
939 enum dwc3_link_state link_state;
72246da4 940
c12a0d86 941 u16 isoch_delay;
865e09e7
FB
942 u16 u2sel;
943 u16 u2pel;
944 u8 u1sel;
945 u8 u1pel;
946
72246da4 947 u8 speed;
865e09e7 948
789451f6
FB
949 u8 num_out_eps;
950 u8 num_in_eps;
951
a3299499 952 struct dwc3_hwparams hwparams;
72246da4 953 struct dentry *root;
d7668024 954 struct debugfs_regset32 *regset;
3b637367
GC
955
956 u8 test_mode;
957 u8 test_mode_nr;
80caf7d2 958 u8 lpm_nyet_threshold;
460d098c 959 u8 hird_threshold;
f2b685d5 960
3e10a2ce
HK
961 const char *hsphy_interface;
962
fc8bb91b 963 unsigned connected:1;
f2b685d5
FB
964 unsigned delayed_status:1;
965 unsigned ep0_bounced:1;
966 unsigned ep0_expect_in:1;
81bc5599 967 unsigned has_hibernation:1;
80caf7d2 968 unsigned has_lpm_erratum:1;
460d098c 969 unsigned is_utmi_l1_suspend:1;
946bd579 970 unsigned is_fpga:1;
fc8bb91b 971 unsigned pending_events:1;
f2b685d5 972 unsigned pullups_connected:1;
f2b685d5 973 unsigned setup_packet_pending:1;
f2b685d5 974 unsigned three_stage_setup:1;
eac68e8f 975 unsigned usb3_lpm_capable:1;
3b81221a
HR
976
977 unsigned disable_scramble_quirk:1;
9a5b2f31 978 unsigned u2exit_lfps_quirk:1;
b5a65c40 979 unsigned u2ss_inp3_quirk:1;
df31f5b3 980 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 981 unsigned del_p1p2p3_quirk:1;
41c06ffd 982 unsigned del_phy_power_chg_quirk:1;
fb67afca 983 unsigned lfps_filter_quirk:1;
14f4ac53 984 unsigned rx_detect_poll_quirk:1;
59acfa20 985 unsigned dis_u3_susphy_quirk:1;
0effe0a3 986 unsigned dis_u2_susphy_quirk:1;
ec791d14 987 unsigned dis_enblslpm_quirk:1;
e58dd357 988 unsigned dis_rxdet_inp3_quirk:1;
16199f33 989 unsigned dis_u2_freeclk_exists_quirk:1;
00fe081d 990 unsigned dis_del_phy_power_chg_quirk:1;
6b6a0c9a
HR
991
992 unsigned tx_de_emphasis_quirk:1;
993 unsigned tx_de_emphasis:2;
72246da4
FB
994};
995
996/* -------------------------------------------------------------------------- */
997
72246da4
FB
998/* -------------------------------------------------------------------------- */
999
1000struct dwc3_event_type {
1001 u32 is_devspec:1;
1974d494
HR
1002 u32 type:7;
1003 u32 reserved8_31:24;
72246da4
FB
1004} __packed;
1005
1006#define DWC3_DEPEVT_XFERCOMPLETE 0x01
1007#define DWC3_DEPEVT_XFERINPROGRESS 0x02
1008#define DWC3_DEPEVT_XFERNOTREADY 0x03
1009#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
1010#define DWC3_DEPEVT_STREAMEVT 0x06
1011#define DWC3_DEPEVT_EPCMDCMPLT 0x07
1012
1013/**
1014 * struct dwc3_event_depvt - Device Endpoint Events
1015 * @one_bit: indicates this is an endpoint event (not used)
1016 * @endpoint_number: number of the endpoint
1017 * @endpoint_event: The event we have:
1018 * 0x00 - Reserved
1019 * 0x01 - XferComplete
1020 * 0x02 - XferInProgress
1021 * 0x03 - XferNotReady
1022 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
1023 * 0x05 - Reserved
1024 * 0x06 - StreamEvt
1025 * 0x07 - EPCmdCmplt
1026 * @reserved11_10: Reserved, don't use.
1027 * @status: Indicates the status of the event. Refer to databook for
1028 * more information.
1029 * @parameters: Parameters of the current event. Refer to databook for
1030 * more information.
1031 */
1032struct dwc3_event_depevt {
1033 u32 one_bit:1;
1034 u32 endpoint_number:5;
1035 u32 endpoint_event:4;
1036 u32 reserved11_10:2;
1037 u32 status:4;
40aa41fb
FB
1038
1039/* Within XferNotReady */
1040#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
1041
1042/* Within XferComplete */
1d046793
PZ
1043#define DEPEVT_STATUS_BUSERR (1 << 0)
1044#define DEPEVT_STATUS_SHORT (1 << 1)
1045#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 1046#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 1047
879631aa
FB
1048/* Stream event only */
1049#define DEPEVT_STREAMEVT_FOUND 1
1050#define DEPEVT_STREAMEVT_NOTFOUND 2
1051
dc137f01 1052/* Control-only Status */
dc137f01
FB
1053#define DEPEVT_STATUS_CONTROL_DATA 1
1054#define DEPEVT_STATUS_CONTROL_STATUS 2
45a2af2f 1055#define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3)
dc137f01 1056
7b9cc7a2
KL
1057/* In response to Start Transfer */
1058#define DEPEVT_TRANSFER_NO_RESOURCE 1
1059#define DEPEVT_TRANSFER_BUS_EXPIRY 2
1060
72246da4 1061 u32 parameters:16;
76a638f8
BW
1062
1063/* For Command Complete Events */
1064#define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8)
72246da4
FB
1065} __packed;
1066
1067/**
1068 * struct dwc3_event_devt - Device Events
1069 * @one_bit: indicates this is a non-endpoint event (not used)
1070 * @device_event: indicates it's a device event. Should read as 0x00
1071 * @type: indicates the type of device event.
1072 * 0 - DisconnEvt
1073 * 1 - USBRst
1074 * 2 - ConnectDone
1075 * 3 - ULStChng
1076 * 4 - WkUpEvt
1077 * 5 - Reserved
1078 * 6 - EOPF
1079 * 7 - SOF
1080 * 8 - Reserved
1081 * 9 - ErrticErr
1082 * 10 - CmdCmplt
1083 * 11 - EvntOverflow
1084 * 12 - VndrDevTstRcved
1085 * @reserved15_12: Reserved, not used
1086 * @event_info: Information about this event
06f9b6e5 1087 * @reserved31_25: Reserved, not used
72246da4
FB
1088 */
1089struct dwc3_event_devt {
1090 u32 one_bit:1;
1091 u32 device_event:7;
1092 u32 type:4;
1093 u32 reserved15_12:4;
06f9b6e5
HR
1094 u32 event_info:9;
1095 u32 reserved31_25:7;
72246da4
FB
1096} __packed;
1097
1098/**
1099 * struct dwc3_event_gevt - Other Core Events
1100 * @one_bit: indicates this is a non-endpoint event (not used)
1101 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1102 * @phy_port_number: self-explanatory
1103 * @reserved31_12: Reserved, not used.
1104 */
1105struct dwc3_event_gevt {
1106 u32 one_bit:1;
1107 u32 device_event:7;
1108 u32 phy_port_number:4;
1109 u32 reserved31_12:20;
1110} __packed;
1111
1112/**
1113 * union dwc3_event - representation of Event Buffer contents
1114 * @raw: raw 32-bit event
1115 * @type: the type of the event
1116 * @depevt: Device Endpoint Event
1117 * @devt: Device Event
1118 * @gevt: Global Event
1119 */
1120union dwc3_event {
1121 u32 raw;
1122 struct dwc3_event_type type;
1123 struct dwc3_event_depevt depevt;
1124 struct dwc3_event_devt devt;
1125 struct dwc3_event_gevt gevt;
1126};
1127
61018305
FB
1128/**
1129 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1130 * parameters
1131 * @param2: third parameter
1132 * @param1: second parameter
1133 * @param0: first parameter
1134 */
1135struct dwc3_gadget_ep_cmd_params {
1136 u32 param2;
1137 u32 param1;
1138 u32 param0;
1139};
1140
72246da4
FB
1141/*
1142 * DWC3 Features to be used as Driver Data
1143 */
1144
1145#define DWC3_HAS_PERIPHERAL BIT(0)
1146#define DWC3_HAS_XHCI BIT(1)
1147#define DWC3_HAS_OTG BIT(3)
1148
d07e8819 1149/* prototypes */
3140e8cb 1150void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1151u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1152
a987a906
JY
1153/* check whether we are on the DWC_usb3 core */
1154static inline bool dwc3_is_usb3(struct dwc3 *dwc)
1155{
1156 return !(dwc->revision & DWC3_REVISION_IS_DWC31);
1157}
1158
c4137a9c
JY
1159/* check whether we are on the DWC_usb31 core */
1160static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1161{
1162 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1163}
1164
388e5c51 1165#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1166int dwc3_host_init(struct dwc3 *dwc);
1167void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1168#else
1169static inline int dwc3_host_init(struct dwc3 *dwc)
1170{ return 0; }
1171static inline void dwc3_host_exit(struct dwc3 *dwc)
1172{ }
1173#endif
1174
1175#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1176int dwc3_gadget_init(struct dwc3 *dwc);
1177void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1178int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1179int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1180int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
2cd4718d
FB
1181int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1182 struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1183int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1184#else
1185static inline int dwc3_gadget_init(struct dwc3 *dwc)
1186{ return 0; }
1187static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1188{ }
61018305
FB
1189static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1190{ return 0; }
1191static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1192{ return 0; }
1193static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1194 enum dwc3_link_state state)
1195{ return 0; }
1196
2cd4718d
FB
1197static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1198 struct dwc3_gadget_ep_cmd_params *params)
61018305
FB
1199{ return 0; }
1200static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1201 int cmd, u32 param)
1202{ return 0; }
388e5c51 1203#endif
f80b45e7 1204
7415f17c
FB
1205/* power management interface */
1206#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1207int dwc3_gadget_suspend(struct dwc3 *dwc);
1208int dwc3_gadget_resume(struct dwc3 *dwc);
fc8bb91b 1209void dwc3_gadget_process_pending_events(struct dwc3 *dwc);
7415f17c 1210#else
7415f17c
FB
1211static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1212{
1213 return 0;
1214}
1215
1216static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1217{
1218 return 0;
1219}
fc8bb91b
FB
1220
1221static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
1222{
1223}
7415f17c
FB
1224#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1225
88bc9d19
HK
1226#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1227int dwc3_ulpi_init(struct dwc3 *dwc);
1228void dwc3_ulpi_exit(struct dwc3 *dwc);
1229#else
1230static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1231{ return 0; }
1232static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1233{ }
1234#endif
1235
72246da4 1236#endif /* __DRIVERS_USB_DWC3_CORE_H */