usb: dwc3: gadget: pass dep as argument to endpoint command
[linux-2.6-block.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
88bc9d19 33#include <linux/ulpi/interface.h>
72246da4 34
57303488
KVA
35#include <linux/phy/phy.h>
36
2c4cbe6e
FB
37#define DWC3_MSG_MAX 500
38
72246da4 39/* Global constants */
04c03d10 40#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
3ef35faf 41#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 42#define DWC3_ENDPOINTS_NUM 32
51249dca 43#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 44
0ffcaf37 45#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
46#define DWC3_EVENT_SIZE 4 /* bytes */
47#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
48#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
49#define DWC3_EVENT_TYPE_MASK 0xfe
50
51#define DWC3_EVENT_TYPE_DEV 0
52#define DWC3_EVENT_TYPE_CARKIT 3
53#define DWC3_EVENT_TYPE_I2C 4
54
55#define DWC3_DEVICE_EVENT_DISCONNECT 0
56#define DWC3_DEVICE_EVENT_RESET 1
57#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 60#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
61#define DWC3_DEVICE_EVENT_EOPF 6
62#define DWC3_DEVICE_EVENT_SOF 7
63#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64#define DWC3_DEVICE_EVENT_CMD_CMPL 10
65#define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67#define DWC3_GEVNTCOUNT_MASK 0xfffc
68#define DWC3_GSNPSID_MASK 0xffff0000
69#define DWC3_GSNPSREV_MASK 0xffff
70
51249dca
IS
71/* DWC3 registers memory space boundries */
72#define DWC3_XHCI_REGS_START 0x0
73#define DWC3_XHCI_REGS_END 0x7fff
74#define DWC3_GLOBALS_REGS_START 0xc100
75#define DWC3_GLOBALS_REGS_END 0xc6ff
76#define DWC3_DEVICE_REGS_START 0xc700
77#define DWC3_DEVICE_REGS_END 0xcbff
78#define DWC3_OTG_REGS_START 0xcc00
79#define DWC3_OTG_REGS_END 0xccff
80
72246da4
FB
81/* Global Registers */
82#define DWC3_GSBUSCFG0 0xc100
83#define DWC3_GSBUSCFG1 0xc104
84#define DWC3_GTXTHRCFG 0xc108
85#define DWC3_GRXTHRCFG 0xc10c
86#define DWC3_GCTL 0xc110
87#define DWC3_GEVTEN 0xc114
88#define DWC3_GSTS 0xc118
89#define DWC3_GSNPSID 0xc120
90#define DWC3_GGPIO 0xc124
91#define DWC3_GUID 0xc128
92#define DWC3_GUCTL 0xc12c
93#define DWC3_GBUSERRADDR0 0xc130
94#define DWC3_GBUSERRADDR1 0xc134
95#define DWC3_GPRTBIMAP0 0xc138
96#define DWC3_GPRTBIMAP1 0xc13c
97#define DWC3_GHWPARAMS0 0xc140
98#define DWC3_GHWPARAMS1 0xc144
99#define DWC3_GHWPARAMS2 0xc148
100#define DWC3_GHWPARAMS3 0xc14c
101#define DWC3_GHWPARAMS4 0xc150
102#define DWC3_GHWPARAMS5 0xc154
103#define DWC3_GHWPARAMS6 0xc158
104#define DWC3_GHWPARAMS7 0xc15c
105#define DWC3_GDBGFIFOSPACE 0xc160
106#define DWC3_GDBGLTSSM 0xc164
107#define DWC3_GPRTBIMAP_HS0 0xc180
108#define DWC3_GPRTBIMAP_HS1 0xc184
109#define DWC3_GPRTBIMAP_FS0 0xc188
110#define DWC3_GPRTBIMAP_FS1 0xc18c
111
690fb371
JY
112#define DWC3_VER_NUMBER 0xc1a0
113#define DWC3_VER_TYPE 0xc1a4
114
72246da4
FB
115#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
116#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
117
118#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
119
120#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
121
122#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
123#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
124
125#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
126#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
127#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
128#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
129
130#define DWC3_GHWPARAMS8 0xc600
db2be4e9 131#define DWC3_GFLADJ 0xc630
72246da4
FB
132
133/* Device Registers */
134#define DWC3_DCFG 0xc700
135#define DWC3_DCTL 0xc704
136#define DWC3_DEVTEN 0xc708
137#define DWC3_DSTS 0xc70c
138#define DWC3_DGCMDPAR 0xc710
139#define DWC3_DGCMD 0xc714
140#define DWC3_DALEPENA 0xc720
141#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
142#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
143#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
144#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
145
146/* OTG Registers */
147#define DWC3_OCFG 0xcc00
148#define DWC3_OCTL 0xcc04
d4436c3a
GC
149#define DWC3_OEVT 0xcc08
150#define DWC3_OEVTEN 0xcc0C
151#define DWC3_OSTS 0xcc10
72246da4
FB
152
153/* Bit fields */
154
cf6d867d
FB
155/* Global Debug Queue/FIFO Space Available Register */
156#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
157#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
158#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
159
160#define DWC3_TXFIFOQ 1
161#define DWC3_RXFIFOQ 3
162#define DWC3_TXREQQ 5
163#define DWC3_RXREQQ 7
164#define DWC3_RXINFOQ 9
165#define DWC3_DESCFETCHQ 13
166#define DWC3_EVENTQ 15
167
2a58f9c1
FB
168/* Global RX Threshold Configuration Register */
169#define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19)
170#define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24)
171#define DWC3_GRXTHRCFG_PKTCNTSEL (1 << 29)
172
72246da4 173/* Global Configuration Register */
1d046793 174#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 175#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 176#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
177#define DWC3_GCTL_CLK_BUS (0)
178#define DWC3_GCTL_CLK_PIPE (1)
179#define DWC3_GCTL_CLK_PIPEHALF (2)
180#define DWC3_GCTL_CLK_MASK (3)
181
0b9fe32d 182#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 183#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
184#define DWC3_GCTL_PRTCAP_HOST 1
185#define DWC3_GCTL_PRTCAP_DEVICE 2
186#define DWC3_GCTL_PRTCAP_OTG 3
187
2c61a8ef 188#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 189#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
190#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
191#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
192#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 193#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
194#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
195#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
196
197/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
198#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
199#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
f699b947 200#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
ec791d14 201#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
72246da4 202
b5699eee
HK
203/* Global USB2 PHY Vendor Control Register */
204#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
205#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
206#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
207#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
208#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
209#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
210
72246da4 211/* Global USB3 PIPE Control Register */
2c61a8ef 212#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 213#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
e58dd357 214#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
df31f5b3 215#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
a2a1d0f5
HR
216#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
217#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
218#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
41c06ffd 219#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
2c61a8ef 220#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
fb67afca 221#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
14f4ac53 222#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
6b6a0c9a
HR
223#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
224#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 225
457e84b6 226/* Global TX Fifo Size Register */
2c61a8ef
PZ
227#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
228#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 229
68d6a01b
FB
230/* Global Event Size Registers */
231#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
232#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
233
4e99472b
FB
234/* Global HWPARAMS0 Register */
235#define DWC3_GHWPARAMS0_USB3_MODE(n) ((n) & 0x3)
236#define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7)
237#define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3)
238#define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff)
239#define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff)
240#define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff)
241
aabb7075 242/* Global HWPARAMS1 Register */
1d046793 243#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
244#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
245#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
246#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
247#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
248#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
249
0e1e5c47
PZ
250/* Global HWPARAMS3 Register */
251#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
252#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
253#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
254#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
255#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
256#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
257#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
258#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
259#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
260#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
261#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
262#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
263
2c61a8ef
PZ
264/* Global HWPARAMS4 Register */
265#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
266#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 267
946bd579
HR
268/* Global HWPARAMS6 Register */
269#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
270
4e99472b
FB
271/* Global HWPARAMS7 Register */
272#define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff)
273#define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff)
274
db2be4e9
NB
275/* Global Frame Length Adjustment Register */
276#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
277#define DWC3_GFLADJ_30MHZ_MASK 0x3f
278
72246da4
FB
279/* Device Configuration Register */
280#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
281#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
282
283#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 284#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
285#define DWC3_DCFG_SUPERSPEED (4 << 0)
286#define DWC3_DCFG_HIGHSPEED (0 << 0)
287#define DWC3_DCFG_FULLSPEED2 (1 << 0)
288#define DWC3_DCFG_LOWSPEED (2 << 0)
289#define DWC3_DCFG_FULLSPEED1 (3 << 0)
290
676e3497 291#define DWC3_DCFG_NUMP_SHIFT 17
97398612 292#define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f)
676e3497 293#define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT)
2c61a8ef
PZ
294#define DWC3_DCFG_LPM_CAP (1 << 22)
295
72246da4
FB
296/* Device Control Register */
297#define DWC3_DCTL_RUN_STOP (1 << 31)
298#define DWC3_DCTL_CSFTRST (1 << 30)
299#define DWC3_DCTL_LSFTRST (1 << 29)
300
301#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 302#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
303
304#define DWC3_DCTL_APPL1RES (1 << 23)
305
2c61a8ef
PZ
306/* These apply for core versions 1.87a and earlier */
307#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
308#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
309#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
310#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
311#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
312#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
313#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
314
315/* These apply for core versions 1.94a and later */
80caf7d2
HR
316#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
317#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 318
80caf7d2
HR
319#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
320#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
321#define DWC3_DCTL_CRS (1 << 17)
322#define DWC3_DCTL_CSS (1 << 16)
323
324#define DWC3_DCTL_INITU2ENA (1 << 12)
325#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
326#define DWC3_DCTL_INITU1ENA (1 << 10)
327#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
328#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
329
330#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
331#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
332
333#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
334#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
335#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
336#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
337#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
338#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
339#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
340
341/* Device Event Enable Register */
342#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
343#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
344#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
345#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
346#define DWC3_DEVTEN_SOFEN (1 << 7)
347#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 348#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
349#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
350#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
351#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
352#define DWC3_DEVTEN_USBRSTEN (1 << 1)
353#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
354
355/* Device Status Register */
2c61a8ef
PZ
356#define DWC3_DSTS_DCNRD (1 << 29)
357
358/* This applies for core versions 1.87a and earlier */
72246da4 359#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
360
361/* These apply for core versions 1.94a and later */
362#define DWC3_DSTS_RSS (1 << 25)
363#define DWC3_DSTS_SSS (1 << 24)
364
72246da4
FB
365#define DWC3_DSTS_COREIDLE (1 << 23)
366#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
367
368#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
369#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
370
371#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
372
d05b8182 373#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
374#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
375
376#define DWC3_DSTS_CONNECTSPD (7 << 0)
377
1f38f88a 378#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
379#define DWC3_DSTS_SUPERSPEED (4 << 0)
380#define DWC3_DSTS_HIGHSPEED (0 << 0)
381#define DWC3_DSTS_FULLSPEED2 (1 << 0)
382#define DWC3_DSTS_LOWSPEED (2 << 0)
383#define DWC3_DSTS_FULLSPEED1 (3 << 0)
384
385/* Device Generic Command Register */
386#define DWC3_DGCMD_SET_LMP 0x01
387#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
388#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
389
390/* These apply for core versions 1.94a and later */
391#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
392#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
393
72246da4
FB
394#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
395#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
396#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
397#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
398
459e210c 399#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
b09bb642 400#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
401#define DWC3_DGCMD_CMDIOC (1 << 8)
402
403/* Device Generic Command Parameter Register */
404#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
405#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
406#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
407#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
408#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
409#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 410
72246da4
FB
411/* Device Endpoint Command Register */
412#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 413#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 414#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 415#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
72246da4 416#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
50c763f8 417#define DWC3_DEPCMD_CLEARPENDIN (1 << 11)
72246da4
FB
418#define DWC3_DEPCMD_CMDACT (1 << 10)
419#define DWC3_DEPCMD_CMDIOC (1 << 8)
420
421#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
422#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
423#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
424#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
425#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
426#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 427/* This applies for core versions 1.90a and earlier */
72246da4 428#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
429/* This applies for core versions 1.94a and later */
430#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
431#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
432#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
433
434/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
435#define DWC3_DALEPENA_EP(n) (1 << n)
436
437#define DWC3_DEPCMD_TYPE_CONTROL 0
438#define DWC3_DEPCMD_TYPE_ISOC 1
439#define DWC3_DEPCMD_TYPE_BULK 2
440#define DWC3_DEPCMD_TYPE_INTR 3
441
442/* Structures */
443
f6bafc6a 444struct dwc3_trb;
72246da4
FB
445
446/**
447 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
448 * @buf: _THE_ buffer
449 * @length: size of this buffer
abed4118 450 * @lpos: event offset
60d04bbe 451 * @count: cache of last read event count register
abed4118 452 * @flags: flags related to this event buffer
72246da4
FB
453 * @dma: dma_addr_t
454 * @dwc: pointer to DWC controller
455 */
456struct dwc3_event_buffer {
457 void *buf;
458 unsigned length;
459 unsigned int lpos;
60d04bbe 460 unsigned int count;
abed4118
FB
461 unsigned int flags;
462
463#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
464
465 dma_addr_t dma;
466
467 struct dwc3 *dwc;
468};
469
470#define DWC3_EP_FLAG_STALLED (1 << 0)
471#define DWC3_EP_FLAG_WEDGED (1 << 1)
472
473#define DWC3_EP_DIRECTION_TX true
474#define DWC3_EP_DIRECTION_RX false
475
8495036e 476#define DWC3_TRB_NUM 256
72246da4
FB
477
478/**
479 * struct dwc3_ep - device side endpoint representation
480 * @endpoint: usb endpoint
aa3342c8
FB
481 * @pending_list: list of pending requests for this endpoint
482 * @started_list: list of started requests on this endpoint
72246da4
FB
483 * @trb_pool: array of transaction buffers
484 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
485 * @trb_enqueue: enqueue 'pointer' into TRB array
486 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
487 * @desc: usb_endpoint_descriptor pointer
488 * @dwc: pointer to DWC controller
4cfcf876 489 * @saved_state: ep state saved during hibernation
72246da4 490 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
491 * @number: endpoint number (1 - 15)
492 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 493 * @resource_index: Resource transfer index
c75f52fb 494 * @interval: the interval on which the ISOC transfer is started
72246da4
FB
495 * @name: a human readable name e.g. ep1out-bulk
496 * @direction: true for TX, false for RX
879631aa 497 * @stream_capable: true when streams are enabled
72246da4
FB
498 */
499struct dwc3_ep {
500 struct usb_ep endpoint;
aa3342c8
FB
501 struct list_head pending_list;
502 struct list_head started_list;
72246da4 503
f6bafc6a 504 struct dwc3_trb *trb_pool;
72246da4 505 dma_addr_t trb_pool_dma;
c90bfaec 506 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
507 struct dwc3 *dwc;
508
4cfcf876 509 u32 saved_state;
72246da4
FB
510 unsigned flags;
511#define DWC3_EP_ENABLED (1 << 0)
512#define DWC3_EP_STALL (1 << 1)
513#define DWC3_EP_WEDGE (1 << 2)
514#define DWC3_EP_BUSY (1 << 4)
515#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 516#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 517
984f66a6
FB
518 /* This last one is specific to EP0 */
519#define DWC3_EP0_DIR_IN (1 << 31)
520
c28f8259
FB
521 /*
522 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
523 * use a u8 type here. If anybody decides to increase number of TRBs to
524 * anything larger than 256 - I can't see why people would want to do
525 * this though - then this type needs to be changed.
526 *
527 * By using u8 types we ensure that our % operator when incrementing
528 * enqueue and dequeue get optimized away by the compiler.
529 */
530 u8 trb_enqueue;
531 u8 trb_dequeue;
532
72246da4
FB
533 u8 number;
534 u8 type;
b4996a86 535 u8 resource_index;
72246da4
FB
536 u32 interval;
537
538 char name[20];
539
540 unsigned direction:1;
879631aa 541 unsigned stream_capable:1;
72246da4
FB
542};
543
544enum dwc3_phy {
545 DWC3_PHY_UNKNOWN = 0,
546 DWC3_PHY_USB3,
547 DWC3_PHY_USB2,
548};
549
b53c772d
FB
550enum dwc3_ep0_next {
551 DWC3_EP0_UNKNOWN = 0,
552 DWC3_EP0_COMPLETE,
b53c772d
FB
553 DWC3_EP0_NRDY_DATA,
554 DWC3_EP0_NRDY_STATUS,
555};
556
72246da4
FB
557enum dwc3_ep0_state {
558 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
559 EP0_SETUP_PHASE,
560 EP0_DATA_PHASE,
561 EP0_STATUS_PHASE,
72246da4
FB
562};
563
564enum dwc3_link_state {
565 /* In SuperSpeed */
566 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
567 DWC3_LINK_STATE_U1 = 0x01,
568 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
569 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
570 DWC3_LINK_STATE_SS_DIS = 0x04,
571 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
572 DWC3_LINK_STATE_SS_INACT = 0x06,
573 DWC3_LINK_STATE_POLL = 0x07,
574 DWC3_LINK_STATE_RECOV = 0x08,
575 DWC3_LINK_STATE_HRESET = 0x09,
576 DWC3_LINK_STATE_CMPLY = 0x0a,
577 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
578 DWC3_LINK_STATE_RESET = 0x0e,
579 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
580 DWC3_LINK_STATE_MASK = 0x0f,
581};
582
f6bafc6a
FB
583/* TRB Length, PCM and Status */
584#define DWC3_TRB_SIZE_MASK (0x00ffffff)
585#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
586#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 587#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
588
589#define DWC3_TRBSTS_OK 0
590#define DWC3_TRBSTS_MISSED_ISOC 1
591#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 592#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
593
594/* TRB Control */
595#define DWC3_TRB_CTRL_HWO (1 << 0)
596#define DWC3_TRB_CTRL_LST (1 << 1)
597#define DWC3_TRB_CTRL_CHN (1 << 2)
598#define DWC3_TRB_CTRL_CSP (1 << 3)
599#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
600#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
601#define DWC3_TRB_CTRL_IOC (1 << 11)
602#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
603
b058f3e8 604#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
605#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
606#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
607#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
608#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
609#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
610#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
611#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
612#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
613
614/**
f6bafc6a 615 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
616 * @bpl: DW0-3
617 * @bph: DW4-7
618 * @size: DW8-B
619 * @trl: DWC-F
620 */
f6bafc6a
FB
621struct dwc3_trb {
622 u32 bpl;
623 u32 bph;
624 u32 size;
625 u32 ctrl;
72246da4
FB
626} __packed;
627
a3299499
FB
628/**
629 * dwc3_hwparams - copy of HWPARAMS registers
630 * @hwparams0 - GHWPARAMS0
631 * @hwparams1 - GHWPARAMS1
632 * @hwparams2 - GHWPARAMS2
633 * @hwparams3 - GHWPARAMS3
634 * @hwparams4 - GHWPARAMS4
635 * @hwparams5 - GHWPARAMS5
636 * @hwparams6 - GHWPARAMS6
637 * @hwparams7 - GHWPARAMS7
638 * @hwparams8 - GHWPARAMS8
639 */
640struct dwc3_hwparams {
641 u32 hwparams0;
642 u32 hwparams1;
643 u32 hwparams2;
644 u32 hwparams3;
645 u32 hwparams4;
646 u32 hwparams5;
647 u32 hwparams6;
648 u32 hwparams7;
649 u32 hwparams8;
650};
651
0949e99b
FB
652/* HWPARAMS0 */
653#define DWC3_MODE(n) ((n) & 0x7)
654
457e84b6
FB
655#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
656
0949e99b 657/* HWPARAMS1 */
457e84b6
FB
658#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
659
789451f6
FB
660/* HWPARAMS3 */
661#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
662#define DWC3_NUM_EPS_MASK (0x3f << 12)
663#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
664 (DWC3_NUM_EPS_MASK)) >> 12)
665#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
666 (DWC3_NUM_IN_EPS_MASK)) >> 18)
667
457e84b6
FB
668/* HWPARAMS7 */
669#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 670
5ef68c56
FB
671/**
672 * struct dwc3_request - representation of a transfer request
673 * @request: struct usb_request to be transferred
674 * @list: a list_head used for request queueing
675 * @dep: struct dwc3_ep owning this request
676 * @first_trb_index: index to first trb used by this request
677 * @epnum: endpoint number to which this request refers
678 * @trb: pointer to struct dwc3_trb
679 * @trb_dma: DMA address of @trb
680 * @direction: IN or OUT direction flag
681 * @mapped: true when request has been dma-mapped
682 * @queued: true when request has been queued to HW
683 */
e0ce0b0a
SAS
684struct dwc3_request {
685 struct usb_request request;
686 struct list_head list;
687 struct dwc3_ep *dep;
688
c28f8259 689 u8 first_trb_index;
e0ce0b0a 690 u8 epnum;
f6bafc6a 691 struct dwc3_trb *trb;
e0ce0b0a
SAS
692 dma_addr_t trb_dma;
693
694 unsigned direction:1;
695 unsigned mapped:1;
aa3342c8 696 unsigned started:1;
e0ce0b0a
SAS
697};
698
2c61a8ef
PZ
699/*
700 * struct dwc3_scratchpad_array - hibernation scratchpad array
701 * (format defined by hw)
702 */
703struct dwc3_scratchpad_array {
704 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
705};
706
72246da4
FB
707/**
708 * struct dwc3 - representation of our controller
91db07dc
FB
709 * @ctrl_req: usb control request which is used for ep0
710 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 711 * @ep0_bounce: bounce buffer for ep0
04c03d10 712 * @zlp_buf: used when request->zero is set
91db07dc
FB
713 * @setup_buf: used while precessing STD USB requests
714 * @ctrl_req_addr: dma address of ctrl_req
715 * @ep0_trb: dma address of ep0_trb
716 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 717 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 718 * @scratch_addr: dma address of scratchbuf
72246da4
FB
719 * @lock: for synchronizing
720 * @dev: pointer to our struct device
d07e8819 721 * @xhci: pointer to our xHCI child
72246da4
FB
722 * @event_buffer_list: a list of event buffers
723 * @gadget: device side representation of the peripheral controller
724 * @gadget_driver: pointer to the gadget driver
725 * @regs: base address for our registers
726 * @regs_size: address space size
0ffcaf37 727 * @nr_scratch: number of scratch buffers
fae2b904 728 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 729 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 730 * @revision: revision register contents
a45c82b8 731 * @dr_mode: requested mode of operation
51e1e7bc
FB
732 * @usb2_phy: pointer to USB2 PHY
733 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
734 * @usb2_generic_phy: pointer to USB2 PHY
735 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 736 * @ulpi: pointer to ulpi interface
7415f17c
FB
737 * @dcfg: saved contents of DCFG register
738 * @gctl: saved contents of GCTL register
c12a0d86 739 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
740 * @u2sel: parameter from Set SEL request.
741 * @u2pel: parameter from Set SEL request.
742 * @u1sel: parameter from Set SEL request.
743 * @u1pel: parameter from Set SEL request.
789451f6
FB
744 * @num_out_eps: number of out endpoints
745 * @num_in_eps: number of in endpoints
b53c772d 746 * @ep0_next_event: hold the next expected event
72246da4
FB
747 * @ep0state: state of endpoint zero
748 * @link_state: link state
749 * @speed: device speed (super, high, full, low)
750 * @mem: points to start of memory which is used for this struct.
a3299499 751 * @hwparams: copy of hwparams registers
72246da4 752 * @root: debugfs root folder pointer
f2b685d5
FB
753 * @regset: debugfs pointer to regdump file
754 * @test_mode: true when we're entering a USB test mode
755 * @test_mode_nr: test feature selector
80caf7d2 756 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 757 * @hird_threshold: HIRD threshold
3e10a2ce 758 * @hsphy_interface: "utmi" or "ulpi"
f2b685d5
FB
759 * @delayed_status: true when gadget driver asks for delayed status
760 * @ep0_bounced: true when we used bounce buffer
761 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 762 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
763 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
764 * there's now way for software to detect this in runtime.
460d098c
HR
765 * @is_utmi_l1_suspend: the core asserts output signal
766 * 0 - utmi_sleep_n
767 * 1 - utmi_l1_suspend_n
946bd579 768 * @is_fpga: true when we are using the FPGA board
f2b685d5 769 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
770 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
771 * @start_config_issued: true when StartConfig command has been issued
772 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 773 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 774 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 775 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 776 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 777 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 778 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 779 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 780 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 781 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 782 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 783 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
784 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
785 * disabling the suspend signal to the PHY.
6b6a0c9a
HR
786 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
787 * @tx_de_emphasis: Tx de-emphasis value
788 * 0 - -6dB de-emphasis
789 * 1 - -3.5dB de-emphasis
790 * 2 - No de-emphasis
791 * 3 - Reserved
72246da4
FB
792 */
793struct dwc3 {
794 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 795 struct dwc3_trb *ep0_trb;
5812b1c2 796 void *ep0_bounce;
04c03d10 797 void *zlp_buf;
0ffcaf37 798 void *scratchbuf;
72246da4
FB
799 u8 *setup_buf;
800 dma_addr_t ctrl_req_addr;
801 dma_addr_t ep0_trb_addr;
5812b1c2 802 dma_addr_t ep0_bounce_addr;
0ffcaf37 803 dma_addr_t scratch_addr;
e0ce0b0a 804 struct dwc3_request ep0_usb_req;
789451f6 805
72246da4
FB
806 /* device lock */
807 spinlock_t lock;
789451f6 808
72246da4
FB
809 struct device *dev;
810
d07e8819 811 struct platform_device *xhci;
51249dca 812 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 813
696c8b12 814 struct dwc3_event_buffer *ev_buf;
72246da4
FB
815 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
816
817 struct usb_gadget gadget;
818 struct usb_gadget_driver *gadget_driver;
819
51e1e7bc
FB
820 struct usb_phy *usb2_phy;
821 struct usb_phy *usb3_phy;
822
57303488
KVA
823 struct phy *usb2_generic_phy;
824 struct phy *usb3_generic_phy;
825
88bc9d19
HK
826 struct ulpi *ulpi;
827
72246da4
FB
828 void __iomem *regs;
829 size_t regs_size;
830
a45c82b8
RK
831 enum usb_dr_mode dr_mode;
832
7415f17c 833 /* used for suspend/resume */
7415f17c
FB
834 u32 gctl;
835
0ffcaf37 836 u32 nr_scratch;
fae2b904 837 u32 u1u2;
6c167fc9 838 u32 maximum_speed;
690fb371
JY
839
840 /*
841 * All 3.1 IP version constants are greater than the 3.0 IP
842 * version constants. This works for most version checks in
843 * dwc3. However, in the future, this may not apply as
844 * features may be developed on newer versions of the 3.0 IP
845 * that are not in the 3.1 IP.
846 */
72246da4
FB
847 u32 revision;
848
849#define DWC3_REVISION_173A 0x5533173a
850#define DWC3_REVISION_175A 0x5533175a
851#define DWC3_REVISION_180A 0x5533180a
852#define DWC3_REVISION_183A 0x5533183a
853#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 854#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
855#define DWC3_REVISION_188A 0x5533188a
856#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 857#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
858#define DWC3_REVISION_200A 0x5533200a
859#define DWC3_REVISION_202A 0x5533202a
860#define DWC3_REVISION_210A 0x5533210a
861#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
862#define DWC3_REVISION_230A 0x5533230a
863#define DWC3_REVISION_240A 0x5533240a
864#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
865#define DWC3_REVISION_260A 0x5533260a
866#define DWC3_REVISION_270A 0x5533270a
867#define DWC3_REVISION_280A 0x5533280a
72246da4 868
690fb371
JY
869/*
870 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
871 * just so dwc31 revisions are always larger than dwc3.
872 */
873#define DWC3_REVISION_IS_DWC31 0x80000000
874#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_USB31)
875
b53c772d 876 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
877 enum dwc3_ep0_state ep0state;
878 enum dwc3_link_state link_state;
72246da4 879
c12a0d86 880 u16 isoch_delay;
865e09e7
FB
881 u16 u2sel;
882 u16 u2pel;
883 u8 u1sel;
884 u8 u1pel;
885
72246da4 886 u8 speed;
865e09e7 887
789451f6
FB
888 u8 num_out_eps;
889 u8 num_in_eps;
890
72246da4
FB
891 void *mem;
892
a3299499 893 struct dwc3_hwparams hwparams;
72246da4 894 struct dentry *root;
d7668024 895 struct debugfs_regset32 *regset;
3b637367
GC
896
897 u8 test_mode;
898 u8 test_mode_nr;
80caf7d2 899 u8 lpm_nyet_threshold;
460d098c 900 u8 hird_threshold;
f2b685d5 901
3e10a2ce
HK
902 const char *hsphy_interface;
903
f2b685d5
FB
904 unsigned delayed_status:1;
905 unsigned ep0_bounced:1;
906 unsigned ep0_expect_in:1;
81bc5599 907 unsigned has_hibernation:1;
80caf7d2 908 unsigned has_lpm_erratum:1;
460d098c 909 unsigned is_utmi_l1_suspend:1;
946bd579 910 unsigned is_fpga:1;
f2b685d5 911 unsigned pullups_connected:1;
f2b685d5 912 unsigned setup_packet_pending:1;
f2b685d5 913 unsigned three_stage_setup:1;
eac68e8f 914 unsigned usb3_lpm_capable:1;
3b81221a
HR
915
916 unsigned disable_scramble_quirk:1;
9a5b2f31 917 unsigned u2exit_lfps_quirk:1;
b5a65c40 918 unsigned u2ss_inp3_quirk:1;
df31f5b3 919 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 920 unsigned del_p1p2p3_quirk:1;
41c06ffd 921 unsigned del_phy_power_chg_quirk:1;
fb67afca 922 unsigned lfps_filter_quirk:1;
14f4ac53 923 unsigned rx_detect_poll_quirk:1;
59acfa20 924 unsigned dis_u3_susphy_quirk:1;
0effe0a3 925 unsigned dis_u2_susphy_quirk:1;
ec791d14 926 unsigned dis_enblslpm_quirk:1;
e58dd357 927 unsigned dis_rxdet_inp3_quirk:1;
6b6a0c9a
HR
928
929 unsigned tx_de_emphasis_quirk:1;
930 unsigned tx_de_emphasis:2;
72246da4
FB
931};
932
933/* -------------------------------------------------------------------------- */
934
72246da4
FB
935/* -------------------------------------------------------------------------- */
936
937struct dwc3_event_type {
938 u32 is_devspec:1;
1974d494
HR
939 u32 type:7;
940 u32 reserved8_31:24;
72246da4
FB
941} __packed;
942
943#define DWC3_DEPEVT_XFERCOMPLETE 0x01
944#define DWC3_DEPEVT_XFERINPROGRESS 0x02
945#define DWC3_DEPEVT_XFERNOTREADY 0x03
946#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
947#define DWC3_DEPEVT_STREAMEVT 0x06
948#define DWC3_DEPEVT_EPCMDCMPLT 0x07
949
950/**
951 * struct dwc3_event_depvt - Device Endpoint Events
952 * @one_bit: indicates this is an endpoint event (not used)
953 * @endpoint_number: number of the endpoint
954 * @endpoint_event: The event we have:
955 * 0x00 - Reserved
956 * 0x01 - XferComplete
957 * 0x02 - XferInProgress
958 * 0x03 - XferNotReady
959 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
960 * 0x05 - Reserved
961 * 0x06 - StreamEvt
962 * 0x07 - EPCmdCmplt
963 * @reserved11_10: Reserved, don't use.
964 * @status: Indicates the status of the event. Refer to databook for
965 * more information.
966 * @parameters: Parameters of the current event. Refer to databook for
967 * more information.
968 */
969struct dwc3_event_depevt {
970 u32 one_bit:1;
971 u32 endpoint_number:5;
972 u32 endpoint_event:4;
973 u32 reserved11_10:2;
974 u32 status:4;
40aa41fb
FB
975
976/* Within XferNotReady */
977#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
978
979/* Within XferComplete */
1d046793
PZ
980#define DEPEVT_STATUS_BUSERR (1 << 0)
981#define DEPEVT_STATUS_SHORT (1 << 1)
982#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 983#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 984
879631aa
FB
985/* Stream event only */
986#define DEPEVT_STREAMEVT_FOUND 1
987#define DEPEVT_STREAMEVT_NOTFOUND 2
988
dc137f01 989/* Control-only Status */
dc137f01
FB
990#define DEPEVT_STATUS_CONTROL_DATA 1
991#define DEPEVT_STATUS_CONTROL_STATUS 2
992
7b9cc7a2
KL
993/* In response to Start Transfer */
994#define DEPEVT_TRANSFER_NO_RESOURCE 1
995#define DEPEVT_TRANSFER_BUS_EXPIRY 2
996
72246da4
FB
997 u32 parameters:16;
998} __packed;
999
1000/**
1001 * struct dwc3_event_devt - Device Events
1002 * @one_bit: indicates this is a non-endpoint event (not used)
1003 * @device_event: indicates it's a device event. Should read as 0x00
1004 * @type: indicates the type of device event.
1005 * 0 - DisconnEvt
1006 * 1 - USBRst
1007 * 2 - ConnectDone
1008 * 3 - ULStChng
1009 * 4 - WkUpEvt
1010 * 5 - Reserved
1011 * 6 - EOPF
1012 * 7 - SOF
1013 * 8 - Reserved
1014 * 9 - ErrticErr
1015 * 10 - CmdCmplt
1016 * 11 - EvntOverflow
1017 * 12 - VndrDevTstRcved
1018 * @reserved15_12: Reserved, not used
1019 * @event_info: Information about this event
06f9b6e5 1020 * @reserved31_25: Reserved, not used
72246da4
FB
1021 */
1022struct dwc3_event_devt {
1023 u32 one_bit:1;
1024 u32 device_event:7;
1025 u32 type:4;
1026 u32 reserved15_12:4;
06f9b6e5
HR
1027 u32 event_info:9;
1028 u32 reserved31_25:7;
72246da4
FB
1029} __packed;
1030
1031/**
1032 * struct dwc3_event_gevt - Other Core Events
1033 * @one_bit: indicates this is a non-endpoint event (not used)
1034 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1035 * @phy_port_number: self-explanatory
1036 * @reserved31_12: Reserved, not used.
1037 */
1038struct dwc3_event_gevt {
1039 u32 one_bit:1;
1040 u32 device_event:7;
1041 u32 phy_port_number:4;
1042 u32 reserved31_12:20;
1043} __packed;
1044
1045/**
1046 * union dwc3_event - representation of Event Buffer contents
1047 * @raw: raw 32-bit event
1048 * @type: the type of the event
1049 * @depevt: Device Endpoint Event
1050 * @devt: Device Event
1051 * @gevt: Global Event
1052 */
1053union dwc3_event {
1054 u32 raw;
1055 struct dwc3_event_type type;
1056 struct dwc3_event_depevt depevt;
1057 struct dwc3_event_devt devt;
1058 struct dwc3_event_gevt gevt;
1059};
1060
61018305
FB
1061/**
1062 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1063 * parameters
1064 * @param2: third parameter
1065 * @param1: second parameter
1066 * @param0: first parameter
1067 */
1068struct dwc3_gadget_ep_cmd_params {
1069 u32 param2;
1070 u32 param1;
1071 u32 param0;
1072};
1073
72246da4
FB
1074/*
1075 * DWC3 Features to be used as Driver Data
1076 */
1077
1078#define DWC3_HAS_PERIPHERAL BIT(0)
1079#define DWC3_HAS_XHCI BIT(1)
1080#define DWC3_HAS_OTG BIT(3)
1081
d07e8819 1082/* prototypes */
3140e8cb 1083void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1084u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1085
c4137a9c
JY
1086/* check whether we are on the DWC_usb31 core */
1087static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1088{
1089 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1090}
1091
388e5c51 1092#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1093int dwc3_host_init(struct dwc3 *dwc);
1094void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1095#else
1096static inline int dwc3_host_init(struct dwc3 *dwc)
1097{ return 0; }
1098static inline void dwc3_host_exit(struct dwc3 *dwc)
1099{ }
1100#endif
1101
1102#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1103int dwc3_gadget_init(struct dwc3 *dwc);
1104void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1105int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1106int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1107int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
2cd4718d
FB
1108int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1109 struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1110int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1111#else
1112static inline int dwc3_gadget_init(struct dwc3 *dwc)
1113{ return 0; }
1114static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1115{ }
61018305
FB
1116static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1117{ return 0; }
1118static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1119{ return 0; }
1120static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1121 enum dwc3_link_state state)
1122{ return 0; }
1123
2cd4718d
FB
1124static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
1125 struct dwc3_gadget_ep_cmd_params *params)
61018305
FB
1126{ return 0; }
1127static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1128 int cmd, u32 param)
1129{ return 0; }
388e5c51 1130#endif
f80b45e7 1131
7415f17c
FB
1132/* power management interface */
1133#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1134int dwc3_gadget_suspend(struct dwc3 *dwc);
1135int dwc3_gadget_resume(struct dwc3 *dwc);
1136#else
7415f17c
FB
1137static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1138{
1139 return 0;
1140}
1141
1142static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1143{
1144 return 0;
1145}
1146#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1147
88bc9d19
HK
1148#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1149int dwc3_ulpi_init(struct dwc3 *dwc);
1150void dwc3_ulpi_exit(struct dwc3 *dwc);
1151#else
1152static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1153{ return 0; }
1154static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1155{ }
1156#endif
1157
72246da4 1158#endif /* __DRIVERS_USB_DWC3_CORE_H */