usb: gadget: composite: avoid kernel oops with bad gadgets
[linux-2.6-block.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
88bc9d19 33#include <linux/ulpi/interface.h>
72246da4 34
57303488
KVA
35#include <linux/phy/phy.h>
36
2c4cbe6e
FB
37#define DWC3_MSG_MAX 500
38
72246da4 39/* Global constants */
04c03d10 40#define DWC3_ZLP_BUF_SIZE 1024 /* size of a superspeed bulk */
3ef35faf 41#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 42#define DWC3_ENDPOINTS_NUM 32
51249dca 43#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 44
0ffcaf37 45#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
46#define DWC3_EVENT_SIZE 4 /* bytes */
47#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
48#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
49#define DWC3_EVENT_TYPE_MASK 0xfe
50
51#define DWC3_EVENT_TYPE_DEV 0
52#define DWC3_EVENT_TYPE_CARKIT 3
53#define DWC3_EVENT_TYPE_I2C 4
54
55#define DWC3_DEVICE_EVENT_DISCONNECT 0
56#define DWC3_DEVICE_EVENT_RESET 1
57#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
58#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
59#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 60#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
61#define DWC3_DEVICE_EVENT_EOPF 6
62#define DWC3_DEVICE_EVENT_SOF 7
63#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
64#define DWC3_DEVICE_EVENT_CMD_CMPL 10
65#define DWC3_DEVICE_EVENT_OVERFLOW 11
66
67#define DWC3_GEVNTCOUNT_MASK 0xfffc
68#define DWC3_GSNPSID_MASK 0xffff0000
69#define DWC3_GSNPSREV_MASK 0xffff
70
51249dca
IS
71/* DWC3 registers memory space boundries */
72#define DWC3_XHCI_REGS_START 0x0
73#define DWC3_XHCI_REGS_END 0x7fff
74#define DWC3_GLOBALS_REGS_START 0xc100
75#define DWC3_GLOBALS_REGS_END 0xc6ff
76#define DWC3_DEVICE_REGS_START 0xc700
77#define DWC3_DEVICE_REGS_END 0xcbff
78#define DWC3_OTG_REGS_START 0xcc00
79#define DWC3_OTG_REGS_END 0xccff
80
72246da4
FB
81/* Global Registers */
82#define DWC3_GSBUSCFG0 0xc100
83#define DWC3_GSBUSCFG1 0xc104
84#define DWC3_GTXTHRCFG 0xc108
85#define DWC3_GRXTHRCFG 0xc10c
86#define DWC3_GCTL 0xc110
87#define DWC3_GEVTEN 0xc114
88#define DWC3_GSTS 0xc118
89#define DWC3_GSNPSID 0xc120
90#define DWC3_GGPIO 0xc124
91#define DWC3_GUID 0xc128
92#define DWC3_GUCTL 0xc12c
93#define DWC3_GBUSERRADDR0 0xc130
94#define DWC3_GBUSERRADDR1 0xc134
95#define DWC3_GPRTBIMAP0 0xc138
96#define DWC3_GPRTBIMAP1 0xc13c
97#define DWC3_GHWPARAMS0 0xc140
98#define DWC3_GHWPARAMS1 0xc144
99#define DWC3_GHWPARAMS2 0xc148
100#define DWC3_GHWPARAMS3 0xc14c
101#define DWC3_GHWPARAMS4 0xc150
102#define DWC3_GHWPARAMS5 0xc154
103#define DWC3_GHWPARAMS6 0xc158
104#define DWC3_GHWPARAMS7 0xc15c
105#define DWC3_GDBGFIFOSPACE 0xc160
106#define DWC3_GDBGLTSSM 0xc164
107#define DWC3_GPRTBIMAP_HS0 0xc180
108#define DWC3_GPRTBIMAP_HS1 0xc184
109#define DWC3_GPRTBIMAP_FS0 0xc188
110#define DWC3_GPRTBIMAP_FS1 0xc18c
111
690fb371
JY
112#define DWC3_VER_NUMBER 0xc1a0
113#define DWC3_VER_TYPE 0xc1a4
114
72246da4
FB
115#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
116#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
117
118#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
119
120#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
121
122#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
123#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
124
125#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
126#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
127#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
128#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
129
130#define DWC3_GHWPARAMS8 0xc600
db2be4e9 131#define DWC3_GFLADJ 0xc630
72246da4
FB
132
133/* Device Registers */
134#define DWC3_DCFG 0xc700
135#define DWC3_DCTL 0xc704
136#define DWC3_DEVTEN 0xc708
137#define DWC3_DSTS 0xc70c
138#define DWC3_DGCMDPAR 0xc710
139#define DWC3_DGCMD 0xc714
140#define DWC3_DALEPENA 0xc720
141#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
142#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
143#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
144#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
145
146/* OTG Registers */
147#define DWC3_OCFG 0xcc00
148#define DWC3_OCTL 0xcc04
d4436c3a
GC
149#define DWC3_OEVT 0xcc08
150#define DWC3_OEVTEN 0xcc0C
151#define DWC3_OSTS 0xcc10
72246da4
FB
152
153/* Bit fields */
154
cf6d867d
FB
155/* Global Debug Queue/FIFO Space Available Register */
156#define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f)
157#define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0)
158#define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff)
159
160#define DWC3_TXFIFOQ 1
161#define DWC3_RXFIFOQ 3
162#define DWC3_TXREQQ 5
163#define DWC3_RXREQQ 7
164#define DWC3_RXINFOQ 9
165#define DWC3_DESCFETCHQ 13
166#define DWC3_EVENTQ 15
167
72246da4 168/* Global Configuration Register */
1d046793 169#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 170#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 171#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
172#define DWC3_GCTL_CLK_BUS (0)
173#define DWC3_GCTL_CLK_PIPE (1)
174#define DWC3_GCTL_CLK_PIPEHALF (2)
175#define DWC3_GCTL_CLK_MASK (3)
176
0b9fe32d 177#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 178#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
179#define DWC3_GCTL_PRTCAP_HOST 1
180#define DWC3_GCTL_PRTCAP_DEVICE 2
181#define DWC3_GCTL_PRTCAP_OTG 3
182
2c61a8ef 183#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 184#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
185#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
186#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
187#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 188#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
189#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
190#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
191
192/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
193#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
194#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
f699b947 195#define DWC3_GUSB2PHYCFG_ULPI_UTMI (1 << 4)
ec791d14 196#define DWC3_GUSB2PHYCFG_ENBLSLPM (1 << 8)
72246da4 197
b5699eee
HK
198/* Global USB2 PHY Vendor Control Register */
199#define DWC3_GUSB2PHYACC_NEWREGREQ (1 << 25)
200#define DWC3_GUSB2PHYACC_BUSY (1 << 23)
201#define DWC3_GUSB2PHYACC_WRITE (1 << 22)
202#define DWC3_GUSB2PHYACC_ADDR(n) (n << 16)
203#define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8)
204#define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff)
205
72246da4 206/* Global USB3 PIPE Control Register */
2c61a8ef 207#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 208#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
e58dd357 209#define DWC3_GUSB3PIPECTL_DISRXDETINP3 (1 << 28)
df31f5b3 210#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
a2a1d0f5
HR
211#define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19)
212#define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7)
213#define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1)
41c06ffd 214#define DWC3_GUSB3PIPECTL_DEPOCHANGE (1 << 18)
2c61a8ef 215#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
fb67afca 216#define DWC3_GUSB3PIPECTL_LFPSFILT (1 << 9)
14f4ac53 217#define DWC3_GUSB3PIPECTL_RX_DETOPOLL (1 << 8)
6b6a0c9a
HR
218#define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3)
219#define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1)
72246da4 220
457e84b6 221/* Global TX Fifo Size Register */
2c61a8ef
PZ
222#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
223#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 224
68d6a01b
FB
225/* Global Event Size Registers */
226#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
227#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
228
aabb7075 229/* Global HWPARAMS1 Register */
1d046793 230#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
231#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
232#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
233#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
234#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
235#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
236
0e1e5c47
PZ
237/* Global HWPARAMS3 Register */
238#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
239#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
1f38f88a
JY
240#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1
241#define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */
0e1e5c47
PZ
242#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
243#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
244#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
245#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
246#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
247#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
248#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
249#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
250
2c61a8ef
PZ
251/* Global HWPARAMS4 Register */
252#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
253#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 254
946bd579
HR
255/* Global HWPARAMS6 Register */
256#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
257
db2be4e9
NB
258/* Global Frame Length Adjustment Register */
259#define DWC3_GFLADJ_30MHZ_SDBND_SEL (1 << 7)
260#define DWC3_GFLADJ_30MHZ_MASK 0x3f
261
72246da4
FB
262/* Device Configuration Register */
263#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
264#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
265
266#define DWC3_DCFG_SPEED_MASK (7 << 0)
1f38f88a 267#define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
268#define DWC3_DCFG_SUPERSPEED (4 << 0)
269#define DWC3_DCFG_HIGHSPEED (0 << 0)
270#define DWC3_DCFG_FULLSPEED2 (1 << 0)
271#define DWC3_DCFG_LOWSPEED (2 << 0)
272#define DWC3_DCFG_FULLSPEED1 (3 << 0)
273
2c61a8ef
PZ
274#define DWC3_DCFG_LPM_CAP (1 << 22)
275
72246da4
FB
276/* Device Control Register */
277#define DWC3_DCTL_RUN_STOP (1 << 31)
278#define DWC3_DCTL_CSFTRST (1 << 30)
279#define DWC3_DCTL_LSFTRST (1 << 29)
280
281#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 282#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
283
284#define DWC3_DCTL_APPL1RES (1 << 23)
285
2c61a8ef
PZ
286/* These apply for core versions 1.87a and earlier */
287#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
288#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
289#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
290#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
291#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
292#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
293#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
294
295/* These apply for core versions 1.94a and later */
80caf7d2
HR
296#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
297#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 298
80caf7d2
HR
299#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
300#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
301#define DWC3_DCTL_CRS (1 << 17)
302#define DWC3_DCTL_CSS (1 << 16)
303
304#define DWC3_DCTL_INITU2ENA (1 << 12)
305#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
306#define DWC3_DCTL_INITU1ENA (1 << 10)
307#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
308#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
309
310#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
311#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
312
313#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
314#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
315#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
316#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
317#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
318#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
319#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
320
321/* Device Event Enable Register */
322#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
323#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
324#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
325#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
326#define DWC3_DEVTEN_SOFEN (1 << 7)
327#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 328#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
329#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
330#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
331#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
332#define DWC3_DEVTEN_USBRSTEN (1 << 1)
333#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
334
335/* Device Status Register */
2c61a8ef
PZ
336#define DWC3_DSTS_DCNRD (1 << 29)
337
338/* This applies for core versions 1.87a and earlier */
72246da4 339#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
340
341/* These apply for core versions 1.94a and later */
342#define DWC3_DSTS_RSS (1 << 25)
343#define DWC3_DSTS_SSS (1 << 24)
344
72246da4
FB
345#define DWC3_DSTS_COREIDLE (1 << 23)
346#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
347
348#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
349#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
350
351#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
352
d05b8182 353#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
354#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
355
356#define DWC3_DSTS_CONNECTSPD (7 << 0)
357
1f38f88a 358#define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */
72246da4
FB
359#define DWC3_DSTS_SUPERSPEED (4 << 0)
360#define DWC3_DSTS_HIGHSPEED (0 << 0)
361#define DWC3_DSTS_FULLSPEED2 (1 << 0)
362#define DWC3_DSTS_LOWSPEED (2 << 0)
363#define DWC3_DSTS_FULLSPEED1 (3 << 0)
364
365/* Device Generic Command Register */
366#define DWC3_DGCMD_SET_LMP 0x01
367#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
368#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
369
370/* These apply for core versions 1.94a and later */
371#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
372#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
373
72246da4
FB
374#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
375#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
376#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
377#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
378
459e210c 379#define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F)
b09bb642 380#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
381#define DWC3_DGCMD_CMDIOC (1 << 8)
382
383/* Device Generic Command Parameter Register */
384#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
385#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
386#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
387#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
388#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
389#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 390
72246da4
FB
391/* Device Endpoint Command Register */
392#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 393#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 394#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
459e210c 395#define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F)
72246da4
FB
396#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
397#define DWC3_DEPCMD_CMDACT (1 << 10)
398#define DWC3_DEPCMD_CMDIOC (1 << 8)
399
400#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
401#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
402#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
403#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
404#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
405#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 406/* This applies for core versions 1.90a and earlier */
72246da4 407#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
408/* This applies for core versions 1.94a and later */
409#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
410#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
411#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
412
413/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
414#define DWC3_DALEPENA_EP(n) (1 << n)
415
416#define DWC3_DEPCMD_TYPE_CONTROL 0
417#define DWC3_DEPCMD_TYPE_ISOC 1
418#define DWC3_DEPCMD_TYPE_BULK 2
419#define DWC3_DEPCMD_TYPE_INTR 3
420
421/* Structures */
422
f6bafc6a 423struct dwc3_trb;
72246da4
FB
424
425/**
426 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
427 * @buf: _THE_ buffer
428 * @length: size of this buffer
abed4118 429 * @lpos: event offset
60d04bbe 430 * @count: cache of last read event count register
abed4118 431 * @flags: flags related to this event buffer
72246da4
FB
432 * @dma: dma_addr_t
433 * @dwc: pointer to DWC controller
434 */
435struct dwc3_event_buffer {
436 void *buf;
437 unsigned length;
438 unsigned int lpos;
60d04bbe 439 unsigned int count;
abed4118
FB
440 unsigned int flags;
441
442#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
443
444 dma_addr_t dma;
445
446 struct dwc3 *dwc;
447};
448
449#define DWC3_EP_FLAG_STALLED (1 << 0)
450#define DWC3_EP_FLAG_WEDGED (1 << 1)
451
452#define DWC3_EP_DIRECTION_TX true
453#define DWC3_EP_DIRECTION_RX false
454
8495036e 455#define DWC3_TRB_NUM 256
72246da4
FB
456
457/**
458 * struct dwc3_ep - device side endpoint representation
459 * @endpoint: usb endpoint
aa3342c8
FB
460 * @pending_list: list of pending requests for this endpoint
461 * @started_list: list of started requests on this endpoint
72246da4
FB
462 * @trb_pool: array of transaction buffers
463 * @trb_pool_dma: dma address of @trb_pool
53fd8818
FB
464 * @trb_enqueue: enqueue 'pointer' into TRB array
465 * @trb_dequeue: dequeue 'pointer' into TRB array
72246da4
FB
466 * @desc: usb_endpoint_descriptor pointer
467 * @dwc: pointer to DWC controller
4cfcf876 468 * @saved_state: ep state saved during hibernation
72246da4 469 * @flags: endpoint flags (wedged, stalled, ...)
72246da4
FB
470 * @number: endpoint number (1 - 15)
471 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 472 * @resource_index: Resource transfer index
c75f52fb 473 * @interval: the interval on which the ISOC transfer is started
72246da4
FB
474 * @name: a human readable name e.g. ep1out-bulk
475 * @direction: true for TX, false for RX
879631aa 476 * @stream_capable: true when streams are enabled
72246da4
FB
477 */
478struct dwc3_ep {
479 struct usb_ep endpoint;
aa3342c8
FB
480 struct list_head pending_list;
481 struct list_head started_list;
72246da4 482
f6bafc6a 483 struct dwc3_trb *trb_pool;
72246da4 484 dma_addr_t trb_pool_dma;
c90bfaec 485 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
486 struct dwc3 *dwc;
487
4cfcf876 488 u32 saved_state;
72246da4
FB
489 unsigned flags;
490#define DWC3_EP_ENABLED (1 << 0)
491#define DWC3_EP_STALL (1 << 1)
492#define DWC3_EP_WEDGE (1 << 2)
493#define DWC3_EP_BUSY (1 << 4)
494#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 495#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 496
984f66a6
FB
497 /* This last one is specific to EP0 */
498#define DWC3_EP0_DIR_IN (1 << 31)
499
c28f8259
FB
500 /*
501 * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will
502 * use a u8 type here. If anybody decides to increase number of TRBs to
503 * anything larger than 256 - I can't see why people would want to do
504 * this though - then this type needs to be changed.
505 *
506 * By using u8 types we ensure that our % operator when incrementing
507 * enqueue and dequeue get optimized away by the compiler.
508 */
509 u8 trb_enqueue;
510 u8 trb_dequeue;
511
72246da4
FB
512 u8 number;
513 u8 type;
b4996a86 514 u8 resource_index;
72246da4
FB
515 u32 interval;
516
517 char name[20];
518
519 unsigned direction:1;
879631aa 520 unsigned stream_capable:1;
72246da4
FB
521};
522
523enum dwc3_phy {
524 DWC3_PHY_UNKNOWN = 0,
525 DWC3_PHY_USB3,
526 DWC3_PHY_USB2,
527};
528
b53c772d
FB
529enum dwc3_ep0_next {
530 DWC3_EP0_UNKNOWN = 0,
531 DWC3_EP0_COMPLETE,
b53c772d
FB
532 DWC3_EP0_NRDY_DATA,
533 DWC3_EP0_NRDY_STATUS,
534};
535
72246da4
FB
536enum dwc3_ep0_state {
537 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
538 EP0_SETUP_PHASE,
539 EP0_DATA_PHASE,
540 EP0_STATUS_PHASE,
72246da4
FB
541};
542
543enum dwc3_link_state {
544 /* In SuperSpeed */
545 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
546 DWC3_LINK_STATE_U1 = 0x01,
547 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
548 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
549 DWC3_LINK_STATE_SS_DIS = 0x04,
550 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
551 DWC3_LINK_STATE_SS_INACT = 0x06,
552 DWC3_LINK_STATE_POLL = 0x07,
553 DWC3_LINK_STATE_RECOV = 0x08,
554 DWC3_LINK_STATE_HRESET = 0x09,
555 DWC3_LINK_STATE_CMPLY = 0x0a,
556 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
557 DWC3_LINK_STATE_RESET = 0x0e,
558 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
559 DWC3_LINK_STATE_MASK = 0x0f,
560};
561
f6bafc6a
FB
562/* TRB Length, PCM and Status */
563#define DWC3_TRB_SIZE_MASK (0x00ffffff)
564#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
565#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 566#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
567
568#define DWC3_TRBSTS_OK 0
569#define DWC3_TRBSTS_MISSED_ISOC 1
570#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 571#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
572
573/* TRB Control */
574#define DWC3_TRB_CTRL_HWO (1 << 0)
575#define DWC3_TRB_CTRL_LST (1 << 1)
576#define DWC3_TRB_CTRL_CHN (1 << 2)
577#define DWC3_TRB_CTRL_CSP (1 << 3)
578#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
579#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
580#define DWC3_TRB_CTRL_IOC (1 << 11)
581#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
582
b058f3e8 583#define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4))
f6bafc6a
FB
584#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
585#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
586#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
587#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
588#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
589#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
590#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
591#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
592
593/**
f6bafc6a 594 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
595 * @bpl: DW0-3
596 * @bph: DW4-7
597 * @size: DW8-B
598 * @trl: DWC-F
599 */
f6bafc6a
FB
600struct dwc3_trb {
601 u32 bpl;
602 u32 bph;
603 u32 size;
604 u32 ctrl;
72246da4
FB
605} __packed;
606
a3299499
FB
607/**
608 * dwc3_hwparams - copy of HWPARAMS registers
609 * @hwparams0 - GHWPARAMS0
610 * @hwparams1 - GHWPARAMS1
611 * @hwparams2 - GHWPARAMS2
612 * @hwparams3 - GHWPARAMS3
613 * @hwparams4 - GHWPARAMS4
614 * @hwparams5 - GHWPARAMS5
615 * @hwparams6 - GHWPARAMS6
616 * @hwparams7 - GHWPARAMS7
617 * @hwparams8 - GHWPARAMS8
618 */
619struct dwc3_hwparams {
620 u32 hwparams0;
621 u32 hwparams1;
622 u32 hwparams2;
623 u32 hwparams3;
624 u32 hwparams4;
625 u32 hwparams5;
626 u32 hwparams6;
627 u32 hwparams7;
628 u32 hwparams8;
629};
630
0949e99b
FB
631/* HWPARAMS0 */
632#define DWC3_MODE(n) ((n) & 0x7)
633
457e84b6
FB
634#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
635
0949e99b 636/* HWPARAMS1 */
457e84b6
FB
637#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
638
789451f6
FB
639/* HWPARAMS3 */
640#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
641#define DWC3_NUM_EPS_MASK (0x3f << 12)
642#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
643 (DWC3_NUM_EPS_MASK)) >> 12)
644#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
645 (DWC3_NUM_IN_EPS_MASK)) >> 18)
646
457e84b6
FB
647/* HWPARAMS7 */
648#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 649
5ef68c56
FB
650/**
651 * struct dwc3_request - representation of a transfer request
652 * @request: struct usb_request to be transferred
653 * @list: a list_head used for request queueing
654 * @dep: struct dwc3_ep owning this request
655 * @first_trb_index: index to first trb used by this request
656 * @epnum: endpoint number to which this request refers
657 * @trb: pointer to struct dwc3_trb
658 * @trb_dma: DMA address of @trb
659 * @direction: IN or OUT direction flag
660 * @mapped: true when request has been dma-mapped
661 * @queued: true when request has been queued to HW
662 */
e0ce0b0a
SAS
663struct dwc3_request {
664 struct usb_request request;
665 struct list_head list;
666 struct dwc3_ep *dep;
667
c28f8259 668 u8 first_trb_index;
e0ce0b0a 669 u8 epnum;
f6bafc6a 670 struct dwc3_trb *trb;
e0ce0b0a
SAS
671 dma_addr_t trb_dma;
672
673 unsigned direction:1;
674 unsigned mapped:1;
aa3342c8 675 unsigned started:1;
e0ce0b0a
SAS
676};
677
2c61a8ef
PZ
678/*
679 * struct dwc3_scratchpad_array - hibernation scratchpad array
680 * (format defined by hw)
681 */
682struct dwc3_scratchpad_array {
683 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
684};
685
72246da4
FB
686/**
687 * struct dwc3 - representation of our controller
91db07dc
FB
688 * @ctrl_req: usb control request which is used for ep0
689 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 690 * @ep0_bounce: bounce buffer for ep0
04c03d10 691 * @zlp_buf: used when request->zero is set
91db07dc
FB
692 * @setup_buf: used while precessing STD USB requests
693 * @ctrl_req_addr: dma address of ctrl_req
694 * @ep0_trb: dma address of ep0_trb
695 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 696 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 697 * @scratch_addr: dma address of scratchbuf
72246da4
FB
698 * @lock: for synchronizing
699 * @dev: pointer to our struct device
d07e8819 700 * @xhci: pointer to our xHCI child
72246da4
FB
701 * @event_buffer_list: a list of event buffers
702 * @gadget: device side representation of the peripheral controller
703 * @gadget_driver: pointer to the gadget driver
704 * @regs: base address for our registers
705 * @regs_size: address space size
0ffcaf37 706 * @nr_scratch: number of scratch buffers
fae2b904 707 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 708 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 709 * @revision: revision register contents
a45c82b8 710 * @dr_mode: requested mode of operation
51e1e7bc
FB
711 * @usb2_phy: pointer to USB2 PHY
712 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
713 * @usb2_generic_phy: pointer to USB2 PHY
714 * @usb3_generic_phy: pointer to USB3 PHY
88bc9d19 715 * @ulpi: pointer to ulpi interface
7415f17c
FB
716 * @dcfg: saved contents of DCFG register
717 * @gctl: saved contents of GCTL register
c12a0d86 718 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
719 * @u2sel: parameter from Set SEL request.
720 * @u2pel: parameter from Set SEL request.
721 * @u1sel: parameter from Set SEL request.
722 * @u1pel: parameter from Set SEL request.
789451f6
FB
723 * @num_out_eps: number of out endpoints
724 * @num_in_eps: number of in endpoints
b53c772d 725 * @ep0_next_event: hold the next expected event
72246da4
FB
726 * @ep0state: state of endpoint zero
727 * @link_state: link state
728 * @speed: device speed (super, high, full, low)
729 * @mem: points to start of memory which is used for this struct.
a3299499 730 * @hwparams: copy of hwparams registers
72246da4 731 * @root: debugfs root folder pointer
f2b685d5
FB
732 * @regset: debugfs pointer to regdump file
733 * @test_mode: true when we're entering a USB test mode
734 * @test_mode_nr: test feature selector
80caf7d2 735 * @lpm_nyet_threshold: LPM NYET response threshold
460d098c 736 * @hird_threshold: HIRD threshold
3e10a2ce 737 * @hsphy_interface: "utmi" or "ulpi"
f2b685d5
FB
738 * @delayed_status: true when gadget driver asks for delayed status
739 * @ep0_bounced: true when we used bounce buffer
740 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 741 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
742 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
743 * there's now way for software to detect this in runtime.
460d098c
HR
744 * @is_utmi_l1_suspend: the core asserts output signal
745 * 0 - utmi_sleep_n
746 * 1 - utmi_l1_suspend_n
946bd579 747 * @is_fpga: true when we are using the FPGA board
f2b685d5 748 * @pullups_connected: true when Run/Stop bit is set
f2b685d5
FB
749 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
750 * @start_config_issued: true when StartConfig command has been issued
751 * @three_stage_setup: set if we perform a three phase setup
eac68e8f 752 * @usb3_lpm_capable: set if hadrware supports Link Power Management
3b81221a 753 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 754 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 755 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 756 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
a2a1d0f5 757 * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk
41c06ffd 758 * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk
fb67afca 759 * @lfps_filter_quirk: set if we enable LFPS filter quirk
14f4ac53 760 * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk
59acfa20 761 * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy
0effe0a3 762 * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy
ec791d14
JY
763 * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG,
764 * disabling the suspend signal to the PHY.
6b6a0c9a
HR
765 * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk
766 * @tx_de_emphasis: Tx de-emphasis value
767 * 0 - -6dB de-emphasis
768 * 1 - -3.5dB de-emphasis
769 * 2 - No de-emphasis
770 * 3 - Reserved
72246da4
FB
771 */
772struct dwc3 {
773 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 774 struct dwc3_trb *ep0_trb;
5812b1c2 775 void *ep0_bounce;
04c03d10 776 void *zlp_buf;
0ffcaf37 777 void *scratchbuf;
72246da4
FB
778 u8 *setup_buf;
779 dma_addr_t ctrl_req_addr;
780 dma_addr_t ep0_trb_addr;
5812b1c2 781 dma_addr_t ep0_bounce_addr;
0ffcaf37 782 dma_addr_t scratch_addr;
e0ce0b0a 783 struct dwc3_request ep0_usb_req;
789451f6 784
72246da4
FB
785 /* device lock */
786 spinlock_t lock;
789451f6 787
72246da4
FB
788 struct device *dev;
789
d07e8819 790 struct platform_device *xhci;
51249dca 791 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 792
696c8b12 793 struct dwc3_event_buffer *ev_buf;
72246da4
FB
794 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
795
796 struct usb_gadget gadget;
797 struct usb_gadget_driver *gadget_driver;
798
51e1e7bc
FB
799 struct usb_phy *usb2_phy;
800 struct usb_phy *usb3_phy;
801
57303488
KVA
802 struct phy *usb2_generic_phy;
803 struct phy *usb3_generic_phy;
804
88bc9d19
HK
805 struct ulpi *ulpi;
806
72246da4
FB
807 void __iomem *regs;
808 size_t regs_size;
809
a45c82b8
RK
810 enum usb_dr_mode dr_mode;
811
7415f17c
FB
812 /* used for suspend/resume */
813 u32 dcfg;
814 u32 gctl;
815
0ffcaf37 816 u32 nr_scratch;
fae2b904 817 u32 u1u2;
6c167fc9 818 u32 maximum_speed;
690fb371
JY
819
820 /*
821 * All 3.1 IP version constants are greater than the 3.0 IP
822 * version constants. This works for most version checks in
823 * dwc3. However, in the future, this may not apply as
824 * features may be developed on newer versions of the 3.0 IP
825 * that are not in the 3.1 IP.
826 */
72246da4
FB
827 u32 revision;
828
829#define DWC3_REVISION_173A 0x5533173a
830#define DWC3_REVISION_175A 0x5533175a
831#define DWC3_REVISION_180A 0x5533180a
832#define DWC3_REVISION_183A 0x5533183a
833#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 834#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
835#define DWC3_REVISION_188A 0x5533188a
836#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 837#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
838#define DWC3_REVISION_200A 0x5533200a
839#define DWC3_REVISION_202A 0x5533202a
840#define DWC3_REVISION_210A 0x5533210a
841#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
842#define DWC3_REVISION_230A 0x5533230a
843#define DWC3_REVISION_240A 0x5533240a
844#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
845#define DWC3_REVISION_260A 0x5533260a
846#define DWC3_REVISION_270A 0x5533270a
847#define DWC3_REVISION_280A 0x5533280a
72246da4 848
690fb371
JY
849/*
850 * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really
851 * just so dwc31 revisions are always larger than dwc3.
852 */
853#define DWC3_REVISION_IS_DWC31 0x80000000
854#define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_USB31)
855
b53c772d 856 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
857 enum dwc3_ep0_state ep0state;
858 enum dwc3_link_state link_state;
72246da4 859
c12a0d86 860 u16 isoch_delay;
865e09e7
FB
861 u16 u2sel;
862 u16 u2pel;
863 u8 u1sel;
864 u8 u1pel;
865
72246da4 866 u8 speed;
865e09e7 867
789451f6
FB
868 u8 num_out_eps;
869 u8 num_in_eps;
870
72246da4
FB
871 void *mem;
872
a3299499 873 struct dwc3_hwparams hwparams;
72246da4 874 struct dentry *root;
d7668024 875 struct debugfs_regset32 *regset;
3b637367
GC
876
877 u8 test_mode;
878 u8 test_mode_nr;
80caf7d2 879 u8 lpm_nyet_threshold;
460d098c 880 u8 hird_threshold;
f2b685d5 881
3e10a2ce
HK
882 const char *hsphy_interface;
883
f2b685d5
FB
884 unsigned delayed_status:1;
885 unsigned ep0_bounced:1;
886 unsigned ep0_expect_in:1;
81bc5599 887 unsigned has_hibernation:1;
80caf7d2 888 unsigned has_lpm_erratum:1;
460d098c 889 unsigned is_utmi_l1_suspend:1;
946bd579 890 unsigned is_fpga:1;
f2b685d5 891 unsigned pullups_connected:1;
f2b685d5 892 unsigned setup_packet_pending:1;
f2b685d5 893 unsigned three_stage_setup:1;
eac68e8f 894 unsigned usb3_lpm_capable:1;
3b81221a
HR
895
896 unsigned disable_scramble_quirk:1;
9a5b2f31 897 unsigned u2exit_lfps_quirk:1;
b5a65c40 898 unsigned u2ss_inp3_quirk:1;
df31f5b3 899 unsigned req_p1p2p3_quirk:1;
a2a1d0f5 900 unsigned del_p1p2p3_quirk:1;
41c06ffd 901 unsigned del_phy_power_chg_quirk:1;
fb67afca 902 unsigned lfps_filter_quirk:1;
14f4ac53 903 unsigned rx_detect_poll_quirk:1;
59acfa20 904 unsigned dis_u3_susphy_quirk:1;
0effe0a3 905 unsigned dis_u2_susphy_quirk:1;
ec791d14 906 unsigned dis_enblslpm_quirk:1;
e58dd357 907 unsigned dis_rxdet_inp3_quirk:1;
6b6a0c9a
HR
908
909 unsigned tx_de_emphasis_quirk:1;
910 unsigned tx_de_emphasis:2;
72246da4
FB
911};
912
913/* -------------------------------------------------------------------------- */
914
72246da4
FB
915/* -------------------------------------------------------------------------- */
916
917struct dwc3_event_type {
918 u32 is_devspec:1;
1974d494
HR
919 u32 type:7;
920 u32 reserved8_31:24;
72246da4
FB
921} __packed;
922
923#define DWC3_DEPEVT_XFERCOMPLETE 0x01
924#define DWC3_DEPEVT_XFERINPROGRESS 0x02
925#define DWC3_DEPEVT_XFERNOTREADY 0x03
926#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
927#define DWC3_DEPEVT_STREAMEVT 0x06
928#define DWC3_DEPEVT_EPCMDCMPLT 0x07
929
930/**
931 * struct dwc3_event_depvt - Device Endpoint Events
932 * @one_bit: indicates this is an endpoint event (not used)
933 * @endpoint_number: number of the endpoint
934 * @endpoint_event: The event we have:
935 * 0x00 - Reserved
936 * 0x01 - XferComplete
937 * 0x02 - XferInProgress
938 * 0x03 - XferNotReady
939 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
940 * 0x05 - Reserved
941 * 0x06 - StreamEvt
942 * 0x07 - EPCmdCmplt
943 * @reserved11_10: Reserved, don't use.
944 * @status: Indicates the status of the event. Refer to databook for
945 * more information.
946 * @parameters: Parameters of the current event. Refer to databook for
947 * more information.
948 */
949struct dwc3_event_depevt {
950 u32 one_bit:1;
951 u32 endpoint_number:5;
952 u32 endpoint_event:4;
953 u32 reserved11_10:2;
954 u32 status:4;
40aa41fb
FB
955
956/* Within XferNotReady */
957#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
958
959/* Within XferComplete */
1d046793
PZ
960#define DEPEVT_STATUS_BUSERR (1 << 0)
961#define DEPEVT_STATUS_SHORT (1 << 1)
962#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 963#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 964
879631aa
FB
965/* Stream event only */
966#define DEPEVT_STREAMEVT_FOUND 1
967#define DEPEVT_STREAMEVT_NOTFOUND 2
968
dc137f01 969/* Control-only Status */
dc137f01
FB
970#define DEPEVT_STATUS_CONTROL_DATA 1
971#define DEPEVT_STATUS_CONTROL_STATUS 2
972
72246da4
FB
973 u32 parameters:16;
974} __packed;
975
976/**
977 * struct dwc3_event_devt - Device Events
978 * @one_bit: indicates this is a non-endpoint event (not used)
979 * @device_event: indicates it's a device event. Should read as 0x00
980 * @type: indicates the type of device event.
981 * 0 - DisconnEvt
982 * 1 - USBRst
983 * 2 - ConnectDone
984 * 3 - ULStChng
985 * 4 - WkUpEvt
986 * 5 - Reserved
987 * 6 - EOPF
988 * 7 - SOF
989 * 8 - Reserved
990 * 9 - ErrticErr
991 * 10 - CmdCmplt
992 * 11 - EvntOverflow
993 * 12 - VndrDevTstRcved
994 * @reserved15_12: Reserved, not used
995 * @event_info: Information about this event
06f9b6e5 996 * @reserved31_25: Reserved, not used
72246da4
FB
997 */
998struct dwc3_event_devt {
999 u32 one_bit:1;
1000 u32 device_event:7;
1001 u32 type:4;
1002 u32 reserved15_12:4;
06f9b6e5
HR
1003 u32 event_info:9;
1004 u32 reserved31_25:7;
72246da4
FB
1005} __packed;
1006
1007/**
1008 * struct dwc3_event_gevt - Other Core Events
1009 * @one_bit: indicates this is a non-endpoint event (not used)
1010 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
1011 * @phy_port_number: self-explanatory
1012 * @reserved31_12: Reserved, not used.
1013 */
1014struct dwc3_event_gevt {
1015 u32 one_bit:1;
1016 u32 device_event:7;
1017 u32 phy_port_number:4;
1018 u32 reserved31_12:20;
1019} __packed;
1020
1021/**
1022 * union dwc3_event - representation of Event Buffer contents
1023 * @raw: raw 32-bit event
1024 * @type: the type of the event
1025 * @depevt: Device Endpoint Event
1026 * @devt: Device Event
1027 * @gevt: Global Event
1028 */
1029union dwc3_event {
1030 u32 raw;
1031 struct dwc3_event_type type;
1032 struct dwc3_event_depevt depevt;
1033 struct dwc3_event_devt devt;
1034 struct dwc3_event_gevt gevt;
1035};
1036
61018305
FB
1037/**
1038 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
1039 * parameters
1040 * @param2: third parameter
1041 * @param1: second parameter
1042 * @param0: first parameter
1043 */
1044struct dwc3_gadget_ep_cmd_params {
1045 u32 param2;
1046 u32 param1;
1047 u32 param0;
1048};
1049
72246da4
FB
1050/*
1051 * DWC3 Features to be used as Driver Data
1052 */
1053
1054#define DWC3_HAS_PERIPHERAL BIT(0)
1055#define DWC3_HAS_XHCI BIT(1)
1056#define DWC3_HAS_OTG BIT(3)
1057
d07e8819 1058/* prototypes */
3140e8cb 1059void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
cf6d867d 1060u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type);
3140e8cb 1061
c4137a9c
JY
1062/* check whether we are on the DWC_usb31 core */
1063static inline bool dwc3_is_usb31(struct dwc3 *dwc)
1064{
1065 return !!(dwc->revision & DWC3_REVISION_IS_DWC31);
1066}
1067
388e5c51 1068#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
1069int dwc3_host_init(struct dwc3 *dwc);
1070void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
1071#else
1072static inline int dwc3_host_init(struct dwc3 *dwc)
1073{ return 0; }
1074static inline void dwc3_host_exit(struct dwc3 *dwc)
1075{ }
1076#endif
1077
1078#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
1079int dwc3_gadget_init(struct dwc3 *dwc);
1080void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
1081int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
1082int dwc3_gadget_get_link_state(struct dwc3 *dwc);
1083int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
1084int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1085 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 1086int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
1087#else
1088static inline int dwc3_gadget_init(struct dwc3 *dwc)
1089{ return 0; }
1090static inline void dwc3_gadget_exit(struct dwc3 *dwc)
1091{ }
61018305
FB
1092static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
1093{ return 0; }
1094static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
1095{ return 0; }
1096static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
1097 enum dwc3_link_state state)
1098{ return 0; }
1099
1100static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
1101 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
1102{ return 0; }
1103static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
1104 int cmd, u32 param)
1105{ return 0; }
388e5c51 1106#endif
f80b45e7 1107
7415f17c
FB
1108/* power management interface */
1109#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
1110int dwc3_gadget_suspend(struct dwc3 *dwc);
1111int dwc3_gadget_resume(struct dwc3 *dwc);
1112#else
7415f17c
FB
1113static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
1114{
1115 return 0;
1116}
1117
1118static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1119{
1120 return 0;
1121}
1122#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1123
88bc9d19
HK
1124#if IS_ENABLED(CONFIG_USB_DWC3_ULPI)
1125int dwc3_ulpi_init(struct dwc3 *dwc);
1126void dwc3_ulpi_exit(struct dwc3 *dwc);
1127#else
1128static inline int dwc3_ulpi_init(struct dwc3 *dwc)
1129{ return 0; }
1130static inline void dwc3_ulpi_exit(struct dwc3 *dwc)
1131{ }
1132#endif
1133
72246da4 1134#endif /* __DRIVERS_USB_DWC3_CORE_H */