drivers/serial/mpc52xx_uart.c: Use UPIO_MEM rather than SERIAL_IO_MEM
[linux-2.6-block.git] / drivers / serial / mpc52xx_uart.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Driver for the PSC of the Freescale MPC52xx PSCs configured as UARTs.
3 *
4 * FIXME According to the usermanual the status bits in the status register
5 * are only updated when the peripherals access the FIFO and not when the
6 * CPU access them. So since we use this bits to know when we stop writing
7 * and reading, they may not be updated in-time and a race condition may
8 * exists. But I haven't be able to prove this and I don't care. But if
9 * any problem arises, it might worth checking. The TX/RX FIFO Stats
10 * registers should be used in addition.
11 * Update: Actually, they seem updated ... At least the bits we use.
12 *
13 *
14 * Maintainer : Sylvain Munaut <tnt@246tNt.com>
9b9129e7 15 *
1da177e4
LT
16 * Some of the code has been inspired/copied from the 2.4 code written
17 * by Dale Farnsworth <dfarnsworth@mvista.com>.
9b9129e7 18 *
25ae3a07
JR
19 * Copyright (C) 2008 Freescale Semiconductor Inc.
20 * John Rigby <jrigby@gmail.com>
21 * Added support for MPC5121
b9272dfd
GL
22 * Copyright (C) 2006 Secret Lab Technologies Ltd.
23 * Grant Likely <grant.likely@secretlab.ca>
24 * Copyright (C) 2004-2006 Sylvain Munaut <tnt@246tNt.com>
1da177e4 25 * Copyright (C) 2003 MontaVista, Software, Inc.
9b9129e7 26 *
1da177e4
LT
27 * This file is licensed under the terms of the GNU General Public License
28 * version 2. This program is licensed "as is" without any warranty of any
29 * kind, whether express or implied.
30 */
9b9129e7 31
1da177e4
LT
32/* Platform device Usage :
33 *
34 * Since PSCs can have multiple function, the correct driver for each one
35 * is selected by calling mpc52xx_match_psc_function(...). The function
36 * handled by this driver is "uart".
37 *
38 * The driver init all necessary registers to place the PSC in uart mode without
39 * DCD. However, the pin multiplexing aren't changed and should be set either
40 * by the bootloader or in the platform init code.
41 *
406b7d4f 42 * The idx field must be equal to the PSC index (e.g. 0 for PSC1, 1 for PSC2,
d62de3aa
SM
43 * and so on). So the PSC1 is mapped to /dev/ttyPSC0, PSC2 to /dev/ttyPSC1 and
44 * so on. But be warned, it's an ABSOLUTE REQUIREMENT ! This is needed mainly
45 * fpr the console code : without this 1:1 mapping, at early boot time, when we
c30fe7f7 46 * are parsing the kernel args console=ttyPSC?, we wouldn't know which PSC it
d62de3aa 47 * will be mapped to.
1da177e4
LT
48 */
49
b9272dfd
GL
50/* OF Platform device Usage :
51 *
52 * This driver is only used for PSCs configured in uart mode. The device
3b5ebf8e
GL
53 * tree will have a node for each PSC with "mpc52xx-psc-uart" in the compatible
54 * list.
b9272dfd
GL
55 *
56 * By default, PSC devices are enumerated in the order they are found. However
57 * a particular PSC number can be forces by adding 'device_no = <port#>'
58 * to the device node.
59 *
60 * The driver init all necessary registers to place the PSC in uart mode without
61 * DCD. However, the pin multiplexing aren't changed and should be set either
62 * by the bootloader or in the platform init code.
63 */
64
65#undef DEBUG
66
67#include <linux/device.h>
1da177e4
LT
68#include <linux/module.h>
69#include <linux/tty.h>
70#include <linux/serial.h>
71#include <linux/sysrq.h>
72#include <linux/console.h>
406b7d4f
JR
73#include <linux/delay.h>
74#include <linux/io.h>
283029d1
GL
75#include <linux/of.h>
76#include <linux/of_platform.h>
b9272dfd 77
1da177e4
LT
78#include <asm/mpc52xx.h>
79#include <asm/mpc52xx_psc.h>
80
81#if defined(CONFIG_SERIAL_MPC52xx_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
82#define SUPPORT_SYSRQ
83#endif
84
85#include <linux/serial_core.h>
86
87
d62de3aa
SM
88/* We've been assigned a range on the "Low-density serial ports" major */
89#define SERIAL_PSC_MAJOR 204
90#define SERIAL_PSC_MINOR 148
91
1da177e4
LT
92
93#define ISR_PASS_LIMIT 256 /* Max number of iteration in the interrupt */
94
95
96static struct uart_port mpc52xx_uart_ports[MPC52xx_PSC_MAXNUM];
97 /* Rem: - We use the read_status_mask as a shadow of
98 * psc->mpc52xx_psc_imr
99 * - It's important that is array is all zero on start as we
100 * use it to know if it's initialized or not ! If it's not sure
101 * it's cleared, then a memset(...,0,...) should be added to
102 * the console_init
103 */
8d1fb8cb 104
b9272dfd
GL
105/* lookup table for matching device nodes to index numbers */
106static struct device_node *mpc52xx_uart_nodes[MPC52xx_PSC_MAXNUM];
107
108static void mpc52xx_uart_of_enumerate(void);
1da177e4 109
599f030c 110
1da177e4
LT
111#define PSC(port) ((struct mpc52xx_psc __iomem *)((port)->membase))
112
113
114/* Forward declaration of the interruption handling routine */
406b7d4f 115static irqreturn_t mpc52xx_uart_int(int irq, void *dev_id);
1da177e4
LT
116
117
118/* Simple macro to test if a port is console or not. This one is taken
119 * for serial_core.c and maybe should be moved to serial_core.h ? */
120#ifdef CONFIG_SERIAL_CORE_CONSOLE
406b7d4f
JR
121#define uart_console(port) \
122 ((port)->cons && (port)->cons->index == (port)->line)
1da177e4
LT
123#else
124#define uart_console(port) (0)
125#endif
126
599f030c
JR
127/* ======================================================================== */
128/* PSC fifo operations for isolating differences between 52xx and 512x */
129/* ======================================================================== */
130
131struct psc_ops {
132 void (*fifo_init)(struct uart_port *port);
133 int (*raw_rx_rdy)(struct uart_port *port);
134 int (*raw_tx_rdy)(struct uart_port *port);
135 int (*rx_rdy)(struct uart_port *port);
136 int (*tx_rdy)(struct uart_port *port);
137 int (*tx_empty)(struct uart_port *port);
138 void (*stop_rx)(struct uart_port *port);
139 void (*start_tx)(struct uart_port *port);
140 void (*stop_tx)(struct uart_port *port);
141 void (*rx_clr_irq)(struct uart_port *port);
142 void (*tx_clr_irq)(struct uart_port *port);
143 void (*write_char)(struct uart_port *port, unsigned char c);
144 unsigned char (*read_char)(struct uart_port *port);
145 void (*cw_disable_ints)(struct uart_port *port);
146 void (*cw_restore_ints)(struct uart_port *port);
147 unsigned long (*getuartclk)(void *p);
148};
149
25ae3a07 150#ifdef CONFIG_PPC_MPC52xx
599f030c
JR
151#define FIFO_52xx(port) ((struct mpc52xx_psc_fifo __iomem *)(PSC(port)+1))
152static void mpc52xx_psc_fifo_init(struct uart_port *port)
153{
154 struct mpc52xx_psc __iomem *psc = PSC(port);
155 struct mpc52xx_psc_fifo __iomem *fifo = FIFO_52xx(port);
156
157 /* /32 prescaler */
158 out_be16(&psc->mpc52xx_psc_clock_select, 0xdd00);
159
160 out_8(&fifo->rfcntl, 0x00);
161 out_be16(&fifo->rfalarm, 0x1ff);
162 out_8(&fifo->tfcntl, 0x07);
163 out_be16(&fifo->tfalarm, 0x80);
164
165 port->read_status_mask |= MPC52xx_PSC_IMR_RXRDY | MPC52xx_PSC_IMR_TXRDY;
166 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
167}
168
169static int mpc52xx_psc_raw_rx_rdy(struct uart_port *port)
170{
171 return in_be16(&PSC(port)->mpc52xx_psc_status)
172 & MPC52xx_PSC_SR_RXRDY;
173}
174
175static int mpc52xx_psc_raw_tx_rdy(struct uart_port *port)
176{
177 return in_be16(&PSC(port)->mpc52xx_psc_status)
178 & MPC52xx_PSC_SR_TXRDY;
179}
180
181
182static int mpc52xx_psc_rx_rdy(struct uart_port *port)
183{
184 return in_be16(&PSC(port)->mpc52xx_psc_isr)
185 & port->read_status_mask
186 & MPC52xx_PSC_IMR_RXRDY;
187}
188
189static int mpc52xx_psc_tx_rdy(struct uart_port *port)
190{
191 return in_be16(&PSC(port)->mpc52xx_psc_isr)
192 & port->read_status_mask
193 & MPC52xx_PSC_IMR_TXRDY;
194}
195
196static int mpc52xx_psc_tx_empty(struct uart_port *port)
197{
198 return in_be16(&PSC(port)->mpc52xx_psc_status)
199 & MPC52xx_PSC_SR_TXEMP;
200}
201
202static void mpc52xx_psc_start_tx(struct uart_port *port)
203{
204 port->read_status_mask |= MPC52xx_PSC_IMR_TXRDY;
205 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
206}
207
208static void mpc52xx_psc_stop_tx(struct uart_port *port)
209{
210 port->read_status_mask &= ~MPC52xx_PSC_IMR_TXRDY;
211 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
212}
213
214static void mpc52xx_psc_stop_rx(struct uart_port *port)
215{
216 port->read_status_mask &= ~MPC52xx_PSC_IMR_RXRDY;
217 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
218}
219
220static void mpc52xx_psc_rx_clr_irq(struct uart_port *port)
221{
222}
223
224static void mpc52xx_psc_tx_clr_irq(struct uart_port *port)
225{
226}
227
228static void mpc52xx_psc_write_char(struct uart_port *port, unsigned char c)
229{
230 out_8(&PSC(port)->mpc52xx_psc_buffer_8, c);
231}
232
233static unsigned char mpc52xx_psc_read_char(struct uart_port *port)
234{
235 return in_8(&PSC(port)->mpc52xx_psc_buffer_8);
236}
237
238static void mpc52xx_psc_cw_disable_ints(struct uart_port *port)
239{
240 out_be16(&PSC(port)->mpc52xx_psc_imr, 0);
241}
242
243static void mpc52xx_psc_cw_restore_ints(struct uart_port *port)
244{
245 out_be16(&PSC(port)->mpc52xx_psc_imr, port->read_status_mask);
246}
247
248/* Search for bus-frequency property in this node or a parent */
249static unsigned long mpc52xx_getuartclk(void *p)
250{
599f030c
JR
251 /*
252 * 5200 UARTs have a / 32 prescaler
253 * but the generic serial code assumes 16
254 * so return ipb freq / 2
255 */
87c441e5 256 return mpc5xxx_get_bus_frequency(p) / 2;
599f030c
JR
257}
258
259static struct psc_ops mpc52xx_psc_ops = {
260 .fifo_init = mpc52xx_psc_fifo_init,
261 .raw_rx_rdy = mpc52xx_psc_raw_rx_rdy,
262 .raw_tx_rdy = mpc52xx_psc_raw_tx_rdy,
263 .rx_rdy = mpc52xx_psc_rx_rdy,
264 .tx_rdy = mpc52xx_psc_tx_rdy,
265 .tx_empty = mpc52xx_psc_tx_empty,
266 .stop_rx = mpc52xx_psc_stop_rx,
267 .start_tx = mpc52xx_psc_start_tx,
268 .stop_tx = mpc52xx_psc_stop_tx,
269 .rx_clr_irq = mpc52xx_psc_rx_clr_irq,
270 .tx_clr_irq = mpc52xx_psc_tx_clr_irq,
271 .write_char = mpc52xx_psc_write_char,
272 .read_char = mpc52xx_psc_read_char,
273 .cw_disable_ints = mpc52xx_psc_cw_disable_ints,
274 .cw_restore_ints = mpc52xx_psc_cw_restore_ints,
275 .getuartclk = mpc52xx_getuartclk,
276};
277
25ae3a07
JR
278#endif /* CONFIG_MPC52xx */
279
280#ifdef CONFIG_PPC_MPC512x
281#define FIFO_512x(port) ((struct mpc512x_psc_fifo __iomem *)(PSC(port)+1))
282static void mpc512x_psc_fifo_init(struct uart_port *port)
283{
284 out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_RESET_SLICE);
285 out_be32(&FIFO_512x(port)->txcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
286 out_be32(&FIFO_512x(port)->txalarm, 1);
287 out_be32(&FIFO_512x(port)->tximr, 0);
288
289 out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_RESET_SLICE);
290 out_be32(&FIFO_512x(port)->rxcmd, MPC512x_PSC_FIFO_ENABLE_SLICE);
291 out_be32(&FIFO_512x(port)->rxalarm, 1);
292 out_be32(&FIFO_512x(port)->rximr, 0);
293
294 out_be32(&FIFO_512x(port)->tximr, MPC512x_PSC_FIFO_ALARM);
295 out_be32(&FIFO_512x(port)->rximr, MPC512x_PSC_FIFO_ALARM);
296}
297
298static int mpc512x_psc_raw_rx_rdy(struct uart_port *port)
299{
300 return !(in_be32(&FIFO_512x(port)->rxsr) & MPC512x_PSC_FIFO_EMPTY);
301}
302
303static int mpc512x_psc_raw_tx_rdy(struct uart_port *port)
304{
305 return !(in_be32(&FIFO_512x(port)->txsr) & MPC512x_PSC_FIFO_FULL);
306}
307
308static int mpc512x_psc_rx_rdy(struct uart_port *port)
309{
310 return in_be32(&FIFO_512x(port)->rxsr)
311 & in_be32(&FIFO_512x(port)->rximr)
312 & MPC512x_PSC_FIFO_ALARM;
313}
314
315static int mpc512x_psc_tx_rdy(struct uart_port *port)
316{
317 return in_be32(&FIFO_512x(port)->txsr)
318 & in_be32(&FIFO_512x(port)->tximr)
319 & MPC512x_PSC_FIFO_ALARM;
320}
321
322static int mpc512x_psc_tx_empty(struct uart_port *port)
323{
324 return in_be32(&FIFO_512x(port)->txsr)
325 & MPC512x_PSC_FIFO_EMPTY;
326}
327
328static void mpc512x_psc_stop_rx(struct uart_port *port)
329{
330 unsigned long rx_fifo_imr;
331
332 rx_fifo_imr = in_be32(&FIFO_512x(port)->rximr);
333 rx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
334 out_be32(&FIFO_512x(port)->rximr, rx_fifo_imr);
335}
336
337static void mpc512x_psc_start_tx(struct uart_port *port)
338{
339 unsigned long tx_fifo_imr;
340
341 tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
342 tx_fifo_imr |= MPC512x_PSC_FIFO_ALARM;
343 out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
344}
345
346static void mpc512x_psc_stop_tx(struct uart_port *port)
347{
348 unsigned long tx_fifo_imr;
349
350 tx_fifo_imr = in_be32(&FIFO_512x(port)->tximr);
351 tx_fifo_imr &= ~MPC512x_PSC_FIFO_ALARM;
352 out_be32(&FIFO_512x(port)->tximr, tx_fifo_imr);
353}
354
355static void mpc512x_psc_rx_clr_irq(struct uart_port *port)
356{
357 out_be32(&FIFO_512x(port)->rxisr, in_be32(&FIFO_512x(port)->rxisr));
358}
359
360static void mpc512x_psc_tx_clr_irq(struct uart_port *port)
361{
362 out_be32(&FIFO_512x(port)->txisr, in_be32(&FIFO_512x(port)->txisr));
363}
364
365static void mpc512x_psc_write_char(struct uart_port *port, unsigned char c)
366{
367 out_8(&FIFO_512x(port)->txdata_8, c);
368}
369
370static unsigned char mpc512x_psc_read_char(struct uart_port *port)
371{
372 return in_8(&FIFO_512x(port)->rxdata_8);
373}
374
375static void mpc512x_psc_cw_disable_ints(struct uart_port *port)
376{
377 port->read_status_mask =
378 in_be32(&FIFO_512x(port)->tximr) << 16 |
379 in_be32(&FIFO_512x(port)->rximr);
380 out_be32(&FIFO_512x(port)->tximr, 0);
381 out_be32(&FIFO_512x(port)->rximr, 0);
382}
383
384static void mpc512x_psc_cw_restore_ints(struct uart_port *port)
385{
386 out_be32(&FIFO_512x(port)->tximr,
387 (port->read_status_mask >> 16) & 0x7f);
388 out_be32(&FIFO_512x(port)->rximr, port->read_status_mask & 0x7f);
389}
390
391static unsigned long mpc512x_getuartclk(void *p)
392{
87c441e5 393 return mpc5xxx_get_bus_frequency(p);
25ae3a07
JR
394}
395
396static struct psc_ops mpc512x_psc_ops = {
397 .fifo_init = mpc512x_psc_fifo_init,
398 .raw_rx_rdy = mpc512x_psc_raw_rx_rdy,
399 .raw_tx_rdy = mpc512x_psc_raw_tx_rdy,
400 .rx_rdy = mpc512x_psc_rx_rdy,
401 .tx_rdy = mpc512x_psc_tx_rdy,
402 .tx_empty = mpc512x_psc_tx_empty,
403 .stop_rx = mpc512x_psc_stop_rx,
404 .start_tx = mpc512x_psc_start_tx,
405 .stop_tx = mpc512x_psc_stop_tx,
406 .rx_clr_irq = mpc512x_psc_rx_clr_irq,
407 .tx_clr_irq = mpc512x_psc_tx_clr_irq,
408 .write_char = mpc512x_psc_write_char,
409 .read_char = mpc512x_psc_read_char,
410 .cw_disable_ints = mpc512x_psc_cw_disable_ints,
411 .cw_restore_ints = mpc512x_psc_cw_restore_ints,
412 .getuartclk = mpc512x_getuartclk,
413};
414#endif
415
416static struct psc_ops *psc_ops;
1da177e4
LT
417
418/* ======================================================================== */
419/* UART operations */
420/* ======================================================================== */
421
9b9129e7 422static unsigned int
1da177e4
LT
423mpc52xx_uart_tx_empty(struct uart_port *port)
424{
599f030c 425 return psc_ops->tx_empty(port) ? TIOCSER_TEMT : 0;
1da177e4
LT
426}
427
9b9129e7 428static void
1da177e4
LT
429mpc52xx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
430{
aec739e0
WS
431 if (mctrl & TIOCM_RTS)
432 out_8(&PSC(port)->op1, MPC52xx_PSC_OP_RTS);
433 else
434 out_8(&PSC(port)->op0, MPC52xx_PSC_OP_RTS);
1da177e4
LT
435}
436
9b9129e7 437static unsigned int
1da177e4
LT
438mpc52xx_uart_get_mctrl(struct uart_port *port)
439{
aec739e0
WS
440 unsigned int ret = TIOCM_DSR;
441 u8 status = in_8(&PSC(port)->mpc52xx_psc_ipcr);
442
443 if (!(status & MPC52xx_PSC_CTS))
444 ret |= TIOCM_CTS;
445 if (!(status & MPC52xx_PSC_DCD))
446 ret |= TIOCM_CAR;
447
448 return ret;
1da177e4
LT
449}
450
9b9129e7 451static void
b129a8cc 452mpc52xx_uart_stop_tx(struct uart_port *port)
1da177e4
LT
453{
454 /* port->lock taken by caller */
599f030c 455 psc_ops->stop_tx(port);
1da177e4
LT
456}
457
9b9129e7 458static void
b129a8cc 459mpc52xx_uart_start_tx(struct uart_port *port)
1da177e4
LT
460{
461 /* port->lock taken by caller */
599f030c 462 psc_ops->start_tx(port);
1da177e4
LT
463}
464
9b9129e7 465static void
1da177e4
LT
466mpc52xx_uart_send_xchar(struct uart_port *port, char ch)
467{
468 unsigned long flags;
469 spin_lock_irqsave(&port->lock, flags);
9b9129e7 470
1da177e4
LT
471 port->x_char = ch;
472 if (ch) {
473 /* Make sure tx interrupts are on */
474 /* Truly necessary ??? They should be anyway */
599f030c 475 psc_ops->start_tx(port);
1da177e4 476 }
9b9129e7 477
1da177e4
LT
478 spin_unlock_irqrestore(&port->lock, flags);
479}
480
481static void
482mpc52xx_uart_stop_rx(struct uart_port *port)
483{
484 /* port->lock taken by caller */
599f030c 485 psc_ops->stop_rx(port);
1da177e4
LT
486}
487
488static void
489mpc52xx_uart_enable_ms(struct uart_port *port)
490{
aec739e0
WS
491 struct mpc52xx_psc __iomem *psc = PSC(port);
492
493 /* clear D_*-bits by reading them */
494 in_8(&psc->mpc52xx_psc_ipcr);
495 /* enable CTS and DCD as IPC interrupts */
496 out_8(&psc->mpc52xx_psc_acr, MPC52xx_PSC_IEC_CTS | MPC52xx_PSC_IEC_DCD);
497
498 port->read_status_mask |= MPC52xx_PSC_IMR_IPC;
499 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
1da177e4
LT
500}
501
502static void
503mpc52xx_uart_break_ctl(struct uart_port *port, int ctl)
504{
505 unsigned long flags;
506 spin_lock_irqsave(&port->lock, flags);
507
406b7d4f
JR
508 if (ctl == -1)
509 out_8(&PSC(port)->command, MPC52xx_PSC_START_BRK);
1da177e4 510 else
406b7d4f 511 out_8(&PSC(port)->command, MPC52xx_PSC_STOP_BRK);
9b9129e7 512
1da177e4
LT
513 spin_unlock_irqrestore(&port->lock, flags);
514}
515
516static int
517mpc52xx_uart_startup(struct uart_port *port)
518{
519 struct mpc52xx_psc __iomem *psc = PSC(port);
520 int ret;
521
522 /* Request IRQ */
523 ret = request_irq(port->irq, mpc52xx_uart_int,
d9f0c5f9 524 IRQF_DISABLED | IRQF_SAMPLE_RANDOM,
25ae3a07 525 "mpc52xx_psc_uart", port);
1da177e4
LT
526 if (ret)
527 return ret;
528
529 /* Reset/activate the port, clear and enable interrupts */
406b7d4f
JR
530 out_8(&psc->command, MPC52xx_PSC_RST_RX);
531 out_8(&psc->command, MPC52xx_PSC_RST_TX);
9b9129e7 532
406b7d4f 533 out_be32(&psc->sicr, 0); /* UART mode DCD ignored */
1da177e4 534
599f030c 535 psc_ops->fifo_init(port);
9b9129e7 536
406b7d4f
JR
537 out_8(&psc->command, MPC52xx_PSC_TX_ENABLE);
538 out_8(&psc->command, MPC52xx_PSC_RX_ENABLE);
9b9129e7 539
1da177e4
LT
540 return 0;
541}
542
543static void
544mpc52xx_uart_shutdown(struct uart_port *port)
545{
546 struct mpc52xx_psc __iomem *psc = PSC(port);
9b9129e7 547
a3481197 548 /* Shut down the port. Leave TX active if on a console port */
406b7d4f 549 out_8(&psc->command, MPC52xx_PSC_RST_RX);
a3481197 550 if (!uart_console(port))
406b7d4f 551 out_8(&psc->command, MPC52xx_PSC_RST_TX);
9b9129e7
GL
552
553 port->read_status_mask = 0;
406b7d4f 554 out_be16(&psc->mpc52xx_psc_imr, port->read_status_mask);
1da177e4
LT
555
556 /* Release interrupt */
557 free_irq(port->irq, port);
558}
559
9b9129e7 560static void
606d099c 561mpc52xx_uart_set_termios(struct uart_port *port, struct ktermios *new,
406b7d4f 562 struct ktermios *old)
1da177e4
LT
563{
564 struct mpc52xx_psc __iomem *psc = PSC(port);
565 unsigned long flags;
566 unsigned char mr1, mr2;
567 unsigned short ctr;
568 unsigned int j, baud, quot;
9b9129e7 569
1da177e4
LT
570 /* Prepare what we're gonna write */
571 mr1 = 0;
9b9129e7 572
1da177e4 573 switch (new->c_cflag & CSIZE) {
406b7d4f
JR
574 case CS5: mr1 |= MPC52xx_PSC_MODE_5_BITS;
575 break;
576 case CS6: mr1 |= MPC52xx_PSC_MODE_6_BITS;
577 break;
578 case CS7: mr1 |= MPC52xx_PSC_MODE_7_BITS;
579 break;
580 case CS8:
581 default: mr1 |= MPC52xx_PSC_MODE_8_BITS;
1da177e4
LT
582 }
583
584 if (new->c_cflag & PARENB) {
585 mr1 |= (new->c_cflag & PARODD) ?
586 MPC52xx_PSC_MODE_PARODD : MPC52xx_PSC_MODE_PAREVEN;
587 } else
588 mr1 |= MPC52xx_PSC_MODE_PARNONE;
9b9129e7
GL
589
590
1da177e4
LT
591 mr2 = 0;
592
593 if (new->c_cflag & CSTOPB)
594 mr2 |= MPC52xx_PSC_MODE_TWO_STOP;
595 else
596 mr2 |= ((new->c_cflag & CSIZE) == CS5) ?
597 MPC52xx_PSC_MODE_ONE_STOP_5_BITS :
598 MPC52xx_PSC_MODE_ONE_STOP;
599
aec739e0
WS
600 if (new->c_cflag & CRTSCTS) {
601 mr1 |= MPC52xx_PSC_MODE_RXRTS;
602 mr2 |= MPC52xx_PSC_MODE_TXCTS;
603 }
1da177e4
LT
604
605 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk/16);
606 quot = uart_get_divisor(port, baud);
607 ctr = quot & 0xffff;
9b9129e7 608
1da177e4
LT
609 /* Get the lock */
610 spin_lock_irqsave(&port->lock, flags);
611
612 /* Update the per-port timeout */
613 uart_update_timeout(port, new->c_cflag, baud);
614
c4f01240
NA
615 /* Do our best to flush TX & RX, so we don't lose anything */
616 /* But we don't wait indefinitely ! */
1da177e4
LT
617 j = 5000000; /* Maximum wait */
618 /* FIXME Can't receive chars since set_termios might be called at early
619 * boot for the console, all stuff is not yet ready to receive at that
620 * time and that just makes the kernel oops */
621 /* while (j-- && mpc52xx_uart_int_rx_chars(port)); */
599f030c 622 while (!mpc52xx_uart_tx_empty(port) && --j)
1da177e4
LT
623 udelay(1);
624
625 if (!j)
406b7d4f 626 printk(KERN_ERR "mpc52xx_uart.c: "
1da177e4 627 "Unable to flush RX & TX fifos in-time in set_termios."
406b7d4f 628 "Some chars may have been lost.\n");
1da177e4
LT
629
630 /* Reset the TX & RX */
406b7d4f
JR
631 out_8(&psc->command, MPC52xx_PSC_RST_RX);
632 out_8(&psc->command, MPC52xx_PSC_RST_TX);
1da177e4
LT
633
634 /* Send new mode settings */
406b7d4f
JR
635 out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
636 out_8(&psc->mode, mr1);
637 out_8(&psc->mode, mr2);
638 out_8(&psc->ctur, ctr >> 8);
639 out_8(&psc->ctlr, ctr & 0xff);
9b9129e7 640
aec739e0
WS
641 if (UART_ENABLE_MS(port, new->c_cflag))
642 mpc52xx_uart_enable_ms(port);
643
1da177e4 644 /* Reenable TX & RX */
406b7d4f
JR
645 out_8(&psc->command, MPC52xx_PSC_TX_ENABLE);
646 out_8(&psc->command, MPC52xx_PSC_RX_ENABLE);
1da177e4
LT
647
648 /* We're all set, release the lock */
649 spin_unlock_irqrestore(&port->lock, flags);
650}
651
652static const char *
653mpc52xx_uart_type(struct uart_port *port)
654{
655 return port->type == PORT_MPC52xx ? "MPC52xx PSC" : NULL;
656}
657
658static void
659mpc52xx_uart_release_port(struct uart_port *port)
660{
406b7d4f
JR
661 /* remapped by us ? */
662 if (port->flags & UPF_IOREMAP) {
1da177e4
LT
663 iounmap(port->membase);
664 port->membase = NULL;
665 }
666
b9272dfd 667 release_mem_region(port->mapbase, sizeof(struct mpc52xx_psc));
1da177e4
LT
668}
669
670static int
671mpc52xx_uart_request_port(struct uart_port *port)
672{
be618f55
AL
673 int err;
674
1da177e4 675 if (port->flags & UPF_IOREMAP) /* Need to remap ? */
b9272dfd 676 port->membase = ioremap(port->mapbase,
406b7d4f 677 sizeof(struct mpc52xx_psc));
1da177e4
LT
678
679 if (!port->membase)
680 return -EINVAL;
681
b9272dfd 682 err = request_mem_region(port->mapbase, sizeof(struct mpc52xx_psc),
1da177e4 683 "mpc52xx_psc_uart") != NULL ? 0 : -EBUSY;
be618f55
AL
684
685 if (err && (port->flags & UPF_IOREMAP)) {
686 iounmap(port->membase);
687 port->membase = NULL;
688 }
689
690 return err;
1da177e4
LT
691}
692
693static void
694mpc52xx_uart_config_port(struct uart_port *port, int flags)
695{
406b7d4f
JR
696 if ((flags & UART_CONFIG_TYPE)
697 && (mpc52xx_uart_request_port(port) == 0))
698 port->type = PORT_MPC52xx;
1da177e4
LT
699}
700
701static int
702mpc52xx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
703{
406b7d4f 704 if (ser->type != PORT_UNKNOWN && ser->type != PORT_MPC52xx)
1da177e4
LT
705 return -EINVAL;
706
406b7d4f 707 if ((ser->irq != port->irq) ||
b7a8212c 708 (ser->io_type != UPIO_MEM) ||
406b7d4f
JR
709 (ser->baud_base != port->uartclk) ||
710 (ser->iomem_base != (void *)port->mapbase) ||
711 (ser->hub6 != 0))
1da177e4
LT
712 return -EINVAL;
713
714 return 0;
715}
716
717
718static struct uart_ops mpc52xx_uart_ops = {
719 .tx_empty = mpc52xx_uart_tx_empty,
720 .set_mctrl = mpc52xx_uart_set_mctrl,
721 .get_mctrl = mpc52xx_uart_get_mctrl,
722 .stop_tx = mpc52xx_uart_stop_tx,
723 .start_tx = mpc52xx_uart_start_tx,
724 .send_xchar = mpc52xx_uart_send_xchar,
725 .stop_rx = mpc52xx_uart_stop_rx,
726 .enable_ms = mpc52xx_uart_enable_ms,
727 .break_ctl = mpc52xx_uart_break_ctl,
728 .startup = mpc52xx_uart_startup,
729 .shutdown = mpc52xx_uart_shutdown,
730 .set_termios = mpc52xx_uart_set_termios,
731/* .pm = mpc52xx_uart_pm, Not supported yet */
732/* .set_wake = mpc52xx_uart_set_wake, Not supported yet */
733 .type = mpc52xx_uart_type,
734 .release_port = mpc52xx_uart_release_port,
735 .request_port = mpc52xx_uart_request_port,
736 .config_port = mpc52xx_uart_config_port,
737 .verify_port = mpc52xx_uart_verify_port
738};
739
9b9129e7 740
1da177e4
LT
741/* ======================================================================== */
742/* Interrupt handling */
743/* ======================================================================== */
9b9129e7 744
1da177e4 745static inline int
7d12e780 746mpc52xx_uart_int_rx_chars(struct uart_port *port)
1da177e4 747{
ebd2c8f6 748 struct tty_struct *tty = port->state->port.tty;
33f0f88f 749 unsigned char ch, flag;
1da177e4
LT
750 unsigned short status;
751
752 /* While we can read, do so ! */
599f030c 753 while (psc_ops->raw_rx_rdy(port)) {
1da177e4 754 /* Get the char */
599f030c 755 ch = psc_ops->read_char(port);
1da177e4
LT
756
757 /* Handle sysreq char */
758#ifdef SUPPORT_SYSRQ
7d12e780 759 if (uart_handle_sysrq_char(port, ch)) {
1da177e4
LT
760 port->sysrq = 0;
761 continue;
762 }
763#endif
764
765 /* Store it */
33f0f88f
AC
766
767 flag = TTY_NORMAL;
1da177e4 768 port->icount.rx++;
9b9129e7 769
599f030c
JR
770 status = in_be16(&PSC(port)->mpc52xx_psc_status);
771
406b7d4f
JR
772 if (status & (MPC52xx_PSC_SR_PE |
773 MPC52xx_PSC_SR_FE |
774 MPC52xx_PSC_SR_RB)) {
9b9129e7 775
1da177e4 776 if (status & MPC52xx_PSC_SR_RB) {
33f0f88f 777 flag = TTY_BREAK;
1da177e4 778 uart_handle_break(port);
b6514988
RB
779 port->icount.brk++;
780 } else if (status & MPC52xx_PSC_SR_PE) {
33f0f88f 781 flag = TTY_PARITY;
b6514988
RB
782 port->icount.parity++;
783 }
784 else if (status & MPC52xx_PSC_SR_FE) {
33f0f88f 785 flag = TTY_FRAME;
b6514988
RB
786 port->icount.frame++;
787 }
1da177e4
LT
788
789 /* Clear error condition */
406b7d4f 790 out_8(&PSC(port)->command, MPC52xx_PSC_RST_ERR_STAT);
1da177e4
LT
791
792 }
33f0f88f
AC
793 tty_insert_flip_char(tty, ch, flag);
794 if (status & MPC52xx_PSC_SR_OE) {
795 /*
796 * Overrun is special, since it's
797 * reported immediately, and doesn't
798 * affect the current character
799 */
800 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
b6514988 801 port->icount.overrun++;
33f0f88f 802 }
1da177e4
LT
803 }
804
fbe543b4 805 spin_unlock(&port->lock);
1da177e4 806 tty_flip_buffer_push(tty);
fbe543b4 807 spin_lock(&port->lock);
9b9129e7 808
599f030c 809 return psc_ops->raw_rx_rdy(port);
1da177e4
LT
810}
811
812static inline int
813mpc52xx_uart_int_tx_chars(struct uart_port *port)
814{
ebd2c8f6 815 struct circ_buf *xmit = &port->state->xmit;
1da177e4
LT
816
817 /* Process out of band chars */
818 if (port->x_char) {
599f030c 819 psc_ops->write_char(port, port->x_char);
1da177e4
LT
820 port->icount.tx++;
821 port->x_char = 0;
822 return 1;
823 }
824
825 /* Nothing to do ? */
826 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
b129a8cc 827 mpc52xx_uart_stop_tx(port);
1da177e4
LT
828 return 0;
829 }
830
831 /* Send chars */
599f030c
JR
832 while (psc_ops->raw_tx_rdy(port)) {
833 psc_ops->write_char(port, xmit->buf[xmit->tail]);
1da177e4
LT
834 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
835 port->icount.tx++;
836 if (uart_circ_empty(xmit))
837 break;
838 }
839
840 /* Wake up */
841 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
842 uart_write_wakeup(port);
843
844 /* Maybe we're done after all */
845 if (uart_circ_empty(xmit)) {
b129a8cc 846 mpc52xx_uart_stop_tx(port);
1da177e4
LT
847 return 0;
848 }
849
850 return 1;
851}
852
9b9129e7 853static irqreturn_t
7d12e780 854mpc52xx_uart_int(int irq, void *dev_id)
1da177e4 855{
c7bec5ab 856 struct uart_port *port = dev_id;
1da177e4
LT
857 unsigned long pass = ISR_PASS_LIMIT;
858 unsigned int keepgoing;
aec739e0 859 u8 status;
9b9129e7 860
1da177e4 861 spin_lock(&port->lock);
9b9129e7 862
1da177e4
LT
863 /* While we have stuff to do, we continue */
864 do {
865 /* If we don't find anything to do, we stop */
9b9129e7
GL
866 keepgoing = 0;
867
599f030c
JR
868 psc_ops->rx_clr_irq(port);
869 if (psc_ops->rx_rdy(port))
7d12e780 870 keepgoing |= mpc52xx_uart_int_rx_chars(port);
1da177e4 871
599f030c
JR
872 psc_ops->tx_clr_irq(port);
873 if (psc_ops->tx_rdy(port))
1da177e4 874 keepgoing |= mpc52xx_uart_int_tx_chars(port);
9b9129e7 875
aec739e0
WS
876 status = in_8(&PSC(port)->mpc52xx_psc_ipcr);
877 if (status & MPC52xx_PSC_D_DCD)
878 uart_handle_dcd_change(port, !(status & MPC52xx_PSC_DCD));
879
880 if (status & MPC52xx_PSC_D_CTS)
881 uart_handle_cts_change(port, !(status & MPC52xx_PSC_CTS));
882
1da177e4 883 /* Limit number of iteration */
406b7d4f 884 if (!(--pass))
1da177e4
LT
885 keepgoing = 0;
886
887 } while (keepgoing);
9b9129e7 888
1da177e4 889 spin_unlock(&port->lock);
9b9129e7 890
1da177e4
LT
891 return IRQ_HANDLED;
892}
893
894
895/* ======================================================================== */
896/* Console ( if applicable ) */
897/* ======================================================================== */
898
899#ifdef CONFIG_SERIAL_MPC52xx_CONSOLE
900
901static void __init
902mpc52xx_console_get_options(struct uart_port *port,
406b7d4f 903 int *baud, int *parity, int *bits, int *flow)
1da177e4
LT
904{
905 struct mpc52xx_psc __iomem *psc = PSC(port);
906 unsigned char mr1;
907
b9272dfd
GL
908 pr_debug("mpc52xx_console_get_options(port=%p)\n", port);
909
1da177e4 910 /* Read the mode registers */
406b7d4f 911 out_8(&psc->command, MPC52xx_PSC_SEL_MODE_REG_1);
1da177e4 912 mr1 = in_8(&psc->mode);
9b9129e7 913
1da177e4 914 /* CT{U,L}R are write-only ! */
b9272dfd 915 *baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
1da177e4
LT
916
917 /* Parse them */
918 switch (mr1 & MPC52xx_PSC_MODE_BITS_MASK) {
406b7d4f
JR
919 case MPC52xx_PSC_MODE_5_BITS:
920 *bits = 5;
921 break;
922 case MPC52xx_PSC_MODE_6_BITS:
923 *bits = 6;
924 break;
925 case MPC52xx_PSC_MODE_7_BITS:
926 *bits = 7;
927 break;
928 case MPC52xx_PSC_MODE_8_BITS:
929 default:
930 *bits = 8;
1da177e4 931 }
9b9129e7 932
1da177e4
LT
933 if (mr1 & MPC52xx_PSC_MODE_PARNONE)
934 *parity = 'n';
935 else
936 *parity = mr1 & MPC52xx_PSC_MODE_PARODD ? 'o' : 'e';
937}
938
9b9129e7 939static void
1da177e4
LT
940mpc52xx_console_write(struct console *co, const char *s, unsigned int count)
941{
942 struct uart_port *port = &mpc52xx_uart_ports[co->index];
1da177e4 943 unsigned int i, j;
9b9129e7 944
1da177e4 945 /* Disable interrupts */
599f030c 946 psc_ops->cw_disable_ints(port);
1da177e4
LT
947
948 /* Wait the TX buffer to be empty */
9b9129e7 949 j = 5000000; /* Maximum wait */
599f030c 950 while (!mpc52xx_uart_tx_empty(port) && --j)
1da177e4
LT
951 udelay(1);
952
953 /* Write all the chars */
d358788f 954 for (i = 0; i < count; i++, s++) {
1da177e4 955 /* Line return handling */
d358788f 956 if (*s == '\n')
599f030c 957 psc_ops->write_char(port, '\r');
9b9129e7 958
d358788f 959 /* Send the char */
599f030c 960 psc_ops->write_char(port, *s);
d358788f 961
1da177e4 962 /* Wait the TX buffer to be empty */
9b9129e7 963 j = 20000; /* Maximum wait */
599f030c 964 while (!mpc52xx_uart_tx_empty(port) && --j)
1da177e4
LT
965 udelay(1);
966 }
967
968 /* Restore interrupt state */
599f030c 969 psc_ops->cw_restore_ints(port);
1da177e4
LT
970}
971
b9272dfd
GL
972
973static int __init
974mpc52xx_console_setup(struct console *co, char *options)
975{
976 struct uart_port *port = &mpc52xx_uart_ports[co->index];
977 struct device_node *np = mpc52xx_uart_nodes[co->index];
599f030c 978 unsigned int uartclk;
b9272dfd
GL
979 struct resource res;
980 int ret;
981
982 int baud = CONFIG_SERIAL_MPC52xx_CONSOLE_BAUD;
983 int bits = 8;
984 int parity = 'n';
985 int flow = 'n';
986
987 pr_debug("mpc52xx_console_setup co=%p, co->index=%i, options=%s\n",
988 co, co->index, options);
989
b898f4f8 990 if ((co->index < 0) || (co->index >= MPC52xx_PSC_MAXNUM)) {
b9272dfd
GL
991 pr_debug("PSC%x out of range\n", co->index);
992 return -EINVAL;
993 }
994
995 if (!np) {
996 pr_debug("PSC%x not found in device tree\n", co->index);
997 return -EINVAL;
998 }
999
1000 pr_debug("Console on ttyPSC%x is %s\n",
406b7d4f 1001 co->index, mpc52xx_uart_nodes[co->index]->full_name);
b9272dfd
GL
1002
1003 /* Fetch register locations */
406b7d4f
JR
1004 ret = of_address_to_resource(np, 0, &res);
1005 if (ret) {
b9272dfd
GL
1006 pr_debug("Could not get resources for PSC%x\n", co->index);
1007 return ret;
1008 }
1009
599f030c
JR
1010 uartclk = psc_ops->getuartclk(np);
1011 if (uartclk == 0) {
1012 pr_debug("Could not find uart clock frequency!\n");
b9272dfd
GL
1013 return -EINVAL;
1014 }
1015
1016 /* Basic port init. Needed since we use some uart_??? func before
1017 * real init for early access */
1018 spin_lock_init(&port->lock);
599f030c 1019 port->uartclk = uartclk;
b9272dfd
GL
1020 port->ops = &mpc52xx_uart_ops;
1021 port->mapbase = res.start;
1022 port->membase = ioremap(res.start, sizeof(struct mpc52xx_psc));
1023 port->irq = irq_of_parse_and_map(np, 0);
1024
1025 if (port->membase == NULL)
1026 return -EINVAL;
1027
5dd80d5d 1028 pr_debug("mpc52xx-psc uart at %p, mapped to %p, irq=%x, freq=%i\n",
406b7d4f
JR
1029 (void *)port->mapbase, port->membase,
1030 port->irq, port->uartclk);
b9272dfd
GL
1031
1032 /* Setup the port parameters accoding to options */
1033 if (options)
1034 uart_parse_options(options, &baud, &parity, &bits, &flow);
1035 else
1036 mpc52xx_console_get_options(port, &baud, &parity, &bits, &flow);
1037
1038 pr_debug("Setting console parameters: %i %i%c1 flow=%c\n",
406b7d4f 1039 baud, bits, parity, flow);
b9272dfd
GL
1040
1041 return uart_set_options(port, co, baud, parity, bits, flow);
1042}
b9272dfd 1043
1da177e4 1044
2d8179c0 1045static struct uart_driver mpc52xx_uart_driver;
1da177e4
LT
1046
1047static struct console mpc52xx_console = {
d62de3aa 1048 .name = "ttyPSC",
1da177e4
LT
1049 .write = mpc52xx_console_write,
1050 .device = uart_console_device,
1051 .setup = mpc52xx_console_setup,
1052 .flags = CON_PRINTBUFFER,
406b7d4f 1053 .index = -1, /* Specified on the cmdline (e.g. console=ttyPSC0) */
1da177e4
LT
1054 .data = &mpc52xx_uart_driver,
1055};
1056
9b9129e7
GL
1057
1058static int __init
1da177e4
LT
1059mpc52xx_console_init(void)
1060{
b9272dfd 1061 mpc52xx_uart_of_enumerate();
1da177e4
LT
1062 register_console(&mpc52xx_console);
1063 return 0;
1064}
1065
1066console_initcall(mpc52xx_console_init);
1067
1068#define MPC52xx_PSC_CONSOLE &mpc52xx_console
1069#else
1070#define MPC52xx_PSC_CONSOLE NULL
1071#endif
1072
1073
1074/* ======================================================================== */
1075/* UART Driver */
1076/* ======================================================================== */
1077
1078static struct uart_driver mpc52xx_uart_driver = {
1da177e4 1079 .driver_name = "mpc52xx_psc_uart",
d62de3aa 1080 .dev_name = "ttyPSC",
d62de3aa
SM
1081 .major = SERIAL_PSC_MAJOR,
1082 .minor = SERIAL_PSC_MINOR,
1da177e4
LT
1083 .nr = MPC52xx_PSC_MAXNUM,
1084 .cons = MPC52xx_PSC_CONSOLE,
1085};
1086
b9272dfd
GL
1087/* ======================================================================== */
1088/* OF Platform Driver */
1089/* ======================================================================== */
1090
52b80482
GL
1091static struct of_device_id mpc52xx_uart_of_match[] = {
1092#ifdef CONFIG_PPC_MPC52xx
1093 { .compatible = "fsl,mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1094 /* binding used by old lite5200 device trees: */
1095 { .compatible = "mpc5200-psc-uart", .data = &mpc52xx_psc_ops, },
1096 /* binding used by efika: */
1097 { .compatible = "mpc5200-serial", .data = &mpc52xx_psc_ops, },
1098#endif
1099#ifdef CONFIG_PPC_MPC512x
1100 { .compatible = "fsl,mpc5121-psc-uart", .data = &mpc512x_psc_ops, },
52b80482 1101#endif
bc775eac 1102 {},
52b80482
GL
1103};
1104
b9272dfd
GL
1105static int __devinit
1106mpc52xx_uart_of_probe(struct of_device *op, const struct of_device_id *match)
1107{
1108 int idx = -1;
599f030c 1109 unsigned int uartclk;
b9272dfd
GL
1110 struct uart_port *port = NULL;
1111 struct resource res;
1112 int ret;
1113
1114 dev_dbg(&op->dev, "mpc52xx_uart_probe(op=%p, match=%p)\n", op, match);
1115
1116 /* Check validity & presence */
1117 for (idx = 0; idx < MPC52xx_PSC_MAXNUM; idx++)
1118 if (mpc52xx_uart_nodes[idx] == op->node)
1119 break;
1120 if (idx >= MPC52xx_PSC_MAXNUM)
1121 return -EINVAL;
1122 pr_debug("Found %s assigned to ttyPSC%x\n",
406b7d4f 1123 mpc52xx_uart_nodes[idx]->full_name, idx);
b9272dfd 1124
599f030c
JR
1125 uartclk = psc_ops->getuartclk(op->node);
1126 if (uartclk == 0) {
1127 dev_dbg(&op->dev, "Could not find uart clock frequency!\n");
b9272dfd
GL
1128 return -EINVAL;
1129 }
1130
1131 /* Init the port structure */
1132 port = &mpc52xx_uart_ports[idx];
1133
1134 spin_lock_init(&port->lock);
599f030c 1135 port->uartclk = uartclk;
b9272dfd
GL
1136 port->fifosize = 512;
1137 port->iotype = UPIO_MEM;
1138 port->flags = UPF_BOOT_AUTOCONF |
406b7d4f 1139 (uart_console(port) ? 0 : UPF_IOREMAP);
b9272dfd
GL
1140 port->line = idx;
1141 port->ops = &mpc52xx_uart_ops;
1142 port->dev = &op->dev;
1143
1144 /* Search for IRQ and mapbase */
406b7d4f
JR
1145 ret = of_address_to_resource(op->node, 0, &res);
1146 if (ret)
b9272dfd
GL
1147 return ret;
1148
1149 port->mapbase = res.start;
418441d9
WS
1150 if (!port->mapbase) {
1151 dev_dbg(&op->dev, "Could not allocate resources for PSC\n");
1152 return -EINVAL;
1153 }
1154
b9272dfd 1155 port->irq = irq_of_parse_and_map(op->node, 0);
418441d9
WS
1156 if (port->irq == NO_IRQ) {
1157 dev_dbg(&op->dev, "Could not get irq\n");
1158 return -EINVAL;
1159 }
b9272dfd 1160
5dd80d5d 1161 dev_dbg(&op->dev, "mpc52xx-psc uart at %p, irq=%x, freq=%i\n",
406b7d4f 1162 (void *)port->mapbase, port->irq, port->uartclk);
b9272dfd 1163
b9272dfd
GL
1164 /* Add the port to the uart sub-system */
1165 ret = uart_add_one_port(&mpc52xx_uart_driver, port);
418441d9
WS
1166 if (ret) {
1167 irq_dispose_mapping(port->irq);
1168 return ret;
1169 }
b9272dfd 1170
418441d9
WS
1171 dev_set_drvdata(&op->dev, (void *)port);
1172 return 0;
b9272dfd
GL
1173}
1174
1175static int
1176mpc52xx_uart_of_remove(struct of_device *op)
1177{
1178 struct uart_port *port = dev_get_drvdata(&op->dev);
1179 dev_set_drvdata(&op->dev, NULL);
1180
fc7900bb 1181 if (port) {
b9272dfd 1182 uart_remove_one_port(&mpc52xx_uart_driver, port);
fc7900bb
SM
1183 irq_dispose_mapping(port->irq);
1184 }
b9272dfd
GL
1185
1186 return 0;
1187}
1188
1189#ifdef CONFIG_PM
1190static int
1191mpc52xx_uart_of_suspend(struct of_device *op, pm_message_t state)
1192{
1193 struct uart_port *port = (struct uart_port *) dev_get_drvdata(&op->dev);
1194
1195 if (port)
1196 uart_suspend_port(&mpc52xx_uart_driver, port);
1197
1198 return 0;
1199}
1200
1201static int
1202mpc52xx_uart_of_resume(struct of_device *op)
1203{
1204 struct uart_port *port = (struct uart_port *) dev_get_drvdata(&op->dev);
1205
1206 if (port)
1207 uart_resume_port(&mpc52xx_uart_driver, port);
1208
1209 return 0;
1210}
1211#endif
1212
1213static void
3b5ebf8e 1214mpc52xx_uart_of_assign(struct device_node *np)
b9272dfd 1215{
b9272dfd
GL
1216 int i;
1217
3b5ebf8e 1218 /* Find the first free PSC number */
b9272dfd
GL
1219 for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1220 if (mpc52xx_uart_nodes[i] == NULL) {
3b5ebf8e
GL
1221 of_node_get(np);
1222 mpc52xx_uart_nodes[i] = np;
1223 return;
b9272dfd
GL
1224 }
1225 }
b9272dfd
GL
1226}
1227
1228static void
1229mpc52xx_uart_of_enumerate(void)
1230{
406b7d4f 1231 static int enum_done;
b9272dfd 1232 struct device_node *np;
25ae3a07 1233 const struct of_device_id *match;
b9272dfd
GL
1234 int i;
1235
1236 if (enum_done)
1237 return;
1238
3b5ebf8e
GL
1239 /* Assign index to each PSC in device tree */
1240 for_each_matching_node(np, mpc52xx_uart_of_match) {
25ae3a07 1241 match = of_match_node(mpc52xx_uart_of_match, np);
25ae3a07 1242 psc_ops = match->data;
3b5ebf8e 1243 mpc52xx_uart_of_assign(np);
b9272dfd
GL
1244 }
1245
1246 enum_done = 1;
1247
1248 for (i = 0; i < MPC52xx_PSC_MAXNUM; i++) {
1249 if (mpc52xx_uart_nodes[i])
1250 pr_debug("%s assigned to ttyPSC%x\n",
406b7d4f 1251 mpc52xx_uart_nodes[i]->full_name, i);
b9272dfd
GL
1252 }
1253}
1254
1255MODULE_DEVICE_TABLE(of, mpc52xx_uart_of_match);
1256
1257static struct of_platform_driver mpc52xx_uart_of_driver = {
b9272dfd
GL
1258 .match_table = mpc52xx_uart_of_match,
1259 .probe = mpc52xx_uart_of_probe,
1260 .remove = mpc52xx_uart_of_remove,
1261#ifdef CONFIG_PM
1262 .suspend = mpc52xx_uart_of_suspend,
1263 .resume = mpc52xx_uart_of_resume,
1264#endif
1265 .driver = {
1266 .name = "mpc52xx-psc-uart",
1267 },
1268};
1da177e4
LT
1269
1270
1271/* ======================================================================== */
1272/* Module */
1273/* ======================================================================== */
1274
1275static int __init
1276mpc52xx_uart_init(void)
1277{
1278 int ret;
1279
b9272dfd 1280 printk(KERN_INFO "Serial: MPC52xx PSC UART driver\n");
1da177e4 1281
406b7d4f
JR
1282 ret = uart_register_driver(&mpc52xx_uart_driver);
1283 if (ret) {
b9272dfd
GL
1284 printk(KERN_ERR "%s: uart_register_driver failed (%i)\n",
1285 __FILE__, ret);
1286 return ret;
1da177e4
LT
1287 }
1288
b9272dfd
GL
1289 mpc52xx_uart_of_enumerate();
1290
1291 ret = of_register_platform_driver(&mpc52xx_uart_of_driver);
1292 if (ret) {
1293 printk(KERN_ERR "%s: of_register_platform_driver failed (%i)\n",
1294 __FILE__, ret);
1295 uart_unregister_driver(&mpc52xx_uart_driver);
1296 return ret;
1297 }
b9272dfd
GL
1298
1299 return 0;
1da177e4
LT
1300}
1301
1302static void __exit
1303mpc52xx_uart_exit(void)
1304{
b9272dfd 1305 of_unregister_platform_driver(&mpc52xx_uart_of_driver);
1da177e4
LT
1306 uart_unregister_driver(&mpc52xx_uart_driver);
1307}
1308
1309
1310module_init(mpc52xx_uart_init);
1311module_exit(mpc52xx_uart_exit);
1312
1313MODULE_AUTHOR("Sylvain Munaut <tnt@246tNt.com>");
1314MODULE_DESCRIPTION("Freescale MPC52xx PSC UART");
1315MODULE_LICENSE("GPL");