scsi: qla2xxx: Complain if waiting for pending commands times out
[linux-2.6-block.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
bd21eaf9 3 * Copyright (c) 2003-2014 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
482c9dc7 28#include <linux/btree.h>
1da177e4
LT
29
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
392e2f65 34#include <scsi/scsi_transport_fc.h>
9a069e19 35#include <scsi/scsi_bsg_fc.h>
1da177e4 36
6e98016c 37#include "qla_bsg.h"
15b7a68c 38#include "qla_dsd.h"
a9083016 39#include "qla_nx.h"
7ec0effd 40#include "qla_nx2.h"
e84067d7 41#include "qla_nvme.h"
6a03b4cd
HZ
42#define QLA2XXX_DRIVER_NAME "qla2xxx"
43#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 44#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 45
1da177e4
LT
46/*
47 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
48 * but that's fine as we don't look at the last 24 ones for
49 * ISP2100 HBAs.
50 */
51#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 52#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
53#define MAILBOX_REGISTER_COUNT 32
54
55#define QLA2200A_RISC_ROM_VER 4
56#define FPM_2300 6
57#define FPM_2310 7
58
59#include "qla_settings.h"
60
726b8548
QT
61#define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
62
fa2a1ce5 63/*
1da177e4
LT
64 * Data bit definitions
65 */
66#define BIT_0 0x1
67#define BIT_1 0x2
68#define BIT_2 0x4
69#define BIT_3 0x8
70#define BIT_4 0x10
71#define BIT_5 0x20
72#define BIT_6 0x40
73#define BIT_7 0x80
74#define BIT_8 0x100
75#define BIT_9 0x200
76#define BIT_10 0x400
77#define BIT_11 0x800
78#define BIT_12 0x1000
79#define BIT_13 0x2000
80#define BIT_14 0x4000
81#define BIT_15 0x8000
82#define BIT_16 0x10000
83#define BIT_17 0x20000
84#define BIT_18 0x40000
85#define BIT_19 0x80000
86#define BIT_20 0x100000
87#define BIT_21 0x200000
88#define BIT_22 0x400000
89#define BIT_23 0x800000
90#define BIT_24 0x1000000
91#define BIT_25 0x2000000
92#define BIT_26 0x4000000
93#define BIT_27 0x8000000
94#define BIT_28 0x10000000
95#define BIT_29 0x20000000
96#define BIT_30 0x40000000
97#define BIT_31 0x80000000
98
99#define LSB(x) ((uint8_t)(x))
100#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
101
102#define LSW(x) ((uint16_t)(x))
103#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
104
105#define LSD(x) ((uint32_t)((uint64_t)(x)))
106#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
107
2afa19a9 108#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
109
110/*
111 * I/O register
112*/
113
114#define RD_REG_BYTE(addr) readb(addr)
115#define RD_REG_WORD(addr) readw(addr)
116#define RD_REG_DWORD(addr) readl(addr)
117#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
118#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
119#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
c1c7178c
BVA
120#define WRT_REG_BYTE(addr, data) writeb(data, addr)
121#define WRT_REG_WORD(addr, data) writew(data, addr)
122#define WRT_REG_DWORD(addr, data) writel(data, addr)
1da177e4 123
7d613ac6
SV
124/*
125 * ISP83XX specific remote register addresses
126 */
127#define QLA83XX_LED_PORT0 0x00201320
128#define QLA83XX_LED_PORT1 0x00201328
129#define QLA83XX_IDC_DEV_STATE 0x22102384
130#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
131#define QLA83XX_IDC_MINOR_VERSION 0x22102398
132#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
133#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
134#define QLA83XX_IDC_CONTROL 0x22102390
135#define QLA83XX_IDC_AUDIT 0x22102394
136#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
137#define QLA83XX_DRIVER_LOCKID 0x22102104
138#define QLA83XX_DRIVER_LOCK 0x8111c028
139#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
140#define QLA83XX_FLASH_LOCKID 0x22102100
141#define QLA83XX_FLASH_LOCK 0x8111c010
142#define QLA83XX_FLASH_UNLOCK 0x8111c014
143#define QLA83XX_DEV_PARTINFO1 0x221023e0
144#define QLA83XX_DEV_PARTINFO2 0x221023e4
145#define QLA83XX_FW_HEARTBEAT 0x221020b0
146#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
147#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
148
149/* 83XX: Macros defining 8200 AEN Reason codes */
150#define IDC_DEVICE_STATE_CHANGE BIT_0
151#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
152#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
153#define IDC_HEARTBEAT_FAILURE BIT_3
154
155/* 83XX: Macros defining 8200 AEN Error-levels */
156#define ERR_LEVEL_NON_FATAL 0x1
157#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
158#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
159
160/* 83XX: Macros for IDC Version */
161#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
162#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
163
164/* 83XX: Macros for scheduling dpc tasks */
165#define QLA83XX_NIC_CORE_RESET 0x1
166#define QLA83XX_IDC_STATE_HANDLER 0x2
167#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
168
169/* 83XX: Macros for defining IDC-Control bits */
170#define QLA83XX_IDC_RESET_DISABLED BIT_0
171#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
172
173/* 83XX: Macros for different timeouts */
174#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
175#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
176#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
177
178/* 83XX: Macros for defining class in DEV-Partition Info register */
179#define QLA83XX_CLASS_TYPE_NONE 0x0
180#define QLA83XX_CLASS_TYPE_NIC 0x1
181#define QLA83XX_CLASS_TYPE_FCOE 0x2
182#define QLA83XX_CLASS_TYPE_ISCSI 0x3
183
184/* 83XX: Macros for IDC Lock-Recovery stages */
185#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
186 * lock-recovery
187 */
188#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
189
190/* 83XX: Macros for IDC Audit type */
191#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
192 * dev-state change to NEED-RESET
193 * or NEED-QUIESCENT
194 */
195#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
196 * reset-recovery completion is
197 * second
198 */
2d5a4c34
HM
199/* ISP2031: Values for laser on/off */
200#define PORT_0_2031 0x00201340
201#define PORT_1_2031 0x00201350
202#define LASER_ON_2031 0x01800100
203#define LASER_OFF_2031 0x01800180
7d613ac6 204
f6df144c 205/*
206 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
207 * 133Mhz slot.
208 */
209#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
c1c7178c 210#define WRT_REG_WORD_PIO(addr, data) (outw(data, (unsigned long)addr))
f6df144c 211
1da177e4
LT
212/*
213 * Fibre Channel device definitions.
214 */
215#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
216#define MAX_FIBRE_DEVICES_2100 512
217#define MAX_FIBRE_DEVICES_2400 2048
218#define MAX_FIBRE_DEVICES_LOOP 128
219#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 220#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 221#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
222#define MAX_HOST_COUNT 16
223
224/*
225 * Host adapter default definitions.
226 */
227#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
228#define MIN_LUNS 8
229#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
230#define MAX_CMDS_PER_LUN 255
231
1da177e4
LT
232/*
233 * Fibre Channel device definitions.
234 */
235#define SNS_LAST_LOOP_ID_2100 0xfe
236#define SNS_LAST_LOOP_ID_2300 0x7ff
237
238#define LAST_LOCAL_LOOP_ID 0x7d
239#define SNS_FL_PORT 0x7e
240#define FABRIC_CONTROLLER 0x7f
241#define SIMPLE_NAME_SERVER 0x80
242#define SNS_FIRST_LOOP_ID 0x81
243#define MANAGEMENT_SERVER 0xfe
244#define BROADCAST 0xff
245
3d71644c
AV
246/*
247 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
248 * valid range of an N-PORT id is 0 through 0x7ef.
249 */
1429f044 250#define NPH_LAST_HANDLE 0x7ee
251#define NPH_MGMT_SERVER 0x7ef /* FFFFEF */
3d71644c
AV
252#define NPH_SNS 0x7fc /* FFFFFC */
253#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
254#define NPH_F_PORT 0x7fe /* FFFFFE */
255#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
256
b98ae0d7
QT
257#define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
258
3d71644c
AV
259#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
260#include "qla_fw.h"
726b8548
QT
261
262struct name_list_extended {
263 struct get_name_list_extended *l;
264 dma_addr_t ldma;
1c6cacf4 265 struct list_head fcports;
726b8548 266 u32 size;
0aca7784 267 u8 sent;
726b8548 268};
1da177e4
LT
269/*
270 * Timeout timer counts in seconds
271 */
8482e118 272#define PORT_RETRY_TIME 1
1da177e4
LT
273#define LOOP_DOWN_TIMEOUT 60
274#define LOOP_DOWN_TIME 255 /* 240 */
275#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
276
e7b42e33 277#define DEFAULT_OUTSTANDING_COMMANDS 4096
8d93f550 278#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
279
280/* ISP request and response entry counts (37-65535) */
281#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
282#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 283#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
f2ea653f 284#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
e7b42e33 285#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
1da177e4
LT
286#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
287#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 288#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 289#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 290#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
99e1b683 291#define FW_DEF_EXCHANGES_CNT 2048
d1e3635a
QT
292#define FW_MAX_EXCHANGES_CNT (32 * 1024)
293#define REDUCE_EXCHANGES_CNT (8 * 1024)
1da177e4 294
17d98630 295struct req_que;
a6ca8878 296struct qla_tgt_sess;
17d98630 297
1da177e4 298/*
fa2a1ce5 299 * SCSI Request Block
1da177e4 300 */
9ba56b95 301struct srb_cmd {
1da177e4 302 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 303 uint32_t request_sense_length;
8ae6d9c7 304 uint32_t fw_sense_length;
1da177e4 305 uint8_t *request_sense_ptr;
cf53b069 306 void *ctx;
9ba56b95 307};
1da177e4
LT
308
309/*
310 * SRB flag definitions
311 */
bad75002
AE
312#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
313#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
314#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
315#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
316#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
f6145e86 317#define SRB_WAKEUP_ON_COMP BIT_6
50b81275 318#define SRB_DIF_BUNDL_DMA_VALID BIT_7 /* DIF: DMA list valid */
bad75002
AE
319
320/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
321#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 322
2d73ac61
QT
323/*
324 * 24 bit port ID type definition.
325 */
326typedef union {
327 uint32_t b24 : 24;
328
329 struct {
330#ifdef __BIG_ENDIAN
331 uint8_t domain;
332 uint8_t area;
333 uint8_t al_pa;
334#elif defined(__LITTLE_ENDIAN)
335 uint8_t al_pa;
336 uint8_t area;
337 uint8_t domain;
338#else
339#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
340#endif
341 uint8_t rsvd_1;
342 } b;
343} port_id_t;
344#define INVALID_PORT_ID 0xFFFFFF
345
6eb54715
HM
346struct els_logo_payload {
347 uint8_t opcode;
348 uint8_t rsvd[3];
349 uint8_t s_id[3];
350 uint8_t rsvd1[1];
351 uint8_t wwpn[WWN_SIZE];
352};
353
edd05de1
DG
354struct els_plogi_payload {
355 uint8_t opcode;
356 uint8_t rsvd[3];
357 uint8_t data[112];
358};
359
726b8548
QT
360struct ct_arg {
361 void *iocb;
362 u16 nport_handle;
363 dma_addr_t req_dma;
364 dma_addr_t rsp_dma;
365 u32 req_size;
366 u32 rsp_size;
b5f3bc39
QT
367 u32 req_allocated_size;
368 u32 rsp_allocated_size;
726b8548
QT
369 void *req;
370 void *rsp;
2d73ac61 371 port_id_t id;
726b8548
QT
372};
373
ac280b67
AV
374/*
375 * SRB extensions.
376 */
4916392b
MI
377struct srb_iocb {
378 union {
379 struct {
380 uint16_t flags;
381#define SRB_LOGIN_RETRIED BIT_0
382#define SRB_LOGIN_COND_PLOGI BIT_1
383#define SRB_LOGIN_SKIP_PRLI BIT_2
a5d42f4c 384#define SRB_LOGIN_NVME_PRLI BIT_3
48acad09 385#define SRB_LOGIN_PRLI_ONLY BIT_4
4916392b 386 uint16_t data[2];
726b8548 387 u32 iop[2];
4916392b 388 } logio;
3822263e 389 struct {
6eb54715
HM
390#define ELS_DCMD_TIMEOUT 20
391#define ELS_DCMD_LOGO 0x5
392 uint32_t flags;
393 uint32_t els_cmd;
394 struct completion comp;
395 struct els_logo_payload *els_logo_pyld;
396 dma_addr_t els_logo_pyld_dma;
397 } els_logo;
398 struct {
edd05de1
DG
399#define ELS_DCMD_PLOGI 0x3
400 uint32_t flags;
401 uint32_t els_cmd;
402 struct completion comp;
403 struct els_plogi_payload *els_plogi_pyld;
404 struct els_plogi_payload *els_resp_pyld;
8777e431
QT
405 u32 tx_size;
406 u32 rx_size;
edd05de1
DG
407 dma_addr_t els_plogi_pyld_dma;
408 dma_addr_t els_resp_pyld_dma;
409 uint32_t fw_status[3];
410 __le16 comp_status;
411 __le16 len;
412 } els_plogi;
413 struct {
3822263e
MI
414 /*
415 * Values for flags field below are as
416 * defined in tsk_mgmt_entry struct
417 * for control_flags field in qla_fw.h.
418 */
9cb78c16 419 uint64_t lun;
3822263e 420 uint32_t flags;
3822263e 421 uint32_t data;
8ae6d9c7 422 struct completion comp;
1f8deefe 423 __le16 comp_status;
3822263e 424 } tmf;
8ae6d9c7
GM
425 struct {
426#define SRB_FXDISC_REQ_DMA_VALID BIT_0
427#define SRB_FXDISC_RESP_DMA_VALID BIT_1
428#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
429#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
430#define FXDISC_TIMEOUT 20
431 uint8_t flags;
432 uint32_t req_len;
433 uint32_t rsp_len;
434 void *req_addr;
435 void *rsp_addr;
436 dma_addr_t req_dma_handle;
437 dma_addr_t rsp_dma_handle;
1f8deefe
SK
438 __le32 adapter_id;
439 __le32 adapter_id_hi;
440 __le16 req_func_type;
441 __le32 req_data;
442 __le32 req_data_extra;
443 __le32 result;
444 __le32 seq_number;
445 __le16 fw_flags;
8ae6d9c7 446 struct completion fxiocb_comp;
1f8deefe 447 __le32 reserved_0;
8ae6d9c7
GM
448 uint8_t reserved_1;
449 } fxiocb;
450 struct {
451 uint32_t cmd_hndl;
1f8deefe 452 __le16 comp_status;
b027a5ac 453 __le16 req_que_no;
8ae6d9c7
GM
454 struct completion comp;
455 } abt;
726b8548 456 struct ct_arg ctarg;
15f30a57
QT
457#define MAX_IOCB_MB_REG 28
458#define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
726b8548 459 struct {
15f30a57
QT
460 __le16 in_mb[MAX_IOCB_MB_REG]; /* from FW */
461 __le16 out_mb[MAX_IOCB_MB_REG]; /* to FW */
726b8548
QT
462 void *out, *in;
463 dma_addr_t out_dma, in_dma;
15f30a57
QT
464 struct completion comp;
465 int rc;
726b8548
QT
466 } mbx;
467 struct {
468 struct imm_ntfy_from_isp *ntfy;
469 } nack;
7401bc18
DG
470 struct {
471 __le16 comp_status;
472 uint16_t rsp_pyld_len;
473 uint8_t aen_op;
474 void *desc;
475
476 /* These are only used with ls4 requests */
477 int cmd_len;
478 int rsp_len;
479 dma_addr_t cmd_dma;
480 dma_addr_t rsp_dma;
e84067d7 481 enum nvmefc_fcp_datadir dir;
7401bc18
DG
482 uint32_t dl;
483 uint32_t timeout_sec;
cf19c45d 484 struct list_head entry;
7401bc18 485 } nvme;
2853192e
QT
486 struct {
487 u16 cmd;
488 u16 vp_index;
489 } ctrlvp;
4916392b 490 } u;
99b0bec7 491
ac280b67 492 struct timer_list timer;
9ba56b95 493 void (*timeout)(void *);
ac280b67
AV
494};
495
4916392b
MI
496/* Values for srb_ctx type */
497#define SRB_LOGIN_CMD 1
498#define SRB_LOGOUT_CMD 2
499#define SRB_ELS_CMD_RPT 3
500#define SRB_ELS_CMD_HST 4
501#define SRB_CT_CMD 5
502#define SRB_ADISC_CMD 6
3822263e 503#define SRB_TM_CMD 7
9ba56b95 504#define SRB_SCSI_CMD 8
a9b6f722 505#define SRB_BIDI_CMD 9
8ae6d9c7
GM
506#define SRB_FXIOCB_DCMD 10
507#define SRB_FXIOCB_BCMD 11
508#define SRB_ABT_CMD 12
6eb54715 509#define SRB_ELS_DCMD 13
726b8548
QT
510#define SRB_MB_IOCB 14
511#define SRB_CT_PTHRU_CMD 15
512#define SRB_NACK_PLOGI 16
513#define SRB_NACK_PRLI 17
514#define SRB_NACK_LOGO 18
7401bc18 515#define SRB_NVME_CMD 19
e84067d7 516#define SRB_NVME_LS 20
a5d42f4c 517#define SRB_PRLI_CMD 21
2853192e 518#define SRB_CTRL_VP 22
11aea16a 519#define SRB_PRLO_CMD 23
ac280b67 520
c5419e26
QT
521enum {
522 TYPE_SRB,
523 TYPE_TGT_CMD,
6b0431d6 524 TYPE_TGT_TMCMD, /* task management */
c5419e26
QT
525};
526
9ba56b95 527typedef struct srb {
c5419e26
QT
528 /*
529 * Do not move cmd_type field, it needs to
530 * line up with qla_tgt_cmd->cmd_type
531 */
532 uint8_t cmd_type;
533 uint8_t pad[3];
9ba56b95 534 atomic_t ref_count;
4c2a2d01
QT
535 struct kref cmd_kref; /* need to migrate ref_count over to this */
536 void *priv;
6fcd98fd 537 wait_queue_head_t nvme_ls_waitq;
9ba56b95 538 struct fc_port *fcport;
25ff6af1 539 struct scsi_qla_host *vha;
3a4b6cc7 540 unsigned int start_timer:1;
9ba56b95
GM
541 uint32_t handle;
542 uint16_t flags;
9a069e19 543 uint16_t type;
15f30a57 544 const char *name;
5780790e 545 int iocbs;
d7459527 546 struct qla_qpair *qpair;
2d73ac61 547 struct list_head elem;
726b8548
QT
548 u32 gen1; /* scratch */
549 u32 gen2; /* scratch */
2853192e 550 int rc;
e374f9f5 551 int retry_count;
982cc4be 552 struct completion *comp;
4916392b 553 union {
9ba56b95 554 struct srb_iocb iocb_cmd;
75cc8cfc 555 struct bsg_job *bsg_job;
9ba56b95 556 struct srb_cmd scmd;
4916392b 557 } u;
25ff6af1
JC
558 void (*done)(void *, int);
559 void (*free)(void *);
4c2a2d01 560 void (*put_fn)(struct kref *kref);
9ba56b95
GM
561} srb_t;
562
563#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
564#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
565#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
566
567#define GET_CMD_SENSE_LEN(sp) \
568 (sp->u.scmd.request_sense_length)
569#define SET_CMD_SENSE_LEN(sp, len) \
570 (sp->u.scmd.request_sense_length = len)
571#define GET_CMD_SENSE_PTR(sp) \
572 (sp->u.scmd.request_sense_ptr)
573#define SET_CMD_SENSE_PTR(sp, ptr) \
574 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
575#define GET_FW_SENSE_LEN(sp) \
576 (sp->u.scmd.fw_sense_length)
577#define SET_FW_SENSE_LEN(sp, len) \
578 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
579
580struct msg_echo_lb {
581 dma_addr_t send_dma;
582 dma_addr_t rcv_dma;
583 uint16_t req_sg_cnt;
584 uint16_t rsp_sg_cnt;
585 uint16_t options;
586 uint32_t transfer_size;
1b98b421 587 uint32_t iteration_count;
9a069e19
GM
588};
589
1da177e4
LT
590/*
591 * ISP I/O Register Set structure definitions.
592 */
3d71644c
AV
593struct device_reg_2xxx {
594 uint16_t flash_address; /* Flash BIOS address */
595 uint16_t flash_data; /* Flash BIOS data */
1da177e4 596 uint16_t unused_1[1]; /* Gap */
3d71644c 597 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 598#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
599#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
600#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
601
3d71644c 602 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
603#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
604#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
605
3d71644c 606 uint16_t istatus; /* Interrupt status */
1da177e4
LT
607#define ISR_RISC_INT BIT_3 /* RISC interrupt */
608
3d71644c
AV
609 uint16_t semaphore; /* Semaphore */
610 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
611#define NVR_DESELECT 0
612#define NVR_BUSY BIT_15
613#define NVR_WRT_ENABLE BIT_14 /* Write enable */
614#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
615#define NVR_DATA_IN BIT_3
616#define NVR_DATA_OUT BIT_2
617#define NVR_SELECT BIT_1
618#define NVR_CLOCK BIT_0
619
45aeaf1e
RA
620#define NVR_WAIT_CNT 20000
621
1da177e4
LT
622 union {
623 struct {
3d71644c
AV
624 uint16_t mailbox0;
625 uint16_t mailbox1;
626 uint16_t mailbox2;
627 uint16_t mailbox3;
628 uint16_t mailbox4;
629 uint16_t mailbox5;
630 uint16_t mailbox6;
631 uint16_t mailbox7;
632 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
633 } __attribute__((packed)) isp2100;
634 struct {
3d71644c
AV
635 /* Request Queue */
636 uint16_t req_q_in; /* In-Pointer */
637 uint16_t req_q_out; /* Out-Pointer */
638 /* Response Queue */
639 uint16_t rsp_q_in; /* In-Pointer */
640 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
641
642 /* RISC to Host Status */
fa2a1ce5 643 uint32_t host_status;
1da177e4
LT
644#define HSR_RISC_INT BIT_15 /* RISC interrupt */
645#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
646
647 /* Host to Host Semaphore */
fa2a1ce5 648 uint16_t host_semaphore;
3d71644c
AV
649 uint16_t unused_3[17]; /* Gap */
650 uint16_t mailbox0;
651 uint16_t mailbox1;
652 uint16_t mailbox2;
653 uint16_t mailbox3;
654 uint16_t mailbox4;
655 uint16_t mailbox5;
656 uint16_t mailbox6;
657 uint16_t mailbox7;
658 uint16_t mailbox8;
659 uint16_t mailbox9;
660 uint16_t mailbox10;
661 uint16_t mailbox11;
662 uint16_t mailbox12;
663 uint16_t mailbox13;
664 uint16_t mailbox14;
665 uint16_t mailbox15;
666 uint16_t mailbox16;
667 uint16_t mailbox17;
668 uint16_t mailbox18;
669 uint16_t mailbox19;
670 uint16_t mailbox20;
671 uint16_t mailbox21;
672 uint16_t mailbox22;
673 uint16_t mailbox23;
674 uint16_t mailbox24;
675 uint16_t mailbox25;
676 uint16_t mailbox26;
677 uint16_t mailbox27;
678 uint16_t mailbox28;
679 uint16_t mailbox29;
680 uint16_t mailbox30;
681 uint16_t mailbox31;
682 uint16_t fb_cmd;
683 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
684 } __attribute__((packed)) isp2300;
685 } u;
686
3d71644c 687 uint16_t fpm_diag_config;
c81d04c9
AV
688 uint16_t unused_5[0x4]; /* Gap */
689 uint16_t risc_hw;
690 uint16_t unused_5_1; /* Gap */
3d71644c 691 uint16_t pcr; /* Processor Control Register. */
1da177e4 692 uint16_t unused_6[0x5]; /* Gap */
3d71644c 693 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 694 uint16_t unused_7[0x3]; /* Gap */
3d71644c 695 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 696 uint16_t unused_8[0x3]; /* Gap */
3d71644c 697 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
698#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
699#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
700 /* HCCR commands */
701#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
702#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
703#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
704#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
705#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
706#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
707#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
708#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
709
710 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
711 uint16_t gpiod; /* GPIO Data register. */
712 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
713#define GPIO_LED_MASK 0x00C0
714#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
715#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
716#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
717#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c 718#define GPIO_LED_ALL_OFF 0x0000
719#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
720#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
721
722 union {
723 struct {
3d71644c
AV
724 uint16_t unused_10[8]; /* Gap */
725 uint16_t mailbox8;
726 uint16_t mailbox9;
727 uint16_t mailbox10;
728 uint16_t mailbox11;
729 uint16_t mailbox12;
730 uint16_t mailbox13;
731 uint16_t mailbox14;
732 uint16_t mailbox15;
733 uint16_t mailbox16;
734 uint16_t mailbox17;
735 uint16_t mailbox18;
736 uint16_t mailbox19;
737 uint16_t mailbox20;
738 uint16_t mailbox21;
739 uint16_t mailbox22;
740 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
741 } __attribute__((packed)) isp2200;
742 } u_end;
3d71644c
AV
743};
744
73208dfd 745struct device_reg_25xxmq {
08029990
AV
746 uint32_t req_q_in;
747 uint32_t req_q_out;
748 uint32_t rsp_q_in;
749 uint32_t rsp_q_out;
aa230bc5
AE
750 uint32_t atio_q_in;
751 uint32_t atio_q_out;
73208dfd
AC
752};
753
8ae6d9c7
GM
754
755struct device_reg_fx00 {
756 uint32_t mailbox0; /* 00 */
757 uint32_t mailbox1; /* 04 */
758 uint32_t mailbox2; /* 08 */
759 uint32_t mailbox3; /* 0C */
760 uint32_t mailbox4; /* 10 */
761 uint32_t mailbox5; /* 14 */
762 uint32_t mailbox6; /* 18 */
763 uint32_t mailbox7; /* 1C */
764 uint32_t mailbox8; /* 20 */
765 uint32_t mailbox9; /* 24 */
766 uint32_t mailbox10; /* 28 */
767 uint32_t mailbox11;
768 uint32_t mailbox12;
769 uint32_t mailbox13;
770 uint32_t mailbox14;
771 uint32_t mailbox15;
772 uint32_t mailbox16;
773 uint32_t mailbox17;
774 uint32_t mailbox18;
775 uint32_t mailbox19;
776 uint32_t mailbox20;
777 uint32_t mailbox21;
778 uint32_t mailbox22;
779 uint32_t mailbox23;
780 uint32_t mailbox24;
781 uint32_t mailbox25;
782 uint32_t mailbox26;
783 uint32_t mailbox27;
784 uint32_t mailbox28;
785 uint32_t mailbox29;
786 uint32_t mailbox30;
787 uint32_t mailbox31;
788 uint32_t aenmailbox0;
789 uint32_t aenmailbox1;
790 uint32_t aenmailbox2;
791 uint32_t aenmailbox3;
792 uint32_t aenmailbox4;
793 uint32_t aenmailbox5;
794 uint32_t aenmailbox6;
795 uint32_t aenmailbox7;
796 /* Request Queue. */
797 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
798 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
799 /* Response Queue. */
800 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
801 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
802 /* Init values shadowed on FW Up Event */
803 uint32_t initval0; /* B0 */
804 uint32_t initval1; /* B4 */
805 uint32_t initval2; /* B8 */
806 uint32_t initval3; /* BC */
807 uint32_t initval4; /* C0 */
808 uint32_t initval5; /* C4 */
809 uint32_t initval6; /* C8 */
810 uint32_t initval7; /* CC */
811 uint32_t fwheartbeat; /* D0 */
f9a2a543 812 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
813};
814
815
816
9a168bdd 817typedef union {
3d71644c
AV
818 struct device_reg_2xxx isp;
819 struct device_reg_24xx isp24;
73208dfd 820 struct device_reg_25xxmq isp25mq;
a9083016 821 struct device_reg_82xx isp82;
8ae6d9c7 822 struct device_reg_fx00 ispfx00;
f73cb695 823} __iomem device_reg_t;
1da177e4
LT
824
825#define ISP_REQ_Q_IN(ha, reg) \
826 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
827 &(reg)->u.isp2100.mailbox4 : \
828 &(reg)->u.isp2300.req_q_in)
829#define ISP_REQ_Q_OUT(ha, reg) \
830 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
831 &(reg)->u.isp2100.mailbox4 : \
832 &(reg)->u.isp2300.req_q_out)
833#define ISP_RSP_Q_IN(ha, reg) \
834 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
835 &(reg)->u.isp2100.mailbox5 : \
836 &(reg)->u.isp2300.rsp_q_in)
837#define ISP_RSP_Q_OUT(ha, reg) \
838 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
839 &(reg)->u.isp2100.mailbox5 : \
840 &(reg)->u.isp2300.rsp_q_out)
841
aa230bc5
AE
842#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
843#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
844
1da177e4
LT
845#define MAILBOX_REG(ha, reg, num) \
846 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
847 (num < 8 ? \
848 &(reg)->u.isp2100.mailbox0 + (num) : \
849 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
850 &(reg)->u.isp2300.mailbox0 + (num))
851#define RD_MAILBOX_REG(ha, reg, num) \
852 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
853#define WRT_MAILBOX_REG(ha, reg, num, data) \
854 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
855
856#define FB_CMD_REG(ha, reg) \
857 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
858 &(reg)->fb_cmd_2100 : \
859 &(reg)->u.isp2300.fb_cmd)
860#define RD_FB_CMD_REG(ha, reg) \
861 RD_REG_WORD(FB_CMD_REG(ha, reg))
862#define WRT_FB_CMD_REG(ha, reg, data) \
863 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
864
865typedef struct {
866 uint32_t out_mb; /* outbound from driver */
867 uint32_t in_mb; /* Incoming from RISC */
868 uint16_t mb[MAILBOX_REGISTER_COUNT];
869 long buf_size;
870 void *bufp;
871 uint32_t tov;
872 uint8_t flags;
873#define MBX_DMA_IN BIT_0
874#define MBX_DMA_OUT BIT_1
875#define IOCTL_CMD BIT_2
876} mbx_cmd_t;
877
8ae6d9c7
GM
878struct mbx_cmd_32 {
879 uint32_t out_mb; /* outbound from driver */
880 uint32_t in_mb; /* Incoming from RISC */
881 uint32_t mb[MAILBOX_REGISTER_COUNT];
882 long buf_size;
883 void *bufp;
884 uint32_t tov;
885 uint8_t flags;
886#define MBX_DMA_IN BIT_0
887#define MBX_DMA_OUT BIT_1
888#define IOCTL_CMD BIT_2
889};
890
891
1da177e4
LT
892#define MBX_TOV_SECONDS 30
893
894/*
895 * ISP product identification definitions in mailboxes after reset.
896 */
897#define PROD_ID_1 0x4953
898#define PROD_ID_2 0x0000
899#define PROD_ID_2a 0x5020
900#define PROD_ID_3 0x2020
901
902/*
903 * ISP mailbox Self-Test status codes
904 */
905#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
906#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
907#define MBS_BUSY 4 /* Busy. */
908
909/*
910 * ISP mailbox command complete status codes
911 */
912#define MBS_COMMAND_COMPLETE 0x4000
913#define MBS_INVALID_COMMAND 0x4001
914#define MBS_HOST_INTERFACE_ERROR 0x4002
915#define MBS_TEST_FAILED 0x4003
916#define MBS_COMMAND_ERROR 0x4005
917#define MBS_COMMAND_PARAMETER_ERROR 0x4006
918#define MBS_PORT_ID_USED 0x4007
919#define MBS_LOOP_ID_USED 0x4008
920#define MBS_ALL_IDS_IN_USE 0x4009
921#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
922#define MBS_LINK_DOWN_ERROR 0x400B
923#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
924
925/*
926 * ISP mailbox asynchronous event status codes
927 */
928#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
929#define MBA_RESET 0x8001 /* Reset Detected. */
930#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
931#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
932#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
933#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
934#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
935 /* occurred. */
936#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
937#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
938#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
939#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
940#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
941#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
942#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
943#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
944#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
945#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
946#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
947#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
948#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
949#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
950#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
951#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
952 /* used. */
45ebeb56 953#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
954#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
955#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
956#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
957#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
958#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
959#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
960#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
961#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
962#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
963#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
964#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
965#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
966#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
967#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
968#define MBA_FW_STARTING 0x8051 /* Firmware starting */
969#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
970#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
971#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
a29b3dd7 972#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
b5a340dd 973#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
92d4408e 974#define MBA_TRANS_INSERT 0x8130 /* Transceiver Insertion */
8ae6d9c7
GM
975#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
976#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
977 Notification */
978#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 979#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 980#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
981/* 83XX FCoE specific */
982#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
983
984/* Interrupt type codes */
985#define INTR_ROM_MB_SUCCESS 0x1
986#define INTR_ROM_MB_FAILED 0x2
987#define INTR_MB_SUCCESS 0x10
988#define INTR_MB_FAILED 0x11
989#define INTR_ASYNC_EVENT 0x12
990#define INTR_RSP_QUE_UPDATE 0x13
991#define INTR_RSP_QUE_UPDATE_83XX 0x14
992#define INTR_ATIO_QUE_UPDATE 0x1C
993#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
c9558869 994#define INTR_ATIO_QUE_UPDATE_27XX 0x1E
7d613ac6 995
9a069e19
GM
996/* ISP mailbox loopback echo diagnostic error code */
997#define MBS_LB_RESET 0x17
1da177e4
LT
998/*
999 * Firmware options 1, 2, 3.
1000 */
1001#define FO1_AE_ON_LIPF8 BIT_0
1002#define FO1_AE_ALL_LIP_RESET BIT_1
1003#define FO1_CTIO_RETRY BIT_3
1004#define FO1_DISABLE_LIP_F7_SW BIT_4
1005#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 1006#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
1007#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
1008#define FO1_SET_EMPHASIS_SWING BIT_8
1009#define FO1_AE_AUTO_BYPASS BIT_9
1010#define FO1_ENABLE_PURE_IOCB BIT_10
1011#define FO1_AE_PLOGI_RJT BIT_11
1012#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
1013#define FO1_AE_QUEUE_FULL BIT_13
1014
1015#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
1016#define FO2_REV_LOOPBACK BIT_1
1017
1018#define FO3_ENABLE_EMERG_IOCB BIT_0
1019#define FO3_AE_RND_ERROR BIT_1
1020
3d71644c
AV
1021/* 24XX additional firmware options */
1022#define ADD_FO_COUNT 3
1023#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
1024#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
1025
1026#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
1027
1028#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
1029
1da177e4
LT
1030/*
1031 * ISP mailbox commands
1032 */
1033#define MBC_LOAD_RAM 1 /* Load RAM. */
1034#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
1035#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
1036#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
1037#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
1038#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
1039#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
1040#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
3f006ac3 1041#define MBC_SECURE_FLASH_UPDATE 0xa /* Secure Flash Update(28xx) */
1da177e4
LT
1042#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
1043#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
1044#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
1045#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
1046#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 1047#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
1048#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
1049#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
1050#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
1051#define MBC_RESET 0x18 /* Reset. */
1052#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
deeae7a6 1053#define MBC_GET_SET_ZIO_THRESHOLD 0x21 /* Get/SET ZIO THRESHOLD. */
1da177e4
LT
1054#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
1055#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
1056#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
1057#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
b0d6cabd 1058#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
1da177e4
LT
1059#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
1060#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
1061#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
1062#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
1063#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
1064#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
1065#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
1066#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
1067#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 1068#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
1069#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
1070#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 1071#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
1072#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
1073#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
1074#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
1075#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
1076#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
1077#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
1078 /* Initialization Procedure */
1079#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
1080#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
1081#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
1082#define MBC_TARGET_RESET 0x66 /* Target Reset. */
1083#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
1084#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
1085#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
1086#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
1087#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
1088#define MBC_LIP_RESET 0x6c /* LIP reset. */
1089#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
1090 /* commandd. */
1091#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
1092#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
1093#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
1094#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
1095#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
1096#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
1097#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
1098#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
1099#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
1100#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
1101#define MBC_LUN_RESET 0x7E /* Send LUN reset */
1102
8ae6d9c7
GM
1103/*
1104 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1105 * should be defined with MBC_MR_*
1106 */
1107#define MBC_MR_DRV_SHUTDOWN 0x6A
1108
3d71644c
AV
1109/*
1110 * ISP24xx mailbox commands
1111 */
db64e930
JC
1112#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
1113#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 1114#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
1115#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
1116#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 1117#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 1118#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 1119#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 1120#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 1121#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 1122#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c 1123#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
b5a340dd 1124#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
3d71644c
AV
1125#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
1126#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
1127#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
1128#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
1129#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
1130#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 1131#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 1132#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 1133#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
1134#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
1135#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 1136
b1d46989
MI
1137/*
1138 * ISP81xx mailbox commands
1139 */
1140#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
1141
e8887c51
JC
1142/*
1143 * ISP8044 mailbox commands
1144 */
1145#define MBC_SET_GET_ETH_SERDES_REG 0x150
1146#define HCS_WRITE_SERDES 0x3
1147#define HCS_READ_SERDES 0x4
1148
1da177e4
LT
1149/* Firmware return data sizes */
1150#define FCAL_MAP_SIZE 128
1151
1152/* Mailbox bit definitions for out_mb and in_mb */
1153#define MBX_31 BIT_31
1154#define MBX_30 BIT_30
1155#define MBX_29 BIT_29
1156#define MBX_28 BIT_28
1157#define MBX_27 BIT_27
1158#define MBX_26 BIT_26
1159#define MBX_25 BIT_25
1160#define MBX_24 BIT_24
1161#define MBX_23 BIT_23
1162#define MBX_22 BIT_22
1163#define MBX_21 BIT_21
1164#define MBX_20 BIT_20
1165#define MBX_19 BIT_19
1166#define MBX_18 BIT_18
1167#define MBX_17 BIT_17
1168#define MBX_16 BIT_16
1169#define MBX_15 BIT_15
1170#define MBX_14 BIT_14
1171#define MBX_13 BIT_13
1172#define MBX_12 BIT_12
1173#define MBX_11 BIT_11
1174#define MBX_10 BIT_10
1175#define MBX_9 BIT_9
1176#define MBX_8 BIT_8
1177#define MBX_7 BIT_7
1178#define MBX_6 BIT_6
1179#define MBX_5 BIT_5
1180#define MBX_4 BIT_4
1181#define MBX_3 BIT_3
1182#define MBX_2 BIT_2
1183#define MBX_1 BIT_1
1184#define MBX_0 BIT_0
1185
a5d42f4c 1186#define RNID_TYPE_PORT_LOGIN 0x7
c46e65c7 1187#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1188#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1189
1da177e4
LT
1190/*
1191 * Firmware state codes from get firmware state mailbox command
1192 */
1193#define FSTATE_CONFIG_WAIT 0
1194#define FSTATE_WAIT_AL_PA 1
1195#define FSTATE_WAIT_LOGIN 2
1196#define FSTATE_READY 3
1197#define FSTATE_LOSS_OF_SYNC 4
1198#define FSTATE_ERROR 5
1199#define FSTATE_REINIT 6
1200#define FSTATE_NON_PART 7
1201
1202#define FSTATE_CONFIG_CORRECT 0
1203#define FSTATE_P2P_RCV_LIP 1
1204#define FSTATE_P2P_CHOOSE_LOOP 2
1205#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1206#define FSTATE_FATAL_ERROR 4
1207#define FSTATE_LOOP_BACK_CONN 5
1208
4243c115
SC
1209#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1210#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1211#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
ecc89f25 1212#define QLA28XX_IMG_STATUS_SIGN 0xFACEFADF
5fa8774c
JC
1213#define QLA28XX_IMG_STATUS_SIGN 0xFACEFADF
1214#define QLA28XX_AUX_IMG_STATUS_SIGN 0xFACEFAED
1215#define QLA27XX_DEFAULT_IMAGE 0
4243c115
SC
1216#define QLA27XX_PRIMARY_IMAGE 1
1217#define QLA27XX_SECONDARY_IMAGE 2
1218
1da177e4
LT
1219/*
1220 * Port Database structure definition
1221 * Little endian except where noted.
1222 */
1223#define PORT_DATABASE_SIZE 128 /* bytes */
1224typedef struct {
1225 uint8_t options;
1226 uint8_t control;
1227 uint8_t master_state;
1228 uint8_t slave_state;
1229 uint8_t reserved[2];
1230 uint8_t hard_address;
1231 uint8_t reserved_1;
1232 uint8_t port_id[4];
1233 uint8_t node_name[WWN_SIZE];
1234 uint8_t port_name[WWN_SIZE];
1235 uint16_t execution_throttle;
1236 uint16_t execution_count;
1237 uint8_t reset_count;
1238 uint8_t reserved_2;
1239 uint16_t resource_allocation;
1240 uint16_t current_allocation;
1241 uint16_t queue_head;
1242 uint16_t queue_tail;
1243 uint16_t transmit_execution_list_next;
1244 uint16_t transmit_execution_list_previous;
1245 uint16_t common_features;
1246 uint16_t total_concurrent_sequences;
1247 uint16_t RO_by_information_category;
1248 uint8_t recipient;
1249 uint8_t initiator;
1250 uint16_t receive_data_size;
1251 uint16_t concurrent_sequences;
1252 uint16_t open_sequences_per_exchange;
1253 uint16_t lun_abort_flags;
1254 uint16_t lun_stop_flags;
1255 uint16_t stop_queue_head;
1256 uint16_t stop_queue_tail;
1257 uint16_t port_retry_timer;
1258 uint16_t next_sequence_id;
1259 uint16_t frame_count;
1260 uint16_t PRLI_payload_length;
1261 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1262 /* Bits 15-0 of word 0 */
1263 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1264 /* Bits 15-0 of word 3 */
1265 uint16_t loop_id;
1266 uint16_t extended_lun_info_list_pointer;
1267 uint16_t extended_lun_stop_list_pointer;
1268} port_database_t;
1269
1270/*
1271 * Port database slave/master states
1272 */
1273#define PD_STATE_DISCOVERY 0
1274#define PD_STATE_WAIT_DISCOVERY_ACK 1
1275#define PD_STATE_PORT_LOGIN 2
1276#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1277#define PD_STATE_PROCESS_LOGIN 4
1278#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1279#define PD_STATE_PORT_LOGGED_IN 6
1280#define PD_STATE_PORT_UNAVAILABLE 7
1281#define PD_STATE_PROCESS_LOGOUT 8
1282#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1283#define PD_STATE_PORT_LOGOUT 10
1284#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1285
1286
4fdfefe5
AV
1287#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1288#define QLA_ZIO_DISABLED 0
1289#define QLA_ZIO_DEFAULT_TIMER 2
1290
1da177e4
LT
1291/*
1292 * ISP Initialization Control Block.
1293 * Little endian except where noted.
1294 */
1295#define ICB_VERSION 1
1296typedef struct {
1297 uint8_t version;
1298 uint8_t reserved_1;
1299
1300 /*
1301 * LSB BIT 0 = Enable Hard Loop Id
1302 * LSB BIT 1 = Enable Fairness
1303 * LSB BIT 2 = Enable Full-Duplex
1304 * LSB BIT 3 = Enable Fast Posting
1305 * LSB BIT 4 = Enable Target Mode
1306 * LSB BIT 5 = Disable Initiator Mode
1307 * LSB BIT 6 = Enable ADISC
1308 * LSB BIT 7 = Enable Target Inquiry Data
1309 *
1310 * MSB BIT 0 = Enable PDBC Notify
1311 * MSB BIT 1 = Non Participating LIP
1312 * MSB BIT 2 = Descending Loop ID Search
1313 * MSB BIT 3 = Acquire Loop ID in LIPA
1314 * MSB BIT 4 = Stop PortQ on Full Status
1315 * MSB BIT 5 = Full Login after LIP
1316 * MSB BIT 6 = Node Name Option
1317 * MSB BIT 7 = Ext IFWCB enable bit
1318 */
1319 uint8_t firmware_options[2];
1320
1321 uint16_t frame_payload_size;
1322 uint16_t max_iocb_allocation;
1323 uint16_t execution_throttle;
1324 uint8_t retry_count;
1325 uint8_t retry_delay; /* unused */
1326 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1327 uint16_t hard_address;
1328 uint8_t inquiry_data;
1329 uint8_t login_timeout;
1330 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1331
1332 uint16_t request_q_outpointer;
1333 uint16_t response_q_inpointer;
1334 uint16_t request_q_length;
1335 uint16_t response_q_length;
d4556a49
BVA
1336 __le64 request_q_address __packed;
1337 __le64 response_q_address __packed;
1da177e4
LT
1338
1339 uint16_t lun_enables;
1340 uint8_t command_resource_count;
1341 uint8_t immediate_notify_resource_count;
1342 uint16_t timeout;
1343 uint8_t reserved_2[2];
1344
1345 /*
1346 * LSB BIT 0 = Timer Operation mode bit 0
1347 * LSB BIT 1 = Timer Operation mode bit 1
1348 * LSB BIT 2 = Timer Operation mode bit 2
1349 * LSB BIT 3 = Timer Operation mode bit 3
1350 * LSB BIT 4 = Init Config Mode bit 0
1351 * LSB BIT 5 = Init Config Mode bit 1
1352 * LSB BIT 6 = Init Config Mode bit 2
1353 * LSB BIT 7 = Enable Non part on LIHA failure
1354 *
1355 * MSB BIT 0 = Enable class 2
1356 * MSB BIT 1 = Enable ACK0
1357 * MSB BIT 2 =
1358 * MSB BIT 3 =
1359 * MSB BIT 4 = FC Tape Enable
1360 * MSB BIT 5 = Enable FC Confirm
1361 * MSB BIT 6 = Enable command queuing in target mode
1362 * MSB BIT 7 = No Logo On Link Down
1363 */
1364 uint8_t add_firmware_options[2];
1365
1366 uint8_t response_accumulation_timer;
1367 uint8_t interrupt_delay_timer;
1368
1369 /*
1370 * LSB BIT 0 = Enable Read xfr_rdy
1371 * LSB BIT 1 = Soft ID only
1372 * LSB BIT 2 =
1373 * LSB BIT 3 =
1374 * LSB BIT 4 = FCP RSP Payload [0]
1375 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1376 * LSB BIT 6 = Enable Out-of-Order frame handling
1377 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1378 *
1379 * MSB BIT 0 = Sbus enable - 2300
1380 * MSB BIT 1 =
1381 * MSB BIT 2 =
1382 * MSB BIT 3 =
06c22bd1 1383 * MSB BIT 4 = LED mode
1da177e4
LT
1384 * MSB BIT 5 = enable 50 ohm termination
1385 * MSB BIT 6 = Data Rate (2300 only)
1386 * MSB BIT 7 = Data Rate (2300 only)
1387 */
1388 uint8_t special_options[2];
1389
1390 uint8_t reserved_3[26];
1391} init_cb_t;
1392
1393/*
1394 * Get Link Status mailbox command return buffer.
1395 */
3d71644c
AV
1396#define GLSO_SEND_RPS BIT_0
1397#define GLSO_USE_DID BIT_3
1398
43ef0580
AV
1399struct link_statistics {
1400 uint32_t link_fail_cnt;
1401 uint32_t loss_sync_cnt;
1402 uint32_t loss_sig_cnt;
1403 uint32_t prim_seq_err_cnt;
1404 uint32_t inval_xmit_word_cnt;
1405 uint32_t inval_crc_cnt;
032d8dd7 1406 uint32_t lip_cnt;
243de676
HZ
1407 uint32_t link_up_cnt;
1408 uint32_t link_down_loop_init_tmo;
1409 uint32_t link_down_los;
1410 uint32_t link_down_loss_rcv_clk;
1411 uint32_t reserved0[5];
1412 uint32_t port_cfg_chg;
1413 uint32_t reserved1[11];
1414 uint32_t rsp_q_full;
1415 uint32_t atio_q_full;
1416 uint32_t drop_ae;
1417 uint32_t els_proto_err;
1418 uint32_t reserved2;
43ef0580
AV
1419 uint32_t tx_frames;
1420 uint32_t rx_frames;
fabbb8df
JC
1421 uint32_t discarded_frames;
1422 uint32_t dropped_frames;
243de676 1423 uint32_t reserved3;
43ef0580 1424 uint32_t nos_rcvd;
243de676
HZ
1425 uint32_t reserved4[4];
1426 uint32_t tx_prjt;
1427 uint32_t rcv_exfail;
1428 uint32_t rcv_abts;
1429 uint32_t seq_frm_miss;
1430 uint32_t corr_err;
1431 uint32_t mb_rqst;
1432 uint32_t nport_full;
1433 uint32_t eofa;
1434 uint32_t reserved5;
1435 uint32_t fpm_recv_word_cnt_lo;
1436 uint32_t fpm_recv_word_cnt_hi;
1437 uint32_t fpm_disc_word_cnt_lo;
1438 uint32_t fpm_disc_word_cnt_hi;
1439 uint32_t fpm_xmit_word_cnt_lo;
1440 uint32_t fpm_xmit_word_cnt_hi;
1441 uint32_t reserved6[70];
43ef0580 1442};
1da177e4
LT
1443
1444/*
1445 * NVRAM Command values.
1446 */
1447#define NV_START_BIT BIT_2
1448#define NV_WRITE_OP (BIT_26+BIT_24)
1449#define NV_READ_OP (BIT_26+BIT_25)
1450#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1451#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1452#define NV_DELAY_COUNT 10
1453
1454/*
1455 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1456 */
1457typedef struct {
1458 /*
1459 * NVRAM header
1460 */
1461 uint8_t id[4];
1462 uint8_t nvram_version;
1463 uint8_t reserved_0;
1464
1465 /*
1466 * NVRAM RISC parameter block
1467 */
1468 uint8_t parameter_block_version;
1469 uint8_t reserved_1;
1470
1471 /*
1472 * LSB BIT 0 = Enable Hard Loop Id
1473 * LSB BIT 1 = Enable Fairness
1474 * LSB BIT 2 = Enable Full-Duplex
1475 * LSB BIT 3 = Enable Fast Posting
1476 * LSB BIT 4 = Enable Target Mode
1477 * LSB BIT 5 = Disable Initiator Mode
1478 * LSB BIT 6 = Enable ADISC
1479 * LSB BIT 7 = Enable Target Inquiry Data
1480 *
1481 * MSB BIT 0 = Enable PDBC Notify
1482 * MSB BIT 1 = Non Participating LIP
1483 * MSB BIT 2 = Descending Loop ID Search
1484 * MSB BIT 3 = Acquire Loop ID in LIPA
1485 * MSB BIT 4 = Stop PortQ on Full Status
1486 * MSB BIT 5 = Full Login after LIP
1487 * MSB BIT 6 = Node Name Option
1488 * MSB BIT 7 = Ext IFWCB enable bit
1489 */
1490 uint8_t firmware_options[2];
1491
1492 uint16_t frame_payload_size;
1493 uint16_t max_iocb_allocation;
1494 uint16_t execution_throttle;
1495 uint8_t retry_count;
1496 uint8_t retry_delay; /* unused */
1497 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1498 uint16_t hard_address;
1499 uint8_t inquiry_data;
1500 uint8_t login_timeout;
1501 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1502
1503 /*
1504 * LSB BIT 0 = Timer Operation mode bit 0
1505 * LSB BIT 1 = Timer Operation mode bit 1
1506 * LSB BIT 2 = Timer Operation mode bit 2
1507 * LSB BIT 3 = Timer Operation mode bit 3
1508 * LSB BIT 4 = Init Config Mode bit 0
1509 * LSB BIT 5 = Init Config Mode bit 1
1510 * LSB BIT 6 = Init Config Mode bit 2
1511 * LSB BIT 7 = Enable Non part on LIHA failure
1512 *
1513 * MSB BIT 0 = Enable class 2
1514 * MSB BIT 1 = Enable ACK0
1515 * MSB BIT 2 =
1516 * MSB BIT 3 =
1517 * MSB BIT 4 = FC Tape Enable
1518 * MSB BIT 5 = Enable FC Confirm
1519 * MSB BIT 6 = Enable command queuing in target mode
1520 * MSB BIT 7 = No Logo On Link Down
1521 */
1522 uint8_t add_firmware_options[2];
1523
1524 uint8_t response_accumulation_timer;
1525 uint8_t interrupt_delay_timer;
1526
1527 /*
1528 * LSB BIT 0 = Enable Read xfr_rdy
1529 * LSB BIT 1 = Soft ID only
1530 * LSB BIT 2 =
1531 * LSB BIT 3 =
1532 * LSB BIT 4 = FCP RSP Payload [0]
1533 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1534 * LSB BIT 6 = Enable Out-of-Order frame handling
1535 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1536 *
1537 * MSB BIT 0 = Sbus enable - 2300
1538 * MSB BIT 1 =
1539 * MSB BIT 2 =
1540 * MSB BIT 3 =
06c22bd1 1541 * MSB BIT 4 = LED mode
1da177e4
LT
1542 * MSB BIT 5 = enable 50 ohm termination
1543 * MSB BIT 6 = Data Rate (2300 only)
1544 * MSB BIT 7 = Data Rate (2300 only)
1545 */
1546 uint8_t special_options[2];
1547
1548 /* Reserved for expanded RISC parameter block */
1549 uint8_t reserved_2[22];
1550
1551 /*
1552 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1553 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1554 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1555 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1556 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1557 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1558 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1559 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1560 *
1da177e4
LT
1561 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1562 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1563 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1564 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1565 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1566 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1567 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1568 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1569 *
1570 * LSB BIT 0 = Output Swing 1G bit 0
1571 * LSB BIT 1 = Output Swing 1G bit 1
1572 * LSB BIT 2 = Output Swing 1G bit 2
1573 * LSB BIT 3 = Output Emphasis 1G bit 0
1574 * LSB BIT 4 = Output Emphasis 1G bit 1
1575 * LSB BIT 5 = Output Swing 2G bit 0
1576 * LSB BIT 6 = Output Swing 2G bit 1
1577 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1578 *
1da177e4
LT
1579 * MSB BIT 0 = Output Emphasis 2G bit 0
1580 * MSB BIT 1 = Output Emphasis 2G bit 1
1581 * MSB BIT 2 = Output Enable
1582 * MSB BIT 3 =
1583 * MSB BIT 4 =
1584 * MSB BIT 5 =
1585 * MSB BIT 6 =
1586 * MSB BIT 7 =
1587 */
1588 uint8_t seriallink_options[4];
1589
1590 /*
1591 * NVRAM host parameter block
1592 *
1593 * LSB BIT 0 = Enable spinup delay
1594 * LSB BIT 1 = Disable BIOS
1595 * LSB BIT 2 = Enable Memory Map BIOS
1596 * LSB BIT 3 = Enable Selectable Boot
1597 * LSB BIT 4 = Disable RISC code load
1598 * LSB BIT 5 = Set cache line size 1
1599 * LSB BIT 6 = PCI Parity Disable
1600 * LSB BIT 7 = Enable extended logging
1601 *
1602 * MSB BIT 0 = Enable 64bit addressing
1603 * MSB BIT 1 = Enable lip reset
1604 * MSB BIT 2 = Enable lip full login
1605 * MSB BIT 3 = Enable target reset
1606 * MSB BIT 4 = Enable database storage
1607 * MSB BIT 5 = Enable cache flush read
1608 * MSB BIT 6 = Enable database load
1609 * MSB BIT 7 = Enable alternate WWN
1610 */
1611 uint8_t host_p[2];
1612
1613 uint8_t boot_node_name[WWN_SIZE];
1614 uint8_t boot_lun_number;
1615 uint8_t reset_delay;
1616 uint8_t port_down_retry_count;
1617 uint8_t boot_id_number;
1618 uint16_t max_luns_per_target;
1619 uint8_t fcode_boot_port_name[WWN_SIZE];
1620 uint8_t alternate_port_name[WWN_SIZE];
1621 uint8_t alternate_node_name[WWN_SIZE];
1622
1623 /*
1624 * BIT 0 = Selective Login
1625 * BIT 1 = Alt-Boot Enable
1626 * BIT 2 =
1627 * BIT 3 = Boot Order List
1628 * BIT 4 =
1629 * BIT 5 = Selective LUN
1630 * BIT 6 =
1631 * BIT 7 = unused
1632 */
1633 uint8_t efi_parameters;
1634
1635 uint8_t link_down_timeout;
1636
cca5335c 1637 uint8_t adapter_id[16];
1da177e4
LT
1638
1639 uint8_t alt1_boot_node_name[WWN_SIZE];
1640 uint16_t alt1_boot_lun_number;
1641 uint8_t alt2_boot_node_name[WWN_SIZE];
1642 uint16_t alt2_boot_lun_number;
1643 uint8_t alt3_boot_node_name[WWN_SIZE];
1644 uint16_t alt3_boot_lun_number;
1645 uint8_t alt4_boot_node_name[WWN_SIZE];
1646 uint16_t alt4_boot_lun_number;
1647 uint8_t alt5_boot_node_name[WWN_SIZE];
1648 uint16_t alt5_boot_lun_number;
1649 uint8_t alt6_boot_node_name[WWN_SIZE];
1650 uint16_t alt6_boot_lun_number;
1651 uint8_t alt7_boot_node_name[WWN_SIZE];
1652 uint16_t alt7_boot_lun_number;
1653
1654 uint8_t reserved_3[2];
1655
1656 /* Offset 200-215 : Model Number */
1657 uint8_t model_number[16];
1658
1659 /* OEM related items */
1660 uint8_t oem_specific[16];
1661
1662 /*
1663 * NVRAM Adapter Features offset 232-239
1664 *
1665 * LSB BIT 0 = External GBIC
1666 * LSB BIT 1 = Risc RAM parity
1667 * LSB BIT 2 = Buffer Plus Module
1668 * LSB BIT 3 = Multi Chip Adapter
1669 * LSB BIT 4 = Internal connector
1670 * LSB BIT 5 =
1671 * LSB BIT 6 =
1672 * LSB BIT 7 =
1673 *
1674 * MSB BIT 0 =
1675 * MSB BIT 1 =
1676 * MSB BIT 2 =
1677 * MSB BIT 3 =
1678 * MSB BIT 4 =
1679 * MSB BIT 5 =
1680 * MSB BIT 6 =
1681 * MSB BIT 7 =
1682 */
1683 uint8_t adapter_features[2];
1684
1685 uint8_t reserved_4[16];
1686
1687 /* Subsystem vendor ID for ISP2200 */
1688 uint16_t subsystem_vendor_id_2200;
1689
1690 /* Subsystem device ID for ISP2200 */
1691 uint16_t subsystem_device_id_2200;
1692
1693 uint8_t reserved_5;
1694 uint8_t checksum;
1695} nvram_t;
1696
1697/*
1698 * ISP queue - response queue entry definition.
1699 */
1700typedef struct {
2d70c103
NB
1701 uint8_t entry_type; /* Entry type. */
1702 uint8_t entry_count; /* Entry count. */
1703 uint8_t sys_define; /* System defined. */
1704 uint8_t entry_status; /* Entry Status. */
1705 uint32_t handle; /* System defined handle */
1706 uint8_t data[52];
1da177e4
LT
1707 uint32_t signature;
1708#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1709} response_t;
1710
2d70c103
NB
1711/*
1712 * ISP queue - ATIO queue entry definition.
1713 */
1714struct atio {
1715 uint8_t entry_type; /* Entry type. */
1716 uint8_t entry_count; /* Entry count. */
5f35509d
QT
1717 __le16 attr_n_length;
1718 uint8_t data[56];
2d70c103
NB
1719 uint32_t signature;
1720#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1721};
1722
1da177e4
LT
1723typedef union {
1724 uint16_t extended;
1725 struct {
1726 uint8_t reserved;
1727 uint8_t standard;
1728 } id;
1729} target_id_t;
1730
1731#define SET_TARGET_ID(ha, to, from) \
1732do { \
1733 if (HAS_EXTENDED_IDS(ha)) \
1734 to.extended = cpu_to_le16(from); \
1735 else \
1736 to.id.standard = (uint8_t)from; \
1737} while (0)
1738
1739/*
1740 * ISP queue - command entry structure definition.
1741 */
1742#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1743typedef struct {
1744 uint8_t entry_type; /* Entry type. */
1745 uint8_t entry_count; /* Entry count. */
1746 uint8_t sys_define; /* System defined. */
1747 uint8_t entry_status; /* Entry Status. */
1748 uint32_t handle; /* System handle. */
1749 target_id_t target; /* SCSI ID */
1750 uint16_t lun; /* SCSI LUN */
1751 uint16_t control_flags; /* Control flags. */
1752#define CF_WRITE BIT_6
1753#define CF_READ BIT_5
1754#define CF_SIMPLE_TAG BIT_3
1755#define CF_ORDERED_TAG BIT_2
1756#define CF_HEAD_TAG BIT_1
1757 uint16_t reserved_1;
1758 uint16_t timeout; /* Command timeout. */
1759 uint16_t dseg_count; /* Data segment count. */
1760 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1761 uint32_t byte_count; /* Total byte count. */
15b7a68c
BVA
1762 union {
1763 struct dsd32 dsd32[3];
1764 struct dsd64 dsd64[2];
1765 };
1da177e4
LT
1766} cmd_entry_t;
1767
1768/*
1769 * ISP queue - 64-Bit addressing, command entry structure definition.
1770 */
1771#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1772typedef struct {
1773 uint8_t entry_type; /* Entry type. */
1774 uint8_t entry_count; /* Entry count. */
1775 uint8_t sys_define; /* System defined. */
1776 uint8_t entry_status; /* Entry Status. */
1777 uint32_t handle; /* System handle. */
1778 target_id_t target; /* SCSI ID */
1779 uint16_t lun; /* SCSI LUN */
1780 uint16_t control_flags; /* Control flags. */
1781 uint16_t reserved_1;
1782 uint16_t timeout; /* Command timeout. */
1783 uint16_t dseg_count; /* Data segment count. */
1784 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1785 uint32_t byte_count; /* Total byte count. */
15b7a68c 1786 struct dsd64 dsd[2];
1da177e4
LT
1787} cmd_a64_entry_t, request_t;
1788
1789/*
1790 * ISP queue - continuation entry structure definition.
1791 */
1792#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1793typedef struct {
1794 uint8_t entry_type; /* Entry type. */
1795 uint8_t entry_count; /* Entry count. */
1796 uint8_t sys_define; /* System defined. */
1797 uint8_t entry_status; /* Entry Status. */
1798 uint32_t reserved;
15b7a68c 1799 struct dsd32 dsd[7];
1da177e4
LT
1800} cont_entry_t;
1801
1802/*
1803 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1804 */
1805#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1806typedef struct {
1807 uint8_t entry_type; /* Entry type. */
1808 uint8_t entry_count; /* Entry count. */
1809 uint8_t sys_define; /* System defined. */
1810 uint8_t entry_status; /* Entry Status. */
15b7a68c 1811 struct dsd64 dsd[5];
1da177e4
LT
1812} cont_a64_entry_t;
1813
bad75002 1814#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1815#define PO_MODE_DIF_REMOVE 1
1816#define PO_MODE_DIF_PASS 2
1817#define PO_MODE_DIF_REPLACE 3
1818#define PO_MODE_DIF_TCP_CKSUM 6
bad75002 1819#define PO_ENABLE_INCR_GUARD_SEED BIT_3
bad75002 1820#define PO_DISABLE_GUARD_CHECK BIT_4
f83adb61
QT
1821#define PO_DISABLE_INCR_REF_TAG BIT_5
1822#define PO_DIS_HEADER_MODE BIT_7
1823#define PO_ENABLE_DIF_BUNDLING BIT_8
1824#define PO_DIS_FRAME_MODE BIT_9
1825#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1826#define PO_DIS_VALD_APP_REF_ESC BIT_11
1827
1828#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1829#define PO_DIS_REF_TAG_REPL BIT_13
1830#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1831#define PO_DIS_REF_TAG_VALD BIT_15
1832
bad75002
AE
1833/*
1834 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1835 */
1836struct crc_context {
1837 uint32_t handle; /* System handle. */
c7ee3bd4
QT
1838 __le32 ref_tag;
1839 __le16 app_tag;
bad75002
AE
1840 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1841 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
c7ee3bd4
QT
1842 __le16 guard_seed; /* Initial Guard Seed */
1843 __le16 prot_opts; /* Requested Data Protection Mode */
1844 __le16 blk_size; /* Data size in bytes */
bad75002
AE
1845 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1846 * only) */
c7ee3bd4 1847 __le32 byte_count; /* Total byte count/ total data
bad75002
AE
1848 * transfer count */
1849 union {
1850 struct {
1851 uint32_t reserved_1;
1852 uint16_t reserved_2;
1853 uint16_t reserved_3;
1854 uint32_t reserved_4;
9e75b5e2 1855 struct dsd64 data_dsd[1];
bad75002
AE
1856 uint32_t reserved_5[2];
1857 uint32_t reserved_6;
1858 } nobundling;
1859 struct {
c7ee3bd4 1860 __le32 dif_byte_count; /* Total DIF byte
bad75002
AE
1861 * count */
1862 uint16_t reserved_1;
c7ee3bd4 1863 __le16 dseg_count; /* Data segment count */
bad75002 1864 uint32_t reserved_2;
9e75b5e2 1865 struct dsd64 data_dsd[1];
15b7a68c 1866 struct dsd64 dif_dsd;
bad75002
AE
1867 } bundling;
1868 } u;
1869
1870 struct fcp_cmnd fcp_cmnd;
1871 dma_addr_t crc_ctx_dma;
1872 /* List of DMA context transfers */
1873 struct list_head dsd_list;
1874
50b81275
GM
1875 /* List of DIF Bundling context DMA address */
1876 struct list_head ldif_dsd_list;
1877 u8 no_ldif_dsd;
1878
1879 struct list_head ldif_dma_hndl_list;
1880 u32 dif_bundl_len;
1881 u8 no_dif_bundl;
bad75002
AE
1882 /* This structure should not exceed 512 bytes */
1883};
1884
1885#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1886#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1887
1da177e4
LT
1888/*
1889 * ISP queue - status entry structure definition.
1890 */
1891#define STATUS_TYPE 0x03 /* Status entry. */
1892typedef struct {
1893 uint8_t entry_type; /* Entry type. */
1894 uint8_t entry_count; /* Entry count. */
1895 uint8_t sys_define; /* System defined. */
1896 uint8_t entry_status; /* Entry Status. */
1897 uint32_t handle; /* System handle. */
1898 uint16_t scsi_status; /* SCSI status. */
1899 uint16_t comp_status; /* Completion status. */
1900 uint16_t state_flags; /* State flags. */
1901 uint16_t status_flags; /* Status flags. */
1902 uint16_t rsp_info_len; /* Response Info Length. */
1903 uint16_t req_sense_length; /* Request sense data length. */
1904 uint32_t residual_length; /* Residual transfer length. */
1905 uint8_t rsp_info[8]; /* FCP response information. */
1906 uint8_t req_sense_data[32]; /* Request sense data. */
1907} sts_entry_t;
1908
1909/*
1910 * Status entry entry status
1911 */
3d71644c 1912#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1913#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1914#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1915#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1916#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1917#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1918#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1919 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1920#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1921 RF_INV_E_TYPE)
1da177e4
LT
1922
1923/*
1924 * Status entry SCSI status bit definitions.
1925 */
1926#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1927#define SS_RESIDUAL_UNDER BIT_11
1928#define SS_RESIDUAL_OVER BIT_10
1929#define SS_SENSE_LEN_VALID BIT_9
1930#define SS_RESPONSE_INFO_LEN_VALID BIT_8
df2e32c5 1931#define SS_SCSI_STATUS_BYTE 0xff
1da177e4
LT
1932
1933#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1934#define SS_BUSY_CONDITION BIT_3
1935#define SS_CONDITION_MET BIT_2
1936#define SS_CHECK_CONDITION BIT_1
1937
1938/*
1939 * Status entry completion status
1940 */
1941#define CS_COMPLETE 0x0 /* No errors */
1942#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1943#define CS_DMA 0x2 /* A DMA direction error. */
1944#define CS_TRANSPORT 0x3 /* Transport error. */
1945#define CS_RESET 0x4 /* SCSI bus reset occurred */
1946#define CS_ABORTED 0x5 /* System aborted command. */
1947#define CS_TIMEOUT 0x6 /* Timeout error. */
1948#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1949#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1950
1951#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1952#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1953#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1954 /* (selection timeout) */
1955#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1956#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1957#define CS_PORT_BUSY 0x2B /* Port Busy */
1958#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
f934c9d0
CD
1959#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1960 failure */
1da177e4
LT
1961#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1962#define CS_UNKNOWN 0x81 /* Driver defined */
1963#define CS_RETRY 0x82 /* Driver defined */
1964#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1965
a9b6f722
SK
1966#define CS_BIDIR_RD_OVERRUN 0x700
1967#define CS_BIDIR_RD_WR_OVERRUN 0x707
1968#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1969#define CS_BIDIR_RD_UNDERRUN 0x1500
1970#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1971#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1972#define CS_BIDIR_DMA 0x200
1da177e4
LT
1973/*
1974 * Status entry status flags
1975 */
1976#define SF_ABTS_TERMINATED BIT_10
1977#define SF_LOGOUT_SENT BIT_13
1978
1979/*
1980 * ISP queue - status continuation entry structure definition.
1981 */
1982#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1983typedef struct {
1984 uint8_t entry_type; /* Entry type. */
1985 uint8_t entry_count; /* Entry count. */
1986 uint8_t sys_define; /* System defined. */
1987 uint8_t entry_status; /* Entry Status. */
1988 uint8_t data[60]; /* data */
1989} sts_cont_entry_t;
1990
1991/*
1992 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1993 * structure definition.
1994 */
1995#define STATUS_TYPE_21 0x21 /* Status entry. */
1996typedef struct {
1997 uint8_t entry_type; /* Entry type. */
1998 uint8_t entry_count; /* Entry count. */
1999 uint8_t handle_count; /* Handle count. */
2000 uint8_t entry_status; /* Entry Status. */
2001 uint32_t handle[15]; /* System handles. */
2002} sts21_entry_t;
2003
2004/*
2005 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
2006 * structure definition.
2007 */
2008#define STATUS_TYPE_22 0x22 /* Status entry. */
2009typedef struct {
2010 uint8_t entry_type; /* Entry type. */
2011 uint8_t entry_count; /* Entry count. */
2012 uint8_t handle_count; /* Handle count. */
2013 uint8_t entry_status; /* Entry Status. */
2014 uint16_t handle[30]; /* System handles. */
2015} sts22_entry_t;
2016
2017/*
2018 * ISP queue - marker entry structure definition.
2019 */
2020#define MARKER_TYPE 0x04 /* Marker entry. */
2021typedef struct {
2022 uint8_t entry_type; /* Entry type. */
2023 uint8_t entry_count; /* Entry count. */
2024 uint8_t handle_count; /* Handle count. */
2025 uint8_t entry_status; /* Entry Status. */
2026 uint32_t sys_define_2; /* System defined. */
2027 target_id_t target; /* SCSI ID */
2028 uint8_t modifier; /* Modifier (7-0). */
2029#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
2030#define MK_SYNC_ID 1 /* Synchronize ID */
2031#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
2032#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
2033 /* clear port changed, */
2034 /* use sequence number. */
2035 uint8_t reserved_1;
2036 uint16_t sequence_number; /* Sequence number of event */
2037 uint16_t lun; /* SCSI LUN */
2038 uint8_t reserved_2[48];
2039} mrk_entry_t;
2040
2041/*
2042 * ISP queue - Management Server entry structure definition.
2043 */
2044#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
2045typedef struct {
2046 uint8_t entry_type; /* Entry type. */
2047 uint8_t entry_count; /* Entry count. */
2048 uint8_t handle_count; /* Handle count. */
2049 uint8_t entry_status; /* Entry Status. */
2050 uint32_t handle1; /* System handle. */
2051 target_id_t loop_id;
2052 uint16_t status;
2053 uint16_t control_flags; /* Control flags. */
2054 uint16_t reserved2;
2055 uint16_t timeout;
2056 uint16_t cmd_dsd_count;
2057 uint16_t total_dsd_count;
2058 uint8_t type;
2059 uint8_t r_ctl;
2060 uint16_t rx_id;
2061 uint16_t reserved3;
2062 uint32_t handle2;
2063 uint32_t rsp_bytecount;
2064 uint32_t req_bytecount;
15b7a68c
BVA
2065 struct dsd64 req_dsd;
2066 struct dsd64 rsp_dsd;
1da177e4
LT
2067} ms_iocb_entry_t;
2068
2069
2070/*
2071 * ISP queue - Mailbox Command entry structure definition.
2072 */
2073#define MBX_IOCB_TYPE 0x39
2074struct mbx_entry {
2075 uint8_t entry_type;
2076 uint8_t entry_count;
2077 uint8_t sys_define1;
2078 /* Use sys_define1 for source type */
2079#define SOURCE_SCSI 0x00
2080#define SOURCE_IP 0x01
2081#define SOURCE_VI 0x02
2082#define SOURCE_SCTP 0x03
2083#define SOURCE_MP 0x04
2084#define SOURCE_MPIOCTL 0x05
2085#define SOURCE_ASYNC_IOCB 0x07
2086
2087 uint8_t entry_status;
2088
2089 uint32_t handle;
2090 target_id_t loop_id;
2091
2092 uint16_t status;
2093 uint16_t state_flags;
2094 uint16_t status_flags;
2095
2096 uint32_t sys_define2[2];
2097
2098 uint16_t mb0;
2099 uint16_t mb1;
2100 uint16_t mb2;
2101 uint16_t mb3;
2102 uint16_t mb6;
2103 uint16_t mb7;
2104 uint16_t mb9;
2105 uint16_t mb10;
2106 uint32_t reserved_2[2];
2107 uint8_t node_name[WWN_SIZE];
2108 uint8_t port_name[WWN_SIZE];
2109};
2110
5d964837
QT
2111#ifndef IMMED_NOTIFY_TYPE
2112#define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */
2113/*
2114 * ISP queue - immediate notify entry structure definition.
2115 * This is sent by the ISP to the Target driver.
2116 * This IOCB would have report of events sent by the
2117 * initiator, that needs to be handled by the target
2118 * driver immediately.
2119 */
2120struct imm_ntfy_from_isp {
2121 uint8_t entry_type; /* Entry type. */
2122 uint8_t entry_count; /* Entry count. */
2123 uint8_t sys_define; /* System defined. */
2124 uint8_t entry_status; /* Entry Status. */
2125 union {
2126 struct {
2127 uint32_t sys_define_2; /* System defined. */
2128 target_id_t target;
2129 uint16_t lun;
2130 uint8_t target_id;
2131 uint8_t reserved_1;
2132 uint16_t status_modifier;
2133 uint16_t status;
2134 uint16_t task_flags;
2135 uint16_t seq_id;
2136 uint16_t srr_rx_id;
2137 uint32_t srr_rel_offs;
2138 uint16_t srr_ui;
2139#define SRR_IU_DATA_IN 0x1
2140#define SRR_IU_DATA_OUT 0x5
2141#define SRR_IU_STATUS 0x7
2142 uint16_t srr_ox_id;
2143 uint8_t reserved_2[28];
2144 } isp2x;
2145 struct {
2146 uint32_t reserved;
2147 uint16_t nport_handle;
2148 uint16_t reserved_2;
2149 uint16_t flags;
2150#define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1
2151#define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0
2152 uint16_t srr_rx_id;
2153 uint16_t status;
2154 uint8_t status_subcode;
2155 uint8_t fw_handle;
2156 uint32_t exchange_address;
2157 uint32_t srr_rel_offs;
2158 uint16_t srr_ui;
2159 uint16_t srr_ox_id;
2160 union {
2161 struct {
2162 uint8_t node_name[8];
2163 } plogi; /* PLOGI/ADISC/PDISC */
2164 struct {
2165 /* PRLI word 3 bit 0-15 */
2166 uint16_t wd3_lo;
2167 uint8_t resv0[6];
2168 } prli;
2169 struct {
2170 uint8_t port_id[3];
2171 uint8_t resv1;
2172 uint16_t nport_handle;
2173 uint16_t resv2;
2174 } req_els;
2175 } u;
2176 uint8_t port_name[8];
2177 uint8_t resv3[3];
2178 uint8_t vp_index;
2179 uint32_t reserved_5;
2180 uint8_t port_id[3];
2181 uint8_t reserved_6;
2182 } isp24;
2183 } u;
2184 uint16_t reserved_7;
2185 uint16_t ox_id;
2186} __packed;
2187#endif
2188
1da177e4
LT
2189/*
2190 * ISP request and response queue entry sizes
2191 */
2192#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
2193#define REQUEST_ENTRY_SIZE (sizeof(request_t))
2194
2195
1da177e4
LT
2196
2197/*
2198 * Switch info gathering structure.
2199 */
2200typedef struct {
2201 port_id_t d_id;
2202 uint8_t node_name[WWN_SIZE];
2203 uint8_t port_name[WWN_SIZE];
d8b45213 2204 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 2205 uint16_t fp_speed;
e8c72ba5 2206 uint8_t fc4_type;
a5d42f4c 2207 uint8_t fc4f_nvme; /* nvme fc4 feature bits */
1da177e4
LT
2208} sw_info_t;
2209
e8c72ba5
CD
2210/* FCP-4 types */
2211#define FC4_TYPE_FCP_SCSI 0x08
33b28357 2212#define FC4_TYPE_NVME 0x28
e8c72ba5
CD
2213#define FC4_TYPE_OTHER 0x0
2214#define FC4_TYPE_UNKNOWN 0xff
2215
726b8548
QT
2216/* mailbox command 4G & above */
2217struct mbx_24xx_entry {
2218 uint8_t entry_type;
2219 uint8_t entry_count;
2220 uint8_t sys_define1;
2221 uint8_t entry_status;
2222 uint32_t handle;
2223 uint16_t mb[28];
2224};
2225
2226#define IOCB_SIZE 64
2227
1da177e4
LT
2228/*
2229 * Fibre channel port type.
2230 */
5d964837 2231typedef enum {
1da177e4
LT
2232 FCT_UNKNOWN,
2233 FCT_RSCN,
2234 FCT_SWITCH,
2235 FCT_BROADCAST,
2236 FCT_INITIATOR,
a5d42f4c 2237 FCT_TARGET,
a6a6d058
HR
2238 FCT_NVME_INITIATOR = 0x10,
2239 FCT_NVME_TARGET = 0x20,
2240 FCT_NVME_DISCOVERY = 0x40,
2241 FCT_NVME = 0xf0,
1da177e4
LT
2242} fc_port_type_t;
2243
726b8548
QT
2244enum qla_sess_deletion {
2245 QLA_SESS_DELETION_NONE = 0,
2246 QLA_SESS_DELETION_IN_PROGRESS,
2247 QLA_SESS_DELETED,
2248};
2249
5d964837
QT
2250enum qlt_plogi_link_t {
2251 QLT_PLOGI_LINK_SAME_WWN,
2252 QLT_PLOGI_LINK_CONFLICT,
2253 QLT_PLOGI_LINK_MAX
2254};
2255
2256struct qlt_plogi_ack_t {
2257 struct list_head list;
2258 struct imm_ntfy_from_isp iocb;
2259 port_id_t id;
2260 int ref_count;
726b8548
QT
2261 void *fcport;
2262};
2263
2264struct ct_sns_desc {
2265 struct ct_sns_pkt *ct_sns;
2266 dma_addr_t ct_sns_dma;
2267};
2268
2269enum discovery_state {
2270 DSC_DELETED,
a4239945 2271 DSC_GNN_ID,
726b8548
QT
2272 DSC_GNL,
2273 DSC_LOGIN_PEND,
2274 DSC_LOGIN_FAILED,
2275 DSC_GPDB,
726b8548
QT
2276 DSC_UPD_FCPORT,
2277 DSC_LOGIN_COMPLETE,
f13515ac 2278 DSC_ADISC,
726b8548
QT
2279 DSC_DELETE_PEND,
2280};
2281
2282enum login_state { /* FW control Target side */
2283 DSC_LS_LLIOCB_SENT = 2,
2284 DSC_LS_PLOGI_PEND,
2285 DSC_LS_PLOGI_COMP,
2286 DSC_LS_PRLI_PEND,
2287 DSC_LS_PRLI_COMP,
2288 DSC_LS_PORT_UNAVAIL,
2289 DSC_LS_PRLO_PEND = 9,
2290 DSC_LS_LOGO_PEND,
2291};
2292
2293enum fcport_mgt_event {
2294 FCME_RELOGIN = 1,
2295 FCME_RSCN,
726b8548 2296 FCME_PLOGI_DONE, /* Initiator side sent LLIOCB */
a5d42f4c 2297 FCME_PRLI_DONE,
726b8548
QT
2298 FCME_GNL_DONE,
2299 FCME_GPSC_DONE,
2300 FCME_GPDB_DONE,
2301 FCME_GPNID_DONE,
a5d42f4c 2302 FCME_GFFID_DONE,
f13515ac 2303 FCME_ADISC_DONE,
a4239945
QT
2304 FCME_GNNID_DONE,
2305 FCME_GFPNID_DONE,
8777e431 2306 FCME_ELS_PLOGI_DONE,
5d964837
QT
2307};
2308
41dc529a
QT
2309enum rscn_addr_format {
2310 RSCN_PORT_ADDR,
2311 RSCN_AREA_ADDR,
2312 RSCN_DOM_ADDR,
2313 RSCN_FAB_ADDR,
2314};
2315
1da177e4
LT
2316/*
2317 * Fibre channel port structure.
2318 */
2319typedef struct fc_port {
2320 struct list_head list;
7b867cf7 2321 struct scsi_qla_host *vha;
1da177e4
LT
2322
2323 uint8_t node_name[WWN_SIZE];
2324 uint8_t port_name[WWN_SIZE];
2325 port_id_t d_id;
2326 uint16_t loop_id;
2327 uint16_t old_loop_id;
2328
5d964837
QT
2329 unsigned int conf_compl_supported:1;
2330 unsigned int deleted:2;
1ae634eb 2331 unsigned int free_pending:1;
5d964837
QT
2332 unsigned int local:1;
2333 unsigned int logout_on_delete:1;
726b8548 2334 unsigned int logo_ack_needed:1;
5d964837
QT
2335 unsigned int keep_nport_handle:1;
2336 unsigned int send_els_logo:1;
726b8548
QT
2337 unsigned int login_pause:1;
2338 unsigned int login_succ:1;
c0c462c8 2339 unsigned int query:1;
a4239945 2340 unsigned int id_changed:1;
cb873ba4 2341 unsigned int scan_needed:1;
5d964837 2342
5621b0dd 2343 struct completion nvme_del_done;
a5d42f4c
DG
2344 uint32_t nvme_prli_service_param;
2345#define NVME_PRLI_SP_CONF BIT_7
2346#define NVME_PRLI_SP_INITIATOR BIT_5
2347#define NVME_PRLI_SP_TARGET BIT_4
2348#define NVME_PRLI_SP_DISCOVERY BIT_3
03aaa89f 2349#define NVME_PRLI_SP_FIRST_BURST BIT_0
a5d42f4c 2350 uint8_t nvme_flag;
03aaa89f 2351 uint32_t nvme_first_burst_size;
a5d42f4c 2352#define NVME_FLAG_REGISTERED 4
9dd9686b 2353#define NVME_FLAG_DELETING 2
870fe24f 2354#define NVME_FLAG_RESETTING 1
a5d42f4c 2355
726b8548 2356 struct fc_port *conflict;
5d964837
QT
2357 unsigned char logout_completed;
2358 int generation;
2359
2360 struct se_session *se_sess;
2361 struct kref sess_kref;
2362 struct qla_tgt *tgt;
2363 unsigned long expires;
2364 struct list_head del_list_entry;
2365 struct work_struct free_work;
cd4ed6b4
QT
2366 struct work_struct reg_work;
2367 uint64_t jiffies_at_registration;
5d964837
QT
2368 struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2369
8ae6d9c7
GM
2370 uint16_t tgt_id;
2371 uint16_t old_tgt_id;
cd4ed6b4 2372 uint16_t sec_since_registration;
8ae6d9c7 2373
09ff701a
SR
2374 uint8_t fcp_prio;
2375
d8b45213
AV
2376 uint8_t fabric_port_name[WWN_SIZE];
2377 uint16_t fp_speed;
2378
1da177e4
LT
2379 fc_port_type_t port_type;
2380
2381 atomic_t state;
2382 uint32_t flags;
2383
1da177e4 2384 int login_retry;
1da177e4 2385
d97994dc 2386 struct fc_rport *rport, *drport;
ad3e0eda 2387 u32 supported_classes;
df7baa50 2388
e8c72ba5 2389 uint8_t fc4_type;
a5d42f4c 2390 uint8_t fc4f_nvme;
b3b02e6e 2391 uint8_t scan_state;
edd05de1 2392 uint8_t n2n_flag;
8ae6d9c7
GM
2393
2394 unsigned long last_queue_full;
2395 unsigned long last_ramp_up;
2396
2397 uint16_t port_id;
e05fe292 2398
a5d42f4c
DG
2399 struct nvme_fc_remote_port *nvme_remote_port;
2400
e05fe292 2401 unsigned long retry_delay_timestamp;
a6ca8878 2402 struct qla_tgt_sess *tgt_session;
726b8548
QT
2403 struct ct_sns_desc ct_desc;
2404 enum discovery_state disc_state;
cd4ed6b4 2405 enum discovery_state next_disc_state;
726b8548 2406 enum login_state fw_login_state;
8777e431 2407 unsigned long dm_login_expire;
5b33469a
QT
2408 unsigned long plogi_nack_done_deadline;
2409
726b8548
QT
2410 u32 login_gen, last_login_gen;
2411 u32 rscn_gen, last_rscn_gen;
2412 u32 chip_reset;
2413 struct list_head gnl_entry;
2414 struct work_struct del_work;
2415 u8 iocb[IOCB_SIZE];
c0c462c8
DG
2416 u8 current_login_state;
2417 u8 last_login_state;
8777e431
QT
2418 u16 n2n_link_reset_cnt;
2419 u16 n2n_chip_reset;
1da177e4
LT
2420} fc_port_t;
2421
726b8548
QT
2422#define QLA_FCPORT_SCAN 1
2423#define QLA_FCPORT_FOUND 2
2424
2425struct event_arg {
2426 enum fcport_mgt_event event;
2427 fc_port_t *fcport;
2428 srb_t *sp;
2429 port_id_t id;
2430 u16 data[2], rc;
2431 u8 port_name[WWN_SIZE];
2432 u32 iop[2];
2433};
2434
8ae6d9c7
GM
2435#include "qla_mr.h"
2436
1da177e4
LT
2437/*
2438 * Fibre channel port/lun states.
2439 */
2440#define FCS_UNCONFIGURED 1
2441#define FCS_DEVICE_DEAD 2
2442#define FCS_DEVICE_LOST 3
2443#define FCS_ONLINE 4
1da177e4 2444
c4dc7cd3 2445extern const char *const port_state_str[5];
ec426e10 2446
1da177e4
LT
2447/*
2448 * FC port flags.
2449 */
2450#define FCF_FABRIC_DEVICE BIT_0
2451#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2452#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2453#define FCF_ASYNC_SENT BIT_3
2d70c103 2454#define FCF_CONF_COMP_SUPPORTED BIT_4
6d674927 2455#define FCF_ASYNC_ACTIVE BIT_5
1da177e4
LT
2456
2457/* No loop ID flag. */
2458#define FC_NO_LOOP_ID 0x1000
2459
1da177e4
LT
2460/*
2461 * FC-CT interface
2462 *
2463 * NOTE: All structures are big-endian in form.
2464 */
2465
2466#define CT_REJECT_RESPONSE 0x8001
2467#define CT_ACCEPT_RESPONSE 0x8002
df57caba
HM
2468#define CT_REASON_INVALID_COMMAND_CODE 0x01
2469#define CT_REASON_CANNOT_PERFORM 0x09
2470#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2471#define CT_EXPL_ALREADY_REGISTERED 0x10
2472#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2473#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2474#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2475#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2476#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2477#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2478#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2479#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2480#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2481#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2482#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
1da177e4
LT
2483
2484#define NS_N_PORT_TYPE 0x01
2485#define NS_NL_PORT_TYPE 0x02
2486#define NS_NX_PORT_TYPE 0x7F
2487
2488#define GA_NXT_CMD 0x100
2489#define GA_NXT_REQ_SIZE (16 + 4)
2490#define GA_NXT_RSP_SIZE (16 + 620)
2491
a4239945
QT
2492#define GPN_FT_CMD 0x172
2493#define GPN_FT_REQ_SIZE (16 + 4)
2494#define GNN_FT_CMD 0x173
2495#define GNN_FT_REQ_SIZE (16 + 4)
2496
1da177e4
LT
2497#define GID_PT_CMD 0x1A1
2498#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2499
2500#define GPN_ID_CMD 0x112
2501#define GPN_ID_REQ_SIZE (16 + 4)
2502#define GPN_ID_RSP_SIZE (16 + 8)
2503
2504#define GNN_ID_CMD 0x113
2505#define GNN_ID_REQ_SIZE (16 + 4)
2506#define GNN_ID_RSP_SIZE (16 + 8)
2507
2508#define GFT_ID_CMD 0x117
2509#define GFT_ID_REQ_SIZE (16 + 4)
2510#define GFT_ID_RSP_SIZE (16 + 32)
2511
726b8548
QT
2512#define GID_PN_CMD 0x121
2513#define GID_PN_REQ_SIZE (16 + 8)
2514#define GID_PN_RSP_SIZE (16 + 4)
2515
1da177e4
LT
2516#define RFT_ID_CMD 0x217
2517#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2518#define RFT_ID_RSP_SIZE 16
2519
2520#define RFF_ID_CMD 0x21F
2521#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2522#define RFF_ID_RSP_SIZE 16
2523
2524#define RNN_ID_CMD 0x213
2525#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2526#define RNN_ID_RSP_SIZE 16
2527
2528#define RSNN_NN_CMD 0x239
2529#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2530#define RSNN_NN_RSP_SIZE 16
2531
d8b45213
AV
2532#define GFPN_ID_CMD 0x11C
2533#define GFPN_ID_REQ_SIZE (16 + 4)
2534#define GFPN_ID_RSP_SIZE (16 + 8)
2535
2536#define GPSC_CMD 0x127
2537#define GPSC_REQ_SIZE (16 + 8)
2538#define GPSC_RSP_SIZE (16 + 2 + 2)
2539
e8c72ba5
CD
2540#define GFF_ID_CMD 0x011F
2541#define GFF_ID_REQ_SIZE (16 + 4)
2542#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2543
cca5335c
AV
2544/*
2545 * HBA attribute types.
2546 */
2547#define FDMI_HBA_ATTR_COUNT 9
df57caba
HM
2548#define FDMIV2_HBA_ATTR_COUNT 17
2549#define FDMI_HBA_NODE_NAME 0x1
2550#define FDMI_HBA_MANUFACTURER 0x2
2551#define FDMI_HBA_SERIAL_NUMBER 0x3
2552#define FDMI_HBA_MODEL 0x4
2553#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2554#define FDMI_HBA_HARDWARE_VERSION 0x6
2555#define FDMI_HBA_DRIVER_VERSION 0x7
2556#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2557#define FDMI_HBA_FIRMWARE_VERSION 0x9
cca5335c
AV
2558#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2559#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
df57caba
HM
2560#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2561#define FDMI_HBA_VENDOR_ID 0xd
2562#define FDMI_HBA_NUM_PORTS 0xe
2563#define FDMI_HBA_FABRIC_NAME 0xf
2564#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2565#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
cca5335c
AV
2566
2567struct ct_fdmi_hba_attr {
2568 uint16_t type;
2569 uint16_t len;
2570 union {
2571 uint8_t node_name[WWN_SIZE];
df57caba
HM
2572 uint8_t manufacturer[64];
2573 uint8_t serial_num[32];
dd83cb2c 2574 uint8_t model[16+1];
cca5335c 2575 uint8_t model_desc[80];
df57caba 2576 uint8_t hw_version[32];
cca5335c
AV
2577 uint8_t driver_version[32];
2578 uint8_t orom_version[16];
df57caba 2579 uint8_t fw_version[32];
cca5335c 2580 uint8_t os_version[128];
df57caba 2581 uint32_t max_ct_len;
cca5335c
AV
2582 } a;
2583};
2584
2585struct ct_fdmi_hba_attributes {
2586 uint32_t count;
2587 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2588};
2589
df57caba
HM
2590struct ct_fdmiv2_hba_attr {
2591 uint16_t type;
2592 uint16_t len;
2593 union {
2594 uint8_t node_name[WWN_SIZE];
dd83cb2c 2595 uint8_t manufacturer[64];
df57caba 2596 uint8_t serial_num[32];
dd83cb2c 2597 uint8_t model[16+1];
df57caba
HM
2598 uint8_t model_desc[80];
2599 uint8_t hw_version[16];
2600 uint8_t driver_version[32];
2601 uint8_t orom_version[16];
2602 uint8_t fw_version[32];
2603 uint8_t os_version[128];
2604 uint32_t max_ct_len;
2605 uint8_t sym_name[256];
2606 uint32_t vendor_id;
2607 uint32_t num_ports;
2608 uint8_t fabric_name[WWN_SIZE];
2609 uint8_t bios_name[32];
577419f7 2610 uint8_t vendor_identifier[8];
df57caba
HM
2611 } a;
2612};
2613
2614struct ct_fdmiv2_hba_attributes {
2615 uint32_t count;
2616 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2617};
2618
cca5335c
AV
2619/*
2620 * Port attribute types.
2621 */
8a85e171 2622#define FDMI_PORT_ATTR_COUNT 6
df57caba
HM
2623#define FDMIV2_PORT_ATTR_COUNT 16
2624#define FDMI_PORT_FC4_TYPES 0x1
2625#define FDMI_PORT_SUPPORT_SPEED 0x2
2626#define FDMI_PORT_CURRENT_SPEED 0x3
2627#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2628#define FDMI_PORT_OS_DEVICE_NAME 0x5
2629#define FDMI_PORT_HOST_NAME 0x6
2630#define FDMI_PORT_NODE_NAME 0x7
2631#define FDMI_PORT_NAME 0x8
2632#define FDMI_PORT_SYM_NAME 0x9
2633#define FDMI_PORT_TYPE 0xa
2634#define FDMI_PORT_SUPP_COS 0xb
2635#define FDMI_PORT_FABRIC_NAME 0xc
2636#define FDMI_PORT_FC4_TYPE 0xd
2637#define FDMI_PORT_STATE 0x101
2638#define FDMI_PORT_COUNT 0x102
2639#define FDMI_PORT_ID 0x103
cca5335c 2640
5881569b
AV
2641#define FDMI_PORT_SPEED_1GB 0x1
2642#define FDMI_PORT_SPEED_2GB 0x2
2643#define FDMI_PORT_SPEED_10GB 0x4
2644#define FDMI_PORT_SPEED_4GB 0x8
2645#define FDMI_PORT_SPEED_8GB 0x10
2646#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2647#define FDMI_PORT_SPEED_32GB 0x40
ecc89f25 2648#define FDMI_PORT_SPEED_64GB 0x80
5881569b
AV
2649#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2650
df57caba
HM
2651#define FC_CLASS_2 0x04
2652#define FC_CLASS_3 0x08
2653#define FC_CLASS_2_3 0x0C
2654
2655struct ct_fdmiv2_port_attr {
cca5335c
AV
2656 uint16_t type;
2657 uint16_t len;
2658 union {
2659 uint8_t fc4_types[32];
2660 uint32_t sup_speed;
2661 uint32_t cur_speed;
2662 uint32_t max_frame_size;
2663 uint8_t os_dev_name[32];
dd83cb2c 2664 uint8_t host_name[256];
df57caba
HM
2665 uint8_t node_name[WWN_SIZE];
2666 uint8_t port_name[WWN_SIZE];
2667 uint8_t port_sym_name[128];
2668 uint32_t port_type;
2669 uint32_t port_supported_cos;
2670 uint8_t fabric_name[WWN_SIZE];
2671 uint8_t port_fc4_type[32];
2672 uint32_t port_state;
2673 uint32_t num_ports;
2674 uint32_t port_id;
cca5335c
AV
2675 } a;
2676};
2677
2678/*
2679 * Port Attribute Block.
2680 */
df57caba
HM
2681struct ct_fdmiv2_port_attributes {
2682 uint32_t count;
2683 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2684};
2685
2686struct ct_fdmi_port_attr {
2687 uint16_t type;
2688 uint16_t len;
2689 union {
2690 uint8_t fc4_types[32];
2691 uint32_t sup_speed;
2692 uint32_t cur_speed;
2693 uint32_t max_frame_size;
2694 uint8_t os_dev_name[32];
dd83cb2c 2695 uint8_t host_name[256];
df57caba
HM
2696 } a;
2697};
2698
cca5335c
AV
2699struct ct_fdmi_port_attributes {
2700 uint32_t count;
2701 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2702};
2703
2704/* FDMI definitions. */
2705#define GRHL_CMD 0x100
2706#define GHAT_CMD 0x101
2707#define GRPL_CMD 0x102
2708#define GPAT_CMD 0x110
2709
2710#define RHBA_CMD 0x200
2711#define RHBA_RSP_SIZE 16
2712
2713#define RHAT_CMD 0x201
2714#define RPRT_CMD 0x210
2715
2716#define RPA_CMD 0x211
2717#define RPA_RSP_SIZE 16
2718
2719#define DHBA_CMD 0x300
2720#define DHBA_REQ_SIZE (16 + 8)
2721#define DHBA_RSP_SIZE 16
2722
2723#define DHAT_CMD 0x301
2724#define DPRT_CMD 0x310
2725#define DPA_CMD 0x311
2726
1da177e4
LT
2727/* CT command header -- request/response common fields */
2728struct ct_cmd_hdr {
2729 uint8_t revision;
2730 uint8_t in_id[3];
2731 uint8_t gs_type;
2732 uint8_t gs_subtype;
2733 uint8_t options;
2734 uint8_t reserved;
2735};
2736
2737/* CT command request */
2738struct ct_sns_req {
2739 struct ct_cmd_hdr header;
2740 uint16_t command;
2741 uint16_t max_rsp_size;
2742 uint8_t fragment_id;
2743 uint8_t reserved[3];
2744
2745 union {
d8b45213 2746 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2747 struct {
2748 uint8_t reserved;
2749 uint8_t port_id[3];
2750 } port_id;
2751
a4239945
QT
2752 struct {
2753 uint8_t reserved;
2754 uint8_t domain;
2755 uint8_t area;
2756 uint8_t port_type;
2757 } gpn_ft;
2758
1da177e4
LT
2759 struct {
2760 uint8_t port_type;
2761 uint8_t domain;
2762 uint8_t area;
2763 uint8_t reserved;
2764 } gid_pt;
2765
2766 struct {
2767 uint8_t reserved;
2768 uint8_t port_id[3];
2769 uint8_t fc4_types[32];
2770 } rft_id;
2771
2772 struct {
2773 uint8_t reserved;
2774 uint8_t port_id[3];
2775 uint16_t reserved2;
2776 uint8_t fc4_feature;
2777 uint8_t fc4_type;
2778 } rff_id;
2779
2780 struct {
2781 uint8_t reserved;
2782 uint8_t port_id[3];
2783 uint8_t node_name[8];
2784 } rnn_id;
2785
2786 struct {
2787 uint8_t node_name[8];
2788 uint8_t name_len;
2789 uint8_t sym_node_name[255];
2790 } rsnn_nn;
cca5335c
AV
2791
2792 struct {
577419f7 2793 uint8_t hba_identifier[8];
cca5335c
AV
2794 } ghat;
2795
2796 struct {
2797 uint8_t hba_identifier[8];
2798 uint32_t entry_count;
2799 uint8_t port_name[8];
2800 struct ct_fdmi_hba_attributes attrs;
2801 } rhba;
2802
df57caba
HM
2803 struct {
2804 uint8_t hba_identifier[8];
2805 uint32_t entry_count;
2806 uint8_t port_name[8];
2807 struct ct_fdmiv2_hba_attributes attrs;
2808 } rhba2;
2809
cca5335c
AV
2810 struct {
2811 uint8_t hba_identifier[8];
2812 struct ct_fdmi_hba_attributes attrs;
2813 } rhat;
2814
2815 struct {
2816 uint8_t port_name[8];
2817 struct ct_fdmi_port_attributes attrs;
2818 } rpa;
2819
df57caba
HM
2820 struct {
2821 uint8_t port_name[8];
2822 struct ct_fdmiv2_port_attributes attrs;
2823 } rpa2;
2824
cca5335c
AV
2825 struct {
2826 uint8_t port_name[8];
2827 } dhba;
2828
2829 struct {
2830 uint8_t port_name[8];
2831 } dhat;
2832
2833 struct {
2834 uint8_t port_name[8];
2835 } dprt;
2836
2837 struct {
2838 uint8_t port_name[8];
2839 } dpa;
d8b45213
AV
2840
2841 struct {
2842 uint8_t port_name[8];
2843 } gpsc;
e8c72ba5
CD
2844
2845 struct {
2846 uint8_t reserved;
a5d42f4c 2847 uint8_t port_id[3];
e8c72ba5 2848 } gff_id;
726b8548
QT
2849
2850 struct {
2851 uint8_t port_name[8];
2852 } gid_pn;
1da177e4
LT
2853 } req;
2854};
2855
2856/* CT command response header */
2857struct ct_rsp_hdr {
2858 struct ct_cmd_hdr header;
2859 uint16_t response;
2860 uint16_t residual;
2861 uint8_t fragment_id;
2862 uint8_t reason_code;
2863 uint8_t explanation_code;
2864 uint8_t vendor_unique;
2865};
2866
2867struct ct_sns_gid_pt_data {
2868 uint8_t control_byte;
2869 uint8_t port_id[3];
2870};
2871
a4239945
QT
2872/* It's the same for both GPN_FT and GNN_FT */
2873struct ct_sns_gpnft_rsp {
2874 struct {
2875 struct ct_cmd_hdr header;
2876 uint16_t response;
2877 uint16_t residual;
2878 uint8_t fragment_id;
2879 uint8_t reason_code;
2880 uint8_t explanation_code;
2881 uint8_t vendor_unique;
2882 };
2883 /* Assume the largest number of targets for the union */
2884 struct ct_sns_gpn_ft_data {
2885 u8 control_byte;
2886 u8 port_id[3];
2887 u32 reserved;
2888 u8 port_name[8];
2889 } entries[1];
2890};
2891
2892/* CT command response */
1da177e4
LT
2893struct ct_sns_rsp {
2894 struct ct_rsp_hdr header;
2895
2896 union {
2897 struct {
2898 uint8_t port_type;
2899 uint8_t port_id[3];
2900 uint8_t port_name[8];
2901 uint8_t sym_port_name_len;
2902 uint8_t sym_port_name[255];
2903 uint8_t node_name[8];
2904 uint8_t sym_node_name_len;
2905 uint8_t sym_node_name[255];
2906 uint8_t init_proc_assoc[8];
2907 uint8_t node_ip_addr[16];
2908 uint8_t class_of_service[4];
2909 uint8_t fc4_types[32];
2910 uint8_t ip_address[16];
2911 uint8_t fabric_port_name[8];
2912 uint8_t reserved;
2913 uint8_t hard_address[3];
2914 } ga_nxt;
2915
2916 struct {
642ef983
CD
2917 /* Assume the largest number of targets for the union */
2918 struct ct_sns_gid_pt_data
2919 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2920 } gid_pt;
2921
2922 struct {
2923 uint8_t port_name[8];
2924 } gpn_id;
2925
2926 struct {
2927 uint8_t node_name[8];
2928 } gnn_id;
2929
2930 struct {
2931 uint8_t fc4_types[32];
2932 } gft_id;
cca5335c
AV
2933
2934 struct {
2935 uint32_t entry_count;
2936 uint8_t port_name[8];
2937 struct ct_fdmi_hba_attributes attrs;
2938 } ghat;
d8b45213
AV
2939
2940 struct {
2941 uint8_t port_name[8];
2942 } gfpn_id;
2943
2944 struct {
2945 uint16_t speeds;
2946 uint16_t speed;
2947 } gpsc;
e8c72ba5
CD
2948
2949#define GFF_FCP_SCSI_OFFSET 7
d3bae931 2950#define GFF_NVME_OFFSET 23 /* type = 28h */
e8c72ba5
CD
2951 struct {
2952 uint8_t fc4_features[128];
2953 } gff_id;
726b8548
QT
2954 struct {
2955 uint8_t reserved;
2956 uint8_t port_id[3];
2957 } gid_pn;
1da177e4
LT
2958 } rsp;
2959};
2960
2961struct ct_sns_pkt {
2962 union {
2963 struct ct_sns_req req;
2964 struct ct_sns_rsp rsp;
2965 } p;
2966};
2967
a4239945
QT
2968struct ct_sns_gpnft_pkt {
2969 union {
2970 struct ct_sns_req req;
2971 struct ct_sns_gpnft_rsp rsp;
2972 } p;
2973};
2974
f352eeb7
QT
2975enum scan_flags_t {
2976 SF_SCANNING = BIT_0,
2977 SF_QUEUED = BIT_1,
2978};
2979
33b28357
QT
2980enum fc4type_t {
2981 FS_FC4TYPE_FCP = BIT_0,
2982 FS_FC4TYPE_NVME = BIT_1,
2983};
2984
a4239945
QT
2985struct fab_scan_rp {
2986 port_id_t id;
33b28357 2987 enum fc4type_t fc4type;
a4239945
QT
2988 u8 port_name[8];
2989 u8 node_name[8];
2990};
2991
2992struct fab_scan {
2993 struct fab_scan_rp *l;
2994 u32 size;
6944dccb
QT
2995 u16 scan_retry;
2996#define MAX_SCAN_RETRIES 5
f352eeb7
QT
2997 enum scan_flags_t scan_flags;
2998 struct delayed_work scan_work;
a4239945
QT
2999};
3000
1da177e4 3001/*
25985edc 3002 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
3003 */
3004#define RFT_ID_SNS_SCMD_LEN 22
3005#define RFT_ID_SNS_CMD_SIZE 60
3006#define RFT_ID_SNS_DATA_SIZE 16
3007
3008#define RNN_ID_SNS_SCMD_LEN 10
3009#define RNN_ID_SNS_CMD_SIZE 36
3010#define RNN_ID_SNS_DATA_SIZE 16
3011
3012#define GA_NXT_SNS_SCMD_LEN 6
3013#define GA_NXT_SNS_CMD_SIZE 28
3014#define GA_NXT_SNS_DATA_SIZE (620 + 16)
3015
3016#define GID_PT_SNS_SCMD_LEN 6
3017#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
3018/*
3019 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3020 * adapters.
3021 */
3022#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
3023
3024#define GPN_ID_SNS_SCMD_LEN 6
3025#define GPN_ID_SNS_CMD_SIZE 28
3026#define GPN_ID_SNS_DATA_SIZE (8 + 16)
3027
3028#define GNN_ID_SNS_SCMD_LEN 6
3029#define GNN_ID_SNS_CMD_SIZE 28
3030#define GNN_ID_SNS_DATA_SIZE (8 + 16)
3031
3032struct sns_cmd_pkt {
3033 union {
3034 struct {
3035 uint16_t buffer_length;
3036 uint16_t reserved_1;
d4556a49 3037 __le64 buffer_address __packed;
1da177e4
LT
3038 uint16_t subcommand_length;
3039 uint16_t reserved_2;
3040 uint16_t subcommand;
3041 uint16_t size;
3042 uint32_t reserved_3;
3043 uint8_t param[36];
3044 } cmd;
3045
3046 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3047 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3048 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3049 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3050 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3051 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3052 } p;
3053};
3054
5433383e
AV
3055struct fw_blob {
3056 char *name;
3057 uint32_t segs[4];
3058 const struct firmware *fw;
3059};
3060
1da177e4
LT
3061/* Return data from MBC_GET_ID_LIST call. */
3062struct gid_list_info {
3063 uint8_t al_pa;
3064 uint8_t area;
fa2a1ce5 3065 uint8_t domain;
1da177e4
LT
3066 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
3067 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 3068 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 3069};
1da177e4 3070
2c3dfe3f
SJ
3071/* NPIV */
3072typedef struct vport_info {
3073 uint8_t port_name[WWN_SIZE];
3074 uint8_t node_name[WWN_SIZE];
3075 int vp_id;
3076 uint16_t loop_id;
3077 unsigned long host_no;
3078 uint8_t port_id[3];
3079 int loop_state;
3080} vport_info_t;
3081
3082typedef struct vport_params {
3083 uint8_t port_name[WWN_SIZE];
3084 uint8_t node_name[WWN_SIZE];
3085 uint32_t options;
3086#define VP_OPTS_RETRY_ENABLE BIT_0
3087#define VP_OPTS_VP_DISABLE BIT_1
3088} vport_params_t;
3089
3090/* NPIV - return codes of VP create and modify */
3091#define VP_RET_CODE_OK 0
3092#define VP_RET_CODE_FATAL 1
3093#define VP_RET_CODE_WRONG_ID 2
3094#define VP_RET_CODE_WWPN 3
3095#define VP_RET_CODE_RESOURCES 4
3096#define VP_RET_CODE_NO_MEM 5
3097#define VP_RET_CODE_NOT_FOUND 6
3098
7b867cf7 3099struct qla_hw_data;
2afa19a9 3100struct rsp_que;
abbd8870
AV
3101/*
3102 * ISP operations
3103 */
3104struct isp_operations {
3105
3106 int (*pci_config) (struct scsi_qla_host *);
3f006ac3 3107 int (*reset_chip)(struct scsi_qla_host *);
abbd8870
AV
3108 int (*chip_diag) (struct scsi_qla_host *);
3109 void (*config_rings) (struct scsi_qla_host *);
3f006ac3 3110 int (*reset_adapter)(struct scsi_qla_host *);
abbd8870
AV
3111 int (*nvram_config) (struct scsi_qla_host *);
3112 void (*update_fw_options) (struct scsi_qla_host *);
3113 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3114
3115 char * (*pci_info_str) (struct scsi_qla_host *, char *);
df57caba 3116 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
abbd8870 3117
7d12e780 3118 irq_handler_t intr_handler;
7b867cf7
AC
3119 void (*enable_intrs) (struct qla_hw_data *);
3120 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 3121
2afa19a9 3122 int (*abort_command) (srb_t *);
9cb78c16
HR
3123 int (*target_reset) (struct fc_port *, uint64_t, int);
3124 int (*lun_reset) (struct fc_port *, uint64_t, int);
abbd8870
AV
3125 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3126 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
3127 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3128 uint8_t, uint8_t);
abbd8870
AV
3129
3130 uint16_t (*calc_req_entries) (uint16_t);
3131 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
726b8548
QT
3132 void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3133 void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
cca5335c 3134 uint32_t);
abbd8870 3135
3695310e 3136 uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
abbd8870 3137 uint32_t, uint32_t);
3695310e 3138 int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
abbd8870
AV
3139 uint32_t);
3140
3141 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c 3142
3143 int (*beacon_on) (struct scsi_qla_host *);
3144 int (*beacon_off) (struct scsi_qla_host *);
3145 void (*beacon_blink) (struct scsi_qla_host *);
854165f4 3146
3695310e 3147 void *(*read_optrom)(struct scsi_qla_host *, void *,
854165f4 3148 uint32_t, uint32_t);
3695310e 3149 int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
854165f4 3150 uint32_t);
30c47662
AV
3151
3152 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 3153 int (*start_scsi) (srb_t *);
d7459527 3154 int (*start_scsi_mq) (srb_t *);
a9083016 3155 int (*abort_isp) (struct scsi_qla_host *);
845bbb09 3156 int (*iospace_config)(struct qla_hw_data *);
8ae6d9c7 3157 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
3158};
3159
a8488abe
AV
3160/* MSI-X Support *************************************************************/
3161
3162#define QLA_MSIX_CHIP_REV_24XX 3
3163#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3164#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
3165
17e5fc58 3166#define QLA_BASE_VECTORS 2 /* default + RSP */
d7459527 3167#define QLA_MSIX_RSP_Q 0x01
093df737
QT
3168#define QLA_ATIO_VECTOR 0x02
3169#define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03
a8488abe 3170
a8488abe
AV
3171#define QLA_MIDX_DEFAULT 0
3172#define QLA_MIDX_RSP_Q 1
73208dfd 3173#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 3174#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
3175
3176struct scsi_qla_host;
3177
cdb898c5
QT
3178
3179#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3180
a8488abe
AV
3181struct qla_msix_entry {
3182 int have_irq;
d7459527 3183 int in_use;
73208dfd
AC
3184 uint32_t vector;
3185 uint16_t entry;
d7459527 3186 char name[30];
4fa18345 3187 void *handle;
cdb898c5 3188 int cpuid;
a8488abe
AV
3189};
3190
2c3dfe3f
SJ
3191#define WATCH_INTERVAL 1 /* number of seconds */
3192
0971de7f
AV
3193/* Work events. */
3194enum qla_work_type {
3195 QLA_EVT_AEN,
8a659571 3196 QLA_EVT_IDC_ACK,
ac280b67 3197 QLA_EVT_ASYNC_LOGIN,
ac280b67
AV
3198 QLA_EVT_ASYNC_LOGOUT,
3199 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584 3200 QLA_EVT_ASYNC_ADISC,
3420d36c 3201 QLA_EVT_UEVENT,
8ae6d9c7 3202 QLA_EVT_AENFX,
726b8548 3203 QLA_EVT_GPNID,
e374f9f5 3204 QLA_EVT_UNMAP,
726b8548
QT
3205 QLA_EVT_NEW_SESS,
3206 QLA_EVT_GPDB,
a5d42f4c 3207 QLA_EVT_PRLI,
726b8548 3208 QLA_EVT_GPSC,
726b8548
QT
3209 QLA_EVT_GNL,
3210 QLA_EVT_NACK,
9b3e0f4d 3211 QLA_EVT_RELOGIN,
11aea16a
QT
3212 QLA_EVT_ASYNC_PRLO,
3213 QLA_EVT_ASYNC_PRLO_DONE,
a4239945
QT
3214 QLA_EVT_GPNFT,
3215 QLA_EVT_GPNFT_DONE,
3216 QLA_EVT_GNNFT_DONE,
3217 QLA_EVT_GNNID,
3218 QLA_EVT_GFPNID,
e374f9f5 3219 QLA_EVT_SP_RETRY,
cc28e0ac 3220 QLA_EVT_IIDMA,
8777e431 3221 QLA_EVT_ELS_PLOGI,
0971de7f
AV
3222};
3223
3224
3225struct qla_work_evt {
3226 struct list_head list;
3227 enum qla_work_type type;
3228 u32 flags;
3229#define QLA_EVT_FLAG_FREE 0x1
3230
3231 union {
3232 struct {
3233 enum fc_host_event_code code;
3234 u32 data;
3235 } aen;
8a659571
AV
3236 struct {
3237#define QLA_IDC_ACK_REGS 7
3238 uint16_t mb[QLA_IDC_ACK_REGS];
3239 } idc_ack;
ac280b67
AV
3240 struct {
3241 struct fc_port *fcport;
3242#define QLA_LOGIO_LOGIN_RETRIED BIT_0
3243 u16 data[2];
3244 } logio;
3420d36c
AV
3245 struct {
3246 u32 code;
3247#define QLA_UEVENT_CODE_FW_DUMP 0
3248 } uevent;
8ae6d9c7
GM
3249 struct {
3250 uint32_t evtcode;
3251 uint32_t mbx[8];
3252 uint32_t count;
3253 } aenfx;
3254 struct {
3255 srb_t *sp;
3256 } iosb;
726b8548
QT
3257 struct {
3258 port_id_t id;
3259 } gpnid;
3260 struct {
3261 port_id_t id;
3262 u8 port_name[8];
a4239945 3263 u8 node_name[8];
726b8548 3264 void *pla;
a4239945 3265 u8 fc4_type;
726b8548
QT
3266 } new_sess;
3267 struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3268 fc_port_t *fcport;
3269 u8 opt;
3270 } fcport;
3271 struct {
3272 fc_port_t *fcport;
3273 u8 iocb[IOCB_SIZE];
3274 int type;
3275 } nack;
a4239945
QT
3276 struct {
3277 u8 fc4_type;
33b28357 3278 srb_t *sp;
a4239945 3279 } gpnft;
8ae6d9c7 3280 } u;
0971de7f
AV
3281};
3282
4d4df193
HK
3283struct qla_chip_state_84xx {
3284 struct list_head list;
3285 struct kref kref;
3286
3287 void *bus;
3288 spinlock_t access_lock;
3289 struct mutex fw_update_mutex;
3290 uint32_t fw_update;
3291 uint32_t op_fw_version;
3292 uint32_t op_fw_size;
3293 uint32_t op_fw_seq_size;
3294 uint32_t diag_fw_version;
3295 uint32_t gold_fw_version;
3296};
3297
54b9993c
AG
3298struct qla_dif_statistics {
3299 uint64_t dif_input_bytes;
3300 uint64_t dif_output_bytes;
3301 uint64_t dif_input_requests;
3302 uint64_t dif_output_requests;
3303 uint32_t dif_guard_err;
3304 uint32_t dif_ref_tag_err;
3305 uint32_t dif_app_tag_err;
3306};
3307
e5f5f6f7
HZ
3308struct qla_statistics {
3309 uint32_t total_isp_aborts;
49fd462a
HZ
3310 uint64_t input_bytes;
3311 uint64_t output_bytes;
fabbb8df
JC
3312 uint64_t input_requests;
3313 uint64_t output_requests;
3314 uint32_t control_requests;
3315
3316 uint64_t jiffies_at_last_reset;
33e79977
QT
3317 uint32_t stat_max_pend_cmds;
3318 uint32_t stat_max_qfull_cmds_alloc;
3319 uint32_t stat_max_qfull_cmds_dropped;
54b9993c
AG
3320
3321 struct qla_dif_statistics qla_dif_stats;
e5f5f6f7
HZ
3322};
3323
a9b6f722
SK
3324struct bidi_statistics {
3325 unsigned long long io_count;
3326 unsigned long long transfer_bytes;
3327};
3328
be25152c
QT
3329struct qla_tc_param {
3330 struct scsi_qla_host *vha;
3331 uint32_t blk_sz;
3332 uint32_t bufflen;
3333 struct scatterlist *sg;
3334 struct scatterlist *prot_sg;
3335 struct crc_context *ctx;
3336 uint8_t *ctx_dsd_alloced;
3337};
3338
73208dfd
AC
3339/* Multi queue support */
3340#define MBC_INITIALIZE_MULTIQ 0x1f
3341#define QLA_QUE_PAGE 0X1000
3342#define QLA_MQ_SIZE 32
73208dfd
AC
3343#define QLA_MAX_QUEUES 256
3344#define ISP_QUE_REG(ha, id) \
ecc89f25
JC
3345 ((ha->mqenable || IS_QLA83XX(ha) || \
3346 IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
da9b1d5c
AV
3347 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3348 ((void __iomem *)ha->iobase))
73208dfd
AC
3349#define QLA_REQ_QUE_ID(tag) \
3350 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3351#define QLA_DEFAULT_QUE_QOS 5
3352#define QLA_PRECONFIG_VPORTS 32
3353#define QLA_MAX_VPORTS_QLA24XX 128
3354#define QLA_MAX_VPORTS_QLA25XX 256
82de802a 3355
60a9eadb
QT
3356struct qla_tgt_counters {
3357 uint64_t qla_core_sbt_cmd;
3358 uint64_t core_qla_que_buf;
3359 uint64_t qla_core_ret_ctio;
3360 uint64_t core_qla_snd_status;
3361 uint64_t qla_core_ret_sta_ctio;
3362 uint64_t core_qla_free_cmd;
3363 uint64_t num_q_full_sent;
3364 uint64_t num_alloc_iocb_failed;
3365 uint64_t num_term_xchg_sent;
3366};
3367
82de802a
QT
3368struct qla_qpair;
3369
7b867cf7
AC
3370/* Response queue data structure */
3371struct rsp_que {
3372 dma_addr_t dma;
3373 response_t *ring;
3374 response_t *ring_ptr;
08029990
AV
3375 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
3376 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
3377 uint16_t ring_index;
3378 uint16_t out_ptr;
7c6300e3 3379 uint16_t *in_ptr; /* queue shadow in index */
7b867cf7
AC
3380 uint16_t length;
3381 uint16_t options;
7b867cf7 3382 uint16_t rid;
73208dfd
AC
3383 uint16_t id;
3384 uint16_t vp_idx;
7b867cf7 3385 struct qla_hw_data *hw;
73208dfd
AC
3386 struct qla_msix_entry *msix;
3387 struct req_que *req;
2afa19a9 3388 srb_t *status_srb; /* status continuation entry */
82de802a 3389 struct qla_qpair *qpair;
8ae6d9c7
GM
3390
3391 dma_addr_t dma_fx00;
3392 response_t *ring_fx00;
3393 uint16_t length_fx00;
3394 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3395};
1da177e4 3396
7b867cf7
AC
3397/* Request queue data structure */
3398struct req_que {
3399 dma_addr_t dma;
3400 request_t *ring;
3401 request_t *ring_ptr;
08029990
AV
3402 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
3403 uint32_t __iomem *req_q_out;
7b867cf7
AC
3404 uint16_t ring_index;
3405 uint16_t in_ptr;
7c6300e3 3406 uint16_t *out_ptr; /* queue shadow out index */
7b867cf7
AC
3407 uint16_t cnt;
3408 uint16_t length;
3409 uint16_t options;
3410 uint16_t rid;
73208dfd 3411 uint16_t id;
7b867cf7
AC
3412 uint16_t qos;
3413 uint16_t vp_idx;
73208dfd 3414 struct rsp_que *rsp;
8d93f550 3415 srb_t **outstanding_cmds;
7b867cf7 3416 uint32_t current_outstanding_cmd;
8d93f550 3417 uint16_t num_outstanding_cmds;
7b867cf7 3418 int max_q_depth;
8ae6d9c7
GM
3419
3420 dma_addr_t dma_fx00;
3421 request_t *ring_fx00;
3422 uint16_t length_fx00;
3423 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3424};
1da177e4 3425
d7459527
MH
3426/*Queue pair data structure */
3427struct qla_qpair {
3428 spinlock_t qp_lock;
3429 atomic_t ref_count;
e326d22a 3430 uint32_t lun_cnt;
82de802a
QT
3431 /*
3432 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3433 * legacy code. For other Qpair(s), it will point at qp_lock.
3434 */
3435 spinlock_t *qp_lock_ptr;
3436 struct scsi_qla_host *vha;
7c3f8fd1 3437 u32 chip_reset;
82de802a 3438
d7459527
MH
3439 /* distill these fields down to 'online=0/1'
3440 * ha->flags.eeh_busy
3441 * ha->flags.pci_channel_io_perm_failure
3442 * base_vha->loop_state
3443 */
3444 uint32_t online:1;
3445 /* move vha->flags.difdix_supported here */
3446 uint32_t difdix_supported:1;
3447 uint32_t delete_in_progress:1;
4b60c827 3448 uint32_t fw_started:1;
7c3f8fd1
QT
3449 uint32_t enable_class_2:1;
3450 uint32_t enable_explicit_conf:1;
af7bb382 3451 uint32_t use_shadow_reg:1;
d7459527
MH
3452
3453 uint16_t id; /* qp number used with FW */
d7459527 3454 uint16_t vp_idx; /* vport ID */
d7459527
MH
3455 mempool_t *srb_mempool;
3456
8abfa9e2
QT
3457 struct pci_dev *pdev;
3458 void (*reqq_start_iocbs)(struct qla_qpair *);
3459
d7459527
MH
3460 /* to do: New driver: move queues to here instead of pointers */
3461 struct req_que *req;
3462 struct rsp_que *rsp;
3463 struct atio_que *atio;
3464 struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3465 struct qla_hw_data *hw;
3466 struct work_struct q_work;
3467 struct list_head qp_list_elem; /* vha->qp_list */
e326d22a 3468 struct list_head hints_list;
82de802a 3469 uint16_t cpuid;
0691094f
QT
3470 uint16_t retry_term_cnt;
3471 uint32_t retry_term_exchg_addr;
3472 uint64_t retry_term_jiff;
60a9eadb 3473 struct qla_tgt_counters tgt_counters;
d7459527
MH
3474};
3475
9a069e19
GM
3476/* Place holder for FW buffer parameters */
3477struct qlfc_fw {
3478 void *fw_buf;
3479 dma_addr_t fw_dma;
3480 uint32_t len;
3481};
3482
0e8cd71c
SK
3483struct scsi_qlt_host {
3484 void *target_lport_ptr;
3485 struct mutex tgt_mutex;
3486 struct mutex tgt_host_action_mutex;
3487 struct qla_tgt *qla_tgt;
3488};
3489
2d70c103
NB
3490struct qlt_hw_data {
3491 /* Protected by hw lock */
2d70c103
NB
3492 uint32_t node_name_set:1;
3493
3494 dma_addr_t atio_dma; /* Physical address. */
3495 struct atio *atio_ring; /* Base virtual address */
3496 struct atio *atio_ring_ptr; /* Current address. */
3497 uint16_t atio_ring_index; /* Current index. */
3498 uint16_t atio_q_length;
aa230bc5
AE
3499 uint32_t __iomem *atio_q_in;
3500 uint32_t __iomem *atio_q_out;
2d70c103 3501
2d70c103 3502 struct qla_tgt_func_tmpl *tgt_ops;
2d70c103 3503 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
3504
3505 int saved_set;
3506 uint16_t saved_exchange_count;
3507 uint32_t saved_firmware_options_1;
3508 uint32_t saved_firmware_options_2;
3509 uint32_t saved_firmware_options_3;
3510 uint8_t saved_firmware_options[2];
3511 uint8_t saved_add_firmware_options[2];
3512
3513 uint8_t tgt_node_name[WWN_SIZE];
33e79977 3514
36c78452 3515 struct dentry *dfs_tgt_sess;
c423437e 3516 struct dentry *dfs_tgt_port_database;
09620eeb 3517 struct dentry *dfs_naqp;
c423437e 3518
33e79977
QT
3519 struct list_head q_full_list;
3520 uint32_t num_pend_cmds;
3521 uint32_t num_qfull_cmds_alloc;
3522 uint32_t num_qfull_cmds_dropped;
3523 spinlock_t q_full_lock;
3524 uint32_t leak_exchg_thresh_hold;
7560151b 3525 spinlock_t sess_lock;
09620eeb
QT
3526 int num_act_qpairs;
3527#define DEFAULT_NAQP 2
2f424b9b 3528 spinlock_t atio_lock ____cacheline_aligned;
482c9dc7 3529 struct btree_head32 host_map;
2d70c103
NB
3530};
3531
33e79977
QT
3532#define MAX_QFULL_CMDS_ALLOC 8192
3533#define Q_FULL_THRESH_HOLD_PERCENT 90
3534#define Q_FULL_THRESH_HOLD(ha) \
03e8c680 3535 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
33e79977
QT
3536
3537#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
3538
7b867cf7
AC
3539/*
3540 * Qlogic host adapter specific data structure.
3541*/
3542struct qla_hw_data {
3543 struct pci_dev *pdev;
3544 /* SRB cache. */
3545#define SRB_MIN_REQ 128
3546 mempool_t *srb_mempool;
1da177e4
LT
3547
3548 volatile struct {
1da177e4
LT
3549 uint32_t mbox_int :1;
3550 uint32_t mbox_busy :1;
1da177e4
LT
3551 uint32_t disable_risc_code_load :1;
3552 uint32_t enable_64bit_addressing :1;
3553 uint32_t enable_lip_reset :1;
1da177e4 3554 uint32_t enable_target_reset :1;
7b867cf7 3555 uint32_t enable_lip_full_login :1;
1da177e4 3556 uint32_t enable_led_scheme :1;
7190575f 3557
3d71644c
AV
3558 uint32_t msi_enabled :1;
3559 uint32_t msix_enabled :1;
d4c760c2 3560 uint32_t disable_serdes :1;
4346b149 3561 uint32_t gpsc_supported :1;
2c3dfe3f 3562 uint32_t npiv_supported :1;
85880801 3563 uint32_t pci_channel_io_perm_failure :1;
df613b96 3564 uint32_t fce_enabled :1;
1d2874de 3565 uint32_t fac_supported :1;
7190575f 3566
2533cf67 3567 uint32_t chip_reset_done :1;
cbc8eb67 3568 uint32_t running_gold_fw :1;
85880801 3569 uint32_t eeh_busy :1;
3155754a 3570 uint32_t disable_msix_handshake :1;
09ff701a 3571 uint32_t fcp_prio_enabled :1;
7190575f 3572 uint32_t isp82xx_fw_hung:1;
7d613ac6 3573 uint32_t nic_core_hung:1;
7190575f
GM
3574
3575 uint32_t quiesce_owner:1;
7d613ac6
SV
3576 uint32_t nic_core_reset_hdlr_active:1;
3577 uint32_t nic_core_reset_owner:1;
b6d0d9d5 3578 uint32_t isp82xx_no_md_cap:1;
2d70c103 3579 uint32_t host_shutting_down:1;
bf5b8ad7 3580 uint32_t idc_compl_status:1;
8ae6d9c7
GM
3581 uint32_t mr_reset_hdlr_active:1;
3582 uint32_t mr_intr_valid:1;
b0d6cabd 3583
40f3862b 3584 uint32_t dport_enabled:1;
2486c627 3585 uint32_t fawwpn_enabled:1;
b0d6cabd 3586 uint32_t exlogins_enabled:1;
2f56a7f1 3587 uint32_t exchoffld_enabled:1;
15f30a57 3588
ec7193e2
QT
3589 uint32_t lip_ae:1;
3590 uint32_t n2n_ae:1;
15f30a57 3591 uint32_t fw_started:1;
ec7193e2 3592 uint32_t fw_init_done:1;
e4e3a2ce
QT
3593
3594 uint32_t detected_lr_sfp:1;
3595 uint32_t using_lr_setting:1;
9cd883f0 3596 uint32_t rida_fmt2:1;
b2000805 3597 uint32_t purge_mbox:1;
8777e431 3598 uint32_t n2n_bigger:1;
3f006ac3
MH
3599 uint32_t secure_adapter:1;
3600 uint32_t secure_fw:1;
1da177e4
LT
3601 } flags;
3602
d1e3635a 3603 uint16_t max_exchg;
1f4c7c38 3604 uint16_t long_range_distance; /* 32G & above */
e4e3a2ce
QT
3605#define LR_DISTANCE_5K 1
3606#define LR_DISTANCE_10K 0
3607
fa2a1ce5 3608 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
3609 * acquire it before doing any IO to the card, eg with RD_REG*() and
3610 * WRT_REG*() for the duration of your entire commandtransaction.
3611 *
3612 * This spinlock is of lower priority than the io request lock.
3613 */
1da177e4 3614
7b867cf7 3615 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 3616 int bars;
09483916 3617 int mem_only;
f73cb695 3618 device_reg_t *iobase; /* Base I/O address */
3776541d 3619 resource_size_t pio_address;
fa2a1ce5 3620
7b867cf7 3621#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
3622 dma_addr_t bar0_hdl;
3623
3624 void __iomem *cregbase;
3625 dma_addr_t bar2_hdl;
3626#define BAR0_LEN_FX00 (1024 * 1024)
3627#define BAR2_LEN_FX00 (128 * 1024)
3628
3629 uint32_t rqstq_intr_code;
3630 uint32_t mbx_intr_code;
3631 uint32_t req_que_len;
3632 uint32_t rsp_que_len;
3633 uint32_t req_que_off;
3634 uint32_t rsp_que_off;
3635
3636 /* Multi queue data structs */
f73cb695
CD
3637 device_reg_t *mqiobase;
3638 device_reg_t *msixbase;
73208dfd
AC
3639 uint16_t msix_count;
3640 uint8_t mqenable;
3641 struct req_que **req_q_map;
3642 struct rsp_que **rsp_q_map;
d7459527 3643 struct qla_qpair **queue_pair_map;
73208dfd
AC
3644 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3645 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
d7459527
MH
3646 unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3647 / sizeof(unsigned long)];
2afa19a9
AC
3648 uint8_t max_req_queues;
3649 uint8_t max_rsp_queues;
d7459527 3650 uint8_t max_qpairs;
b95b9452 3651 uint8_t num_qpairs;
d7459527 3652 struct qla_qpair *base_qpair;
73208dfd
AC
3653 struct qla_npiv_entry *npiv_info;
3654 uint16_t nvram_npiv_size;
1da177e4 3655
7b867cf7
AC
3656 uint16_t switch_cap;
3657#define FLOGI_SEQ_DEL BIT_8
3658#define FLOGI_MID_SUPPORT BIT_10
3659#define FLOGI_VSAN_SUPPORT BIT_12
3660#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
3661
3662 uint8_t port_no; /* Physical port of adapter */
ead03855 3663 uint8_t exch_starvation;
e5b68a61 3664
7b867cf7
AC
3665 /* Timeout timers. */
3666 uint8_t loop_down_abort_time; /* port down timer */
3667 atomic_t loop_down_timer; /* loop down timer */
3668 uint8_t link_down_timeout; /* link down timeout */
3669 uint16_t max_loop_id;
642ef983 3670 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 3671
1da177e4 3672 uint16_t fb_rev;
7b867cf7 3673 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 3674
d8b45213 3675#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
3676#define PORT_SPEED_1GB 0x00
3677#define PORT_SPEED_2GB 0x01
4910b524 3678#define PORT_SPEED_AUTO 0x02
7b867cf7
AC
3679#define PORT_SPEED_4GB 0x03
3680#define PORT_SPEED_8GB 0x04
6246b8a1 3681#define PORT_SPEED_16GB 0x05
f73cb695 3682#define PORT_SPEED_32GB 0x06
ecc89f25 3683#define PORT_SPEED_64GB 0x07
3a03eb79 3684#define PORT_SPEED_10GB 0x13
7b867cf7 3685 uint16_t link_data_rate; /* F/W operating speed */
4910b524 3686 uint16_t set_data_rate; /* Set by user */
1da177e4
LT
3687
3688 uint8_t current_topology;
3689 uint8_t prev_topology;
3690#define ISP_CFG_NL 1
3691#define ISP_CFG_N 2
3692#define ISP_CFG_FL 4
3693#define ISP_CFG_F 8
3694
7b867cf7 3695 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
3696#define LOOP 0
3697#define P2P 1
3698#define LOOP_P2P 2
3699#define P2P_LOOP 3
1da177e4 3700 uint8_t interrupts_on;
7b867cf7 3701 uint32_t isp_abort_cnt;
7b867cf7
AC
3702#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3703#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 3704#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
3705#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3706#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 3707#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
2c5bbbb2 3708#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
2b48992f 3709#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
ecc89f25
JC
3710#define PCI_DEVICE_ID_QLOGIC_ISP2061 0x2061
3711#define PCI_DEVICE_ID_QLOGIC_ISP2081 0x2081
3712#define PCI_DEVICE_ID_QLOGIC_ISP2089 0x2089
3713#define PCI_DEVICE_ID_QLOGIC_ISP2281 0x2281
3714#define PCI_DEVICE_ID_QLOGIC_ISP2289 0x2289
2c5bbbb2 3715
9e052e2d 3716 uint32_t isp_type;
7b867cf7
AC
3717#define DT_ISP2100 BIT_0
3718#define DT_ISP2200 BIT_1
3719#define DT_ISP2300 BIT_2
3720#define DT_ISP2312 BIT_3
3721#define DT_ISP2322 BIT_4
3722#define DT_ISP6312 BIT_5
3723#define DT_ISP6322 BIT_6
3724#define DT_ISP2422 BIT_7
3725#define DT_ISP2432 BIT_8
3726#define DT_ISP5422 BIT_9
3727#define DT_ISP5432 BIT_10
3728#define DT_ISP2532 BIT_11
3729#define DT_ISP8432 BIT_12
3a03eb79 3730#define DT_ISP8001 BIT_13
a9083016 3731#define DT_ISP8021 BIT_14
6246b8a1
GM
3732#define DT_ISP2031 BIT_15
3733#define DT_ISP8031 BIT_16
8ae6d9c7 3734#define DT_ISPFX00 BIT_17
7ec0effd 3735#define DT_ISP8044 BIT_18
f73cb695 3736#define DT_ISP2071 BIT_19
2c5bbbb2 3737#define DT_ISP2271 BIT_20
2b48992f 3738#define DT_ISP2261 BIT_21
ecc89f25
JC
3739#define DT_ISP2061 BIT_22
3740#define DT_ISP2081 BIT_23
3741#define DT_ISP2089 BIT_24
3742#define DT_ISP2281 BIT_25
3743#define DT_ISP2289 BIT_26
3744#define DT_ISP_LAST (DT_ISP2289 << 1)
7b867cf7 3745
9e052e2d 3746 uint32_t device_type;
e02587d7 3747#define DT_T10_PI BIT_25
7b867cf7
AC
3748#define DT_IIDMA BIT_26
3749#define DT_FWI2 BIT_27
3750#define DT_ZIO_SUPPORTED BIT_28
3751#define DT_OEM_001 BIT_29
3752#define DT_ISP2200A BIT_30
3753#define DT_EXTENDED_IDS BIT_31
9e052e2d
JC
3754
3755#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
7b867cf7
AC
3756#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3757#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3758#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3759#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3760#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3761#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3762#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3763#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3764#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3765#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3766#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3767#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3768#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 3769#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 3770#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 3771#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 3772#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
3773#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3774#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 3775#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 3776#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
2c5bbbb2 3777#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
2b48992f 3778#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
ecc89f25
JC
3779#define IS_QLA2081(ha) (DT_MASK(ha) & DT_ISP2081)
3780#define IS_QLA2281(ha) (DT_MASK(ha) & DT_ISP2281)
7b867cf7
AC
3781
3782#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3783 IS_QLA6312(ha) || IS_QLA6322(ha))
3784#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3785#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3786#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 3787#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 3788#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2b48992f 3789#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
ecc89f25 3790#define IS_QLA28XX(ha) (IS_QLA2081(ha) || IS_QLA2281(ha))
7b867cf7
AC
3791#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3792 IS_QLA84XX(ha))
6246b8a1 3793#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
3794 IS_QLA8031(ha) || IS_QLA8044(ha))
3795#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 3796#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 3797 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 3798 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
ecc89f25
JC
3799 IS_QLA8044(ha) || IS_QLA27XX(ha) || \
3800 IS_QLA28XX(ha))
fd564b5d 3801#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3802 IS_QLA27XX(ha) || IS_QLA28XX(ha))
b77ed25c 3803#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695 3804#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3805 IS_QLA27XX(ha) || IS_QLA28XX(ha))
f73cb695 3806#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3807 IS_QLA27XX(ha) || IS_QLA28XX(ha))
ac280b67 3808#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 3809
e02587d7 3810#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
3811#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3812#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3813#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3814#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3815#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 3816#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695 3817#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
ecc89f25
JC
3818 IS_QLA27XX(ha) || IS_QLA28XX(ha))
3819#define IS_BIDI_CAPABLE(ha) \
3820 (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
81178772
SK
3821/* Bit 21 of fw_attributes decides the MCTP capabilities */
3822#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3823 ((ha)->fw_attributes_ext[0] & BIT_0))
b20f02e1
HM
3824#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3825#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8 3826#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
ecc89f25
JC
3827#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3828 IS_QLA28XX(ha))
9e522cd8
AE
3829#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3830 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
ecc89f25
JC
3831#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3832 IS_QLA28XX(ha))
33c36c0a 3833#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
ecc89f25
JC
3834#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha) || IS_QLA28XX(ha))
3835#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3836 IS_QLA28XX(ha))
3837#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3838 IS_QLA28XX(ha))
99e1b683 3839#define IS_EXCHG_OFFLD_CAPABLE(ha) \
ecc89f25 3840 (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
99e1b683 3841#define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
ecc89f25
JC
3842 (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3843 IS_QLA27XX(ha) || IS_QLA28XX(ha))
a4239945 3844#define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
ecc89f25 3845 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1da177e4
LT
3846
3847 /* HBA serial number */
3848 uint8_t serial0;
3849 uint8_t serial1;
3850 uint8_t serial2;
3851
3852 /* NVRAM configuration data */
7b867cf7 3853#define MAX_NVRAM_SIZE 4096
c1c7178c 3854#define VPD_OFFSET (MAX_NVRAM_SIZE / 2)
3d71644c 3855 uint16_t nvram_size;
1da177e4 3856 uint16_t nvram_base;
281afe19 3857 void *nvram;
6f641790 3858 uint16_t vpd_size;
3859 uint16_t vpd_base;
281afe19 3860 void *vpd;
1da177e4
LT
3861
3862 uint16_t loop_reset_delay;
1da177e4
LT
3863 uint8_t retry_count;
3864 uint8_t login_timeout;
3865 uint16_t r_a_tov;
3866 int port_down_retry_count;
1da177e4 3867 uint8_t mbx_count;
8ae6d9c7 3868 uint8_t aen_mbx_count;
b2000805
QT
3869 atomic_t num_pend_mbx_stage1;
3870 atomic_t num_pend_mbx_stage2;
3871 atomic_t num_pend_mbx_stage3;
0eaaca4c 3872 uint16_t frame_payload_size;
1da177e4 3873
7b867cf7 3874 uint32_t login_retry_count;
1da177e4
LT
3875 /* SNS command interfaces. */
3876 ms_iocb_entry_t *ms_iocb;
3877 dma_addr_t ms_iocb_dma;
3878 struct ct_sns_pkt *ct_sns;
3879 dma_addr_t ct_sns_dma;
3880 /* SNS command interfaces for 2200. */
3881 struct sns_cmd_pkt *sns_cmd;
3882 dma_addr_t sns_cmd_dma;
3883
e4e3a2ce 3884#define SFP_DEV_SIZE 512
7b867cf7
AC
3885#define SFP_BLOCK_SIZE 64
3886 void *sfp_data;
3887 dma_addr_t sfp_data_dma;
88729e53 3888
3f006ac3
MH
3889 void *flt;
3890 dma_addr_t flt_dma;
3891
b5d0329f 3892#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3893 void *xgmac_data;
3894 dma_addr_t xgmac_data_dma;
3895
b5d0329f 3896#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3897 void *dcbx_tlv;
3898 dma_addr_t dcbx_tlv_dma;
3899
39a11240 3900 struct task_struct *dpc_thread;
1da177e4
LT
3901 uint8_t dpc_active; /* DPC routine is active */
3902
1da177e4
LT
3903 dma_addr_t gid_list_dma;
3904 struct gid_list_info *gid_list;
abbd8870 3905 int gid_list_info_size;
1da177e4 3906
fa2a1ce5 3907 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3908#define DMA_POOL_SIZE 256
1da177e4
LT
3909 struct dma_pool *s_dma_pool;
3910
3911 dma_addr_t init_cb_dma;
3d71644c
AV
3912 init_cb_t *init_cb;
3913 int init_cb_size;
b64b0e8f
AV
3914 dma_addr_t ex_init_cb_dma;
3915 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3916
5ff1d584
AV
3917 void *async_pd;
3918 dma_addr_t async_pd_dma;
3919
b0d6cabd
HM
3920#define ENABLE_EXTENDED_LOGIN BIT_7
3921
3922 /* Extended Logins */
3923 void *exlogin_buf;
3924 dma_addr_t exlogin_buf_dma;
3925 int exlogin_size;
3926
2f56a7f1
HM
3927#define ENABLE_EXCHANGE_OFFLD BIT_2
3928
3929 /* Exchange Offload */
3930 void *exchoffld_buf;
3931 dma_addr_t exchoffld_buf_dma;
3932 int exchoffld_size;
3933 int exchoffld_count;
3934
8777e431
QT
3935 /* n2n */
3936 struct els_plogi_payload plogi_els_payld;
3937
a4239945 3938 void *swl;
7a67735b 3939
1da177e4 3940 /* These are used by mailbox operations. */
8ae6d9c7
GM
3941 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3942 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3943 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3944
3945 mbx_cmd_t *mcp;
8ae6d9c7
GM
3946 struct mbx_cmd_32 *mcp32;
3947
1da177e4 3948 unsigned long mbx_cmd_flags;
7b867cf7
AC
3949#define MBX_INTERRUPT 1
3950#define MBX_INTR_WAIT 2
1da177e4
LT
3951#define MBX_UPDATE_FLASH_ACTIVE 3
3952
7b867cf7 3953 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3954 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
d7459527 3955 struct mutex mq_lock; /* multi-queue synchronization */
7b867cf7 3956 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3957 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3958 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3959 struct completion lb_portup_comp; /* Used to wait for link up during
3960 * loopback */
3961#define DCBX_COMP_TIMEOUT 20
3962#define LB_PORTUP_COMP_TIMEOUT 10
3963
23f2ebd1 3964 int notify_dcbx_comp;
f356bef1 3965 int notify_lb_portup_comp;
a9b6f722 3966 struct mutex selflogin_lock;
1da177e4 3967
1da177e4 3968 /* Basic firmware related information. */
1da177e4
LT
3969 uint16_t fw_major_version;
3970 uint16_t fw_minor_version;
3971 uint16_t fw_subminor_version;
3972 uint16_t fw_attributes;
6246b8a1 3973 uint16_t fw_attributes_h;
03aaa89f 3974#define FW_ATTR_H_NVME_FBURST BIT_1
171e4909
GM
3975#define FW_ATTR_H_NVME BIT_10
3976#define FW_ATTR_H_NVME_UPDATED BIT_14
3977
6246b8a1 3978 uint16_t fw_attributes_ext[2];
1da177e4
LT
3979 uint32_t fw_memory_size;
3980 uint32_t fw_transfer_size;
441d1072
AV
3981 uint32_t fw_srisc_address;
3982#define RISC_START_ADDRESS_2100 0x1000
3983#define RISC_START_ADDRESS_2300 0x800
3984#define RISC_START_ADDRESS_2400 0x100000
03e8c680
QT
3985
3986 uint16_t orig_fw_tgt_xcb_count;
3987 uint16_t cur_fw_tgt_xcb_count;
3988 uint16_t orig_fw_xcb_count;
3989 uint16_t cur_fw_xcb_count;
3990 uint16_t orig_fw_iocb_count;
3991 uint16_t cur_fw_iocb_count;
3992 uint16_t fw_max_fcf_count;
1da177e4 3993
f73cb695
CD
3994 uint32_t fw_shared_ram_start;
3995 uint32_t fw_shared_ram_end;
ad1ef177
JC
3996 uint32_t fw_ddr_ram_start;
3997 uint32_t fw_ddr_ram_end;
f73cb695 3998
7b867cf7 3999 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 4000 uint8_t fw_seriallink_options[4];
3d71644c 4001 uint16_t fw_seriallink_options24[4];
1da177e4 4002
2a3192a3 4003 uint8_t serdes_version[3];
55a96158 4004 uint8_t mpi_version[3];
3a03eb79 4005 uint32_t mpi_capabilities;
55a96158 4006 uint8_t phy_version[3];
03aa868c 4007 uint8_t pep_version[3];
3a03eb79 4008
f73cb695 4009 /* Firmware dump template */
a28d9e4e
JC
4010 struct fwdt {
4011 void *template;
4012 ulong length;
4013 ulong dump_size;
4014 } fwdt[2];
a7a167bf
AV
4015 struct qla2xxx_fw_dump *fw_dump;
4016 uint32_t fw_dump_len;
a4226ec3 4017 u32 fw_dump_alloc_len;
2a3192a3
JC
4018 bool fw_dumped;
4019 bool fw_dump_mpi;
61f098dd
HP
4020 unsigned long fw_dump_cap_flags;
4021#define RISC_PAUSE_CMPL 0
4022#define DMA_SHUTDOWN_CMPL 1
4023#define ISP_RESET_CMPL 2
4024#define RISC_RDY_AFT_RESET 3
4025#define RISC_SRAM_DUMP_CMPL 4
4026#define RISC_EXT_MEM_DUMP_CMPL 5
d14e72fb
HM
4027#define ISP_MBX_RDY 6
4028#define ISP_SOFT_RESET_CMPL 7
1da177e4 4029 int fw_dump_reading;
edaa5c74 4030 int prev_minidump_failed;
a7a167bf
AV
4031 dma_addr_t eft_dma;
4032 void *eft;
81178772
SK
4033/* Current size of mctp dump is 0x086064 bytes */
4034#define MCTP_DUMP_SIZE 0x086064
4035 dma_addr_t mctp_dump_dma;
4036 void *mctp_dump;
4037 int mctp_dumped;
4038 int mctp_dump_reading;
bb99de67 4039 uint32_t chain_offset;
df613b96
AV
4040 struct dentry *dfs_dir;
4041 struct dentry *dfs_fce;
ce1025cd 4042 struct dentry *dfs_tgt_counters;
03e8c680 4043 struct dentry *dfs_fw_resource_cnt;
ce1025cd 4044
df613b96
AV
4045 dma_addr_t fce_dma;
4046 void *fce;
4047 uint32_t fce_bufs;
4048 uint16_t fce_mb[8];
4049 uint64_t fce_wr, fce_rd;
4050 struct mutex fce_mutex;
4051
3d71644c 4052 uint32_t pci_attr;
a8488abe 4053 uint16_t chip_revision;
1da177e4
LT
4054
4055 uint16_t product_id[4];
4056
4057 uint8_t model_number[16+1];
1ee27146 4058 char model_desc[80];
cca5335c 4059 uint8_t adapter_id[16+1];
1da177e4 4060
854165f4 4061 /* Option ROM information. */
4062 char *optrom_buffer;
4063 uint32_t optrom_size;
4064 int optrom_state;
4065#define QLA_SWAITING 0
4066#define QLA_SREADING 1
4067#define QLA_SWRITING 2
b7cc176c
JC
4068 uint32_t optrom_region_start;
4069 uint32_t optrom_region_size;
7a8ab9c8 4070 struct mutex optrom_mutex;
854165f4 4071
7b867cf7 4072/* PCI expansion ROM image information. */
30c47662
AV
4073#define ROM_CODE_TYPE_BIOS 0
4074#define ROM_CODE_TYPE_FCODE 1
4075#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
4076 uint8_t bios_revision[2];
4077 uint8_t efi_revision[2];
4078 uint8_t fcode_revision[16];
30c47662
AV
4079 uint32_t fw_revision[4];
4080
0f2d962f
MI
4081 uint32_t gold_fw_version[4];
4082
3a03eb79
AV
4083 /* Offsets for flash/nvram access (set to ~0 if not used). */
4084 uint32_t flash_conf_off;
4085 uint32_t flash_data_off;
4086 uint32_t nvram_conf_off;
4087 uint32_t nvram_data_off;
4088
7d232c74 4089 uint32_t fdt_wrt_disable;
7ec0effd 4090 uint32_t fdt_wrt_enable;
7d232c74
AV
4091 uint32_t fdt_erase_cmd;
4092 uint32_t fdt_block_size;
4093 uint32_t fdt_unprotect_sec_cmd;
4094 uint32_t fdt_protect_sec_cmd;
7ec0effd 4095 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 4096
5fa8774c
JC
4097 struct {
4098 uint32_t flt_region_flt;
4099 uint32_t flt_region_fdt;
4100 uint32_t flt_region_boot;
4101 uint32_t flt_region_boot_sec;
4102 uint32_t flt_region_fw;
4103 uint32_t flt_region_fw_sec;
4104 uint32_t flt_region_vpd_nvram;
4105 uint32_t flt_region_vpd_nvram_sec;
4106 uint32_t flt_region_vpd;
4107 uint32_t flt_region_vpd_sec;
4108 uint32_t flt_region_nvram;
4109 uint32_t flt_region_nvram_sec;
4110 uint32_t flt_region_npiv_conf;
4111 uint32_t flt_region_gold_fw;
4112 uint32_t flt_region_fcp_prio;
4113 uint32_t flt_region_bootload;
4114 uint32_t flt_region_img_status_pri;
4115 uint32_t flt_region_img_status_sec;
4116 uint32_t flt_region_aux_img_status_pri;
4117 uint32_t flt_region_aux_img_status_sec;
4118 };
4243c115 4119 uint8_t active_image;
c00d8994 4120
1da177e4 4121 /* Needed for BEACON */
7b867cf7
AC
4122 uint16_t beacon_blink_led;
4123 uint8_t beacon_color_state;
f6df144c 4124#define QLA_LED_GRN_ON 0x01
4125#define QLA_LED_YLW_ON 0x02
4126#define QLA_LED_ABR_ON 0x04
4127#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
4128 /* ISP2322: red, green, amber. */
7b867cf7
AC
4129 uint16_t zio_mode;
4130 uint16_t zio_timer;
a8488abe 4131
73208dfd 4132 struct qla_msix_entry *msix_entries;
2c3dfe3f 4133
7b867cf7
AC
4134 struct list_head vp_list; /* list of VP */
4135 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4136 sizeof(unsigned long)];
4137 uint16_t num_vhosts; /* number of vports created */
4138 uint16_t num_vsans; /* number of vsan created */
4139 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
4140 int cur_vport_count;
4141
4142 struct qla_chip_state_84xx *cs84xx;
7b867cf7 4143 struct isp_operations *isp_ops;
68ca949c 4144 struct workqueue_struct *wq;
9a069e19 4145 struct qlfc_fw fw_buf;
09ff701a
SR
4146
4147 /* FCP_CMND priority support */
4148 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
4149
4150 struct dma_pool *dl_dma_pool;
4151#define DSD_LIST_DMA_POOL_SIZE 512
4152
4153 struct dma_pool *fcp_cmnd_dma_pool;
4154 mempool_t *ctx_mempool;
4155#define FCP_CMND_DMA_POOL_SIZE 512
4156
8dfa4b5a
BVA
4157 void __iomem *nx_pcibase; /* Base I/O address */
4158 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
4159 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
4160
4161 uint32_t crb_win;
4162 uint32_t curr_window;
4163 uint32_t ddr_mn_window;
4164 unsigned long mn_win_crb;
4165 unsigned long ms_win_crb;
4166 int qdr_sn_window;
7d613ac6
SV
4167 uint32_t fcoe_dev_init_timeout;
4168 uint32_t fcoe_reset_timeout;
a9083016
GM
4169 rwlock_t hw_lock;
4170 uint16_t portnum; /* port number */
4171 int link_width;
4172 struct fw_blob *hablob;
4173 struct qla82xx_legacy_intr_set nx_legacy_intr;
4174
4175 uint16_t gbl_dsd_inuse;
4176 uint16_t gbl_dsd_avail;
4177 struct list_head gbl_dsd_list;
4178#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
4179
4180 uint8_t fw_type;
4181 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
4182
4183 uint32_t md_template_size;
4184 void *md_tmplt_hdr;
4185 dma_addr_t md_tmplt_hdr_dma;
4186 void *md_dump;
4187 uint32_t md_dump_size;
2d70c103 4188
5f16b331 4189 void *loop_id_map;
7d613ac6
SV
4190
4191 /* QLA83XX IDC specific fields */
4192 uint32_t idc_audit_ts;
454073c9 4193 uint32_t idc_extend_tmo;
7d613ac6
SV
4194
4195 /* DPC low-priority workqueue */
4196 struct workqueue_struct *dpc_lp_wq;
4197 struct work_struct idc_aen;
4198 /* DPC high-priority workqueue */
4199 struct workqueue_struct *dpc_hp_wq;
4200 struct work_struct nic_core_reset;
4201 struct work_struct idc_state_handler;
4202 struct work_struct nic_core_unrecoverable;
f3ddac19 4203 struct work_struct board_disable;
7d613ac6 4204
8ae6d9c7 4205 struct mr_data_fx00 mr;
b2000805 4206 uint32_t chip_reset;
8ae6d9c7 4207
2d70c103 4208 struct qlt_hw_data tgt;
a1b23c5a 4209 int allow_cna_fw_dump;
1f4c7c38 4210 uint32_t fw_ability_mask;
72a92df2
JC
4211 uint16_t min_supported_speed;
4212 uint16_t max_supported_speed;
deeae7a6 4213
50b81275
GM
4214 /* DMA pool for the DIF bundling buffers */
4215 struct dma_pool *dif_bundl_pool;
4216 #define DIF_BUNDLING_DMA_POOL_SIZE 1024
4217 struct {
4218 struct {
4219 struct list_head head;
4220 uint count;
4221 } good;
4222 struct {
4223 struct list_head head;
4224 uint count;
4225 } unusable;
4226 } pool;
4227
4228 unsigned long long dif_bundle_crossed_pages;
4229 unsigned long long dif_bundle_reads;
4230 unsigned long long dif_bundle_writes;
4231 unsigned long long dif_bundle_kallocs;
4232 unsigned long long dif_bundle_dma_allocs;
4233
deeae7a6
DG
4234 atomic_t nvme_active_aen_cnt;
4235 uint16_t nvme_last_rptd_aen; /* Last recorded aen count */
8b4673ba
QT
4236
4237 atomic_t zio_threshold;
4238 uint16_t last_zio_threshold;
5fa8774c 4239
4825034a 4240#define DEFAULT_ZIO_THRESHOLD 5
7b867cf7
AC
4241};
4242
5fa8774c
JC
4243struct active_regions {
4244 uint8_t global;
4245 struct {
4246 uint8_t board_config;
4247 uint8_t vpd_nvram;
4248 uint8_t npiv_config_0_1;
4249 uint8_t npiv_config_2_3;
4250 } aux;
4251};
4252
1f4c7c38
JC
4253#define FW_ABILITY_MAX_SPEED_MASK 0xFUL
4254#define FW_ABILITY_MAX_SPEED_16G 0x0
4255#define FW_ABILITY_MAX_SPEED_32G 0x1
4256#define FW_ABILITY_MAX_SPEED(ha) \
4257 (ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4258
4910b524
AG
4259#define QLA_GET_DATA_RATE 0
4260#define QLA_SET_DATA_RATE_NOLR 1
4261#define QLA_SET_DATA_RATE_LR 2 /* Set speed and initiate LR */
4262
7b867cf7
AC
4263/*
4264 * Qlogic scsi host structure
4265 */
4266typedef struct scsi_qla_host {
4267 struct list_head list;
4268 struct list_head vp_fcports; /* list of fcports */
4269 struct list_head work_list;
f999f4c1 4270 spinlock_t work_lock;
ec7193e2 4271 struct work_struct iocb_work;
f999f4c1 4272
7b867cf7
AC
4273 /* Commonly used flags and state information. */
4274 struct Scsi_Host *host;
4275 unsigned long host_no;
4276 uint8_t host_str[16];
4277
4278 volatile struct {
4279 uint32_t init_done :1;
4280 uint32_t online :1;
7b867cf7
AC
4281 uint32_t reset_active :1;
4282
4283 uint32_t management_server_logged_in :1;
4284 uint32_t process_response_queue :1;
bad75002 4285 uint32_t difdix_supported:1;
feafb7b1 4286 uint32_t delete_progress:1;
8ae6d9c7
GM
4287
4288 uint32_t fw_tgt_reported:1;
969a6199 4289 uint32_t bbcr_enable:1;
d7459527 4290 uint32_t qpairs_available:1;
d65237c7
SC
4291 uint32_t qpairs_req_created:1;
4292 uint32_t qpairs_rsp_created:1;
a5d42f4c 4293 uint32_t nvme_enabled:1;
03aaa89f 4294 uint32_t nvme_first_burst:1;
7b867cf7
AC
4295 } flags;
4296
4297 atomic_t loop_state;
4298#define LOOP_TIMEOUT 1
4299#define LOOP_DOWN 2
4300#define LOOP_UP 3
4301#define LOOP_UPDATE 4
4302#define LOOP_READY 5
4303#define LOOP_DEAD 6
4304
4005a995 4305 unsigned long relogin_jif;
7b867cf7
AC
4306 unsigned long dpc_flags;
4307#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
4308#define RESET_ACTIVE 1
4309#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
4310#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
4311#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
4312#define LOOP_RESYNC_ACTIVE 5
4313#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
4314#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
4315#define RELOGIN_NEEDED 8
4316#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
4317#define ISP_ABORT_RETRY 10 /* ISP aborted. */
4318#define BEACON_BLINK_NEEDED 11
4319#define REGISTER_FDMI_NEEDED 12
4320#define FCPORT_UPDATE_NEEDED 13
4321#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
4322#define UNLOADING 15
4323#define NPIV_CONFIG_NEEDED 16
a9083016
GM
4324#define ISP_UNRECOVERABLE 17
4325#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 4326#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 4327#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
48acad09 4328#define N2N_LINK_RESET 21
50280c01
CD
4329#define PORT_UPDATE_NEEDED 22
4330#define FX00_RESET_RECOVERY 23
4331#define FX00_TARGET_SCAN 24
4332#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 4333#define FX00_HOST_INFO_RESEND 26
d7459527 4334#define QPAIR_ONLINE_CHECK_NEEDED 27
8b4673ba 4335#define SET_NVME_ZIO_THRESHOLD_NEEDED 28
e4e3a2ce 4336#define DETECT_SFP_CHANGE 29
c0c462c8 4337#define N2N_LOGIN_NEEDED 30
9b3e0f4d 4338#define IOCB_WORK_ACTIVE 31
8b4673ba 4339#define SET_ZIO_THRESHOLD_NEEDED 32
3f006ac3 4340#define ISP_ABORT_TO_ROM 33
7b867cf7 4341
232792b6
JL
4342 unsigned long pci_flags;
4343#define PFLG_DISCONNECTED 0 /* PCI device removed */
beb9e315 4344#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
6b383979 4345#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
232792b6 4346
7b867cf7 4347 uint32_t device_flags;
ddb9b126
SS
4348#define SWITCH_FOUND BIT_0
4349#define DFLG_NO_CABLE BIT_1
a9083016 4350#define DFLG_DEV_FAILED BIT_5
7b867cf7 4351
7b867cf7
AC
4352 /* ISP configuration data. */
4353 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
4354 uint16_t self_login_loop_id; /* host adapter loop id
4355 * get it on self login
4356 */
4357 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
4358 * no need of allocating it for
4359 * each command
4360 */
7b867cf7
AC
4361
4362 port_id_t d_id; /* Host adapter port id */
4363 uint8_t marker_needed;
4364 uint16_t mgmt_svr_loop_id;
4365
4366
4367
7b867cf7
AC
4368 /* Timeout timers. */
4369 uint8_t loop_down_abort_time; /* port down timer */
4370 atomic_t loop_down_timer; /* loop down timer */
4371 uint8_t link_down_timeout; /* link down timeout */
4372
4373 uint32_t timer_active;
4374 struct timer_list timer;
4375
4376 uint8_t node_name[WWN_SIZE];
4377 uint8_t port_name[WWN_SIZE];
4378 uint8_t fabric_node_name[WWN_SIZE];
bad7001c 4379
a5d42f4c 4380 struct nvme_fc_local_port *nvme_local_port;
5621b0dd 4381 struct completion nvme_del_done;
a5d42f4c 4382
bad7001c
AV
4383 uint16_t fcoe_vlan_id;
4384 uint16_t fcoe_fcf_idx;
4385 uint8_t fcoe_vn_port_mac[6];
4386
8b2f5ff3
SN
4387 /* list of commands waiting on workqueue */
4388 struct list_head qla_cmd_list;
4389 struct list_head qla_sess_op_cmd_list;
41dc529a 4390 struct list_head unknown_atio_list;
8b2f5ff3 4391 spinlock_t cmd_list_lock;
41dc529a 4392 struct delayed_work unknown_atio_work;
8b2f5ff3 4393
df673274
AP
4394 /* Counter to detect races between ELS and RSCN events */
4395 atomic_t generation_tick;
4396 /* Time when global fcport update has been scheduled */
4397 int total_fcport_update_gen;
71cdc079
AP
4398 /* List of pending LOGOs, protected by tgt_mutex */
4399 struct list_head logo_list;
b7bd104e
AP
4400 /* List of pending PLOGI acks, protected by hw lock */
4401 struct list_head plogi_ack_list;
df673274 4402
d7459527
MH
4403 struct list_head qp_list;
4404
7ec0effd 4405 uint32_t vp_abort_cnt;
7b867cf7 4406
2c3dfe3f 4407 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f 4408 uint16_t vp_idx; /* vport ID */
d7459527 4409 struct qla_qpair *qpair; /* base qpair */
2c3dfe3f 4410
2c3dfe3f 4411 unsigned long vp_flags;
2c3dfe3f
SJ
4412#define VP_IDX_ACQUIRED 0 /* bit no 0 */
4413#define VP_CREATE_NEEDED 1
4414#define VP_BIND_NEEDED 2
4415#define VP_DELETE_NEEDED 3
4416#define VP_SCR_NEEDED 4 /* State Change Request registration */
ded6411f 4417#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
2c3dfe3f
SJ
4418 atomic_t vp_state;
4419#define VP_OFFLINE 0
4420#define VP_ACTIVE 1
4421#define VP_FAILED 2
4422// #define VP_DISABLE 3
4423 uint16_t vp_err_state;
4424 uint16_t vp_prev_err_state;
4425#define VP_ERR_UNKWN 0
4426#define VP_ERR_PORTDWN 1
4427#define VP_ERR_FAB_UNSUPPORTED 2
4428#define VP_ERR_FAB_NORESOURCES 3
4429#define VP_ERR_FAB_LOGOUT 4
4430#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 4431 struct qla_hw_data *hw;
0e8cd71c 4432 struct scsi_qlt_host vha_tgt;
2afa19a9 4433 struct req_que *req;
a9083016
GM
4434 int fw_heartbeat_counter;
4435 int seconds_since_last_heartbeat;
2be21fa2
SK
4436 struct fc_host_statistics fc_host_stat;
4437 struct qla_statistics qla_stats;
a9b6f722 4438 struct bidi_statistics bidi_stats;
feafb7b1 4439 atomic_t vref_count;
7ec0effd 4440 struct qla8044_reset_template reset_tmplt;
969a6199 4441 uint16_t bbcr;
0645cb83
QT
4442
4443 uint16_t u_ql2xexchoffld;
4444 uint16_t u_ql2xiniexchg;
4445 uint16_t qlini_mode;
4446 uint16_t ql2xexchoffld;
4447 uint16_t ql2xiniexchg;
4448
726b8548
QT
4449 struct name_list_extended gnl;
4450 /* Count of active session/fcport */
4451 int fcport_count;
4452 wait_queue_head_t fcport_waitQ;
c4a9b538 4453 wait_queue_head_t vref_waitq;
72a92df2 4454 uint8_t min_supported_speed;
edd05de1
DG
4455 uint8_t n2n_node_name[WWN_SIZE];
4456 uint8_t n2n_port_name[WWN_SIZE];
4457 uint16_t n2n_id;
2d73ac61 4458 struct list_head gpnid_list;
a4239945 4459 struct fab_scan scan;
f0783d43
ML
4460
4461 unsigned int irq_offset;
1da177e4
LT
4462} scsi_qla_host_t;
4463
4243c115
SC
4464struct qla27xx_image_status {
4465 uint8_t image_status_mask;
f8f97b0c 4466 uint16_t generation;
4243c115 4467 uint8_t ver_major;
5fa8774c
JC
4468 uint8_t ver_minor;
4469 uint8_t bitmap; /* 28xx only */
4470 uint8_t reserved[2];
4243c115
SC
4471 uint32_t checksum;
4472 uint32_t signature;
4473} __packed;
4474
5fa8774c
JC
4475/* 28xx aux image status bimap values */
4476#define QLA28XX_AUX_IMG_BOARD_CONFIG BIT_0
4477#define QLA28XX_AUX_IMG_VPD_NVRAM BIT_1
4478#define QLA28XX_AUX_IMG_NPIV_CONFIG_0_1 BIT_2
4479#define QLA28XX_AUX_IMG_NPIV_CONFIG_2_3 BIT_3
4480
2d70c103
NB
4481#define SET_VP_IDX 1
4482#define SET_AL_PA 2
4483#define RESET_VP_IDX 3
4484#define RESET_AL_PA 4
4485struct qla_tgt_vp_map {
4486 uint8_t idx;
4487 scsi_qla_host_t *vha;
4488};
4489
d7459527
MH
4490struct qla2_sgx {
4491 dma_addr_t dma_addr; /* OUT */
4492 uint32_t dma_len; /* OUT */
4493
4494 uint32_t tot_bytes; /* IN */
4495 struct scatterlist *cur_sg; /* IN */
4496
4497 /* for book keeping, bzero on initial invocation */
4498 uint32_t bytes_consumed;
4499 uint32_t num_bytes;
4500 uint32_t tot_partial;
4501
4502 /* for debugging */
4503 uint32_t num_sg;
4504 srb_t *sp;
4505};
4506
4b60c827
QT
4507#define QLA_FW_STARTED(_ha) { \
4508 int i; \
4509 _ha->flags.fw_started = 1; \
4510 _ha->base_qpair->fw_started = 1; \
4511 for (i = 0; i < _ha->max_qpairs; i++) { \
4512 if (_ha->queue_pair_map[i]) \
4513 _ha->queue_pair_map[i]->fw_started = 1; \
4514 } \
4515}
4516
4517#define QLA_FW_STOPPED(_ha) { \
4518 int i; \
4519 _ha->flags.fw_started = 0; \
4520 _ha->base_qpair->fw_started = 0; \
4521 for (i = 0; i < _ha->max_qpairs; i++) { \
4522 if (_ha->queue_pair_map[i]) \
4523 _ha->queue_pair_map[i]->fw_started = 0; \
4524 } \
4525}
4526
3f006ac3
MH
4527
4528#define SFUB_CHECKSUM_SIZE 4
4529
4530struct secure_flash_update_block {
4531 uint32_t block_info;
4532 uint32_t signature_lo;
4533 uint32_t signature_hi;
4534 uint32_t signature_upper[0x3e];
4535};
4536
4537struct secure_flash_update_block_pk {
4538 uint32_t block_info;
4539 uint32_t signature_lo;
4540 uint32_t signature_hi;
4541 uint32_t signature_upper[0x3e];
4542 uint32_t public_key[0x41];
4543};
4544
1da177e4
LT
4545/*
4546 * Macros to help code, maintain, etc.
4547 */
4548#define LOOP_TRANSITION(ha) \
4549 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 4550 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 4551 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 4552
8ae6d9c7
GM
4553#define STATE_TRANSITION(ha) \
4554 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4555 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4556
d7459527
MH
4557#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
4558 atomic_inc(&__vha->vref_count); \
4559 mb(); \
4560 if (__vha->flags.delete_progress) { \
4561 atomic_dec(&__vha->vref_count); \
c4a9b538 4562 wake_up(&__vha->vref_waitq); \
d7459527
MH
4563 __bail = 1; \
4564 } else { \
4565 __bail = 0; \
4566 } \
feafb7b1
AE
4567} while (0)
4568
c4a9b538 4569#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
d7459527 4570 atomic_dec(&__vha->vref_count); \
c4a9b538
JC
4571 wake_up(&__vha->vref_waitq); \
4572} while (0) \
d7459527
MH
4573
4574#define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \
4575 atomic_inc(&__qpair->ref_count); \
4576 mb(); \
4577 if (__qpair->delete_in_progress) { \
4578 atomic_dec(&__qpair->ref_count); \
4579 __bail = 1; \
4580 } else { \
4581 __bail = 0; \
4582 } \
feafb7b1
AE
4583} while (0)
4584
d7459527
MH
4585#define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \
4586 atomic_dec(&__qpair->ref_count); \
4587
7c3f8fd1
QT
4588
4589#define QLA_ENA_CONF(_ha) {\
4590 int i;\
4591 _ha->base_qpair->enable_explicit_conf = 1; \
4592 for (i = 0; i < _ha->max_qpairs; i++) { \
4593 if (_ha->queue_pair_map[i]) \
4594 _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4595 } \
4596}
4597
4598#define QLA_DIS_CONF(_ha) {\
4599 int i;\
4600 _ha->base_qpair->enable_explicit_conf = 0; \
4601 for (i = 0; i < _ha->max_qpairs; i++) { \
4602 if (_ha->queue_pair_map[i]) \
4603 _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4604 } \
4605}
4606
1da177e4
LT
4607/*
4608 * qla2x00 local function return status codes
4609 */
4610#define MBS_MASK 0x3fff
4611
4612#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
4613#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
4614#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
4615#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
4616#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
4617#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
4618#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
4619#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
4620#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
4621#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
4622
4623#define QLA_FUNCTION_TIMEOUT 0x100
4624#define QLA_FUNCTION_PARAMETER_ERROR 0x101
4625#define QLA_FUNCTION_FAILED 0x102
4626#define QLA_MEMORY_ALLOC_FAILED 0x103
4627#define QLA_LOCK_TIMEOUT 0x104
4628#define QLA_ABORTED 0x105
4629#define QLA_SUSPENDED 0x106
4630#define QLA_BUSY 0x107
cca5335c 4631#define QLA_ALREADY_REGISTERED 0x109
0c6df590 4632#define QLA_OS_TIMER_EXPIRED 0x10a
1da177e4 4633
1da177e4
LT
4634#define NVRAM_DELAY() udelay(10)
4635
1da177e4
LT
4636/*
4637 * Flash support definitions
4638 */
854165f4 4639#define OPTROM_SIZE_2300 0x20000
4640#define OPTROM_SIZE_2322 0x100000
4641#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 4642#define OPTROM_SIZE_25XX 0x200000
3a03eb79 4643#define OPTROM_SIZE_81XX 0x400000
a9083016 4644#define OPTROM_SIZE_82XX 0x800000
6246b8a1 4645#define OPTROM_SIZE_83XX 0x1000000
ecc89f25 4646#define OPTROM_SIZE_28XX 0x2000000
a9083016
GM
4647
4648#define OPTROM_BURST_SIZE 0x1000
4649#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 4650
bad75002
AE
4651#define QLA_DSDS_PER_IOCB 37
4652
4d78c973
GM
4653#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
4654
58548cb5
GM
4655#define QLA_SG_ALL 1024
4656
4d78c973
GM
4657enum nexus_wait_type {
4658 WAIT_HOST = 0,
4659 WAIT_TARGET,
4660 WAIT_LUN,
4661};
4662
e4e3a2ce
QT
4663/* Refer to SNIA SFF 8247 */
4664struct sff_8247_a0 {
4665 u8 txid; /* transceiver id */
4666 u8 ext_txid;
4667 u8 connector;
4668 /* compliance code */
4669 u8 eth_infi_cc3; /* ethernet, inifiband */
4670 u8 sonet_cc4[2];
4671 u8 eth_cc6;
4672 /* link length */
4673#define FC_LL_VL BIT_7 /* very long */
4674#define FC_LL_S BIT_6 /* Short */
4675#define FC_LL_I BIT_5 /* Intermidiate*/
4676#define FC_LL_L BIT_4 /* Long */
4677#define FC_LL_M BIT_3 /* Medium */
4678#define FC_LL_SA BIT_2 /* ShortWave laser */
4679#define FC_LL_LC BIT_1 /* LongWave laser */
4680#define FC_LL_EL BIT_0 /* Electrical inter enclosure */
4681 u8 fc_ll_cc7;
4682 /* FC technology */
4683#define FC_TEC_EL BIT_7 /* Electrical inter enclosure */
4684#define FC_TEC_SN BIT_6 /* short wave w/o OFC */
4685#define FC_TEC_SL BIT_5 /* short wave with OFC */
4686#define FC_TEC_LL BIT_4 /* Longwave Laser */
4687#define FC_TEC_ACT BIT_3 /* Active cable */
4688#define FC_TEC_PAS BIT_2 /* Passive cable */
4689 u8 fc_tec_cc8;
4690 /* Transmission Media */
4691#define FC_MED_TW BIT_7 /* Twin Ax */
4692#define FC_MED_TP BIT_6 /* Twited Pair */
4693#define FC_MED_MI BIT_5 /* Min Coax */
4694#define FC_MED_TV BIT_4 /* Video Coax */
4695#define FC_MED_M6 BIT_3 /* Multimode, 62.5um */
4696#define FC_MED_M5 BIT_2 /* Multimode, 50um */
4697#define FC_MED_SM BIT_0 /* Single Mode */
4698 u8 fc_med_cc9;
4699 /* speed FC_SP_12: 12*100M = 1200 MB/s */
4700#define FC_SP_12 BIT_7
4701#define FC_SP_8 BIT_6
4702#define FC_SP_16 BIT_5
4703#define FC_SP_4 BIT_4
4704#define FC_SP_32 BIT_3
4705#define FC_SP_2 BIT_2
4706#define FC_SP_1 BIT_0
4707 u8 fc_sp_cc10;
4708 u8 encode;
4709 u8 bitrate;
4710 u8 rate_id;
4711 u8 length_km; /* offset 14/eh */
4712 u8 length_100m;
4713 u8 length_50um_10m;
4714 u8 length_62um_10m;
4715 u8 length_om4_10m;
4716 u8 length_om3_10m;
4717#define SFF_VEN_NAME_LEN 16
4718 u8 vendor_name[SFF_VEN_NAME_LEN]; /* offset 20/14h */
4719 u8 tx_compat;
4720 u8 vendor_oui[3];
4721#define SFF_PART_NAME_LEN 16
4722 u8 vendor_pn[SFF_PART_NAME_LEN]; /* part number */
4723 u8 vendor_rev[4];
4724 u8 wavelength[2];
4725 u8 resv;
4726 u8 cc_base;
4727 u8 options[2]; /* offset 64 */
4728 u8 br_max;
4729 u8 br_min;
4730 u8 vendor_sn[16];
4731 u8 date_code[8];
4732 u8 diag;
4733 u8 enh_options;
4734 u8 sff_revision;
4735 u8 cc_ext;
4736 u8 vendor_specific[32];
4737 u8 resv2[128];
4738};
4739
4740#define AUTO_DETECT_SFP_SUPPORT(_vha)\
4741 (ql2xautodetectsfp && !_vha->vp_idx && \
4742 (IS_QLA25XX(_vha->hw) || IS_QLA81XX(_vha->hw) ||\
ecc89f25
JC
4743 IS_QLA83XX(_vha->hw) || IS_QLA27XX(_vha->hw) || \
4744 IS_QLA28XX(_vha->hw)))
e4e3a2ce 4745
3f006ac3
MH
4746#define FLASH_SEMAPHORE_REGISTER_ADDR 0x00101016
4747
09620eeb 4748#define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
ecc89f25 4749 (IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
09620eeb 4750
9cd883f0
QT
4751#define SAVE_TOPO(_ha) { \
4752 if (_ha->current_topology) \
4753 _ha->prev_topology = _ha->current_topology; \
4754}
4755
4756#define N2N_TOPO(ha) \
4757 ((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
4758 ha->current_topology == ISP_CFG_N || \
4759 !ha->current_topology)
4760
c5419e26 4761#include "qla_target.h"
1da177e4
LT
4762#include "qla_gbl.h"
4763#include "qla_dbg.h"
4764#include "qla_inline.h"
1da177e4 4765#endif