scsi: qla2xxx: Simplification of register address used in qla_tmpl.c
[linux-2.6-block.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
bd21eaf9 3 * Copyright (c) 2003-2014 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
482c9dc7 28#include <linux/btree.h>
1da177e4
LT
29
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
392e2f65 34#include <scsi/scsi_transport_fc.h>
9a069e19 35#include <scsi/scsi_bsg_fc.h>
1da177e4 36
6e98016c 37#include "qla_bsg.h"
a9083016 38#include "qla_nx.h"
7ec0effd 39#include "qla_nx2.h"
e84067d7 40#include "qla_nvme.h"
6a03b4cd
HZ
41#define QLA2XXX_DRIVER_NAME "qla2xxx"
42#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 43#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 44
1da177e4
LT
45/*
46 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
47 * but that's fine as we don't look at the last 24 ones for
48 * ISP2100 HBAs.
49 */
50#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 51#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
52#define MAILBOX_REGISTER_COUNT 32
53
54#define QLA2200A_RISC_ROM_VER 4
55#define FPM_2300 6
56#define FPM_2310 7
57
58#include "qla_settings.h"
59
726b8548
QT
60#define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
61
fa2a1ce5 62/*
1da177e4
LT
63 * Data bit definitions
64 */
65#define BIT_0 0x1
66#define BIT_1 0x2
67#define BIT_2 0x4
68#define BIT_3 0x8
69#define BIT_4 0x10
70#define BIT_5 0x20
71#define BIT_6 0x40
72#define BIT_7 0x80
73#define BIT_8 0x100
74#define BIT_9 0x200
75#define BIT_10 0x400
76#define BIT_11 0x800
77#define BIT_12 0x1000
78#define BIT_13 0x2000
79#define BIT_14 0x4000
80#define BIT_15 0x8000
81#define BIT_16 0x10000
82#define BIT_17 0x20000
83#define BIT_18 0x40000
84#define BIT_19 0x80000
85#define BIT_20 0x100000
86#define BIT_21 0x200000
87#define BIT_22 0x400000
88#define BIT_23 0x800000
89#define BIT_24 0x1000000
90#define BIT_25 0x2000000
91#define BIT_26 0x4000000
92#define BIT_27 0x8000000
93#define BIT_28 0x10000000
94#define BIT_29 0x20000000
95#define BIT_30 0x40000000
96#define BIT_31 0x80000000
97
98#define LSB(x) ((uint8_t)(x))
99#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
100
101#define LSW(x) ((uint16_t)(x))
102#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
103
104#define LSD(x) ((uint32_t)((uint64_t)(x)))
105#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
106
2afa19a9 107#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
108
109/*
110 * I/O register
111*/
112
113#define RD_REG_BYTE(addr) readb(addr)
114#define RD_REG_WORD(addr) readw(addr)
115#define RD_REG_DWORD(addr) readl(addr)
116#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
117#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
118#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
119#define WRT_REG_BYTE(addr, data) writeb(data,addr)
120#define WRT_REG_WORD(addr, data) writew(data,addr)
121#define WRT_REG_DWORD(addr, data) writel(data,addr)
122
7d613ac6
SV
123/*
124 * ISP83XX specific remote register addresses
125 */
126#define QLA83XX_LED_PORT0 0x00201320
127#define QLA83XX_LED_PORT1 0x00201328
128#define QLA83XX_IDC_DEV_STATE 0x22102384
129#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
130#define QLA83XX_IDC_MINOR_VERSION 0x22102398
131#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
132#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
133#define QLA83XX_IDC_CONTROL 0x22102390
134#define QLA83XX_IDC_AUDIT 0x22102394
135#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
136#define QLA83XX_DRIVER_LOCKID 0x22102104
137#define QLA83XX_DRIVER_LOCK 0x8111c028
138#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
139#define QLA83XX_FLASH_LOCKID 0x22102100
140#define QLA83XX_FLASH_LOCK 0x8111c010
141#define QLA83XX_FLASH_UNLOCK 0x8111c014
142#define QLA83XX_DEV_PARTINFO1 0x221023e0
143#define QLA83XX_DEV_PARTINFO2 0x221023e4
144#define QLA83XX_FW_HEARTBEAT 0x221020b0
145#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
146#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
147
148/* 83XX: Macros defining 8200 AEN Reason codes */
149#define IDC_DEVICE_STATE_CHANGE BIT_0
150#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
151#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
152#define IDC_HEARTBEAT_FAILURE BIT_3
153
154/* 83XX: Macros defining 8200 AEN Error-levels */
155#define ERR_LEVEL_NON_FATAL 0x1
156#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
157#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
158
159/* 83XX: Macros for IDC Version */
160#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
161#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
162
163/* 83XX: Macros for scheduling dpc tasks */
164#define QLA83XX_NIC_CORE_RESET 0x1
165#define QLA83XX_IDC_STATE_HANDLER 0x2
166#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
167
168/* 83XX: Macros for defining IDC-Control bits */
169#define QLA83XX_IDC_RESET_DISABLED BIT_0
170#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
171
172/* 83XX: Macros for different timeouts */
173#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
174#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
175#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
176
177/* 83XX: Macros for defining class in DEV-Partition Info register */
178#define QLA83XX_CLASS_TYPE_NONE 0x0
179#define QLA83XX_CLASS_TYPE_NIC 0x1
180#define QLA83XX_CLASS_TYPE_FCOE 0x2
181#define QLA83XX_CLASS_TYPE_ISCSI 0x3
182
183/* 83XX: Macros for IDC Lock-Recovery stages */
184#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
185 * lock-recovery
186 */
187#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
188
189/* 83XX: Macros for IDC Audit type */
190#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
191 * dev-state change to NEED-RESET
192 * or NEED-QUIESCENT
193 */
194#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
195 * reset-recovery completion is
196 * second
197 */
2d5a4c34
HM
198/* ISP2031: Values for laser on/off */
199#define PORT_0_2031 0x00201340
200#define PORT_1_2031 0x00201350
201#define LASER_ON_2031 0x01800100
202#define LASER_OFF_2031 0x01800180
7d613ac6 203
f6df144c 204/*
205 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
206 * 133Mhz slot.
207 */
208#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
209#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
210
1da177e4
LT
211/*
212 * Fibre Channel device definitions.
213 */
214#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
215#define MAX_FIBRE_DEVICES_2100 512
216#define MAX_FIBRE_DEVICES_2400 2048
217#define MAX_FIBRE_DEVICES_LOOP 128
218#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 219#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 220#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
221#define MAX_HOST_COUNT 16
222
223/*
224 * Host adapter default definitions.
225 */
226#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
227#define MIN_LUNS 8
228#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
229#define MAX_CMDS_PER_LUN 255
230
1da177e4
LT
231/*
232 * Fibre Channel device definitions.
233 */
234#define SNS_LAST_LOOP_ID_2100 0xfe
235#define SNS_LAST_LOOP_ID_2300 0x7ff
236
237#define LAST_LOCAL_LOOP_ID 0x7d
238#define SNS_FL_PORT 0x7e
239#define FABRIC_CONTROLLER 0x7f
240#define SIMPLE_NAME_SERVER 0x80
241#define SNS_FIRST_LOOP_ID 0x81
242#define MANAGEMENT_SERVER 0xfe
243#define BROADCAST 0xff
244
3d71644c
AV
245/*
246 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
247 * valid range of an N-PORT id is 0 through 0x7ef.
248 */
1429f044 249#define NPH_LAST_HANDLE 0x7ee
250#define NPH_MGMT_SERVER 0x7ef /* FFFFEF */
3d71644c
AV
251#define NPH_SNS 0x7fc /* FFFFFC */
252#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
253#define NPH_F_PORT 0x7fe /* FFFFFE */
254#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
255
b98ae0d7
QT
256#define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
257
3d71644c
AV
258#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
259#include "qla_fw.h"
726b8548
QT
260
261struct name_list_extended {
262 struct get_name_list_extended *l;
263 dma_addr_t ldma;
1c6cacf4 264 struct list_head fcports;
726b8548 265 u32 size;
0aca7784 266 u8 sent;
726b8548 267};
1da177e4
LT
268/*
269 * Timeout timer counts in seconds
270 */
8482e118 271#define PORT_RETRY_TIME 1
1da177e4
LT
272#define LOOP_DOWN_TIMEOUT 60
273#define LOOP_DOWN_TIME 255 /* 240 */
274#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
275
e7b42e33 276#define DEFAULT_OUTSTANDING_COMMANDS 4096
8d93f550 277#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
278
279/* ISP request and response entry counts (37-65535) */
280#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
281#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 282#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
f2ea653f 283#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
e7b42e33 284#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
1da177e4
LT
285#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
286#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 287#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 288#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 289#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
99e1b683 290#define FW_DEF_EXCHANGES_CNT 2048
d1e3635a
QT
291#define FW_MAX_EXCHANGES_CNT (32 * 1024)
292#define REDUCE_EXCHANGES_CNT (8 * 1024)
1da177e4 293
17d98630 294struct req_que;
a6ca8878 295struct qla_tgt_sess;
17d98630 296
1da177e4 297/*
fa2a1ce5 298 * SCSI Request Block
1da177e4 299 */
9ba56b95 300struct srb_cmd {
1da177e4 301 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 302 uint32_t request_sense_length;
8ae6d9c7 303 uint32_t fw_sense_length;
1da177e4 304 uint8_t *request_sense_ptr;
cf53b069 305 void *ctx;
9ba56b95 306};
1da177e4
LT
307
308/*
309 * SRB flag definitions
310 */
bad75002
AE
311#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
312#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
313#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
314#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
315#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
f6145e86 316#define SRB_WAKEUP_ON_COMP BIT_6
50b81275 317#define SRB_DIF_BUNDL_DMA_VALID BIT_7 /* DIF: DMA list valid */
bad75002
AE
318
319/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
320#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 321
2d73ac61
QT
322/*
323 * 24 bit port ID type definition.
324 */
325typedef union {
326 uint32_t b24 : 24;
327
328 struct {
329#ifdef __BIG_ENDIAN
330 uint8_t domain;
331 uint8_t area;
332 uint8_t al_pa;
333#elif defined(__LITTLE_ENDIAN)
334 uint8_t al_pa;
335 uint8_t area;
336 uint8_t domain;
337#else
338#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
339#endif
340 uint8_t rsvd_1;
341 } b;
342} port_id_t;
343#define INVALID_PORT_ID 0xFFFFFF
344
6eb54715
HM
345struct els_logo_payload {
346 uint8_t opcode;
347 uint8_t rsvd[3];
348 uint8_t s_id[3];
349 uint8_t rsvd1[1];
350 uint8_t wwpn[WWN_SIZE];
351};
352
edd05de1
DG
353struct els_plogi_payload {
354 uint8_t opcode;
355 uint8_t rsvd[3];
356 uint8_t data[112];
357};
358
726b8548
QT
359struct ct_arg {
360 void *iocb;
361 u16 nport_handle;
362 dma_addr_t req_dma;
363 dma_addr_t rsp_dma;
364 u32 req_size;
365 u32 rsp_size;
b5f3bc39
QT
366 u32 req_allocated_size;
367 u32 rsp_allocated_size;
726b8548
QT
368 void *req;
369 void *rsp;
2d73ac61 370 port_id_t id;
726b8548
QT
371};
372
ac280b67
AV
373/*
374 * SRB extensions.
375 */
4916392b
MI
376struct srb_iocb {
377 union {
378 struct {
379 uint16_t flags;
380#define SRB_LOGIN_RETRIED BIT_0
381#define SRB_LOGIN_COND_PLOGI BIT_1
382#define SRB_LOGIN_SKIP_PRLI BIT_2
a5d42f4c 383#define SRB_LOGIN_NVME_PRLI BIT_3
48acad09 384#define SRB_LOGIN_PRLI_ONLY BIT_4
4916392b 385 uint16_t data[2];
726b8548 386 u32 iop[2];
4916392b 387 } logio;
3822263e 388 struct {
6eb54715
HM
389#define ELS_DCMD_TIMEOUT 20
390#define ELS_DCMD_LOGO 0x5
391 uint32_t flags;
392 uint32_t els_cmd;
393 struct completion comp;
394 struct els_logo_payload *els_logo_pyld;
395 dma_addr_t els_logo_pyld_dma;
396 } els_logo;
397 struct {
edd05de1
DG
398#define ELS_DCMD_PLOGI 0x3
399 uint32_t flags;
400 uint32_t els_cmd;
401 struct completion comp;
402 struct els_plogi_payload *els_plogi_pyld;
403 struct els_plogi_payload *els_resp_pyld;
8777e431
QT
404 u32 tx_size;
405 u32 rx_size;
edd05de1
DG
406 dma_addr_t els_plogi_pyld_dma;
407 dma_addr_t els_resp_pyld_dma;
408 uint32_t fw_status[3];
409 __le16 comp_status;
410 __le16 len;
411 } els_plogi;
412 struct {
3822263e
MI
413 /*
414 * Values for flags field below are as
415 * defined in tsk_mgmt_entry struct
416 * for control_flags field in qla_fw.h.
417 */
9cb78c16 418 uint64_t lun;
3822263e 419 uint32_t flags;
3822263e 420 uint32_t data;
8ae6d9c7 421 struct completion comp;
1f8deefe 422 __le16 comp_status;
3822263e 423 } tmf;
8ae6d9c7
GM
424 struct {
425#define SRB_FXDISC_REQ_DMA_VALID BIT_0
426#define SRB_FXDISC_RESP_DMA_VALID BIT_1
427#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
428#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
429#define FXDISC_TIMEOUT 20
430 uint8_t flags;
431 uint32_t req_len;
432 uint32_t rsp_len;
433 void *req_addr;
434 void *rsp_addr;
435 dma_addr_t req_dma_handle;
436 dma_addr_t rsp_dma_handle;
1f8deefe
SK
437 __le32 adapter_id;
438 __le32 adapter_id_hi;
439 __le16 req_func_type;
440 __le32 req_data;
441 __le32 req_data_extra;
442 __le32 result;
443 __le32 seq_number;
444 __le16 fw_flags;
8ae6d9c7 445 struct completion fxiocb_comp;
1f8deefe 446 __le32 reserved_0;
8ae6d9c7
GM
447 uint8_t reserved_1;
448 } fxiocb;
449 struct {
450 uint32_t cmd_hndl;
1f8deefe 451 __le16 comp_status;
b027a5ac 452 __le16 req_que_no;
8ae6d9c7
GM
453 struct completion comp;
454 } abt;
726b8548 455 struct ct_arg ctarg;
15f30a57
QT
456#define MAX_IOCB_MB_REG 28
457#define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
726b8548 458 struct {
15f30a57
QT
459 __le16 in_mb[MAX_IOCB_MB_REG]; /* from FW */
460 __le16 out_mb[MAX_IOCB_MB_REG]; /* to FW */
726b8548
QT
461 void *out, *in;
462 dma_addr_t out_dma, in_dma;
15f30a57
QT
463 struct completion comp;
464 int rc;
726b8548
QT
465 } mbx;
466 struct {
467 struct imm_ntfy_from_isp *ntfy;
468 } nack;
7401bc18
DG
469 struct {
470 __le16 comp_status;
471 uint16_t rsp_pyld_len;
472 uint8_t aen_op;
473 void *desc;
474
475 /* These are only used with ls4 requests */
476 int cmd_len;
477 int rsp_len;
478 dma_addr_t cmd_dma;
479 dma_addr_t rsp_dma;
e84067d7 480 enum nvmefc_fcp_datadir dir;
7401bc18
DG
481 uint32_t dl;
482 uint32_t timeout_sec;
cf19c45d 483 struct list_head entry;
7401bc18 484 } nvme;
2853192e
QT
485 struct {
486 u16 cmd;
487 u16 vp_index;
488 } ctrlvp;
4916392b 489 } u;
99b0bec7 490
ac280b67 491 struct timer_list timer;
9ba56b95 492 void (*timeout)(void *);
ac280b67
AV
493};
494
4916392b
MI
495/* Values for srb_ctx type */
496#define SRB_LOGIN_CMD 1
497#define SRB_LOGOUT_CMD 2
498#define SRB_ELS_CMD_RPT 3
499#define SRB_ELS_CMD_HST 4
500#define SRB_CT_CMD 5
501#define SRB_ADISC_CMD 6
3822263e 502#define SRB_TM_CMD 7
9ba56b95 503#define SRB_SCSI_CMD 8
a9b6f722 504#define SRB_BIDI_CMD 9
8ae6d9c7
GM
505#define SRB_FXIOCB_DCMD 10
506#define SRB_FXIOCB_BCMD 11
507#define SRB_ABT_CMD 12
6eb54715 508#define SRB_ELS_DCMD 13
726b8548
QT
509#define SRB_MB_IOCB 14
510#define SRB_CT_PTHRU_CMD 15
511#define SRB_NACK_PLOGI 16
512#define SRB_NACK_PRLI 17
513#define SRB_NACK_LOGO 18
7401bc18 514#define SRB_NVME_CMD 19
e84067d7 515#define SRB_NVME_LS 20
a5d42f4c 516#define SRB_PRLI_CMD 21
2853192e 517#define SRB_CTRL_VP 22
11aea16a 518#define SRB_PRLO_CMD 23
ac280b67 519
c5419e26
QT
520enum {
521 TYPE_SRB,
522 TYPE_TGT_CMD,
6b0431d6 523 TYPE_TGT_TMCMD, /* task management */
c5419e26
QT
524};
525
9ba56b95 526typedef struct srb {
c5419e26
QT
527 /*
528 * Do not move cmd_type field, it needs to
529 * line up with qla_tgt_cmd->cmd_type
530 */
531 uint8_t cmd_type;
532 uint8_t pad[3];
9ba56b95 533 atomic_t ref_count;
6fcd98fd 534 wait_queue_head_t nvme_ls_waitq;
9ba56b95 535 struct fc_port *fcport;
25ff6af1 536 struct scsi_qla_host *vha;
9ba56b95
GM
537 uint32_t handle;
538 uint16_t flags;
9a069e19 539 uint16_t type;
15f30a57 540 const char *name;
5780790e 541 int iocbs;
d7459527 542 struct qla_qpair *qpair;
2d73ac61 543 struct list_head elem;
726b8548
QT
544 u32 gen1; /* scratch */
545 u32 gen2; /* scratch */
2853192e 546 int rc;
e374f9f5 547 int retry_count;
2853192e 548 struct completion comp;
4916392b 549 union {
9ba56b95 550 struct srb_iocb iocb_cmd;
75cc8cfc 551 struct bsg_job *bsg_job;
9ba56b95 552 struct srb_cmd scmd;
4916392b 553 } u;
25ff6af1
JC
554 void (*done)(void *, int);
555 void (*free)(void *);
9ba56b95
GM
556} srb_t;
557
558#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
559#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
560#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
561
562#define GET_CMD_SENSE_LEN(sp) \
563 (sp->u.scmd.request_sense_length)
564#define SET_CMD_SENSE_LEN(sp, len) \
565 (sp->u.scmd.request_sense_length = len)
566#define GET_CMD_SENSE_PTR(sp) \
567 (sp->u.scmd.request_sense_ptr)
568#define SET_CMD_SENSE_PTR(sp, ptr) \
569 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
570#define GET_FW_SENSE_LEN(sp) \
571 (sp->u.scmd.fw_sense_length)
572#define SET_FW_SENSE_LEN(sp, len) \
573 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
574
575struct msg_echo_lb {
576 dma_addr_t send_dma;
577 dma_addr_t rcv_dma;
578 uint16_t req_sg_cnt;
579 uint16_t rsp_sg_cnt;
580 uint16_t options;
581 uint32_t transfer_size;
1b98b421 582 uint32_t iteration_count;
9a069e19
GM
583};
584
1da177e4
LT
585/*
586 * ISP I/O Register Set structure definitions.
587 */
3d71644c
AV
588struct device_reg_2xxx {
589 uint16_t flash_address; /* Flash BIOS address */
590 uint16_t flash_data; /* Flash BIOS data */
1da177e4 591 uint16_t unused_1[1]; /* Gap */
3d71644c 592 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 593#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
594#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
595#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
596
3d71644c 597 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
598#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
599#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
600
3d71644c 601 uint16_t istatus; /* Interrupt status */
1da177e4
LT
602#define ISR_RISC_INT BIT_3 /* RISC interrupt */
603
3d71644c
AV
604 uint16_t semaphore; /* Semaphore */
605 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
606#define NVR_DESELECT 0
607#define NVR_BUSY BIT_15
608#define NVR_WRT_ENABLE BIT_14 /* Write enable */
609#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
610#define NVR_DATA_IN BIT_3
611#define NVR_DATA_OUT BIT_2
612#define NVR_SELECT BIT_1
613#define NVR_CLOCK BIT_0
614
45aeaf1e
RA
615#define NVR_WAIT_CNT 20000
616
1da177e4
LT
617 union {
618 struct {
3d71644c
AV
619 uint16_t mailbox0;
620 uint16_t mailbox1;
621 uint16_t mailbox2;
622 uint16_t mailbox3;
623 uint16_t mailbox4;
624 uint16_t mailbox5;
625 uint16_t mailbox6;
626 uint16_t mailbox7;
627 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
628 } __attribute__((packed)) isp2100;
629 struct {
3d71644c
AV
630 /* Request Queue */
631 uint16_t req_q_in; /* In-Pointer */
632 uint16_t req_q_out; /* Out-Pointer */
633 /* Response Queue */
634 uint16_t rsp_q_in; /* In-Pointer */
635 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
636
637 /* RISC to Host Status */
fa2a1ce5 638 uint32_t host_status;
1da177e4
LT
639#define HSR_RISC_INT BIT_15 /* RISC interrupt */
640#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
641
642 /* Host to Host Semaphore */
fa2a1ce5 643 uint16_t host_semaphore;
3d71644c
AV
644 uint16_t unused_3[17]; /* Gap */
645 uint16_t mailbox0;
646 uint16_t mailbox1;
647 uint16_t mailbox2;
648 uint16_t mailbox3;
649 uint16_t mailbox4;
650 uint16_t mailbox5;
651 uint16_t mailbox6;
652 uint16_t mailbox7;
653 uint16_t mailbox8;
654 uint16_t mailbox9;
655 uint16_t mailbox10;
656 uint16_t mailbox11;
657 uint16_t mailbox12;
658 uint16_t mailbox13;
659 uint16_t mailbox14;
660 uint16_t mailbox15;
661 uint16_t mailbox16;
662 uint16_t mailbox17;
663 uint16_t mailbox18;
664 uint16_t mailbox19;
665 uint16_t mailbox20;
666 uint16_t mailbox21;
667 uint16_t mailbox22;
668 uint16_t mailbox23;
669 uint16_t mailbox24;
670 uint16_t mailbox25;
671 uint16_t mailbox26;
672 uint16_t mailbox27;
673 uint16_t mailbox28;
674 uint16_t mailbox29;
675 uint16_t mailbox30;
676 uint16_t mailbox31;
677 uint16_t fb_cmd;
678 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
679 } __attribute__((packed)) isp2300;
680 } u;
681
3d71644c 682 uint16_t fpm_diag_config;
c81d04c9
AV
683 uint16_t unused_5[0x4]; /* Gap */
684 uint16_t risc_hw;
685 uint16_t unused_5_1; /* Gap */
3d71644c 686 uint16_t pcr; /* Processor Control Register. */
1da177e4 687 uint16_t unused_6[0x5]; /* Gap */
3d71644c 688 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 689 uint16_t unused_7[0x3]; /* Gap */
3d71644c 690 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 691 uint16_t unused_8[0x3]; /* Gap */
3d71644c 692 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
693#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
694#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
695 /* HCCR commands */
696#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
697#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
698#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
699#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
700#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
701#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
702#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
703#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
704
705 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
706 uint16_t gpiod; /* GPIO Data register. */
707 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
708#define GPIO_LED_MASK 0x00C0
709#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
710#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
711#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
712#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c 713#define GPIO_LED_ALL_OFF 0x0000
714#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
715#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
716
717 union {
718 struct {
3d71644c
AV
719 uint16_t unused_10[8]; /* Gap */
720 uint16_t mailbox8;
721 uint16_t mailbox9;
722 uint16_t mailbox10;
723 uint16_t mailbox11;
724 uint16_t mailbox12;
725 uint16_t mailbox13;
726 uint16_t mailbox14;
727 uint16_t mailbox15;
728 uint16_t mailbox16;
729 uint16_t mailbox17;
730 uint16_t mailbox18;
731 uint16_t mailbox19;
732 uint16_t mailbox20;
733 uint16_t mailbox21;
734 uint16_t mailbox22;
735 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
736 } __attribute__((packed)) isp2200;
737 } u_end;
3d71644c
AV
738};
739
73208dfd 740struct device_reg_25xxmq {
08029990
AV
741 uint32_t req_q_in;
742 uint32_t req_q_out;
743 uint32_t rsp_q_in;
744 uint32_t rsp_q_out;
aa230bc5
AE
745 uint32_t atio_q_in;
746 uint32_t atio_q_out;
73208dfd
AC
747};
748
8ae6d9c7
GM
749
750struct device_reg_fx00 {
751 uint32_t mailbox0; /* 00 */
752 uint32_t mailbox1; /* 04 */
753 uint32_t mailbox2; /* 08 */
754 uint32_t mailbox3; /* 0C */
755 uint32_t mailbox4; /* 10 */
756 uint32_t mailbox5; /* 14 */
757 uint32_t mailbox6; /* 18 */
758 uint32_t mailbox7; /* 1C */
759 uint32_t mailbox8; /* 20 */
760 uint32_t mailbox9; /* 24 */
761 uint32_t mailbox10; /* 28 */
762 uint32_t mailbox11;
763 uint32_t mailbox12;
764 uint32_t mailbox13;
765 uint32_t mailbox14;
766 uint32_t mailbox15;
767 uint32_t mailbox16;
768 uint32_t mailbox17;
769 uint32_t mailbox18;
770 uint32_t mailbox19;
771 uint32_t mailbox20;
772 uint32_t mailbox21;
773 uint32_t mailbox22;
774 uint32_t mailbox23;
775 uint32_t mailbox24;
776 uint32_t mailbox25;
777 uint32_t mailbox26;
778 uint32_t mailbox27;
779 uint32_t mailbox28;
780 uint32_t mailbox29;
781 uint32_t mailbox30;
782 uint32_t mailbox31;
783 uint32_t aenmailbox0;
784 uint32_t aenmailbox1;
785 uint32_t aenmailbox2;
786 uint32_t aenmailbox3;
787 uint32_t aenmailbox4;
788 uint32_t aenmailbox5;
789 uint32_t aenmailbox6;
790 uint32_t aenmailbox7;
791 /* Request Queue. */
792 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
793 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
794 /* Response Queue. */
795 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
796 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
797 /* Init values shadowed on FW Up Event */
798 uint32_t initval0; /* B0 */
799 uint32_t initval1; /* B4 */
800 uint32_t initval2; /* B8 */
801 uint32_t initval3; /* BC */
802 uint32_t initval4; /* C0 */
803 uint32_t initval5; /* C4 */
804 uint32_t initval6; /* C8 */
805 uint32_t initval7; /* CC */
806 uint32_t fwheartbeat; /* D0 */
f9a2a543 807 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
808};
809
810
811
9a168bdd 812typedef union {
3d71644c
AV
813 struct device_reg_2xxx isp;
814 struct device_reg_24xx isp24;
73208dfd 815 struct device_reg_25xxmq isp25mq;
a9083016 816 struct device_reg_82xx isp82;
8ae6d9c7 817 struct device_reg_fx00 ispfx00;
f73cb695 818} __iomem device_reg_t;
1da177e4
LT
819
820#define ISP_REQ_Q_IN(ha, reg) \
821 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
822 &(reg)->u.isp2100.mailbox4 : \
823 &(reg)->u.isp2300.req_q_in)
824#define ISP_REQ_Q_OUT(ha, reg) \
825 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
826 &(reg)->u.isp2100.mailbox4 : \
827 &(reg)->u.isp2300.req_q_out)
828#define ISP_RSP_Q_IN(ha, reg) \
829 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
830 &(reg)->u.isp2100.mailbox5 : \
831 &(reg)->u.isp2300.rsp_q_in)
832#define ISP_RSP_Q_OUT(ha, reg) \
833 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
834 &(reg)->u.isp2100.mailbox5 : \
835 &(reg)->u.isp2300.rsp_q_out)
836
aa230bc5
AE
837#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
838#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
839
1da177e4
LT
840#define MAILBOX_REG(ha, reg, num) \
841 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
842 (num < 8 ? \
843 &(reg)->u.isp2100.mailbox0 + (num) : \
844 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
845 &(reg)->u.isp2300.mailbox0 + (num))
846#define RD_MAILBOX_REG(ha, reg, num) \
847 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
848#define WRT_MAILBOX_REG(ha, reg, num, data) \
849 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
850
851#define FB_CMD_REG(ha, reg) \
852 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
853 &(reg)->fb_cmd_2100 : \
854 &(reg)->u.isp2300.fb_cmd)
855#define RD_FB_CMD_REG(ha, reg) \
856 RD_REG_WORD(FB_CMD_REG(ha, reg))
857#define WRT_FB_CMD_REG(ha, reg, data) \
858 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
859
860typedef struct {
861 uint32_t out_mb; /* outbound from driver */
862 uint32_t in_mb; /* Incoming from RISC */
863 uint16_t mb[MAILBOX_REGISTER_COUNT];
864 long buf_size;
865 void *bufp;
866 uint32_t tov;
867 uint8_t flags;
868#define MBX_DMA_IN BIT_0
869#define MBX_DMA_OUT BIT_1
870#define IOCTL_CMD BIT_2
871} mbx_cmd_t;
872
8ae6d9c7
GM
873struct mbx_cmd_32 {
874 uint32_t out_mb; /* outbound from driver */
875 uint32_t in_mb; /* Incoming from RISC */
876 uint32_t mb[MAILBOX_REGISTER_COUNT];
877 long buf_size;
878 void *bufp;
879 uint32_t tov;
880 uint8_t flags;
881#define MBX_DMA_IN BIT_0
882#define MBX_DMA_OUT BIT_1
883#define IOCTL_CMD BIT_2
884};
885
886
1da177e4
LT
887#define MBX_TOV_SECONDS 30
888
889/*
890 * ISP product identification definitions in mailboxes after reset.
891 */
892#define PROD_ID_1 0x4953
893#define PROD_ID_2 0x0000
894#define PROD_ID_2a 0x5020
895#define PROD_ID_3 0x2020
896
897/*
898 * ISP mailbox Self-Test status codes
899 */
900#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
901#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
902#define MBS_BUSY 4 /* Busy. */
903
904/*
905 * ISP mailbox command complete status codes
906 */
907#define MBS_COMMAND_COMPLETE 0x4000
908#define MBS_INVALID_COMMAND 0x4001
909#define MBS_HOST_INTERFACE_ERROR 0x4002
910#define MBS_TEST_FAILED 0x4003
911#define MBS_COMMAND_ERROR 0x4005
912#define MBS_COMMAND_PARAMETER_ERROR 0x4006
913#define MBS_PORT_ID_USED 0x4007
914#define MBS_LOOP_ID_USED 0x4008
915#define MBS_ALL_IDS_IN_USE 0x4009
916#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
917#define MBS_LINK_DOWN_ERROR 0x400B
918#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
919
920/*
921 * ISP mailbox asynchronous event status codes
922 */
923#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
924#define MBA_RESET 0x8001 /* Reset Detected. */
925#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
926#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
927#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
928#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
929#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
930 /* occurred. */
931#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
932#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
933#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
934#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
935#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
936#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
937#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
938#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
939#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
940#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
941#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
942#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
943#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
944#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
945#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
946#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
947 /* used. */
45ebeb56 948#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
949#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
950#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
951#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
952#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
953#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
954#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
955#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
956#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
957#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
958#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
959#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
960#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
961#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
962#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
963#define MBA_FW_STARTING 0x8051 /* Firmware starting */
964#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
965#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
966#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
a29b3dd7 967#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
b5a340dd 968#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
92d4408e 969#define MBA_TRANS_INSERT 0x8130 /* Transceiver Insertion */
8ae6d9c7
GM
970#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
971#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
972 Notification */
973#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 974#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 975#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
976/* 83XX FCoE specific */
977#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
978
979/* Interrupt type codes */
980#define INTR_ROM_MB_SUCCESS 0x1
981#define INTR_ROM_MB_FAILED 0x2
982#define INTR_MB_SUCCESS 0x10
983#define INTR_MB_FAILED 0x11
984#define INTR_ASYNC_EVENT 0x12
985#define INTR_RSP_QUE_UPDATE 0x13
986#define INTR_RSP_QUE_UPDATE_83XX 0x14
987#define INTR_ATIO_QUE_UPDATE 0x1C
988#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
c9558869 989#define INTR_ATIO_QUE_UPDATE_27XX 0x1E
7d613ac6 990
9a069e19
GM
991/* ISP mailbox loopback echo diagnostic error code */
992#define MBS_LB_RESET 0x17
1da177e4
LT
993/*
994 * Firmware options 1, 2, 3.
995 */
996#define FO1_AE_ON_LIPF8 BIT_0
997#define FO1_AE_ALL_LIP_RESET BIT_1
998#define FO1_CTIO_RETRY BIT_3
999#define FO1_DISABLE_LIP_F7_SW BIT_4
1000#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 1001#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
1002#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
1003#define FO1_SET_EMPHASIS_SWING BIT_8
1004#define FO1_AE_AUTO_BYPASS BIT_9
1005#define FO1_ENABLE_PURE_IOCB BIT_10
1006#define FO1_AE_PLOGI_RJT BIT_11
1007#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
1008#define FO1_AE_QUEUE_FULL BIT_13
1009
1010#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
1011#define FO2_REV_LOOPBACK BIT_1
1012
1013#define FO3_ENABLE_EMERG_IOCB BIT_0
1014#define FO3_AE_RND_ERROR BIT_1
1015
3d71644c
AV
1016/* 24XX additional firmware options */
1017#define ADD_FO_COUNT 3
1018#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
1019#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
1020
1021#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
1022
1023#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
1024
1da177e4
LT
1025/*
1026 * ISP mailbox commands
1027 */
1028#define MBC_LOAD_RAM 1 /* Load RAM. */
1029#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
1030#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
1031#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
1032#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
1033#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
1034#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
1035#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
1036#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
1037#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
1038#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
1039#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
1040#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 1041#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
1042#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
1043#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
1044#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
1045#define MBC_RESET 0x18 /* Reset. */
1046#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
deeae7a6 1047#define MBC_GET_SET_ZIO_THRESHOLD 0x21 /* Get/SET ZIO THRESHOLD. */
1da177e4
LT
1048#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
1049#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
1050#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
1051#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
b0d6cabd 1052#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
1da177e4
LT
1053#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
1054#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
1055#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
1056#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
1057#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
1058#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
1059#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
1060#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
1061#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 1062#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
1063#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
1064#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 1065#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
1066#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
1067#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
1068#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
1069#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
1070#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
1071#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
1072 /* Initialization Procedure */
1073#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
1074#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
1075#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
1076#define MBC_TARGET_RESET 0x66 /* Target Reset. */
1077#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
1078#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
1079#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
1080#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
1081#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
1082#define MBC_LIP_RESET 0x6c /* LIP reset. */
1083#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
1084 /* commandd. */
1085#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
1086#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
1087#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
1088#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
1089#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
1090#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
1091#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
1092#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
1093#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
1094#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
1095#define MBC_LUN_RESET 0x7E /* Send LUN reset */
1096
8ae6d9c7
GM
1097/*
1098 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1099 * should be defined with MBC_MR_*
1100 */
1101#define MBC_MR_DRV_SHUTDOWN 0x6A
1102
3d71644c
AV
1103/*
1104 * ISP24xx mailbox commands
1105 */
db64e930
JC
1106#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
1107#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 1108#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
1109#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
1110#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 1111#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 1112#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 1113#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 1114#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 1115#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 1116#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c 1117#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
b5a340dd 1118#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
3d71644c
AV
1119#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
1120#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
1121#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
1122#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
1123#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
1124#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 1125#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 1126#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 1127#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
1128#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
1129#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 1130
b1d46989
MI
1131/*
1132 * ISP81xx mailbox commands
1133 */
1134#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
1135
e8887c51
JC
1136/*
1137 * ISP8044 mailbox commands
1138 */
1139#define MBC_SET_GET_ETH_SERDES_REG 0x150
1140#define HCS_WRITE_SERDES 0x3
1141#define HCS_READ_SERDES 0x4
1142
1da177e4
LT
1143/* Firmware return data sizes */
1144#define FCAL_MAP_SIZE 128
1145
1146/* Mailbox bit definitions for out_mb and in_mb */
1147#define MBX_31 BIT_31
1148#define MBX_30 BIT_30
1149#define MBX_29 BIT_29
1150#define MBX_28 BIT_28
1151#define MBX_27 BIT_27
1152#define MBX_26 BIT_26
1153#define MBX_25 BIT_25
1154#define MBX_24 BIT_24
1155#define MBX_23 BIT_23
1156#define MBX_22 BIT_22
1157#define MBX_21 BIT_21
1158#define MBX_20 BIT_20
1159#define MBX_19 BIT_19
1160#define MBX_18 BIT_18
1161#define MBX_17 BIT_17
1162#define MBX_16 BIT_16
1163#define MBX_15 BIT_15
1164#define MBX_14 BIT_14
1165#define MBX_13 BIT_13
1166#define MBX_12 BIT_12
1167#define MBX_11 BIT_11
1168#define MBX_10 BIT_10
1169#define MBX_9 BIT_9
1170#define MBX_8 BIT_8
1171#define MBX_7 BIT_7
1172#define MBX_6 BIT_6
1173#define MBX_5 BIT_5
1174#define MBX_4 BIT_4
1175#define MBX_3 BIT_3
1176#define MBX_2 BIT_2
1177#define MBX_1 BIT_1
1178#define MBX_0 BIT_0
1179
a5d42f4c 1180#define RNID_TYPE_PORT_LOGIN 0x7
c46e65c7 1181#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1182#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1183
1da177e4
LT
1184/*
1185 * Firmware state codes from get firmware state mailbox command
1186 */
1187#define FSTATE_CONFIG_WAIT 0
1188#define FSTATE_WAIT_AL_PA 1
1189#define FSTATE_WAIT_LOGIN 2
1190#define FSTATE_READY 3
1191#define FSTATE_LOSS_OF_SYNC 4
1192#define FSTATE_ERROR 5
1193#define FSTATE_REINIT 6
1194#define FSTATE_NON_PART 7
1195
1196#define FSTATE_CONFIG_CORRECT 0
1197#define FSTATE_P2P_RCV_LIP 1
1198#define FSTATE_P2P_CHOOSE_LOOP 2
1199#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1200#define FSTATE_FATAL_ERROR 4
1201#define FSTATE_LOOP_BACK_CONN 5
1202
4243c115
SC
1203#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1204#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1205#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
ecc89f25 1206#define QLA28XX_IMG_STATUS_SIGN 0xFACEFADF
4243c115
SC
1207#define QLA27XX_PRIMARY_IMAGE 1
1208#define QLA27XX_SECONDARY_IMAGE 2
1209
1da177e4
LT
1210/*
1211 * Port Database structure definition
1212 * Little endian except where noted.
1213 */
1214#define PORT_DATABASE_SIZE 128 /* bytes */
1215typedef struct {
1216 uint8_t options;
1217 uint8_t control;
1218 uint8_t master_state;
1219 uint8_t slave_state;
1220 uint8_t reserved[2];
1221 uint8_t hard_address;
1222 uint8_t reserved_1;
1223 uint8_t port_id[4];
1224 uint8_t node_name[WWN_SIZE];
1225 uint8_t port_name[WWN_SIZE];
1226 uint16_t execution_throttle;
1227 uint16_t execution_count;
1228 uint8_t reset_count;
1229 uint8_t reserved_2;
1230 uint16_t resource_allocation;
1231 uint16_t current_allocation;
1232 uint16_t queue_head;
1233 uint16_t queue_tail;
1234 uint16_t transmit_execution_list_next;
1235 uint16_t transmit_execution_list_previous;
1236 uint16_t common_features;
1237 uint16_t total_concurrent_sequences;
1238 uint16_t RO_by_information_category;
1239 uint8_t recipient;
1240 uint8_t initiator;
1241 uint16_t receive_data_size;
1242 uint16_t concurrent_sequences;
1243 uint16_t open_sequences_per_exchange;
1244 uint16_t lun_abort_flags;
1245 uint16_t lun_stop_flags;
1246 uint16_t stop_queue_head;
1247 uint16_t stop_queue_tail;
1248 uint16_t port_retry_timer;
1249 uint16_t next_sequence_id;
1250 uint16_t frame_count;
1251 uint16_t PRLI_payload_length;
1252 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1253 /* Bits 15-0 of word 0 */
1254 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1255 /* Bits 15-0 of word 3 */
1256 uint16_t loop_id;
1257 uint16_t extended_lun_info_list_pointer;
1258 uint16_t extended_lun_stop_list_pointer;
1259} port_database_t;
1260
1261/*
1262 * Port database slave/master states
1263 */
1264#define PD_STATE_DISCOVERY 0
1265#define PD_STATE_WAIT_DISCOVERY_ACK 1
1266#define PD_STATE_PORT_LOGIN 2
1267#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1268#define PD_STATE_PROCESS_LOGIN 4
1269#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1270#define PD_STATE_PORT_LOGGED_IN 6
1271#define PD_STATE_PORT_UNAVAILABLE 7
1272#define PD_STATE_PROCESS_LOGOUT 8
1273#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1274#define PD_STATE_PORT_LOGOUT 10
1275#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1276
1277
4fdfefe5
AV
1278#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1279#define QLA_ZIO_DISABLED 0
1280#define QLA_ZIO_DEFAULT_TIMER 2
1281
1da177e4
LT
1282/*
1283 * ISP Initialization Control Block.
1284 * Little endian except where noted.
1285 */
1286#define ICB_VERSION 1
1287typedef struct {
1288 uint8_t version;
1289 uint8_t reserved_1;
1290
1291 /*
1292 * LSB BIT 0 = Enable Hard Loop Id
1293 * LSB BIT 1 = Enable Fairness
1294 * LSB BIT 2 = Enable Full-Duplex
1295 * LSB BIT 3 = Enable Fast Posting
1296 * LSB BIT 4 = Enable Target Mode
1297 * LSB BIT 5 = Disable Initiator Mode
1298 * LSB BIT 6 = Enable ADISC
1299 * LSB BIT 7 = Enable Target Inquiry Data
1300 *
1301 * MSB BIT 0 = Enable PDBC Notify
1302 * MSB BIT 1 = Non Participating LIP
1303 * MSB BIT 2 = Descending Loop ID Search
1304 * MSB BIT 3 = Acquire Loop ID in LIPA
1305 * MSB BIT 4 = Stop PortQ on Full Status
1306 * MSB BIT 5 = Full Login after LIP
1307 * MSB BIT 6 = Node Name Option
1308 * MSB BIT 7 = Ext IFWCB enable bit
1309 */
1310 uint8_t firmware_options[2];
1311
1312 uint16_t frame_payload_size;
1313 uint16_t max_iocb_allocation;
1314 uint16_t execution_throttle;
1315 uint8_t retry_count;
1316 uint8_t retry_delay; /* unused */
1317 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1318 uint16_t hard_address;
1319 uint8_t inquiry_data;
1320 uint8_t login_timeout;
1321 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1322
1323 uint16_t request_q_outpointer;
1324 uint16_t response_q_inpointer;
1325 uint16_t request_q_length;
1326 uint16_t response_q_length;
1327 uint32_t request_q_address[2];
1328 uint32_t response_q_address[2];
1329
1330 uint16_t lun_enables;
1331 uint8_t command_resource_count;
1332 uint8_t immediate_notify_resource_count;
1333 uint16_t timeout;
1334 uint8_t reserved_2[2];
1335
1336 /*
1337 * LSB BIT 0 = Timer Operation mode bit 0
1338 * LSB BIT 1 = Timer Operation mode bit 1
1339 * LSB BIT 2 = Timer Operation mode bit 2
1340 * LSB BIT 3 = Timer Operation mode bit 3
1341 * LSB BIT 4 = Init Config Mode bit 0
1342 * LSB BIT 5 = Init Config Mode bit 1
1343 * LSB BIT 6 = Init Config Mode bit 2
1344 * LSB BIT 7 = Enable Non part on LIHA failure
1345 *
1346 * MSB BIT 0 = Enable class 2
1347 * MSB BIT 1 = Enable ACK0
1348 * MSB BIT 2 =
1349 * MSB BIT 3 =
1350 * MSB BIT 4 = FC Tape Enable
1351 * MSB BIT 5 = Enable FC Confirm
1352 * MSB BIT 6 = Enable command queuing in target mode
1353 * MSB BIT 7 = No Logo On Link Down
1354 */
1355 uint8_t add_firmware_options[2];
1356
1357 uint8_t response_accumulation_timer;
1358 uint8_t interrupt_delay_timer;
1359
1360 /*
1361 * LSB BIT 0 = Enable Read xfr_rdy
1362 * LSB BIT 1 = Soft ID only
1363 * LSB BIT 2 =
1364 * LSB BIT 3 =
1365 * LSB BIT 4 = FCP RSP Payload [0]
1366 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1367 * LSB BIT 6 = Enable Out-of-Order frame handling
1368 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1369 *
1370 * MSB BIT 0 = Sbus enable - 2300
1371 * MSB BIT 1 =
1372 * MSB BIT 2 =
1373 * MSB BIT 3 =
06c22bd1 1374 * MSB BIT 4 = LED mode
1da177e4
LT
1375 * MSB BIT 5 = enable 50 ohm termination
1376 * MSB BIT 6 = Data Rate (2300 only)
1377 * MSB BIT 7 = Data Rate (2300 only)
1378 */
1379 uint8_t special_options[2];
1380
1381 uint8_t reserved_3[26];
1382} init_cb_t;
1383
1384/*
1385 * Get Link Status mailbox command return buffer.
1386 */
3d71644c
AV
1387#define GLSO_SEND_RPS BIT_0
1388#define GLSO_USE_DID BIT_3
1389
43ef0580
AV
1390struct link_statistics {
1391 uint32_t link_fail_cnt;
1392 uint32_t loss_sync_cnt;
1393 uint32_t loss_sig_cnt;
1394 uint32_t prim_seq_err_cnt;
1395 uint32_t inval_xmit_word_cnt;
1396 uint32_t inval_crc_cnt;
032d8dd7 1397 uint32_t lip_cnt;
243de676
HZ
1398 uint32_t link_up_cnt;
1399 uint32_t link_down_loop_init_tmo;
1400 uint32_t link_down_los;
1401 uint32_t link_down_loss_rcv_clk;
1402 uint32_t reserved0[5];
1403 uint32_t port_cfg_chg;
1404 uint32_t reserved1[11];
1405 uint32_t rsp_q_full;
1406 uint32_t atio_q_full;
1407 uint32_t drop_ae;
1408 uint32_t els_proto_err;
1409 uint32_t reserved2;
43ef0580
AV
1410 uint32_t tx_frames;
1411 uint32_t rx_frames;
fabbb8df
JC
1412 uint32_t discarded_frames;
1413 uint32_t dropped_frames;
243de676 1414 uint32_t reserved3;
43ef0580 1415 uint32_t nos_rcvd;
243de676
HZ
1416 uint32_t reserved4[4];
1417 uint32_t tx_prjt;
1418 uint32_t rcv_exfail;
1419 uint32_t rcv_abts;
1420 uint32_t seq_frm_miss;
1421 uint32_t corr_err;
1422 uint32_t mb_rqst;
1423 uint32_t nport_full;
1424 uint32_t eofa;
1425 uint32_t reserved5;
1426 uint32_t fpm_recv_word_cnt_lo;
1427 uint32_t fpm_recv_word_cnt_hi;
1428 uint32_t fpm_disc_word_cnt_lo;
1429 uint32_t fpm_disc_word_cnt_hi;
1430 uint32_t fpm_xmit_word_cnt_lo;
1431 uint32_t fpm_xmit_word_cnt_hi;
1432 uint32_t reserved6[70];
43ef0580 1433};
1da177e4
LT
1434
1435/*
1436 * NVRAM Command values.
1437 */
1438#define NV_START_BIT BIT_2
1439#define NV_WRITE_OP (BIT_26+BIT_24)
1440#define NV_READ_OP (BIT_26+BIT_25)
1441#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1442#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1443#define NV_DELAY_COUNT 10
1444
1445/*
1446 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1447 */
1448typedef struct {
1449 /*
1450 * NVRAM header
1451 */
1452 uint8_t id[4];
1453 uint8_t nvram_version;
1454 uint8_t reserved_0;
1455
1456 /*
1457 * NVRAM RISC parameter block
1458 */
1459 uint8_t parameter_block_version;
1460 uint8_t reserved_1;
1461
1462 /*
1463 * LSB BIT 0 = Enable Hard Loop Id
1464 * LSB BIT 1 = Enable Fairness
1465 * LSB BIT 2 = Enable Full-Duplex
1466 * LSB BIT 3 = Enable Fast Posting
1467 * LSB BIT 4 = Enable Target Mode
1468 * LSB BIT 5 = Disable Initiator Mode
1469 * LSB BIT 6 = Enable ADISC
1470 * LSB BIT 7 = Enable Target Inquiry Data
1471 *
1472 * MSB BIT 0 = Enable PDBC Notify
1473 * MSB BIT 1 = Non Participating LIP
1474 * MSB BIT 2 = Descending Loop ID Search
1475 * MSB BIT 3 = Acquire Loop ID in LIPA
1476 * MSB BIT 4 = Stop PortQ on Full Status
1477 * MSB BIT 5 = Full Login after LIP
1478 * MSB BIT 6 = Node Name Option
1479 * MSB BIT 7 = Ext IFWCB enable bit
1480 */
1481 uint8_t firmware_options[2];
1482
1483 uint16_t frame_payload_size;
1484 uint16_t max_iocb_allocation;
1485 uint16_t execution_throttle;
1486 uint8_t retry_count;
1487 uint8_t retry_delay; /* unused */
1488 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1489 uint16_t hard_address;
1490 uint8_t inquiry_data;
1491 uint8_t login_timeout;
1492 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1493
1494 /*
1495 * LSB BIT 0 = Timer Operation mode bit 0
1496 * LSB BIT 1 = Timer Operation mode bit 1
1497 * LSB BIT 2 = Timer Operation mode bit 2
1498 * LSB BIT 3 = Timer Operation mode bit 3
1499 * LSB BIT 4 = Init Config Mode bit 0
1500 * LSB BIT 5 = Init Config Mode bit 1
1501 * LSB BIT 6 = Init Config Mode bit 2
1502 * LSB BIT 7 = Enable Non part on LIHA failure
1503 *
1504 * MSB BIT 0 = Enable class 2
1505 * MSB BIT 1 = Enable ACK0
1506 * MSB BIT 2 =
1507 * MSB BIT 3 =
1508 * MSB BIT 4 = FC Tape Enable
1509 * MSB BIT 5 = Enable FC Confirm
1510 * MSB BIT 6 = Enable command queuing in target mode
1511 * MSB BIT 7 = No Logo On Link Down
1512 */
1513 uint8_t add_firmware_options[2];
1514
1515 uint8_t response_accumulation_timer;
1516 uint8_t interrupt_delay_timer;
1517
1518 /*
1519 * LSB BIT 0 = Enable Read xfr_rdy
1520 * LSB BIT 1 = Soft ID only
1521 * LSB BIT 2 =
1522 * LSB BIT 3 =
1523 * LSB BIT 4 = FCP RSP Payload [0]
1524 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1525 * LSB BIT 6 = Enable Out-of-Order frame handling
1526 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1527 *
1528 * MSB BIT 0 = Sbus enable - 2300
1529 * MSB BIT 1 =
1530 * MSB BIT 2 =
1531 * MSB BIT 3 =
06c22bd1 1532 * MSB BIT 4 = LED mode
1da177e4
LT
1533 * MSB BIT 5 = enable 50 ohm termination
1534 * MSB BIT 6 = Data Rate (2300 only)
1535 * MSB BIT 7 = Data Rate (2300 only)
1536 */
1537 uint8_t special_options[2];
1538
1539 /* Reserved for expanded RISC parameter block */
1540 uint8_t reserved_2[22];
1541
1542 /*
1543 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1544 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1545 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1546 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1547 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1548 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1549 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1550 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1551 *
1da177e4
LT
1552 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1553 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1554 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1555 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1556 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1557 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1558 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1559 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1560 *
1561 * LSB BIT 0 = Output Swing 1G bit 0
1562 * LSB BIT 1 = Output Swing 1G bit 1
1563 * LSB BIT 2 = Output Swing 1G bit 2
1564 * LSB BIT 3 = Output Emphasis 1G bit 0
1565 * LSB BIT 4 = Output Emphasis 1G bit 1
1566 * LSB BIT 5 = Output Swing 2G bit 0
1567 * LSB BIT 6 = Output Swing 2G bit 1
1568 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1569 *
1da177e4
LT
1570 * MSB BIT 0 = Output Emphasis 2G bit 0
1571 * MSB BIT 1 = Output Emphasis 2G bit 1
1572 * MSB BIT 2 = Output Enable
1573 * MSB BIT 3 =
1574 * MSB BIT 4 =
1575 * MSB BIT 5 =
1576 * MSB BIT 6 =
1577 * MSB BIT 7 =
1578 */
1579 uint8_t seriallink_options[4];
1580
1581 /*
1582 * NVRAM host parameter block
1583 *
1584 * LSB BIT 0 = Enable spinup delay
1585 * LSB BIT 1 = Disable BIOS
1586 * LSB BIT 2 = Enable Memory Map BIOS
1587 * LSB BIT 3 = Enable Selectable Boot
1588 * LSB BIT 4 = Disable RISC code load
1589 * LSB BIT 5 = Set cache line size 1
1590 * LSB BIT 6 = PCI Parity Disable
1591 * LSB BIT 7 = Enable extended logging
1592 *
1593 * MSB BIT 0 = Enable 64bit addressing
1594 * MSB BIT 1 = Enable lip reset
1595 * MSB BIT 2 = Enable lip full login
1596 * MSB BIT 3 = Enable target reset
1597 * MSB BIT 4 = Enable database storage
1598 * MSB BIT 5 = Enable cache flush read
1599 * MSB BIT 6 = Enable database load
1600 * MSB BIT 7 = Enable alternate WWN
1601 */
1602 uint8_t host_p[2];
1603
1604 uint8_t boot_node_name[WWN_SIZE];
1605 uint8_t boot_lun_number;
1606 uint8_t reset_delay;
1607 uint8_t port_down_retry_count;
1608 uint8_t boot_id_number;
1609 uint16_t max_luns_per_target;
1610 uint8_t fcode_boot_port_name[WWN_SIZE];
1611 uint8_t alternate_port_name[WWN_SIZE];
1612 uint8_t alternate_node_name[WWN_SIZE];
1613
1614 /*
1615 * BIT 0 = Selective Login
1616 * BIT 1 = Alt-Boot Enable
1617 * BIT 2 =
1618 * BIT 3 = Boot Order List
1619 * BIT 4 =
1620 * BIT 5 = Selective LUN
1621 * BIT 6 =
1622 * BIT 7 = unused
1623 */
1624 uint8_t efi_parameters;
1625
1626 uint8_t link_down_timeout;
1627
cca5335c 1628 uint8_t adapter_id[16];
1da177e4
LT
1629
1630 uint8_t alt1_boot_node_name[WWN_SIZE];
1631 uint16_t alt1_boot_lun_number;
1632 uint8_t alt2_boot_node_name[WWN_SIZE];
1633 uint16_t alt2_boot_lun_number;
1634 uint8_t alt3_boot_node_name[WWN_SIZE];
1635 uint16_t alt3_boot_lun_number;
1636 uint8_t alt4_boot_node_name[WWN_SIZE];
1637 uint16_t alt4_boot_lun_number;
1638 uint8_t alt5_boot_node_name[WWN_SIZE];
1639 uint16_t alt5_boot_lun_number;
1640 uint8_t alt6_boot_node_name[WWN_SIZE];
1641 uint16_t alt6_boot_lun_number;
1642 uint8_t alt7_boot_node_name[WWN_SIZE];
1643 uint16_t alt7_boot_lun_number;
1644
1645 uint8_t reserved_3[2];
1646
1647 /* Offset 200-215 : Model Number */
1648 uint8_t model_number[16];
1649
1650 /* OEM related items */
1651 uint8_t oem_specific[16];
1652
1653 /*
1654 * NVRAM Adapter Features offset 232-239
1655 *
1656 * LSB BIT 0 = External GBIC
1657 * LSB BIT 1 = Risc RAM parity
1658 * LSB BIT 2 = Buffer Plus Module
1659 * LSB BIT 3 = Multi Chip Adapter
1660 * LSB BIT 4 = Internal connector
1661 * LSB BIT 5 =
1662 * LSB BIT 6 =
1663 * LSB BIT 7 =
1664 *
1665 * MSB BIT 0 =
1666 * MSB BIT 1 =
1667 * MSB BIT 2 =
1668 * MSB BIT 3 =
1669 * MSB BIT 4 =
1670 * MSB BIT 5 =
1671 * MSB BIT 6 =
1672 * MSB BIT 7 =
1673 */
1674 uint8_t adapter_features[2];
1675
1676 uint8_t reserved_4[16];
1677
1678 /* Subsystem vendor ID for ISP2200 */
1679 uint16_t subsystem_vendor_id_2200;
1680
1681 /* Subsystem device ID for ISP2200 */
1682 uint16_t subsystem_device_id_2200;
1683
1684 uint8_t reserved_5;
1685 uint8_t checksum;
1686} nvram_t;
1687
1688/*
1689 * ISP queue - response queue entry definition.
1690 */
1691typedef struct {
2d70c103
NB
1692 uint8_t entry_type; /* Entry type. */
1693 uint8_t entry_count; /* Entry count. */
1694 uint8_t sys_define; /* System defined. */
1695 uint8_t entry_status; /* Entry Status. */
1696 uint32_t handle; /* System defined handle */
1697 uint8_t data[52];
1da177e4
LT
1698 uint32_t signature;
1699#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1700} response_t;
1701
2d70c103
NB
1702/*
1703 * ISP queue - ATIO queue entry definition.
1704 */
1705struct atio {
1706 uint8_t entry_type; /* Entry type. */
1707 uint8_t entry_count; /* Entry count. */
5f35509d
QT
1708 __le16 attr_n_length;
1709 uint8_t data[56];
2d70c103
NB
1710 uint32_t signature;
1711#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1712};
1713
1da177e4
LT
1714typedef union {
1715 uint16_t extended;
1716 struct {
1717 uint8_t reserved;
1718 uint8_t standard;
1719 } id;
1720} target_id_t;
1721
1722#define SET_TARGET_ID(ha, to, from) \
1723do { \
1724 if (HAS_EXTENDED_IDS(ha)) \
1725 to.extended = cpu_to_le16(from); \
1726 else \
1727 to.id.standard = (uint8_t)from; \
1728} while (0)
1729
1730/*
1731 * ISP queue - command entry structure definition.
1732 */
1733#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1734typedef struct {
1735 uint8_t entry_type; /* Entry type. */
1736 uint8_t entry_count; /* Entry count. */
1737 uint8_t sys_define; /* System defined. */
1738 uint8_t entry_status; /* Entry Status. */
1739 uint32_t handle; /* System handle. */
1740 target_id_t target; /* SCSI ID */
1741 uint16_t lun; /* SCSI LUN */
1742 uint16_t control_flags; /* Control flags. */
1743#define CF_WRITE BIT_6
1744#define CF_READ BIT_5
1745#define CF_SIMPLE_TAG BIT_3
1746#define CF_ORDERED_TAG BIT_2
1747#define CF_HEAD_TAG BIT_1
1748 uint16_t reserved_1;
1749 uint16_t timeout; /* Command timeout. */
1750 uint16_t dseg_count; /* Data segment count. */
1751 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1752 uint32_t byte_count; /* Total byte count. */
1753 uint32_t dseg_0_address; /* Data segment 0 address. */
1754 uint32_t dseg_0_length; /* Data segment 0 length. */
1755 uint32_t dseg_1_address; /* Data segment 1 address. */
1756 uint32_t dseg_1_length; /* Data segment 1 length. */
1757 uint32_t dseg_2_address; /* Data segment 2 address. */
1758 uint32_t dseg_2_length; /* Data segment 2 length. */
1759} cmd_entry_t;
1760
1761/*
1762 * ISP queue - 64-Bit addressing, command entry structure definition.
1763 */
1764#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1765typedef struct {
1766 uint8_t entry_type; /* Entry type. */
1767 uint8_t entry_count; /* Entry count. */
1768 uint8_t sys_define; /* System defined. */
1769 uint8_t entry_status; /* Entry Status. */
1770 uint32_t handle; /* System handle. */
1771 target_id_t target; /* SCSI ID */
1772 uint16_t lun; /* SCSI LUN */
1773 uint16_t control_flags; /* Control flags. */
1774 uint16_t reserved_1;
1775 uint16_t timeout; /* Command timeout. */
1776 uint16_t dseg_count; /* Data segment count. */
1777 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1778 uint32_t byte_count; /* Total byte count. */
1779 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1780 uint32_t dseg_0_length; /* Data segment 0 length. */
1781 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1782 uint32_t dseg_1_length; /* Data segment 1 length. */
1783} cmd_a64_entry_t, request_t;
1784
1785/*
1786 * ISP queue - continuation entry structure definition.
1787 */
1788#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1789typedef struct {
1790 uint8_t entry_type; /* Entry type. */
1791 uint8_t entry_count; /* Entry count. */
1792 uint8_t sys_define; /* System defined. */
1793 uint8_t entry_status; /* Entry Status. */
1794 uint32_t reserved;
1795 uint32_t dseg_0_address; /* Data segment 0 address. */
1796 uint32_t dseg_0_length; /* Data segment 0 length. */
1797 uint32_t dseg_1_address; /* Data segment 1 address. */
1798 uint32_t dseg_1_length; /* Data segment 1 length. */
1799 uint32_t dseg_2_address; /* Data segment 2 address. */
1800 uint32_t dseg_2_length; /* Data segment 2 length. */
1801 uint32_t dseg_3_address; /* Data segment 3 address. */
1802 uint32_t dseg_3_length; /* Data segment 3 length. */
1803 uint32_t dseg_4_address; /* Data segment 4 address. */
1804 uint32_t dseg_4_length; /* Data segment 4 length. */
1805 uint32_t dseg_5_address; /* Data segment 5 address. */
1806 uint32_t dseg_5_length; /* Data segment 5 length. */
1807 uint32_t dseg_6_address; /* Data segment 6 address. */
1808 uint32_t dseg_6_length; /* Data segment 6 length. */
1809} cont_entry_t;
1810
1811/*
1812 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1813 */
1814#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1815typedef struct {
1816 uint8_t entry_type; /* Entry type. */
1817 uint8_t entry_count; /* Entry count. */
1818 uint8_t sys_define; /* System defined. */
1819 uint8_t entry_status; /* Entry Status. */
1820 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1821 uint32_t dseg_0_length; /* Data segment 0 length. */
1822 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1823 uint32_t dseg_1_length; /* Data segment 1 length. */
1824 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1825 uint32_t dseg_2_length; /* Data segment 2 length. */
1826 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1827 uint32_t dseg_3_length; /* Data segment 3 length. */
1828 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1829 uint32_t dseg_4_length; /* Data segment 4 length. */
1830} cont_a64_entry_t;
1831
bad75002 1832#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1833#define PO_MODE_DIF_REMOVE 1
1834#define PO_MODE_DIF_PASS 2
1835#define PO_MODE_DIF_REPLACE 3
1836#define PO_MODE_DIF_TCP_CKSUM 6
bad75002 1837#define PO_ENABLE_INCR_GUARD_SEED BIT_3
bad75002 1838#define PO_DISABLE_GUARD_CHECK BIT_4
f83adb61
QT
1839#define PO_DISABLE_INCR_REF_TAG BIT_5
1840#define PO_DIS_HEADER_MODE BIT_7
1841#define PO_ENABLE_DIF_BUNDLING BIT_8
1842#define PO_DIS_FRAME_MODE BIT_9
1843#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1844#define PO_DIS_VALD_APP_REF_ESC BIT_11
1845
1846#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1847#define PO_DIS_REF_TAG_REPL BIT_13
1848#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1849#define PO_DIS_REF_TAG_VALD BIT_15
1850
bad75002
AE
1851/*
1852 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1853 */
1854struct crc_context {
1855 uint32_t handle; /* System handle. */
c7ee3bd4
QT
1856 __le32 ref_tag;
1857 __le16 app_tag;
bad75002
AE
1858 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1859 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
c7ee3bd4
QT
1860 __le16 guard_seed; /* Initial Guard Seed */
1861 __le16 prot_opts; /* Requested Data Protection Mode */
1862 __le16 blk_size; /* Data size in bytes */
bad75002
AE
1863 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1864 * only) */
c7ee3bd4 1865 __le32 byte_count; /* Total byte count/ total data
bad75002
AE
1866 * transfer count */
1867 union {
1868 struct {
1869 uint32_t reserved_1;
1870 uint16_t reserved_2;
1871 uint16_t reserved_3;
1872 uint32_t reserved_4;
1873 uint32_t data_address[2];
1874 uint32_t data_length;
1875 uint32_t reserved_5[2];
1876 uint32_t reserved_6;
1877 } nobundling;
1878 struct {
c7ee3bd4 1879 __le32 dif_byte_count; /* Total DIF byte
bad75002
AE
1880 * count */
1881 uint16_t reserved_1;
c7ee3bd4 1882 __le16 dseg_count; /* Data segment count */
bad75002
AE
1883 uint32_t reserved_2;
1884 uint32_t data_address[2];
1885 uint32_t data_length;
1886 uint32_t dif_address[2];
1887 uint32_t dif_length; /* Data segment 0
1888 * length */
1889 } bundling;
1890 } u;
1891
1892 struct fcp_cmnd fcp_cmnd;
1893 dma_addr_t crc_ctx_dma;
1894 /* List of DMA context transfers */
1895 struct list_head dsd_list;
1896
50b81275
GM
1897 /* List of DIF Bundling context DMA address */
1898 struct list_head ldif_dsd_list;
1899 u8 no_ldif_dsd;
1900
1901 struct list_head ldif_dma_hndl_list;
1902 u32 dif_bundl_len;
1903 u8 no_dif_bundl;
bad75002
AE
1904 /* This structure should not exceed 512 bytes */
1905};
1906
1907#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1908#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1909
1da177e4
LT
1910/*
1911 * ISP queue - status entry structure definition.
1912 */
1913#define STATUS_TYPE 0x03 /* Status entry. */
1914typedef struct {
1915 uint8_t entry_type; /* Entry type. */
1916 uint8_t entry_count; /* Entry count. */
1917 uint8_t sys_define; /* System defined. */
1918 uint8_t entry_status; /* Entry Status. */
1919 uint32_t handle; /* System handle. */
1920 uint16_t scsi_status; /* SCSI status. */
1921 uint16_t comp_status; /* Completion status. */
1922 uint16_t state_flags; /* State flags. */
1923 uint16_t status_flags; /* Status flags. */
1924 uint16_t rsp_info_len; /* Response Info Length. */
1925 uint16_t req_sense_length; /* Request sense data length. */
1926 uint32_t residual_length; /* Residual transfer length. */
1927 uint8_t rsp_info[8]; /* FCP response information. */
1928 uint8_t req_sense_data[32]; /* Request sense data. */
1929} sts_entry_t;
1930
1931/*
1932 * Status entry entry status
1933 */
3d71644c 1934#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1935#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1936#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1937#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1938#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1939#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1940#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1941 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1942#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1943 RF_INV_E_TYPE)
1da177e4
LT
1944
1945/*
1946 * Status entry SCSI status bit definitions.
1947 */
1948#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1949#define SS_RESIDUAL_UNDER BIT_11
1950#define SS_RESIDUAL_OVER BIT_10
1951#define SS_SENSE_LEN_VALID BIT_9
1952#define SS_RESPONSE_INFO_LEN_VALID BIT_8
df2e32c5 1953#define SS_SCSI_STATUS_BYTE 0xff
1da177e4
LT
1954
1955#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1956#define SS_BUSY_CONDITION BIT_3
1957#define SS_CONDITION_MET BIT_2
1958#define SS_CHECK_CONDITION BIT_1
1959
1960/*
1961 * Status entry completion status
1962 */
1963#define CS_COMPLETE 0x0 /* No errors */
1964#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1965#define CS_DMA 0x2 /* A DMA direction error. */
1966#define CS_TRANSPORT 0x3 /* Transport error. */
1967#define CS_RESET 0x4 /* SCSI bus reset occurred */
1968#define CS_ABORTED 0x5 /* System aborted command. */
1969#define CS_TIMEOUT 0x6 /* Timeout error. */
1970#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1971#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1972
1973#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1974#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1975#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1976 /* (selection timeout) */
1977#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1978#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1979#define CS_PORT_BUSY 0x2B /* Port Busy */
1980#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
f934c9d0
CD
1981#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1982 failure */
1da177e4
LT
1983#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1984#define CS_UNKNOWN 0x81 /* Driver defined */
1985#define CS_RETRY 0x82 /* Driver defined */
1986#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1987
a9b6f722
SK
1988#define CS_BIDIR_RD_OVERRUN 0x700
1989#define CS_BIDIR_RD_WR_OVERRUN 0x707
1990#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1991#define CS_BIDIR_RD_UNDERRUN 0x1500
1992#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1993#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1994#define CS_BIDIR_DMA 0x200
1da177e4
LT
1995/*
1996 * Status entry status flags
1997 */
1998#define SF_ABTS_TERMINATED BIT_10
1999#define SF_LOGOUT_SENT BIT_13
2000
2001/*
2002 * ISP queue - status continuation entry structure definition.
2003 */
2004#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
2005typedef struct {
2006 uint8_t entry_type; /* Entry type. */
2007 uint8_t entry_count; /* Entry count. */
2008 uint8_t sys_define; /* System defined. */
2009 uint8_t entry_status; /* Entry Status. */
2010 uint8_t data[60]; /* data */
2011} sts_cont_entry_t;
2012
2013/*
2014 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
2015 * structure definition.
2016 */
2017#define STATUS_TYPE_21 0x21 /* Status entry. */
2018typedef struct {
2019 uint8_t entry_type; /* Entry type. */
2020 uint8_t entry_count; /* Entry count. */
2021 uint8_t handle_count; /* Handle count. */
2022 uint8_t entry_status; /* Entry Status. */
2023 uint32_t handle[15]; /* System handles. */
2024} sts21_entry_t;
2025
2026/*
2027 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
2028 * structure definition.
2029 */
2030#define STATUS_TYPE_22 0x22 /* Status entry. */
2031typedef struct {
2032 uint8_t entry_type; /* Entry type. */
2033 uint8_t entry_count; /* Entry count. */
2034 uint8_t handle_count; /* Handle count. */
2035 uint8_t entry_status; /* Entry Status. */
2036 uint16_t handle[30]; /* System handles. */
2037} sts22_entry_t;
2038
2039/*
2040 * ISP queue - marker entry structure definition.
2041 */
2042#define MARKER_TYPE 0x04 /* Marker entry. */
2043typedef struct {
2044 uint8_t entry_type; /* Entry type. */
2045 uint8_t entry_count; /* Entry count. */
2046 uint8_t handle_count; /* Handle count. */
2047 uint8_t entry_status; /* Entry Status. */
2048 uint32_t sys_define_2; /* System defined. */
2049 target_id_t target; /* SCSI ID */
2050 uint8_t modifier; /* Modifier (7-0). */
2051#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
2052#define MK_SYNC_ID 1 /* Synchronize ID */
2053#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
2054#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
2055 /* clear port changed, */
2056 /* use sequence number. */
2057 uint8_t reserved_1;
2058 uint16_t sequence_number; /* Sequence number of event */
2059 uint16_t lun; /* SCSI LUN */
2060 uint8_t reserved_2[48];
2061} mrk_entry_t;
2062
2063/*
2064 * ISP queue - Management Server entry structure definition.
2065 */
2066#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
2067typedef struct {
2068 uint8_t entry_type; /* Entry type. */
2069 uint8_t entry_count; /* Entry count. */
2070 uint8_t handle_count; /* Handle count. */
2071 uint8_t entry_status; /* Entry Status. */
2072 uint32_t handle1; /* System handle. */
2073 target_id_t loop_id;
2074 uint16_t status;
2075 uint16_t control_flags; /* Control flags. */
2076 uint16_t reserved2;
2077 uint16_t timeout;
2078 uint16_t cmd_dsd_count;
2079 uint16_t total_dsd_count;
2080 uint8_t type;
2081 uint8_t r_ctl;
2082 uint16_t rx_id;
2083 uint16_t reserved3;
2084 uint32_t handle2;
2085 uint32_t rsp_bytecount;
2086 uint32_t req_bytecount;
2087 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
2088 uint32_t dseg_req_length; /* Data segment 0 length. */
2089 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
2090 uint32_t dseg_rsp_length; /* Data segment 1 length. */
2091} ms_iocb_entry_t;
2092
2093
2094/*
2095 * ISP queue - Mailbox Command entry structure definition.
2096 */
2097#define MBX_IOCB_TYPE 0x39
2098struct mbx_entry {
2099 uint8_t entry_type;
2100 uint8_t entry_count;
2101 uint8_t sys_define1;
2102 /* Use sys_define1 for source type */
2103#define SOURCE_SCSI 0x00
2104#define SOURCE_IP 0x01
2105#define SOURCE_VI 0x02
2106#define SOURCE_SCTP 0x03
2107#define SOURCE_MP 0x04
2108#define SOURCE_MPIOCTL 0x05
2109#define SOURCE_ASYNC_IOCB 0x07
2110
2111 uint8_t entry_status;
2112
2113 uint32_t handle;
2114 target_id_t loop_id;
2115
2116 uint16_t status;
2117 uint16_t state_flags;
2118 uint16_t status_flags;
2119
2120 uint32_t sys_define2[2];
2121
2122 uint16_t mb0;
2123 uint16_t mb1;
2124 uint16_t mb2;
2125 uint16_t mb3;
2126 uint16_t mb6;
2127 uint16_t mb7;
2128 uint16_t mb9;
2129 uint16_t mb10;
2130 uint32_t reserved_2[2];
2131 uint8_t node_name[WWN_SIZE];
2132 uint8_t port_name[WWN_SIZE];
2133};
2134
5d964837
QT
2135#ifndef IMMED_NOTIFY_TYPE
2136#define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */
2137/*
2138 * ISP queue - immediate notify entry structure definition.
2139 * This is sent by the ISP to the Target driver.
2140 * This IOCB would have report of events sent by the
2141 * initiator, that needs to be handled by the target
2142 * driver immediately.
2143 */
2144struct imm_ntfy_from_isp {
2145 uint8_t entry_type; /* Entry type. */
2146 uint8_t entry_count; /* Entry count. */
2147 uint8_t sys_define; /* System defined. */
2148 uint8_t entry_status; /* Entry Status. */
2149 union {
2150 struct {
2151 uint32_t sys_define_2; /* System defined. */
2152 target_id_t target;
2153 uint16_t lun;
2154 uint8_t target_id;
2155 uint8_t reserved_1;
2156 uint16_t status_modifier;
2157 uint16_t status;
2158 uint16_t task_flags;
2159 uint16_t seq_id;
2160 uint16_t srr_rx_id;
2161 uint32_t srr_rel_offs;
2162 uint16_t srr_ui;
2163#define SRR_IU_DATA_IN 0x1
2164#define SRR_IU_DATA_OUT 0x5
2165#define SRR_IU_STATUS 0x7
2166 uint16_t srr_ox_id;
2167 uint8_t reserved_2[28];
2168 } isp2x;
2169 struct {
2170 uint32_t reserved;
2171 uint16_t nport_handle;
2172 uint16_t reserved_2;
2173 uint16_t flags;
2174#define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1
2175#define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0
2176 uint16_t srr_rx_id;
2177 uint16_t status;
2178 uint8_t status_subcode;
2179 uint8_t fw_handle;
2180 uint32_t exchange_address;
2181 uint32_t srr_rel_offs;
2182 uint16_t srr_ui;
2183 uint16_t srr_ox_id;
2184 union {
2185 struct {
2186 uint8_t node_name[8];
2187 } plogi; /* PLOGI/ADISC/PDISC */
2188 struct {
2189 /* PRLI word 3 bit 0-15 */
2190 uint16_t wd3_lo;
2191 uint8_t resv0[6];
2192 } prli;
2193 struct {
2194 uint8_t port_id[3];
2195 uint8_t resv1;
2196 uint16_t nport_handle;
2197 uint16_t resv2;
2198 } req_els;
2199 } u;
2200 uint8_t port_name[8];
2201 uint8_t resv3[3];
2202 uint8_t vp_index;
2203 uint32_t reserved_5;
2204 uint8_t port_id[3];
2205 uint8_t reserved_6;
2206 } isp24;
2207 } u;
2208 uint16_t reserved_7;
2209 uint16_t ox_id;
2210} __packed;
2211#endif
2212
1da177e4
LT
2213/*
2214 * ISP request and response queue entry sizes
2215 */
2216#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
2217#define REQUEST_ENTRY_SIZE (sizeof(request_t))
2218
2219
1da177e4
LT
2220
2221/*
2222 * Switch info gathering structure.
2223 */
2224typedef struct {
2225 port_id_t d_id;
2226 uint8_t node_name[WWN_SIZE];
2227 uint8_t port_name[WWN_SIZE];
d8b45213 2228 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 2229 uint16_t fp_speed;
e8c72ba5 2230 uint8_t fc4_type;
a5d42f4c 2231 uint8_t fc4f_nvme; /* nvme fc4 feature bits */
1da177e4
LT
2232} sw_info_t;
2233
e8c72ba5
CD
2234/* FCP-4 types */
2235#define FC4_TYPE_FCP_SCSI 0x08
33b28357 2236#define FC4_TYPE_NVME 0x28
e8c72ba5
CD
2237#define FC4_TYPE_OTHER 0x0
2238#define FC4_TYPE_UNKNOWN 0xff
2239
726b8548
QT
2240/* mailbox command 4G & above */
2241struct mbx_24xx_entry {
2242 uint8_t entry_type;
2243 uint8_t entry_count;
2244 uint8_t sys_define1;
2245 uint8_t entry_status;
2246 uint32_t handle;
2247 uint16_t mb[28];
2248};
2249
2250#define IOCB_SIZE 64
2251
1da177e4
LT
2252/*
2253 * Fibre channel port type.
2254 */
5d964837 2255typedef enum {
1da177e4
LT
2256 FCT_UNKNOWN,
2257 FCT_RSCN,
2258 FCT_SWITCH,
2259 FCT_BROADCAST,
2260 FCT_INITIATOR,
a5d42f4c
DG
2261 FCT_TARGET,
2262 FCT_NVME
1da177e4
LT
2263} fc_port_type_t;
2264
726b8548
QT
2265enum qla_sess_deletion {
2266 QLA_SESS_DELETION_NONE = 0,
2267 QLA_SESS_DELETION_IN_PROGRESS,
2268 QLA_SESS_DELETED,
2269};
2270
5d964837
QT
2271enum qlt_plogi_link_t {
2272 QLT_PLOGI_LINK_SAME_WWN,
2273 QLT_PLOGI_LINK_CONFLICT,
2274 QLT_PLOGI_LINK_MAX
2275};
2276
2277struct qlt_plogi_ack_t {
2278 struct list_head list;
2279 struct imm_ntfy_from_isp iocb;
2280 port_id_t id;
2281 int ref_count;
726b8548
QT
2282 void *fcport;
2283};
2284
2285struct ct_sns_desc {
2286 struct ct_sns_pkt *ct_sns;
2287 dma_addr_t ct_sns_dma;
2288};
2289
2290enum discovery_state {
2291 DSC_DELETED,
a4239945 2292 DSC_GNN_ID,
726b8548
QT
2293 DSC_GNL,
2294 DSC_LOGIN_PEND,
2295 DSC_LOGIN_FAILED,
2296 DSC_GPDB,
726b8548
QT
2297 DSC_UPD_FCPORT,
2298 DSC_LOGIN_COMPLETE,
f13515ac 2299 DSC_ADISC,
726b8548
QT
2300 DSC_DELETE_PEND,
2301};
2302
2303enum login_state { /* FW control Target side */
2304 DSC_LS_LLIOCB_SENT = 2,
2305 DSC_LS_PLOGI_PEND,
2306 DSC_LS_PLOGI_COMP,
2307 DSC_LS_PRLI_PEND,
2308 DSC_LS_PRLI_COMP,
2309 DSC_LS_PORT_UNAVAIL,
2310 DSC_LS_PRLO_PEND = 9,
2311 DSC_LS_LOGO_PEND,
2312};
2313
2314enum fcport_mgt_event {
2315 FCME_RELOGIN = 1,
2316 FCME_RSCN,
726b8548 2317 FCME_PLOGI_DONE, /* Initiator side sent LLIOCB */
a5d42f4c 2318 FCME_PRLI_DONE,
726b8548
QT
2319 FCME_GNL_DONE,
2320 FCME_GPSC_DONE,
2321 FCME_GPDB_DONE,
2322 FCME_GPNID_DONE,
a5d42f4c 2323 FCME_GFFID_DONE,
f13515ac 2324 FCME_ADISC_DONE,
a4239945
QT
2325 FCME_GNNID_DONE,
2326 FCME_GFPNID_DONE,
8777e431 2327 FCME_ELS_PLOGI_DONE,
5d964837
QT
2328};
2329
41dc529a
QT
2330enum rscn_addr_format {
2331 RSCN_PORT_ADDR,
2332 RSCN_AREA_ADDR,
2333 RSCN_DOM_ADDR,
2334 RSCN_FAB_ADDR,
2335};
2336
1da177e4
LT
2337/*
2338 * Fibre channel port structure.
2339 */
2340typedef struct fc_port {
2341 struct list_head list;
7b867cf7 2342 struct scsi_qla_host *vha;
1da177e4
LT
2343
2344 uint8_t node_name[WWN_SIZE];
2345 uint8_t port_name[WWN_SIZE];
2346 port_id_t d_id;
2347 uint16_t loop_id;
2348 uint16_t old_loop_id;
2349
5d964837
QT
2350 unsigned int conf_compl_supported:1;
2351 unsigned int deleted:2;
1ae634eb 2352 unsigned int free_pending:1;
5d964837
QT
2353 unsigned int local:1;
2354 unsigned int logout_on_delete:1;
726b8548 2355 unsigned int logo_ack_needed:1;
5d964837
QT
2356 unsigned int keep_nport_handle:1;
2357 unsigned int send_els_logo:1;
726b8548
QT
2358 unsigned int login_pause:1;
2359 unsigned int login_succ:1;
c0c462c8 2360 unsigned int query:1;
a4239945 2361 unsigned int id_changed:1;
cb873ba4 2362 unsigned int scan_needed:1;
5d964837 2363
a5d42f4c 2364 struct work_struct nvme_del_work;
5621b0dd 2365 struct completion nvme_del_done;
a5d42f4c
DG
2366 uint32_t nvme_prli_service_param;
2367#define NVME_PRLI_SP_CONF BIT_7
2368#define NVME_PRLI_SP_INITIATOR BIT_5
2369#define NVME_PRLI_SP_TARGET BIT_4
2370#define NVME_PRLI_SP_DISCOVERY BIT_3
03aaa89f 2371#define NVME_PRLI_SP_FIRST_BURST BIT_0
a5d42f4c 2372 uint8_t nvme_flag;
03aaa89f 2373 uint32_t nvme_first_burst_size;
a5d42f4c 2374#define NVME_FLAG_REGISTERED 4
9dd9686b 2375#define NVME_FLAG_DELETING 2
870fe24f 2376#define NVME_FLAG_RESETTING 1
a5d42f4c 2377
726b8548 2378 struct fc_port *conflict;
5d964837
QT
2379 unsigned char logout_completed;
2380 int generation;
2381
2382 struct se_session *se_sess;
2383 struct kref sess_kref;
2384 struct qla_tgt *tgt;
2385 unsigned long expires;
2386 struct list_head del_list_entry;
2387 struct work_struct free_work;
cd4ed6b4
QT
2388 struct work_struct reg_work;
2389 uint64_t jiffies_at_registration;
5d964837
QT
2390 struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2391
8ae6d9c7
GM
2392 uint16_t tgt_id;
2393 uint16_t old_tgt_id;
cd4ed6b4 2394 uint16_t sec_since_registration;
8ae6d9c7 2395
09ff701a
SR
2396 uint8_t fcp_prio;
2397
d8b45213
AV
2398 uint8_t fabric_port_name[WWN_SIZE];
2399 uint16_t fp_speed;
2400
1da177e4
LT
2401 fc_port_type_t port_type;
2402
2403 atomic_t state;
2404 uint32_t flags;
2405
1da177e4 2406 int login_retry;
1da177e4 2407
d97994dc 2408 struct fc_rport *rport, *drport;
ad3e0eda 2409 u32 supported_classes;
df7baa50 2410
e8c72ba5 2411 uint8_t fc4_type;
a5d42f4c 2412 uint8_t fc4f_nvme;
b3b02e6e 2413 uint8_t scan_state;
edd05de1 2414 uint8_t n2n_flag;
8ae6d9c7
GM
2415
2416 unsigned long last_queue_full;
2417 unsigned long last_ramp_up;
2418
2419 uint16_t port_id;
e05fe292 2420
a5d42f4c
DG
2421 struct nvme_fc_remote_port *nvme_remote_port;
2422
e05fe292 2423 unsigned long retry_delay_timestamp;
a6ca8878 2424 struct qla_tgt_sess *tgt_session;
726b8548
QT
2425 struct ct_sns_desc ct_desc;
2426 enum discovery_state disc_state;
cd4ed6b4 2427 enum discovery_state next_disc_state;
726b8548 2428 enum login_state fw_login_state;
8777e431 2429 unsigned long dm_login_expire;
5b33469a
QT
2430 unsigned long plogi_nack_done_deadline;
2431
726b8548
QT
2432 u32 login_gen, last_login_gen;
2433 u32 rscn_gen, last_rscn_gen;
2434 u32 chip_reset;
2435 struct list_head gnl_entry;
2436 struct work_struct del_work;
2437 u8 iocb[IOCB_SIZE];
c0c462c8
DG
2438 u8 current_login_state;
2439 u8 last_login_state;
8777e431
QT
2440 u16 n2n_link_reset_cnt;
2441 u16 n2n_chip_reset;
1da177e4
LT
2442} fc_port_t;
2443
726b8548
QT
2444#define QLA_FCPORT_SCAN 1
2445#define QLA_FCPORT_FOUND 2
2446
2447struct event_arg {
2448 enum fcport_mgt_event event;
2449 fc_port_t *fcport;
2450 srb_t *sp;
2451 port_id_t id;
2452 u16 data[2], rc;
2453 u8 port_name[WWN_SIZE];
2454 u32 iop[2];
2455};
2456
8ae6d9c7
GM
2457#include "qla_mr.h"
2458
1da177e4
LT
2459/*
2460 * Fibre channel port/lun states.
2461 */
2462#define FCS_UNCONFIGURED 1
2463#define FCS_DEVICE_DEAD 2
2464#define FCS_DEVICE_LOST 3
2465#define FCS_ONLINE 4
1da177e4 2466
ec426e10
CD
2467static const char * const port_state_str[] = {
2468 "Unknown",
2469 "UNCONFIGURED",
2470 "DEAD",
2471 "LOST",
2472 "ONLINE"
2473};
2474
1da177e4
LT
2475/*
2476 * FC port flags.
2477 */
2478#define FCF_FABRIC_DEVICE BIT_0
2479#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2480#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2481#define FCF_ASYNC_SENT BIT_3
2d70c103 2482#define FCF_CONF_COMP_SUPPORTED BIT_4
6d674927 2483#define FCF_ASYNC_ACTIVE BIT_5
1da177e4
LT
2484
2485/* No loop ID flag. */
2486#define FC_NO_LOOP_ID 0x1000
2487
1da177e4
LT
2488/*
2489 * FC-CT interface
2490 *
2491 * NOTE: All structures are big-endian in form.
2492 */
2493
2494#define CT_REJECT_RESPONSE 0x8001
2495#define CT_ACCEPT_RESPONSE 0x8002
df57caba
HM
2496#define CT_REASON_INVALID_COMMAND_CODE 0x01
2497#define CT_REASON_CANNOT_PERFORM 0x09
2498#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2499#define CT_EXPL_ALREADY_REGISTERED 0x10
2500#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2501#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2502#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2503#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2504#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2505#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2506#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2507#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2508#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2509#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2510#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
1da177e4
LT
2511
2512#define NS_N_PORT_TYPE 0x01
2513#define NS_NL_PORT_TYPE 0x02
2514#define NS_NX_PORT_TYPE 0x7F
2515
2516#define GA_NXT_CMD 0x100
2517#define GA_NXT_REQ_SIZE (16 + 4)
2518#define GA_NXT_RSP_SIZE (16 + 620)
2519
a4239945
QT
2520#define GPN_FT_CMD 0x172
2521#define GPN_FT_REQ_SIZE (16 + 4)
2522#define GNN_FT_CMD 0x173
2523#define GNN_FT_REQ_SIZE (16 + 4)
2524
1da177e4
LT
2525#define GID_PT_CMD 0x1A1
2526#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2527
2528#define GPN_ID_CMD 0x112
2529#define GPN_ID_REQ_SIZE (16 + 4)
2530#define GPN_ID_RSP_SIZE (16 + 8)
2531
2532#define GNN_ID_CMD 0x113
2533#define GNN_ID_REQ_SIZE (16 + 4)
2534#define GNN_ID_RSP_SIZE (16 + 8)
2535
2536#define GFT_ID_CMD 0x117
2537#define GFT_ID_REQ_SIZE (16 + 4)
2538#define GFT_ID_RSP_SIZE (16 + 32)
2539
726b8548
QT
2540#define GID_PN_CMD 0x121
2541#define GID_PN_REQ_SIZE (16 + 8)
2542#define GID_PN_RSP_SIZE (16 + 4)
2543
1da177e4
LT
2544#define RFT_ID_CMD 0x217
2545#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2546#define RFT_ID_RSP_SIZE 16
2547
2548#define RFF_ID_CMD 0x21F
2549#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2550#define RFF_ID_RSP_SIZE 16
2551
2552#define RNN_ID_CMD 0x213
2553#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2554#define RNN_ID_RSP_SIZE 16
2555
2556#define RSNN_NN_CMD 0x239
2557#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2558#define RSNN_NN_RSP_SIZE 16
2559
d8b45213
AV
2560#define GFPN_ID_CMD 0x11C
2561#define GFPN_ID_REQ_SIZE (16 + 4)
2562#define GFPN_ID_RSP_SIZE (16 + 8)
2563
2564#define GPSC_CMD 0x127
2565#define GPSC_REQ_SIZE (16 + 8)
2566#define GPSC_RSP_SIZE (16 + 2 + 2)
2567
e8c72ba5
CD
2568#define GFF_ID_CMD 0x011F
2569#define GFF_ID_REQ_SIZE (16 + 4)
2570#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2571
cca5335c
AV
2572/*
2573 * HBA attribute types.
2574 */
2575#define FDMI_HBA_ATTR_COUNT 9
df57caba
HM
2576#define FDMIV2_HBA_ATTR_COUNT 17
2577#define FDMI_HBA_NODE_NAME 0x1
2578#define FDMI_HBA_MANUFACTURER 0x2
2579#define FDMI_HBA_SERIAL_NUMBER 0x3
2580#define FDMI_HBA_MODEL 0x4
2581#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2582#define FDMI_HBA_HARDWARE_VERSION 0x6
2583#define FDMI_HBA_DRIVER_VERSION 0x7
2584#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2585#define FDMI_HBA_FIRMWARE_VERSION 0x9
cca5335c
AV
2586#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2587#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
df57caba
HM
2588#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2589#define FDMI_HBA_VENDOR_ID 0xd
2590#define FDMI_HBA_NUM_PORTS 0xe
2591#define FDMI_HBA_FABRIC_NAME 0xf
2592#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2593#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
cca5335c
AV
2594
2595struct ct_fdmi_hba_attr {
2596 uint16_t type;
2597 uint16_t len;
2598 union {
2599 uint8_t node_name[WWN_SIZE];
df57caba
HM
2600 uint8_t manufacturer[64];
2601 uint8_t serial_num[32];
dd83cb2c 2602 uint8_t model[16+1];
cca5335c 2603 uint8_t model_desc[80];
df57caba 2604 uint8_t hw_version[32];
cca5335c
AV
2605 uint8_t driver_version[32];
2606 uint8_t orom_version[16];
df57caba 2607 uint8_t fw_version[32];
cca5335c 2608 uint8_t os_version[128];
df57caba 2609 uint32_t max_ct_len;
cca5335c
AV
2610 } a;
2611};
2612
2613struct ct_fdmi_hba_attributes {
2614 uint32_t count;
2615 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2616};
2617
df57caba
HM
2618struct ct_fdmiv2_hba_attr {
2619 uint16_t type;
2620 uint16_t len;
2621 union {
2622 uint8_t node_name[WWN_SIZE];
dd83cb2c 2623 uint8_t manufacturer[64];
df57caba 2624 uint8_t serial_num[32];
dd83cb2c 2625 uint8_t model[16+1];
df57caba
HM
2626 uint8_t model_desc[80];
2627 uint8_t hw_version[16];
2628 uint8_t driver_version[32];
2629 uint8_t orom_version[16];
2630 uint8_t fw_version[32];
2631 uint8_t os_version[128];
2632 uint32_t max_ct_len;
2633 uint8_t sym_name[256];
2634 uint32_t vendor_id;
2635 uint32_t num_ports;
2636 uint8_t fabric_name[WWN_SIZE];
2637 uint8_t bios_name[32];
577419f7 2638 uint8_t vendor_identifier[8];
df57caba
HM
2639 } a;
2640};
2641
2642struct ct_fdmiv2_hba_attributes {
2643 uint32_t count;
2644 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2645};
2646
cca5335c
AV
2647/*
2648 * Port attribute types.
2649 */
8a85e171 2650#define FDMI_PORT_ATTR_COUNT 6
df57caba
HM
2651#define FDMIV2_PORT_ATTR_COUNT 16
2652#define FDMI_PORT_FC4_TYPES 0x1
2653#define FDMI_PORT_SUPPORT_SPEED 0x2
2654#define FDMI_PORT_CURRENT_SPEED 0x3
2655#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2656#define FDMI_PORT_OS_DEVICE_NAME 0x5
2657#define FDMI_PORT_HOST_NAME 0x6
2658#define FDMI_PORT_NODE_NAME 0x7
2659#define FDMI_PORT_NAME 0x8
2660#define FDMI_PORT_SYM_NAME 0x9
2661#define FDMI_PORT_TYPE 0xa
2662#define FDMI_PORT_SUPP_COS 0xb
2663#define FDMI_PORT_FABRIC_NAME 0xc
2664#define FDMI_PORT_FC4_TYPE 0xd
2665#define FDMI_PORT_STATE 0x101
2666#define FDMI_PORT_COUNT 0x102
2667#define FDMI_PORT_ID 0x103
cca5335c 2668
5881569b
AV
2669#define FDMI_PORT_SPEED_1GB 0x1
2670#define FDMI_PORT_SPEED_2GB 0x2
2671#define FDMI_PORT_SPEED_10GB 0x4
2672#define FDMI_PORT_SPEED_4GB 0x8
2673#define FDMI_PORT_SPEED_8GB 0x10
2674#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2675#define FDMI_PORT_SPEED_32GB 0x40
ecc89f25 2676#define FDMI_PORT_SPEED_64GB 0x80
5881569b
AV
2677#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2678
df57caba
HM
2679#define FC_CLASS_2 0x04
2680#define FC_CLASS_3 0x08
2681#define FC_CLASS_2_3 0x0C
2682
2683struct ct_fdmiv2_port_attr {
cca5335c
AV
2684 uint16_t type;
2685 uint16_t len;
2686 union {
2687 uint8_t fc4_types[32];
2688 uint32_t sup_speed;
2689 uint32_t cur_speed;
2690 uint32_t max_frame_size;
2691 uint8_t os_dev_name[32];
dd83cb2c 2692 uint8_t host_name[256];
df57caba
HM
2693 uint8_t node_name[WWN_SIZE];
2694 uint8_t port_name[WWN_SIZE];
2695 uint8_t port_sym_name[128];
2696 uint32_t port_type;
2697 uint32_t port_supported_cos;
2698 uint8_t fabric_name[WWN_SIZE];
2699 uint8_t port_fc4_type[32];
2700 uint32_t port_state;
2701 uint32_t num_ports;
2702 uint32_t port_id;
cca5335c
AV
2703 } a;
2704};
2705
2706/*
2707 * Port Attribute Block.
2708 */
df57caba
HM
2709struct ct_fdmiv2_port_attributes {
2710 uint32_t count;
2711 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2712};
2713
2714struct ct_fdmi_port_attr {
2715 uint16_t type;
2716 uint16_t len;
2717 union {
2718 uint8_t fc4_types[32];
2719 uint32_t sup_speed;
2720 uint32_t cur_speed;
2721 uint32_t max_frame_size;
2722 uint8_t os_dev_name[32];
dd83cb2c 2723 uint8_t host_name[256];
df57caba
HM
2724 } a;
2725};
2726
cca5335c
AV
2727struct ct_fdmi_port_attributes {
2728 uint32_t count;
2729 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2730};
2731
2732/* FDMI definitions. */
2733#define GRHL_CMD 0x100
2734#define GHAT_CMD 0x101
2735#define GRPL_CMD 0x102
2736#define GPAT_CMD 0x110
2737
2738#define RHBA_CMD 0x200
2739#define RHBA_RSP_SIZE 16
2740
2741#define RHAT_CMD 0x201
2742#define RPRT_CMD 0x210
2743
2744#define RPA_CMD 0x211
2745#define RPA_RSP_SIZE 16
2746
2747#define DHBA_CMD 0x300
2748#define DHBA_REQ_SIZE (16 + 8)
2749#define DHBA_RSP_SIZE 16
2750
2751#define DHAT_CMD 0x301
2752#define DPRT_CMD 0x310
2753#define DPA_CMD 0x311
2754
1da177e4
LT
2755/* CT command header -- request/response common fields */
2756struct ct_cmd_hdr {
2757 uint8_t revision;
2758 uint8_t in_id[3];
2759 uint8_t gs_type;
2760 uint8_t gs_subtype;
2761 uint8_t options;
2762 uint8_t reserved;
2763};
2764
2765/* CT command request */
2766struct ct_sns_req {
2767 struct ct_cmd_hdr header;
2768 uint16_t command;
2769 uint16_t max_rsp_size;
2770 uint8_t fragment_id;
2771 uint8_t reserved[3];
2772
2773 union {
d8b45213 2774 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2775 struct {
2776 uint8_t reserved;
2777 uint8_t port_id[3];
2778 } port_id;
2779
a4239945
QT
2780 struct {
2781 uint8_t reserved;
2782 uint8_t domain;
2783 uint8_t area;
2784 uint8_t port_type;
2785 } gpn_ft;
2786
1da177e4
LT
2787 struct {
2788 uint8_t port_type;
2789 uint8_t domain;
2790 uint8_t area;
2791 uint8_t reserved;
2792 } gid_pt;
2793
2794 struct {
2795 uint8_t reserved;
2796 uint8_t port_id[3];
2797 uint8_t fc4_types[32];
2798 } rft_id;
2799
2800 struct {
2801 uint8_t reserved;
2802 uint8_t port_id[3];
2803 uint16_t reserved2;
2804 uint8_t fc4_feature;
2805 uint8_t fc4_type;
2806 } rff_id;
2807
2808 struct {
2809 uint8_t reserved;
2810 uint8_t port_id[3];
2811 uint8_t node_name[8];
2812 } rnn_id;
2813
2814 struct {
2815 uint8_t node_name[8];
2816 uint8_t name_len;
2817 uint8_t sym_node_name[255];
2818 } rsnn_nn;
cca5335c
AV
2819
2820 struct {
577419f7 2821 uint8_t hba_identifier[8];
cca5335c
AV
2822 } ghat;
2823
2824 struct {
2825 uint8_t hba_identifier[8];
2826 uint32_t entry_count;
2827 uint8_t port_name[8];
2828 struct ct_fdmi_hba_attributes attrs;
2829 } rhba;
2830
df57caba
HM
2831 struct {
2832 uint8_t hba_identifier[8];
2833 uint32_t entry_count;
2834 uint8_t port_name[8];
2835 struct ct_fdmiv2_hba_attributes attrs;
2836 } rhba2;
2837
cca5335c
AV
2838 struct {
2839 uint8_t hba_identifier[8];
2840 struct ct_fdmi_hba_attributes attrs;
2841 } rhat;
2842
2843 struct {
2844 uint8_t port_name[8];
2845 struct ct_fdmi_port_attributes attrs;
2846 } rpa;
2847
df57caba
HM
2848 struct {
2849 uint8_t port_name[8];
2850 struct ct_fdmiv2_port_attributes attrs;
2851 } rpa2;
2852
cca5335c
AV
2853 struct {
2854 uint8_t port_name[8];
2855 } dhba;
2856
2857 struct {
2858 uint8_t port_name[8];
2859 } dhat;
2860
2861 struct {
2862 uint8_t port_name[8];
2863 } dprt;
2864
2865 struct {
2866 uint8_t port_name[8];
2867 } dpa;
d8b45213
AV
2868
2869 struct {
2870 uint8_t port_name[8];
2871 } gpsc;
e8c72ba5
CD
2872
2873 struct {
2874 uint8_t reserved;
a5d42f4c 2875 uint8_t port_id[3];
e8c72ba5 2876 } gff_id;
726b8548
QT
2877
2878 struct {
2879 uint8_t port_name[8];
2880 } gid_pn;
1da177e4
LT
2881 } req;
2882};
2883
2884/* CT command response header */
2885struct ct_rsp_hdr {
2886 struct ct_cmd_hdr header;
2887 uint16_t response;
2888 uint16_t residual;
2889 uint8_t fragment_id;
2890 uint8_t reason_code;
2891 uint8_t explanation_code;
2892 uint8_t vendor_unique;
2893};
2894
2895struct ct_sns_gid_pt_data {
2896 uint8_t control_byte;
2897 uint8_t port_id[3];
2898};
2899
a4239945
QT
2900/* It's the same for both GPN_FT and GNN_FT */
2901struct ct_sns_gpnft_rsp {
2902 struct {
2903 struct ct_cmd_hdr header;
2904 uint16_t response;
2905 uint16_t residual;
2906 uint8_t fragment_id;
2907 uint8_t reason_code;
2908 uint8_t explanation_code;
2909 uint8_t vendor_unique;
2910 };
2911 /* Assume the largest number of targets for the union */
2912 struct ct_sns_gpn_ft_data {
2913 u8 control_byte;
2914 u8 port_id[3];
2915 u32 reserved;
2916 u8 port_name[8];
2917 } entries[1];
2918};
2919
2920/* CT command response */
1da177e4
LT
2921struct ct_sns_rsp {
2922 struct ct_rsp_hdr header;
2923
2924 union {
2925 struct {
2926 uint8_t port_type;
2927 uint8_t port_id[3];
2928 uint8_t port_name[8];
2929 uint8_t sym_port_name_len;
2930 uint8_t sym_port_name[255];
2931 uint8_t node_name[8];
2932 uint8_t sym_node_name_len;
2933 uint8_t sym_node_name[255];
2934 uint8_t init_proc_assoc[8];
2935 uint8_t node_ip_addr[16];
2936 uint8_t class_of_service[4];
2937 uint8_t fc4_types[32];
2938 uint8_t ip_address[16];
2939 uint8_t fabric_port_name[8];
2940 uint8_t reserved;
2941 uint8_t hard_address[3];
2942 } ga_nxt;
2943
2944 struct {
642ef983
CD
2945 /* Assume the largest number of targets for the union */
2946 struct ct_sns_gid_pt_data
2947 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2948 } gid_pt;
2949
2950 struct {
2951 uint8_t port_name[8];
2952 } gpn_id;
2953
2954 struct {
2955 uint8_t node_name[8];
2956 } gnn_id;
2957
2958 struct {
2959 uint8_t fc4_types[32];
2960 } gft_id;
cca5335c
AV
2961
2962 struct {
2963 uint32_t entry_count;
2964 uint8_t port_name[8];
2965 struct ct_fdmi_hba_attributes attrs;
2966 } ghat;
d8b45213
AV
2967
2968 struct {
2969 uint8_t port_name[8];
2970 } gfpn_id;
2971
2972 struct {
2973 uint16_t speeds;
2974 uint16_t speed;
2975 } gpsc;
e8c72ba5
CD
2976
2977#define GFF_FCP_SCSI_OFFSET 7
d3bae931 2978#define GFF_NVME_OFFSET 23 /* type = 28h */
e8c72ba5
CD
2979 struct {
2980 uint8_t fc4_features[128];
2981 } gff_id;
726b8548
QT
2982 struct {
2983 uint8_t reserved;
2984 uint8_t port_id[3];
2985 } gid_pn;
1da177e4
LT
2986 } rsp;
2987};
2988
2989struct ct_sns_pkt {
2990 union {
2991 struct ct_sns_req req;
2992 struct ct_sns_rsp rsp;
2993 } p;
2994};
2995
a4239945
QT
2996struct ct_sns_gpnft_pkt {
2997 union {
2998 struct ct_sns_req req;
2999 struct ct_sns_gpnft_rsp rsp;
3000 } p;
3001};
3002
f352eeb7
QT
3003enum scan_flags_t {
3004 SF_SCANNING = BIT_0,
3005 SF_QUEUED = BIT_1,
3006};
3007
33b28357
QT
3008enum fc4type_t {
3009 FS_FC4TYPE_FCP = BIT_0,
3010 FS_FC4TYPE_NVME = BIT_1,
3011};
3012
a4239945
QT
3013struct fab_scan_rp {
3014 port_id_t id;
33b28357 3015 enum fc4type_t fc4type;
a4239945
QT
3016 u8 port_name[8];
3017 u8 node_name[8];
3018};
3019
3020struct fab_scan {
3021 struct fab_scan_rp *l;
3022 u32 size;
6944dccb
QT
3023 u16 scan_retry;
3024#define MAX_SCAN_RETRIES 5
f352eeb7
QT
3025 enum scan_flags_t scan_flags;
3026 struct delayed_work scan_work;
a4239945
QT
3027};
3028
1da177e4 3029/*
25985edc 3030 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
3031 */
3032#define RFT_ID_SNS_SCMD_LEN 22
3033#define RFT_ID_SNS_CMD_SIZE 60
3034#define RFT_ID_SNS_DATA_SIZE 16
3035
3036#define RNN_ID_SNS_SCMD_LEN 10
3037#define RNN_ID_SNS_CMD_SIZE 36
3038#define RNN_ID_SNS_DATA_SIZE 16
3039
3040#define GA_NXT_SNS_SCMD_LEN 6
3041#define GA_NXT_SNS_CMD_SIZE 28
3042#define GA_NXT_SNS_DATA_SIZE (620 + 16)
3043
3044#define GID_PT_SNS_SCMD_LEN 6
3045#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
3046/*
3047 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3048 * adapters.
3049 */
3050#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
3051
3052#define GPN_ID_SNS_SCMD_LEN 6
3053#define GPN_ID_SNS_CMD_SIZE 28
3054#define GPN_ID_SNS_DATA_SIZE (8 + 16)
3055
3056#define GNN_ID_SNS_SCMD_LEN 6
3057#define GNN_ID_SNS_CMD_SIZE 28
3058#define GNN_ID_SNS_DATA_SIZE (8 + 16)
3059
3060struct sns_cmd_pkt {
3061 union {
3062 struct {
3063 uint16_t buffer_length;
3064 uint16_t reserved_1;
3065 uint32_t buffer_address[2];
3066 uint16_t subcommand_length;
3067 uint16_t reserved_2;
3068 uint16_t subcommand;
3069 uint16_t size;
3070 uint32_t reserved_3;
3071 uint8_t param[36];
3072 } cmd;
3073
3074 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3075 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3076 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3077 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3078 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3079 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3080 } p;
3081};
3082
5433383e
AV
3083struct fw_blob {
3084 char *name;
3085 uint32_t segs[4];
3086 const struct firmware *fw;
3087};
3088
1da177e4
LT
3089/* Return data from MBC_GET_ID_LIST call. */
3090struct gid_list_info {
3091 uint8_t al_pa;
3092 uint8_t area;
fa2a1ce5 3093 uint8_t domain;
1da177e4
LT
3094 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
3095 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 3096 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 3097};
1da177e4 3098
2c3dfe3f
SJ
3099/* NPIV */
3100typedef struct vport_info {
3101 uint8_t port_name[WWN_SIZE];
3102 uint8_t node_name[WWN_SIZE];
3103 int vp_id;
3104 uint16_t loop_id;
3105 unsigned long host_no;
3106 uint8_t port_id[3];
3107 int loop_state;
3108} vport_info_t;
3109
3110typedef struct vport_params {
3111 uint8_t port_name[WWN_SIZE];
3112 uint8_t node_name[WWN_SIZE];
3113 uint32_t options;
3114#define VP_OPTS_RETRY_ENABLE BIT_0
3115#define VP_OPTS_VP_DISABLE BIT_1
3116} vport_params_t;
3117
3118/* NPIV - return codes of VP create and modify */
3119#define VP_RET_CODE_OK 0
3120#define VP_RET_CODE_FATAL 1
3121#define VP_RET_CODE_WRONG_ID 2
3122#define VP_RET_CODE_WWPN 3
3123#define VP_RET_CODE_RESOURCES 4
3124#define VP_RET_CODE_NO_MEM 5
3125#define VP_RET_CODE_NOT_FOUND 6
3126
7b867cf7 3127struct qla_hw_data;
2afa19a9 3128struct rsp_que;
abbd8870
AV
3129/*
3130 * ISP operations
3131 */
3132struct isp_operations {
3133
3134 int (*pci_config) (struct scsi_qla_host *);
3135 void (*reset_chip) (struct scsi_qla_host *);
3136 int (*chip_diag) (struct scsi_qla_host *);
3137 void (*config_rings) (struct scsi_qla_host *);
3138 void (*reset_adapter) (struct scsi_qla_host *);
3139 int (*nvram_config) (struct scsi_qla_host *);
3140 void (*update_fw_options) (struct scsi_qla_host *);
3141 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3142
3143 char * (*pci_info_str) (struct scsi_qla_host *, char *);
df57caba 3144 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
abbd8870 3145
7d12e780 3146 irq_handler_t intr_handler;
7b867cf7
AC
3147 void (*enable_intrs) (struct qla_hw_data *);
3148 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 3149
2afa19a9 3150 int (*abort_command) (srb_t *);
9cb78c16
HR
3151 int (*target_reset) (struct fc_port *, uint64_t, int);
3152 int (*lun_reset) (struct fc_port *, uint64_t, int);
abbd8870
AV
3153 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3154 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
3155 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3156 uint8_t, uint8_t);
abbd8870
AV
3157
3158 uint16_t (*calc_req_entries) (uint16_t);
3159 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
726b8548
QT
3160 void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3161 void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
cca5335c 3162 uint32_t);
abbd8870 3163
3695310e 3164 uint8_t *(*read_nvram)(struct scsi_qla_host *, void *,
abbd8870 3165 uint32_t, uint32_t);
3695310e 3166 int (*write_nvram)(struct scsi_qla_host *, void *, uint32_t,
abbd8870
AV
3167 uint32_t);
3168
3169 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c 3170
3171 int (*beacon_on) (struct scsi_qla_host *);
3172 int (*beacon_off) (struct scsi_qla_host *);
3173 void (*beacon_blink) (struct scsi_qla_host *);
854165f4 3174
3695310e 3175 void *(*read_optrom)(struct scsi_qla_host *, void *,
854165f4 3176 uint32_t, uint32_t);
3695310e 3177 int (*write_optrom)(struct scsi_qla_host *, void *, uint32_t,
854165f4 3178 uint32_t);
30c47662
AV
3179
3180 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 3181 int (*start_scsi) (srb_t *);
d7459527 3182 int (*start_scsi_mq) (srb_t *);
a9083016 3183 int (*abort_isp) (struct scsi_qla_host *);
706f457d 3184 int (*iospace_config)(struct qla_hw_data*);
8ae6d9c7 3185 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
3186};
3187
a8488abe
AV
3188/* MSI-X Support *************************************************************/
3189
3190#define QLA_MSIX_CHIP_REV_24XX 3
3191#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3192#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
3193
17e5fc58 3194#define QLA_BASE_VECTORS 2 /* default + RSP */
d7459527 3195#define QLA_MSIX_RSP_Q 0x01
093df737
QT
3196#define QLA_ATIO_VECTOR 0x02
3197#define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03
a8488abe 3198
a8488abe
AV
3199#define QLA_MIDX_DEFAULT 0
3200#define QLA_MIDX_RSP_Q 1
73208dfd 3201#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 3202#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
3203
3204struct scsi_qla_host;
3205
cdb898c5
QT
3206
3207#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3208
a8488abe
AV
3209struct qla_msix_entry {
3210 int have_irq;
d7459527 3211 int in_use;
73208dfd
AC
3212 uint32_t vector;
3213 uint16_t entry;
d7459527 3214 char name[30];
4fa18345 3215 void *handle;
cdb898c5 3216 int cpuid;
a8488abe
AV
3217};
3218
2c3dfe3f
SJ
3219#define WATCH_INTERVAL 1 /* number of seconds */
3220
0971de7f
AV
3221/* Work events. */
3222enum qla_work_type {
3223 QLA_EVT_AEN,
8a659571 3224 QLA_EVT_IDC_ACK,
ac280b67 3225 QLA_EVT_ASYNC_LOGIN,
ac280b67
AV
3226 QLA_EVT_ASYNC_LOGOUT,
3227 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584 3228 QLA_EVT_ASYNC_ADISC,
3420d36c 3229 QLA_EVT_UEVENT,
8ae6d9c7 3230 QLA_EVT_AENFX,
726b8548 3231 QLA_EVT_GPNID,
e374f9f5 3232 QLA_EVT_UNMAP,
726b8548
QT
3233 QLA_EVT_NEW_SESS,
3234 QLA_EVT_GPDB,
a5d42f4c 3235 QLA_EVT_PRLI,
726b8548 3236 QLA_EVT_GPSC,
726b8548
QT
3237 QLA_EVT_GNL,
3238 QLA_EVT_NACK,
9b3e0f4d 3239 QLA_EVT_RELOGIN,
11aea16a
QT
3240 QLA_EVT_ASYNC_PRLO,
3241 QLA_EVT_ASYNC_PRLO_DONE,
a4239945
QT
3242 QLA_EVT_GPNFT,
3243 QLA_EVT_GPNFT_DONE,
3244 QLA_EVT_GNNFT_DONE,
3245 QLA_EVT_GNNID,
3246 QLA_EVT_GFPNID,
e374f9f5 3247 QLA_EVT_SP_RETRY,
cc28e0ac 3248 QLA_EVT_IIDMA,
8777e431 3249 QLA_EVT_ELS_PLOGI,
0971de7f
AV
3250};
3251
3252
3253struct qla_work_evt {
3254 struct list_head list;
3255 enum qla_work_type type;
3256 u32 flags;
3257#define QLA_EVT_FLAG_FREE 0x1
3258
3259 union {
3260 struct {
3261 enum fc_host_event_code code;
3262 u32 data;
3263 } aen;
8a659571
AV
3264 struct {
3265#define QLA_IDC_ACK_REGS 7
3266 uint16_t mb[QLA_IDC_ACK_REGS];
3267 } idc_ack;
ac280b67
AV
3268 struct {
3269 struct fc_port *fcport;
3270#define QLA_LOGIO_LOGIN_RETRIED BIT_0
3271 u16 data[2];
3272 } logio;
3420d36c
AV
3273 struct {
3274 u32 code;
3275#define QLA_UEVENT_CODE_FW_DUMP 0
3276 } uevent;
8ae6d9c7
GM
3277 struct {
3278 uint32_t evtcode;
3279 uint32_t mbx[8];
3280 uint32_t count;
3281 } aenfx;
3282 struct {
3283 srb_t *sp;
3284 } iosb;
726b8548
QT
3285 struct {
3286 port_id_t id;
3287 } gpnid;
3288 struct {
3289 port_id_t id;
3290 u8 port_name[8];
a4239945 3291 u8 node_name[8];
726b8548 3292 void *pla;
a4239945 3293 u8 fc4_type;
726b8548
QT
3294 } new_sess;
3295 struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3296 fc_port_t *fcport;
3297 u8 opt;
3298 } fcport;
3299 struct {
3300 fc_port_t *fcport;
3301 u8 iocb[IOCB_SIZE];
3302 int type;
3303 } nack;
a4239945
QT
3304 struct {
3305 u8 fc4_type;
33b28357 3306 srb_t *sp;
a4239945 3307 } gpnft;
8ae6d9c7 3308 } u;
0971de7f
AV
3309};
3310
4d4df193
HK
3311struct qla_chip_state_84xx {
3312 struct list_head list;
3313 struct kref kref;
3314
3315 void *bus;
3316 spinlock_t access_lock;
3317 struct mutex fw_update_mutex;
3318 uint32_t fw_update;
3319 uint32_t op_fw_version;
3320 uint32_t op_fw_size;
3321 uint32_t op_fw_seq_size;
3322 uint32_t diag_fw_version;
3323 uint32_t gold_fw_version;
3324};
3325
54b9993c
AG
3326struct qla_dif_statistics {
3327 uint64_t dif_input_bytes;
3328 uint64_t dif_output_bytes;
3329 uint64_t dif_input_requests;
3330 uint64_t dif_output_requests;
3331 uint32_t dif_guard_err;
3332 uint32_t dif_ref_tag_err;
3333 uint32_t dif_app_tag_err;
3334};
3335
e5f5f6f7
HZ
3336struct qla_statistics {
3337 uint32_t total_isp_aborts;
49fd462a
HZ
3338 uint64_t input_bytes;
3339 uint64_t output_bytes;
fabbb8df
JC
3340 uint64_t input_requests;
3341 uint64_t output_requests;
3342 uint32_t control_requests;
3343
3344 uint64_t jiffies_at_last_reset;
33e79977
QT
3345 uint32_t stat_max_pend_cmds;
3346 uint32_t stat_max_qfull_cmds_alloc;
3347 uint32_t stat_max_qfull_cmds_dropped;
54b9993c
AG
3348
3349 struct qla_dif_statistics qla_dif_stats;
e5f5f6f7
HZ
3350};
3351
a9b6f722
SK
3352struct bidi_statistics {
3353 unsigned long long io_count;
3354 unsigned long long transfer_bytes;
3355};
3356
be25152c
QT
3357struct qla_tc_param {
3358 struct scsi_qla_host *vha;
3359 uint32_t blk_sz;
3360 uint32_t bufflen;
3361 struct scatterlist *sg;
3362 struct scatterlist *prot_sg;
3363 struct crc_context *ctx;
3364 uint8_t *ctx_dsd_alloced;
3365};
3366
73208dfd
AC
3367/* Multi queue support */
3368#define MBC_INITIALIZE_MULTIQ 0x1f
3369#define QLA_QUE_PAGE 0X1000
3370#define QLA_MQ_SIZE 32
73208dfd
AC
3371#define QLA_MAX_QUEUES 256
3372#define ISP_QUE_REG(ha, id) \
ecc89f25
JC
3373 ((ha->mqenable || IS_QLA83XX(ha) || \
3374 IS_QLA27XX(ha) || IS_QLA28XX(ha)) ? \
da9b1d5c
AV
3375 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3376 ((void __iomem *)ha->iobase))
73208dfd
AC
3377#define QLA_REQ_QUE_ID(tag) \
3378 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3379#define QLA_DEFAULT_QUE_QOS 5
3380#define QLA_PRECONFIG_VPORTS 32
3381#define QLA_MAX_VPORTS_QLA24XX 128
3382#define QLA_MAX_VPORTS_QLA25XX 256
82de802a 3383
60a9eadb
QT
3384struct qla_tgt_counters {
3385 uint64_t qla_core_sbt_cmd;
3386 uint64_t core_qla_que_buf;
3387 uint64_t qla_core_ret_ctio;
3388 uint64_t core_qla_snd_status;
3389 uint64_t qla_core_ret_sta_ctio;
3390 uint64_t core_qla_free_cmd;
3391 uint64_t num_q_full_sent;
3392 uint64_t num_alloc_iocb_failed;
3393 uint64_t num_term_xchg_sent;
3394};
3395
82de802a
QT
3396struct qla_qpair;
3397
7b867cf7
AC
3398/* Response queue data structure */
3399struct rsp_que {
3400 dma_addr_t dma;
3401 response_t *ring;
3402 response_t *ring_ptr;
08029990
AV
3403 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
3404 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
3405 uint16_t ring_index;
3406 uint16_t out_ptr;
7c6300e3 3407 uint16_t *in_ptr; /* queue shadow in index */
7b867cf7
AC
3408 uint16_t length;
3409 uint16_t options;
7b867cf7 3410 uint16_t rid;
73208dfd
AC
3411 uint16_t id;
3412 uint16_t vp_idx;
7b867cf7 3413 struct qla_hw_data *hw;
73208dfd
AC
3414 struct qla_msix_entry *msix;
3415 struct req_que *req;
2afa19a9 3416 srb_t *status_srb; /* status continuation entry */
82de802a 3417 struct qla_qpair *qpair;
8ae6d9c7
GM
3418
3419 dma_addr_t dma_fx00;
3420 response_t *ring_fx00;
3421 uint16_t length_fx00;
3422 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3423};
1da177e4 3424
7b867cf7
AC
3425/* Request queue data structure */
3426struct req_que {
3427 dma_addr_t dma;
3428 request_t *ring;
3429 request_t *ring_ptr;
08029990
AV
3430 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
3431 uint32_t __iomem *req_q_out;
7b867cf7
AC
3432 uint16_t ring_index;
3433 uint16_t in_ptr;
7c6300e3 3434 uint16_t *out_ptr; /* queue shadow out index */
7b867cf7
AC
3435 uint16_t cnt;
3436 uint16_t length;
3437 uint16_t options;
3438 uint16_t rid;
73208dfd 3439 uint16_t id;
7b867cf7
AC
3440 uint16_t qos;
3441 uint16_t vp_idx;
73208dfd 3442 struct rsp_que *rsp;
8d93f550 3443 srb_t **outstanding_cmds;
7b867cf7 3444 uint32_t current_outstanding_cmd;
8d93f550 3445 uint16_t num_outstanding_cmds;
7b867cf7 3446 int max_q_depth;
8ae6d9c7
GM
3447
3448 dma_addr_t dma_fx00;
3449 request_t *ring_fx00;
3450 uint16_t length_fx00;
3451 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3452};
1da177e4 3453
d7459527
MH
3454/*Queue pair data structure */
3455struct qla_qpair {
3456 spinlock_t qp_lock;
3457 atomic_t ref_count;
e326d22a 3458 uint32_t lun_cnt;
82de802a
QT
3459 /*
3460 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3461 * legacy code. For other Qpair(s), it will point at qp_lock.
3462 */
3463 spinlock_t *qp_lock_ptr;
3464 struct scsi_qla_host *vha;
7c3f8fd1 3465 u32 chip_reset;
82de802a 3466
d7459527
MH
3467 /* distill these fields down to 'online=0/1'
3468 * ha->flags.eeh_busy
3469 * ha->flags.pci_channel_io_perm_failure
3470 * base_vha->loop_state
3471 */
3472 uint32_t online:1;
3473 /* move vha->flags.difdix_supported here */
3474 uint32_t difdix_supported:1;
3475 uint32_t delete_in_progress:1;
4b60c827 3476 uint32_t fw_started:1;
7c3f8fd1
QT
3477 uint32_t enable_class_2:1;
3478 uint32_t enable_explicit_conf:1;
af7bb382 3479 uint32_t use_shadow_reg:1;
d7459527
MH
3480
3481 uint16_t id; /* qp number used with FW */
d7459527 3482 uint16_t vp_idx; /* vport ID */
d7459527
MH
3483 mempool_t *srb_mempool;
3484
8abfa9e2
QT
3485 struct pci_dev *pdev;
3486 void (*reqq_start_iocbs)(struct qla_qpair *);
3487
d7459527
MH
3488 /* to do: New driver: move queues to here instead of pointers */
3489 struct req_que *req;
3490 struct rsp_que *rsp;
3491 struct atio_que *atio;
3492 struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3493 struct qla_hw_data *hw;
3494 struct work_struct q_work;
3495 struct list_head qp_list_elem; /* vha->qp_list */
e326d22a 3496 struct list_head hints_list;
82de802a 3497 uint16_t cpuid;
0691094f
QT
3498 uint16_t retry_term_cnt;
3499 uint32_t retry_term_exchg_addr;
3500 uint64_t retry_term_jiff;
60a9eadb 3501 struct qla_tgt_counters tgt_counters;
d7459527
MH
3502};
3503
9a069e19
GM
3504/* Place holder for FW buffer parameters */
3505struct qlfc_fw {
3506 void *fw_buf;
3507 dma_addr_t fw_dma;
3508 uint32_t len;
3509};
3510
0e8cd71c
SK
3511struct scsi_qlt_host {
3512 void *target_lport_ptr;
3513 struct mutex tgt_mutex;
3514 struct mutex tgt_host_action_mutex;
3515 struct qla_tgt *qla_tgt;
3516};
3517
2d70c103
NB
3518struct qlt_hw_data {
3519 /* Protected by hw lock */
2d70c103
NB
3520 uint32_t node_name_set:1;
3521
3522 dma_addr_t atio_dma; /* Physical address. */
3523 struct atio *atio_ring; /* Base virtual address */
3524 struct atio *atio_ring_ptr; /* Current address. */
3525 uint16_t atio_ring_index; /* Current index. */
3526 uint16_t atio_q_length;
aa230bc5
AE
3527 uint32_t __iomem *atio_q_in;
3528 uint32_t __iomem *atio_q_out;
2d70c103 3529
2d70c103 3530 struct qla_tgt_func_tmpl *tgt_ops;
2d70c103 3531 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
3532
3533 int saved_set;
3534 uint16_t saved_exchange_count;
3535 uint32_t saved_firmware_options_1;
3536 uint32_t saved_firmware_options_2;
3537 uint32_t saved_firmware_options_3;
3538 uint8_t saved_firmware_options[2];
3539 uint8_t saved_add_firmware_options[2];
3540
3541 uint8_t tgt_node_name[WWN_SIZE];
33e79977 3542
36c78452 3543 struct dentry *dfs_tgt_sess;
c423437e 3544 struct dentry *dfs_tgt_port_database;
09620eeb 3545 struct dentry *dfs_naqp;
c423437e 3546
33e79977
QT
3547 struct list_head q_full_list;
3548 uint32_t num_pend_cmds;
3549 uint32_t num_qfull_cmds_alloc;
3550 uint32_t num_qfull_cmds_dropped;
3551 spinlock_t q_full_lock;
3552 uint32_t leak_exchg_thresh_hold;
7560151b 3553 spinlock_t sess_lock;
09620eeb
QT
3554 int num_act_qpairs;
3555#define DEFAULT_NAQP 2
2f424b9b 3556 spinlock_t atio_lock ____cacheline_aligned;
482c9dc7 3557 struct btree_head32 host_map;
2d70c103
NB
3558};
3559
33e79977
QT
3560#define MAX_QFULL_CMDS_ALLOC 8192
3561#define Q_FULL_THRESH_HOLD_PERCENT 90
3562#define Q_FULL_THRESH_HOLD(ha) \
03e8c680 3563 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
33e79977
QT
3564
3565#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
3566
7b867cf7
AC
3567/*
3568 * Qlogic host adapter specific data structure.
3569*/
3570struct qla_hw_data {
3571 struct pci_dev *pdev;
3572 /* SRB cache. */
3573#define SRB_MIN_REQ 128
3574 mempool_t *srb_mempool;
1da177e4
LT
3575
3576 volatile struct {
1da177e4
LT
3577 uint32_t mbox_int :1;
3578 uint32_t mbox_busy :1;
1da177e4
LT
3579 uint32_t disable_risc_code_load :1;
3580 uint32_t enable_64bit_addressing :1;
3581 uint32_t enable_lip_reset :1;
1da177e4 3582 uint32_t enable_target_reset :1;
7b867cf7 3583 uint32_t enable_lip_full_login :1;
1da177e4 3584 uint32_t enable_led_scheme :1;
7190575f 3585
3d71644c
AV
3586 uint32_t msi_enabled :1;
3587 uint32_t msix_enabled :1;
d4c760c2 3588 uint32_t disable_serdes :1;
4346b149 3589 uint32_t gpsc_supported :1;
2c3dfe3f 3590 uint32_t npiv_supported :1;
85880801 3591 uint32_t pci_channel_io_perm_failure :1;
df613b96 3592 uint32_t fce_enabled :1;
1d2874de 3593 uint32_t fac_supported :1;
7190575f 3594
2533cf67 3595 uint32_t chip_reset_done :1;
cbc8eb67 3596 uint32_t running_gold_fw :1;
85880801 3597 uint32_t eeh_busy :1;
3155754a 3598 uint32_t disable_msix_handshake :1;
09ff701a 3599 uint32_t fcp_prio_enabled :1;
7190575f 3600 uint32_t isp82xx_fw_hung:1;
7d613ac6 3601 uint32_t nic_core_hung:1;
7190575f
GM
3602
3603 uint32_t quiesce_owner:1;
7d613ac6
SV
3604 uint32_t nic_core_reset_hdlr_active:1;
3605 uint32_t nic_core_reset_owner:1;
b6d0d9d5 3606 uint32_t isp82xx_no_md_cap:1;
2d70c103 3607 uint32_t host_shutting_down:1;
bf5b8ad7 3608 uint32_t idc_compl_status:1;
8ae6d9c7
GM
3609 uint32_t mr_reset_hdlr_active:1;
3610 uint32_t mr_intr_valid:1;
b0d6cabd 3611
40f3862b 3612 uint32_t dport_enabled:1;
2486c627 3613 uint32_t fawwpn_enabled:1;
b0d6cabd 3614 uint32_t exlogins_enabled:1;
2f56a7f1 3615 uint32_t exchoffld_enabled:1;
15f30a57 3616
ec7193e2
QT
3617 uint32_t lip_ae:1;
3618 uint32_t n2n_ae:1;
15f30a57 3619 uint32_t fw_started:1;
ec7193e2 3620 uint32_t fw_init_done:1;
e4e3a2ce
QT
3621
3622 uint32_t detected_lr_sfp:1;
3623 uint32_t using_lr_setting:1;
9cd883f0 3624 uint32_t rida_fmt2:1;
b2000805 3625 uint32_t purge_mbox:1;
8777e431 3626 uint32_t n2n_bigger:1;
1da177e4
LT
3627 } flags;
3628
d1e3635a 3629 uint16_t max_exchg;
1f4c7c38 3630 uint16_t long_range_distance; /* 32G & above */
e4e3a2ce
QT
3631#define LR_DISTANCE_5K 1
3632#define LR_DISTANCE_10K 0
3633
fa2a1ce5 3634 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
3635 * acquire it before doing any IO to the card, eg with RD_REG*() and
3636 * WRT_REG*() for the duration of your entire commandtransaction.
3637 *
3638 * This spinlock is of lower priority than the io request lock.
3639 */
1da177e4 3640
7b867cf7 3641 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 3642 int bars;
09483916 3643 int mem_only;
f73cb695 3644 device_reg_t *iobase; /* Base I/O address */
3776541d 3645 resource_size_t pio_address;
fa2a1ce5 3646
7b867cf7 3647#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
3648 dma_addr_t bar0_hdl;
3649
3650 void __iomem *cregbase;
3651 dma_addr_t bar2_hdl;
3652#define BAR0_LEN_FX00 (1024 * 1024)
3653#define BAR2_LEN_FX00 (128 * 1024)
3654
3655 uint32_t rqstq_intr_code;
3656 uint32_t mbx_intr_code;
3657 uint32_t req_que_len;
3658 uint32_t rsp_que_len;
3659 uint32_t req_que_off;
3660 uint32_t rsp_que_off;
3661
3662 /* Multi queue data structs */
f73cb695
CD
3663 device_reg_t *mqiobase;
3664 device_reg_t *msixbase;
73208dfd
AC
3665 uint16_t msix_count;
3666 uint8_t mqenable;
3667 struct req_que **req_q_map;
3668 struct rsp_que **rsp_q_map;
d7459527 3669 struct qla_qpair **queue_pair_map;
73208dfd
AC
3670 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3671 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
d7459527
MH
3672 unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3673 / sizeof(unsigned long)];
2afa19a9
AC
3674 uint8_t max_req_queues;
3675 uint8_t max_rsp_queues;
d7459527 3676 uint8_t max_qpairs;
b95b9452 3677 uint8_t num_qpairs;
d7459527 3678 struct qla_qpair *base_qpair;
73208dfd
AC
3679 struct qla_npiv_entry *npiv_info;
3680 uint16_t nvram_npiv_size;
1da177e4 3681
7b867cf7
AC
3682 uint16_t switch_cap;
3683#define FLOGI_SEQ_DEL BIT_8
3684#define FLOGI_MID_SUPPORT BIT_10
3685#define FLOGI_VSAN_SUPPORT BIT_12
3686#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
3687
3688 uint8_t port_no; /* Physical port of adapter */
ead03855 3689 uint8_t exch_starvation;
e5b68a61 3690
7b867cf7
AC
3691 /* Timeout timers. */
3692 uint8_t loop_down_abort_time; /* port down timer */
3693 atomic_t loop_down_timer; /* loop down timer */
3694 uint8_t link_down_timeout; /* link down timeout */
3695 uint16_t max_loop_id;
642ef983 3696 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 3697
1da177e4 3698 uint16_t fb_rev;
7b867cf7 3699 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 3700
d8b45213 3701#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
3702#define PORT_SPEED_1GB 0x00
3703#define PORT_SPEED_2GB 0x01
4910b524 3704#define PORT_SPEED_AUTO 0x02
7b867cf7
AC
3705#define PORT_SPEED_4GB 0x03
3706#define PORT_SPEED_8GB 0x04
6246b8a1 3707#define PORT_SPEED_16GB 0x05
f73cb695 3708#define PORT_SPEED_32GB 0x06
ecc89f25 3709#define PORT_SPEED_64GB 0x07
3a03eb79 3710#define PORT_SPEED_10GB 0x13
7b867cf7 3711 uint16_t link_data_rate; /* F/W operating speed */
4910b524 3712 uint16_t set_data_rate; /* Set by user */
1da177e4
LT
3713
3714 uint8_t current_topology;
3715 uint8_t prev_topology;
3716#define ISP_CFG_NL 1
3717#define ISP_CFG_N 2
3718#define ISP_CFG_FL 4
3719#define ISP_CFG_F 8
3720
7b867cf7 3721 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
3722#define LOOP 0
3723#define P2P 1
3724#define LOOP_P2P 2
3725#define P2P_LOOP 3
1da177e4 3726 uint8_t interrupts_on;
7b867cf7 3727 uint32_t isp_abort_cnt;
7b867cf7
AC
3728#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3729#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 3730#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
3731#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3732#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 3733#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
2c5bbbb2 3734#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
2b48992f 3735#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
ecc89f25
JC
3736#define PCI_DEVICE_ID_QLOGIC_ISP2061 0x2061
3737#define PCI_DEVICE_ID_QLOGIC_ISP2081 0x2081
3738#define PCI_DEVICE_ID_QLOGIC_ISP2089 0x2089
3739#define PCI_DEVICE_ID_QLOGIC_ISP2281 0x2281
3740#define PCI_DEVICE_ID_QLOGIC_ISP2289 0x2289
2c5bbbb2 3741
9e052e2d 3742 uint32_t isp_type;
7b867cf7
AC
3743#define DT_ISP2100 BIT_0
3744#define DT_ISP2200 BIT_1
3745#define DT_ISP2300 BIT_2
3746#define DT_ISP2312 BIT_3
3747#define DT_ISP2322 BIT_4
3748#define DT_ISP6312 BIT_5
3749#define DT_ISP6322 BIT_6
3750#define DT_ISP2422 BIT_7
3751#define DT_ISP2432 BIT_8
3752#define DT_ISP5422 BIT_9
3753#define DT_ISP5432 BIT_10
3754#define DT_ISP2532 BIT_11
3755#define DT_ISP8432 BIT_12
3a03eb79 3756#define DT_ISP8001 BIT_13
a9083016 3757#define DT_ISP8021 BIT_14
6246b8a1
GM
3758#define DT_ISP2031 BIT_15
3759#define DT_ISP8031 BIT_16
8ae6d9c7 3760#define DT_ISPFX00 BIT_17
7ec0effd 3761#define DT_ISP8044 BIT_18
f73cb695 3762#define DT_ISP2071 BIT_19
2c5bbbb2 3763#define DT_ISP2271 BIT_20
2b48992f 3764#define DT_ISP2261 BIT_21
ecc89f25
JC
3765#define DT_ISP2061 BIT_22
3766#define DT_ISP2081 BIT_23
3767#define DT_ISP2089 BIT_24
3768#define DT_ISP2281 BIT_25
3769#define DT_ISP2289 BIT_26
3770#define DT_ISP_LAST (DT_ISP2289 << 1)
7b867cf7 3771
9e052e2d 3772 uint32_t device_type;
e02587d7 3773#define DT_T10_PI BIT_25
7b867cf7
AC
3774#define DT_IIDMA BIT_26
3775#define DT_FWI2 BIT_27
3776#define DT_ZIO_SUPPORTED BIT_28
3777#define DT_OEM_001 BIT_29
3778#define DT_ISP2200A BIT_30
3779#define DT_EXTENDED_IDS BIT_31
9e052e2d
JC
3780
3781#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
7b867cf7
AC
3782#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3783#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3784#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3785#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3786#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3787#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3788#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3789#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3790#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3791#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3792#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3793#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3794#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 3795#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 3796#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 3797#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 3798#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
3799#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3800#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 3801#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 3802#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
2c5bbbb2 3803#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
2b48992f 3804#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
ecc89f25
JC
3805#define IS_QLA2081(ha) (DT_MASK(ha) & DT_ISP2081)
3806#define IS_QLA2281(ha) (DT_MASK(ha) & DT_ISP2281)
7b867cf7
AC
3807
3808#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3809 IS_QLA6312(ha) || IS_QLA6322(ha))
3810#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3811#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3812#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 3813#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 3814#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2b48992f 3815#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
ecc89f25 3816#define IS_QLA28XX(ha) (IS_QLA2081(ha) || IS_QLA2281(ha))
7b867cf7
AC
3817#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3818 IS_QLA84XX(ha))
6246b8a1 3819#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
3820 IS_QLA8031(ha) || IS_QLA8044(ha))
3821#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 3822#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 3823 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 3824 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
ecc89f25
JC
3825 IS_QLA8044(ha) || IS_QLA27XX(ha) || \
3826 IS_QLA28XX(ha))
fd564b5d 3827#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3828 IS_QLA27XX(ha) || IS_QLA28XX(ha))
b77ed25c 3829#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695 3830#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3831 IS_QLA27XX(ha) || IS_QLA28XX(ha))
f73cb695 3832#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
ecc89f25 3833 IS_QLA27XX(ha) || IS_QLA28XX(ha))
ac280b67 3834#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 3835
e02587d7 3836#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
3837#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3838#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3839#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3840#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3841#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 3842#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695 3843#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
ecc89f25
JC
3844 IS_QLA27XX(ha) || IS_QLA28XX(ha))
3845#define IS_BIDI_CAPABLE(ha) \
3846 (IS_QLA25XX(ha) || IS_QLA2031(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
81178772
SK
3847/* Bit 21 of fw_attributes decides the MCTP capabilities */
3848#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3849 ((ha)->fw_attributes_ext[0] & BIT_0))
b20f02e1
HM
3850#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3851#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8 3852#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
ecc89f25
JC
3853#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3854 IS_QLA28XX(ha))
9e522cd8
AE
3855#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3856 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
ecc89f25
JC
3857#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3858 IS_QLA28XX(ha))
33c36c0a 3859#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
ecc89f25
JC
3860#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha) || IS_QLA28XX(ha))
3861#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3862 IS_QLA28XX(ha))
3863#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha) || \
3864 IS_QLA28XX(ha))
99e1b683 3865#define IS_EXCHG_OFFLD_CAPABLE(ha) \
ecc89f25 3866 (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
99e1b683 3867#define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
ecc89f25
JC
3868 (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3869 IS_QLA27XX(ha) || IS_QLA28XX(ha))
a4239945 3870#define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
ecc89f25 3871 IS_QLA83XX(ha) || IS_QLA27XX(ha) || IS_QLA28XX(ha))
1da177e4
LT
3872
3873 /* HBA serial number */
3874 uint8_t serial0;
3875 uint8_t serial1;
3876 uint8_t serial2;
3877
3878 /* NVRAM configuration data */
7b867cf7
AC
3879#define MAX_NVRAM_SIZE 4096
3880#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 3881 uint16_t nvram_size;
1da177e4 3882 uint16_t nvram_base;
281afe19 3883 void *nvram;
6f641790 3884 uint16_t vpd_size;
3885 uint16_t vpd_base;
281afe19 3886 void *vpd;
1da177e4
LT
3887
3888 uint16_t loop_reset_delay;
1da177e4
LT
3889 uint8_t retry_count;
3890 uint8_t login_timeout;
3891 uint16_t r_a_tov;
3892 int port_down_retry_count;
1da177e4 3893 uint8_t mbx_count;
8ae6d9c7 3894 uint8_t aen_mbx_count;
b2000805
QT
3895 atomic_t num_pend_mbx_stage1;
3896 atomic_t num_pend_mbx_stage2;
3897 atomic_t num_pend_mbx_stage3;
0eaaca4c 3898 uint16_t frame_payload_size;
1da177e4 3899
7b867cf7 3900 uint32_t login_retry_count;
1da177e4
LT
3901 /* SNS command interfaces. */
3902 ms_iocb_entry_t *ms_iocb;
3903 dma_addr_t ms_iocb_dma;
3904 struct ct_sns_pkt *ct_sns;
3905 dma_addr_t ct_sns_dma;
3906 /* SNS command interfaces for 2200. */
3907 struct sns_cmd_pkt *sns_cmd;
3908 dma_addr_t sns_cmd_dma;
3909
e4e3a2ce 3910#define SFP_DEV_SIZE 512
7b867cf7
AC
3911#define SFP_BLOCK_SIZE 64
3912 void *sfp_data;
3913 dma_addr_t sfp_data_dma;
88729e53 3914
b5d0329f 3915#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3916 void *xgmac_data;
3917 dma_addr_t xgmac_data_dma;
3918
b5d0329f 3919#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3920 void *dcbx_tlv;
3921 dma_addr_t dcbx_tlv_dma;
3922
39a11240 3923 struct task_struct *dpc_thread;
1da177e4
LT
3924 uint8_t dpc_active; /* DPC routine is active */
3925
1da177e4
LT
3926 dma_addr_t gid_list_dma;
3927 struct gid_list_info *gid_list;
abbd8870 3928 int gid_list_info_size;
1da177e4 3929
fa2a1ce5 3930 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3931#define DMA_POOL_SIZE 256
1da177e4
LT
3932 struct dma_pool *s_dma_pool;
3933
3934 dma_addr_t init_cb_dma;
3d71644c
AV
3935 init_cb_t *init_cb;
3936 int init_cb_size;
b64b0e8f
AV
3937 dma_addr_t ex_init_cb_dma;
3938 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3939
5ff1d584
AV
3940 void *async_pd;
3941 dma_addr_t async_pd_dma;
3942
b0d6cabd
HM
3943#define ENABLE_EXTENDED_LOGIN BIT_7
3944
3945 /* Extended Logins */
3946 void *exlogin_buf;
3947 dma_addr_t exlogin_buf_dma;
3948 int exlogin_size;
3949
2f56a7f1
HM
3950#define ENABLE_EXCHANGE_OFFLD BIT_2
3951
3952 /* Exchange Offload */
3953 void *exchoffld_buf;
3954 dma_addr_t exchoffld_buf_dma;
3955 int exchoffld_size;
3956 int exchoffld_count;
3957
8777e431
QT
3958 /* n2n */
3959 struct els_plogi_payload plogi_els_payld;
3960
a4239945 3961 void *swl;
7a67735b 3962
1da177e4 3963 /* These are used by mailbox operations. */
8ae6d9c7
GM
3964 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3965 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3966 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3967
3968 mbx_cmd_t *mcp;
8ae6d9c7
GM
3969 struct mbx_cmd_32 *mcp32;
3970
1da177e4 3971 unsigned long mbx_cmd_flags;
7b867cf7
AC
3972#define MBX_INTERRUPT 1
3973#define MBX_INTR_WAIT 2
1da177e4
LT
3974#define MBX_UPDATE_FLASH_ACTIVE 3
3975
7b867cf7 3976 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3977 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
d7459527 3978 struct mutex mq_lock; /* multi-queue synchronization */
7b867cf7 3979 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3980 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3981 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3982 struct completion lb_portup_comp; /* Used to wait for link up during
3983 * loopback */
3984#define DCBX_COMP_TIMEOUT 20
3985#define LB_PORTUP_COMP_TIMEOUT 10
3986
23f2ebd1 3987 int notify_dcbx_comp;
f356bef1 3988 int notify_lb_portup_comp;
a9b6f722 3989 struct mutex selflogin_lock;
1da177e4 3990
1da177e4 3991 /* Basic firmware related information. */
1da177e4
LT
3992 uint16_t fw_major_version;
3993 uint16_t fw_minor_version;
3994 uint16_t fw_subminor_version;
3995 uint16_t fw_attributes;
6246b8a1 3996 uint16_t fw_attributes_h;
03aaa89f 3997#define FW_ATTR_H_NVME_FBURST BIT_1
171e4909
GM
3998#define FW_ATTR_H_NVME BIT_10
3999#define FW_ATTR_H_NVME_UPDATED BIT_14
4000
6246b8a1 4001 uint16_t fw_attributes_ext[2];
1da177e4
LT
4002 uint32_t fw_memory_size;
4003 uint32_t fw_transfer_size;
441d1072
AV
4004 uint32_t fw_srisc_address;
4005#define RISC_START_ADDRESS_2100 0x1000
4006#define RISC_START_ADDRESS_2300 0x800
4007#define RISC_START_ADDRESS_2400 0x100000
03e8c680
QT
4008
4009 uint16_t orig_fw_tgt_xcb_count;
4010 uint16_t cur_fw_tgt_xcb_count;
4011 uint16_t orig_fw_xcb_count;
4012 uint16_t cur_fw_xcb_count;
4013 uint16_t orig_fw_iocb_count;
4014 uint16_t cur_fw_iocb_count;
4015 uint16_t fw_max_fcf_count;
1da177e4 4016
f73cb695
CD
4017 uint32_t fw_shared_ram_start;
4018 uint32_t fw_shared_ram_end;
ad1ef177
JC
4019 uint32_t fw_ddr_ram_start;
4020 uint32_t fw_ddr_ram_end;
f73cb695 4021
7b867cf7 4022 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 4023 uint8_t fw_seriallink_options[4];
3d71644c 4024 uint16_t fw_seriallink_options24[4];
1da177e4 4025
2a3192a3 4026 uint8_t serdes_version[3];
55a96158 4027 uint8_t mpi_version[3];
3a03eb79 4028 uint32_t mpi_capabilities;
55a96158 4029 uint8_t phy_version[3];
03aa868c 4030 uint8_t pep_version[3];
3a03eb79 4031
f73cb695 4032 /* Firmware dump template */
a28d9e4e
JC
4033 struct fwdt {
4034 void *template;
4035 ulong length;
4036 ulong dump_size;
4037 } fwdt[2];
a7a167bf
AV
4038 struct qla2xxx_fw_dump *fw_dump;
4039 uint32_t fw_dump_len;
2a3192a3
JC
4040 bool fw_dumped;
4041 bool fw_dump_mpi;
61f098dd
HP
4042 unsigned long fw_dump_cap_flags;
4043#define RISC_PAUSE_CMPL 0
4044#define DMA_SHUTDOWN_CMPL 1
4045#define ISP_RESET_CMPL 2
4046#define RISC_RDY_AFT_RESET 3
4047#define RISC_SRAM_DUMP_CMPL 4
4048#define RISC_EXT_MEM_DUMP_CMPL 5
d14e72fb
HM
4049#define ISP_MBX_RDY 6
4050#define ISP_SOFT_RESET_CMPL 7
1da177e4 4051 int fw_dump_reading;
edaa5c74 4052 int prev_minidump_failed;
a7a167bf
AV
4053 dma_addr_t eft_dma;
4054 void *eft;
81178772
SK
4055/* Current size of mctp dump is 0x086064 bytes */
4056#define MCTP_DUMP_SIZE 0x086064
4057 dma_addr_t mctp_dump_dma;
4058 void *mctp_dump;
4059 int mctp_dumped;
4060 int mctp_dump_reading;
bb99de67 4061 uint32_t chain_offset;
df613b96
AV
4062 struct dentry *dfs_dir;
4063 struct dentry *dfs_fce;
ce1025cd 4064 struct dentry *dfs_tgt_counters;
03e8c680 4065 struct dentry *dfs_fw_resource_cnt;
ce1025cd 4066
df613b96
AV
4067 dma_addr_t fce_dma;
4068 void *fce;
4069 uint32_t fce_bufs;
4070 uint16_t fce_mb[8];
4071 uint64_t fce_wr, fce_rd;
4072 struct mutex fce_mutex;
4073
3d71644c 4074 uint32_t pci_attr;
a8488abe 4075 uint16_t chip_revision;
1da177e4
LT
4076
4077 uint16_t product_id[4];
4078
4079 uint8_t model_number[16+1];
1ee27146 4080 char model_desc[80];
cca5335c 4081 uint8_t adapter_id[16+1];
1da177e4 4082
854165f4 4083 /* Option ROM information. */
4084 char *optrom_buffer;
4085 uint32_t optrom_size;
4086 int optrom_state;
4087#define QLA_SWAITING 0
4088#define QLA_SREADING 1
4089#define QLA_SWRITING 2
b7cc176c
JC
4090 uint32_t optrom_region_start;
4091 uint32_t optrom_region_size;
7a8ab9c8 4092 struct mutex optrom_mutex;
854165f4 4093
7b867cf7 4094/* PCI expansion ROM image information. */
30c47662
AV
4095#define ROM_CODE_TYPE_BIOS 0
4096#define ROM_CODE_TYPE_FCODE 1
4097#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
4098 uint8_t bios_revision[2];
4099 uint8_t efi_revision[2];
4100 uint8_t fcode_revision[16];
30c47662
AV
4101 uint32_t fw_revision[4];
4102
0f2d962f
MI
4103 uint32_t gold_fw_version[4];
4104
3a03eb79
AV
4105 /* Offsets for flash/nvram access (set to ~0 if not used). */
4106 uint32_t flash_conf_off;
4107 uint32_t flash_data_off;
4108 uint32_t nvram_conf_off;
4109 uint32_t nvram_data_off;
4110
7d232c74 4111 uint32_t fdt_wrt_disable;
7ec0effd 4112 uint32_t fdt_wrt_enable;
7d232c74
AV
4113 uint32_t fdt_erase_cmd;
4114 uint32_t fdt_block_size;
4115 uint32_t fdt_unprotect_sec_cmd;
4116 uint32_t fdt_protect_sec_cmd;
7ec0effd 4117 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 4118
7b867cf7
AC
4119 uint32_t flt_region_flt;
4120 uint32_t flt_region_fdt;
4121 uint32_t flt_region_boot;
4243c115 4122 uint32_t flt_region_boot_sec;
7b867cf7 4123 uint32_t flt_region_fw;
4243c115 4124 uint32_t flt_region_fw_sec;
7b867cf7 4125 uint32_t flt_region_vpd_nvram;
3d79038f 4126 uint32_t flt_region_vpd;
4243c115 4127 uint32_t flt_region_vpd_sec;
3d79038f 4128 uint32_t flt_region_nvram;
7b867cf7 4129 uint32_t flt_region_npiv_conf;
cbc8eb67 4130 uint32_t flt_region_gold_fw;
09ff701a 4131 uint32_t flt_region_fcp_prio;
a9083016 4132 uint32_t flt_region_bootload;
4243c115
SC
4133 uint32_t flt_region_img_status_pri;
4134 uint32_t flt_region_img_status_sec;
4135 uint8_t active_image;
c00d8994 4136
1da177e4 4137 /* Needed for BEACON */
7b867cf7
AC
4138 uint16_t beacon_blink_led;
4139 uint8_t beacon_color_state;
f6df144c 4140#define QLA_LED_GRN_ON 0x01
4141#define QLA_LED_YLW_ON 0x02
4142#define QLA_LED_ABR_ON 0x04
4143#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
4144 /* ISP2322: red, green, amber. */
7b867cf7
AC
4145 uint16_t zio_mode;
4146 uint16_t zio_timer;
a8488abe 4147
73208dfd 4148 struct qla_msix_entry *msix_entries;
2c3dfe3f 4149
7b867cf7
AC
4150 struct list_head vp_list; /* list of VP */
4151 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4152 sizeof(unsigned long)];
4153 uint16_t num_vhosts; /* number of vports created */
4154 uint16_t num_vsans; /* number of vsan created */
4155 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
4156 int cur_vport_count;
4157
4158 struct qla_chip_state_84xx *cs84xx;
7b867cf7 4159 struct isp_operations *isp_ops;
68ca949c 4160 struct workqueue_struct *wq;
9a069e19 4161 struct qlfc_fw fw_buf;
09ff701a
SR
4162
4163 /* FCP_CMND priority support */
4164 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
4165
4166 struct dma_pool *dl_dma_pool;
4167#define DSD_LIST_DMA_POOL_SIZE 512
4168
4169 struct dma_pool *fcp_cmnd_dma_pool;
4170 mempool_t *ctx_mempool;
4171#define FCP_CMND_DMA_POOL_SIZE 512
4172
8dfa4b5a
BVA
4173 void __iomem *nx_pcibase; /* Base I/O address */
4174 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
4175 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
4176
4177 uint32_t crb_win;
4178 uint32_t curr_window;
4179 uint32_t ddr_mn_window;
4180 unsigned long mn_win_crb;
4181 unsigned long ms_win_crb;
4182 int qdr_sn_window;
7d613ac6
SV
4183 uint32_t fcoe_dev_init_timeout;
4184 uint32_t fcoe_reset_timeout;
a9083016
GM
4185 rwlock_t hw_lock;
4186 uint16_t portnum; /* port number */
4187 int link_width;
4188 struct fw_blob *hablob;
4189 struct qla82xx_legacy_intr_set nx_legacy_intr;
4190
4191 uint16_t gbl_dsd_inuse;
4192 uint16_t gbl_dsd_avail;
4193 struct list_head gbl_dsd_list;
4194#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
4195
4196 uint8_t fw_type;
4197 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
4198
4199 uint32_t md_template_size;
4200 void *md_tmplt_hdr;
4201 dma_addr_t md_tmplt_hdr_dma;
4202 void *md_dump;
4203 uint32_t md_dump_size;
2d70c103 4204
5f16b331 4205 void *loop_id_map;
7d613ac6
SV
4206
4207 /* QLA83XX IDC specific fields */
4208 uint32_t idc_audit_ts;
454073c9 4209 uint32_t idc_extend_tmo;
7d613ac6
SV
4210
4211 /* DPC low-priority workqueue */
4212 struct workqueue_struct *dpc_lp_wq;
4213 struct work_struct idc_aen;
4214 /* DPC high-priority workqueue */
4215 struct workqueue_struct *dpc_hp_wq;
4216 struct work_struct nic_core_reset;
4217 struct work_struct idc_state_handler;
4218 struct work_struct nic_core_unrecoverable;
f3ddac19 4219 struct work_struct board_disable;
7d613ac6 4220
8ae6d9c7 4221 struct mr_data_fx00 mr;
b2000805 4222 uint32_t chip_reset;
8ae6d9c7 4223
2d70c103 4224 struct qlt_hw_data tgt;
a1b23c5a 4225 int allow_cna_fw_dump;
1f4c7c38 4226 uint32_t fw_ability_mask;
72a92df2
JC
4227 uint16_t min_supported_speed;
4228 uint16_t max_supported_speed;
deeae7a6 4229
50b81275
GM
4230 /* DMA pool for the DIF bundling buffers */
4231 struct dma_pool *dif_bundl_pool;
4232 #define DIF_BUNDLING_DMA_POOL_SIZE 1024
4233 struct {
4234 struct {
4235 struct list_head head;
4236 uint count;
4237 } good;
4238 struct {
4239 struct list_head head;
4240 uint count;
4241 } unusable;
4242 } pool;
4243
4244 unsigned long long dif_bundle_crossed_pages;
4245 unsigned long long dif_bundle_reads;
4246 unsigned long long dif_bundle_writes;
4247 unsigned long long dif_bundle_kallocs;
4248 unsigned long long dif_bundle_dma_allocs;
4249
deeae7a6
DG
4250 atomic_t nvme_active_aen_cnt;
4251 uint16_t nvme_last_rptd_aen; /* Last recorded aen count */
8b4673ba
QT
4252
4253 atomic_t zio_threshold;
4254 uint16_t last_zio_threshold;
4825034a 4255#define DEFAULT_ZIO_THRESHOLD 5
7b867cf7
AC
4256};
4257
1f4c7c38
JC
4258#define FW_ABILITY_MAX_SPEED_MASK 0xFUL
4259#define FW_ABILITY_MAX_SPEED_16G 0x0
4260#define FW_ABILITY_MAX_SPEED_32G 0x1
4261#define FW_ABILITY_MAX_SPEED(ha) \
4262 (ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4263
4910b524
AG
4264#define QLA_GET_DATA_RATE 0
4265#define QLA_SET_DATA_RATE_NOLR 1
4266#define QLA_SET_DATA_RATE_LR 2 /* Set speed and initiate LR */
4267
7b867cf7
AC
4268/*
4269 * Qlogic scsi host structure
4270 */
4271typedef struct scsi_qla_host {
4272 struct list_head list;
4273 struct list_head vp_fcports; /* list of fcports */
4274 struct list_head work_list;
f999f4c1 4275 spinlock_t work_lock;
ec7193e2 4276 struct work_struct iocb_work;
f999f4c1 4277
7b867cf7
AC
4278 /* Commonly used flags and state information. */
4279 struct Scsi_Host *host;
4280 unsigned long host_no;
4281 uint8_t host_str[16];
4282
4283 volatile struct {
4284 uint32_t init_done :1;
4285 uint32_t online :1;
7b867cf7
AC
4286 uint32_t reset_active :1;
4287
4288 uint32_t management_server_logged_in :1;
4289 uint32_t process_response_queue :1;
bad75002 4290 uint32_t difdix_supported:1;
feafb7b1 4291 uint32_t delete_progress:1;
8ae6d9c7
GM
4292
4293 uint32_t fw_tgt_reported:1;
969a6199 4294 uint32_t bbcr_enable:1;
d7459527 4295 uint32_t qpairs_available:1;
d65237c7
SC
4296 uint32_t qpairs_req_created:1;
4297 uint32_t qpairs_rsp_created:1;
a5d42f4c 4298 uint32_t nvme_enabled:1;
03aaa89f 4299 uint32_t nvme_first_burst:1;
7b867cf7
AC
4300 } flags;
4301
4302 atomic_t loop_state;
4303#define LOOP_TIMEOUT 1
4304#define LOOP_DOWN 2
4305#define LOOP_UP 3
4306#define LOOP_UPDATE 4
4307#define LOOP_READY 5
4308#define LOOP_DEAD 6
4309
4005a995 4310 unsigned long relogin_jif;
7b867cf7
AC
4311 unsigned long dpc_flags;
4312#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
4313#define RESET_ACTIVE 1
4314#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
4315#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
4316#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
4317#define LOOP_RESYNC_ACTIVE 5
4318#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
4319#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
4320#define RELOGIN_NEEDED 8
4321#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
4322#define ISP_ABORT_RETRY 10 /* ISP aborted. */
4323#define BEACON_BLINK_NEEDED 11
4324#define REGISTER_FDMI_NEEDED 12
4325#define FCPORT_UPDATE_NEEDED 13
4326#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
4327#define UNLOADING 15
4328#define NPIV_CONFIG_NEEDED 16
a9083016
GM
4329#define ISP_UNRECOVERABLE 17
4330#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 4331#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 4332#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
48acad09 4333#define N2N_LINK_RESET 21
50280c01
CD
4334#define PORT_UPDATE_NEEDED 22
4335#define FX00_RESET_RECOVERY 23
4336#define FX00_TARGET_SCAN 24
4337#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 4338#define FX00_HOST_INFO_RESEND 26
d7459527 4339#define QPAIR_ONLINE_CHECK_NEEDED 27
8b4673ba 4340#define SET_NVME_ZIO_THRESHOLD_NEEDED 28
e4e3a2ce 4341#define DETECT_SFP_CHANGE 29
c0c462c8 4342#define N2N_LOGIN_NEEDED 30
9b3e0f4d 4343#define IOCB_WORK_ACTIVE 31
8b4673ba 4344#define SET_ZIO_THRESHOLD_NEEDED 32
7b867cf7 4345
232792b6
JL
4346 unsigned long pci_flags;
4347#define PFLG_DISCONNECTED 0 /* PCI device removed */
beb9e315 4348#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
6b383979 4349#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
232792b6 4350
7b867cf7 4351 uint32_t device_flags;
ddb9b126
SS
4352#define SWITCH_FOUND BIT_0
4353#define DFLG_NO_CABLE BIT_1
a9083016 4354#define DFLG_DEV_FAILED BIT_5
7b867cf7 4355
7b867cf7
AC
4356 /* ISP configuration data. */
4357 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
4358 uint16_t self_login_loop_id; /* host adapter loop id
4359 * get it on self login
4360 */
4361 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
4362 * no need of allocating it for
4363 * each command
4364 */
7b867cf7
AC
4365
4366 port_id_t d_id; /* Host adapter port id */
4367 uint8_t marker_needed;
4368 uint16_t mgmt_svr_loop_id;
4369
4370
4371
7b867cf7
AC
4372 /* Timeout timers. */
4373 uint8_t loop_down_abort_time; /* port down timer */
4374 atomic_t loop_down_timer; /* loop down timer */
4375 uint8_t link_down_timeout; /* link down timeout */
4376
4377 uint32_t timer_active;
4378 struct timer_list timer;
4379
4380 uint8_t node_name[WWN_SIZE];
4381 uint8_t port_name[WWN_SIZE];
4382 uint8_t fabric_node_name[WWN_SIZE];
bad7001c 4383
a5d42f4c 4384 struct nvme_fc_local_port *nvme_local_port;
5621b0dd 4385 struct completion nvme_del_done;
a5d42f4c
DG
4386 struct list_head nvme_rport_list;
4387
bad7001c
AV
4388 uint16_t fcoe_vlan_id;
4389 uint16_t fcoe_fcf_idx;
4390 uint8_t fcoe_vn_port_mac[6];
4391
8b2f5ff3
SN
4392 /* list of commands waiting on workqueue */
4393 struct list_head qla_cmd_list;
4394 struct list_head qla_sess_op_cmd_list;
41dc529a 4395 struct list_head unknown_atio_list;
8b2f5ff3 4396 spinlock_t cmd_list_lock;
41dc529a 4397 struct delayed_work unknown_atio_work;
8b2f5ff3 4398
df673274
AP
4399 /* Counter to detect races between ELS and RSCN events */
4400 atomic_t generation_tick;
4401 /* Time when global fcport update has been scheduled */
4402 int total_fcport_update_gen;
71cdc079
AP
4403 /* List of pending LOGOs, protected by tgt_mutex */
4404 struct list_head logo_list;
b7bd104e
AP
4405 /* List of pending PLOGI acks, protected by hw lock */
4406 struct list_head plogi_ack_list;
df673274 4407
d7459527
MH
4408 struct list_head qp_list;
4409
7ec0effd 4410 uint32_t vp_abort_cnt;
7b867cf7 4411
2c3dfe3f 4412 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f 4413 uint16_t vp_idx; /* vport ID */
d7459527 4414 struct qla_qpair *qpair; /* base qpair */
2c3dfe3f 4415
2c3dfe3f 4416 unsigned long vp_flags;
2c3dfe3f
SJ
4417#define VP_IDX_ACQUIRED 0 /* bit no 0 */
4418#define VP_CREATE_NEEDED 1
4419#define VP_BIND_NEEDED 2
4420#define VP_DELETE_NEEDED 3
4421#define VP_SCR_NEEDED 4 /* State Change Request registration */
ded6411f 4422#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
2c3dfe3f
SJ
4423 atomic_t vp_state;
4424#define VP_OFFLINE 0
4425#define VP_ACTIVE 1
4426#define VP_FAILED 2
4427// #define VP_DISABLE 3
4428 uint16_t vp_err_state;
4429 uint16_t vp_prev_err_state;
4430#define VP_ERR_UNKWN 0
4431#define VP_ERR_PORTDWN 1
4432#define VP_ERR_FAB_UNSUPPORTED 2
4433#define VP_ERR_FAB_NORESOURCES 3
4434#define VP_ERR_FAB_LOGOUT 4
4435#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 4436 struct qla_hw_data *hw;
0e8cd71c 4437 struct scsi_qlt_host vha_tgt;
2afa19a9 4438 struct req_que *req;
a9083016
GM
4439 int fw_heartbeat_counter;
4440 int seconds_since_last_heartbeat;
2be21fa2
SK
4441 struct fc_host_statistics fc_host_stat;
4442 struct qla_statistics qla_stats;
a9b6f722 4443 struct bidi_statistics bidi_stats;
feafb7b1 4444 atomic_t vref_count;
7ec0effd 4445 struct qla8044_reset_template reset_tmplt;
969a6199 4446 uint16_t bbcr;
0645cb83
QT
4447
4448 uint16_t u_ql2xexchoffld;
4449 uint16_t u_ql2xiniexchg;
4450 uint16_t qlini_mode;
4451 uint16_t ql2xexchoffld;
4452 uint16_t ql2xiniexchg;
4453
726b8548
QT
4454 struct name_list_extended gnl;
4455 /* Count of active session/fcport */
4456 int fcport_count;
4457 wait_queue_head_t fcport_waitQ;
c4a9b538 4458 wait_queue_head_t vref_waitq;
72a92df2 4459 uint8_t min_supported_speed;
edd05de1
DG
4460 uint8_t n2n_node_name[WWN_SIZE];
4461 uint8_t n2n_port_name[WWN_SIZE];
4462 uint16_t n2n_id;
2d73ac61 4463 struct list_head gpnid_list;
a4239945 4464 struct fab_scan scan;
f0783d43
ML
4465
4466 unsigned int irq_offset;
1da177e4
LT
4467} scsi_qla_host_t;
4468
4243c115
SC
4469struct qla27xx_image_status {
4470 uint8_t image_status_mask;
f8f97b0c 4471 uint16_t generation;
4243c115
SC
4472 uint8_t reserved[3];
4473 uint8_t ver_minor;
4474 uint8_t ver_major;
4475 uint32_t checksum;
4476 uint32_t signature;
4477} __packed;
4478
2d70c103
NB
4479#define SET_VP_IDX 1
4480#define SET_AL_PA 2
4481#define RESET_VP_IDX 3
4482#define RESET_AL_PA 4
4483struct qla_tgt_vp_map {
4484 uint8_t idx;
4485 scsi_qla_host_t *vha;
4486};
4487
d7459527
MH
4488struct qla2_sgx {
4489 dma_addr_t dma_addr; /* OUT */
4490 uint32_t dma_len; /* OUT */
4491
4492 uint32_t tot_bytes; /* IN */
4493 struct scatterlist *cur_sg; /* IN */
4494
4495 /* for book keeping, bzero on initial invocation */
4496 uint32_t bytes_consumed;
4497 uint32_t num_bytes;
4498 uint32_t tot_partial;
4499
4500 /* for debugging */
4501 uint32_t num_sg;
4502 srb_t *sp;
4503};
4504
4b60c827
QT
4505#define QLA_FW_STARTED(_ha) { \
4506 int i; \
4507 _ha->flags.fw_started = 1; \
4508 _ha->base_qpair->fw_started = 1; \
4509 for (i = 0; i < _ha->max_qpairs; i++) { \
4510 if (_ha->queue_pair_map[i]) \
4511 _ha->queue_pair_map[i]->fw_started = 1; \
4512 } \
4513}
4514
4515#define QLA_FW_STOPPED(_ha) { \
4516 int i; \
4517 _ha->flags.fw_started = 0; \
4518 _ha->base_qpair->fw_started = 0; \
4519 for (i = 0; i < _ha->max_qpairs; i++) { \
4520 if (_ha->queue_pair_map[i]) \
4521 _ha->queue_pair_map[i]->fw_started = 0; \
4522 } \
4523}
4524
1da177e4
LT
4525/*
4526 * Macros to help code, maintain, etc.
4527 */
4528#define LOOP_TRANSITION(ha) \
4529 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 4530 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 4531 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 4532
8ae6d9c7
GM
4533#define STATE_TRANSITION(ha) \
4534 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4535 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4536
d7459527
MH
4537#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
4538 atomic_inc(&__vha->vref_count); \
4539 mb(); \
4540 if (__vha->flags.delete_progress) { \
4541 atomic_dec(&__vha->vref_count); \
c4a9b538 4542 wake_up(&__vha->vref_waitq); \
d7459527
MH
4543 __bail = 1; \
4544 } else { \
4545 __bail = 0; \
4546 } \
feafb7b1
AE
4547} while (0)
4548
c4a9b538 4549#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
d7459527 4550 atomic_dec(&__vha->vref_count); \
c4a9b538
JC
4551 wake_up(&__vha->vref_waitq); \
4552} while (0) \
d7459527
MH
4553
4554#define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \
4555 atomic_inc(&__qpair->ref_count); \
4556 mb(); \
4557 if (__qpair->delete_in_progress) { \
4558 atomic_dec(&__qpair->ref_count); \
4559 __bail = 1; \
4560 } else { \
4561 __bail = 0; \
4562 } \
feafb7b1
AE
4563} while (0)
4564
d7459527
MH
4565#define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \
4566 atomic_dec(&__qpair->ref_count); \
4567
7c3f8fd1
QT
4568
4569#define QLA_ENA_CONF(_ha) {\
4570 int i;\
4571 _ha->base_qpair->enable_explicit_conf = 1; \
4572 for (i = 0; i < _ha->max_qpairs; i++) { \
4573 if (_ha->queue_pair_map[i]) \
4574 _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4575 } \
4576}
4577
4578#define QLA_DIS_CONF(_ha) {\
4579 int i;\
4580 _ha->base_qpair->enable_explicit_conf = 0; \
4581 for (i = 0; i < _ha->max_qpairs; i++) { \
4582 if (_ha->queue_pair_map[i]) \
4583 _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4584 } \
4585}
4586
1da177e4
LT
4587/*
4588 * qla2x00 local function return status codes
4589 */
4590#define MBS_MASK 0x3fff
4591
4592#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
4593#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
4594#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
4595#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
4596#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
4597#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
4598#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
4599#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
4600#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
4601#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
4602
4603#define QLA_FUNCTION_TIMEOUT 0x100
4604#define QLA_FUNCTION_PARAMETER_ERROR 0x101
4605#define QLA_FUNCTION_FAILED 0x102
4606#define QLA_MEMORY_ALLOC_FAILED 0x103
4607#define QLA_LOCK_TIMEOUT 0x104
4608#define QLA_ABORTED 0x105
4609#define QLA_SUSPENDED 0x106
4610#define QLA_BUSY 0x107
cca5335c 4611#define QLA_ALREADY_REGISTERED 0x109
1da177e4 4612
1da177e4
LT
4613#define NVRAM_DELAY() udelay(10)
4614
1da177e4
LT
4615/*
4616 * Flash support definitions
4617 */
854165f4 4618#define OPTROM_SIZE_2300 0x20000
4619#define OPTROM_SIZE_2322 0x100000
4620#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 4621#define OPTROM_SIZE_25XX 0x200000
3a03eb79 4622#define OPTROM_SIZE_81XX 0x400000
a9083016 4623#define OPTROM_SIZE_82XX 0x800000
6246b8a1 4624#define OPTROM_SIZE_83XX 0x1000000
ecc89f25 4625#define OPTROM_SIZE_28XX 0x2000000
a9083016
GM
4626
4627#define OPTROM_BURST_SIZE 0x1000
4628#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 4629
bad75002
AE
4630#define QLA_DSDS_PER_IOCB 37
4631
4d78c973
GM
4632#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
4633
58548cb5
GM
4634#define QLA_SG_ALL 1024
4635
4d78c973
GM
4636enum nexus_wait_type {
4637 WAIT_HOST = 0,
4638 WAIT_TARGET,
4639 WAIT_LUN,
4640};
4641
e4e3a2ce
QT
4642/* Refer to SNIA SFF 8247 */
4643struct sff_8247_a0 {
4644 u8 txid; /* transceiver id */
4645 u8 ext_txid;
4646 u8 connector;
4647 /* compliance code */
4648 u8 eth_infi_cc3; /* ethernet, inifiband */
4649 u8 sonet_cc4[2];
4650 u8 eth_cc6;
4651 /* link length */
4652#define FC_LL_VL BIT_7 /* very long */
4653#define FC_LL_S BIT_6 /* Short */
4654#define FC_LL_I BIT_5 /* Intermidiate*/
4655#define FC_LL_L BIT_4 /* Long */
4656#define FC_LL_M BIT_3 /* Medium */
4657#define FC_LL_SA BIT_2 /* ShortWave laser */
4658#define FC_LL_LC BIT_1 /* LongWave laser */
4659#define FC_LL_EL BIT_0 /* Electrical inter enclosure */
4660 u8 fc_ll_cc7;
4661 /* FC technology */
4662#define FC_TEC_EL BIT_7 /* Electrical inter enclosure */
4663#define FC_TEC_SN BIT_6 /* short wave w/o OFC */
4664#define FC_TEC_SL BIT_5 /* short wave with OFC */
4665#define FC_TEC_LL BIT_4 /* Longwave Laser */
4666#define FC_TEC_ACT BIT_3 /* Active cable */
4667#define FC_TEC_PAS BIT_2 /* Passive cable */
4668 u8 fc_tec_cc8;
4669 /* Transmission Media */
4670#define FC_MED_TW BIT_7 /* Twin Ax */
4671#define FC_MED_TP BIT_6 /* Twited Pair */
4672#define FC_MED_MI BIT_5 /* Min Coax */
4673#define FC_MED_TV BIT_4 /* Video Coax */
4674#define FC_MED_M6 BIT_3 /* Multimode, 62.5um */
4675#define FC_MED_M5 BIT_2 /* Multimode, 50um */
4676#define FC_MED_SM BIT_0 /* Single Mode */
4677 u8 fc_med_cc9;
4678 /* speed FC_SP_12: 12*100M = 1200 MB/s */
4679#define FC_SP_12 BIT_7
4680#define FC_SP_8 BIT_6
4681#define FC_SP_16 BIT_5
4682#define FC_SP_4 BIT_4
4683#define FC_SP_32 BIT_3
4684#define FC_SP_2 BIT_2
4685#define FC_SP_1 BIT_0
4686 u8 fc_sp_cc10;
4687 u8 encode;
4688 u8 bitrate;
4689 u8 rate_id;
4690 u8 length_km; /* offset 14/eh */
4691 u8 length_100m;
4692 u8 length_50um_10m;
4693 u8 length_62um_10m;
4694 u8 length_om4_10m;
4695 u8 length_om3_10m;
4696#define SFF_VEN_NAME_LEN 16
4697 u8 vendor_name[SFF_VEN_NAME_LEN]; /* offset 20/14h */
4698 u8 tx_compat;
4699 u8 vendor_oui[3];
4700#define SFF_PART_NAME_LEN 16
4701 u8 vendor_pn[SFF_PART_NAME_LEN]; /* part number */
4702 u8 vendor_rev[4];
4703 u8 wavelength[2];
4704 u8 resv;
4705 u8 cc_base;
4706 u8 options[2]; /* offset 64 */
4707 u8 br_max;
4708 u8 br_min;
4709 u8 vendor_sn[16];
4710 u8 date_code[8];
4711 u8 diag;
4712 u8 enh_options;
4713 u8 sff_revision;
4714 u8 cc_ext;
4715 u8 vendor_specific[32];
4716 u8 resv2[128];
4717};
4718
4719#define AUTO_DETECT_SFP_SUPPORT(_vha)\
4720 (ql2xautodetectsfp && !_vha->vp_idx && \
4721 (IS_QLA25XX(_vha->hw) || IS_QLA81XX(_vha->hw) ||\
ecc89f25
JC
4722 IS_QLA83XX(_vha->hw) || IS_QLA27XX(_vha->hw) || \
4723 IS_QLA28XX(_vha->hw)))
e4e3a2ce 4724
09620eeb 4725#define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
ecc89f25 4726 (IS_QLA27XX(_ha) || IS_QLA28XX(_ha) || IS_QLA83XX(_ha)))
09620eeb 4727
9cd883f0
QT
4728#define SAVE_TOPO(_ha) { \
4729 if (_ha->current_topology) \
4730 _ha->prev_topology = _ha->current_topology; \
4731}
4732
4733#define N2N_TOPO(ha) \
4734 ((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
4735 ha->current_topology == ISP_CFG_N || \
4736 !ha->current_topology)
4737
c5419e26 4738#include "qla_target.h"
1da177e4
LT
4739#include "qla_gbl.h"
4740#include "qla_dbg.h"
4741#include "qla_inline.h"
72a92df2 4742
1da177e4 4743#endif