[SCSI] qla2xxx: Further generalization of SRB CTX infrastructure.
[linux-2.6-block.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
01e58d8e 3 * Copyright (c) 2003-2008 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
6a03b4cd
HZ
38#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
cb63067a 40
1da177e4
LT
41/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
47#define MAILBOX_REGISTER_COUNT 32
48
49#define QLA2200A_RISC_ROM_VER 4
50#define FPM_2300 6
51#define FPM_2310 7
52
53#include "qla_settings.h"
54
fa2a1ce5 55/*
1da177e4
LT
56 * Data bit definitions
57 */
58#define BIT_0 0x1
59#define BIT_1 0x2
60#define BIT_2 0x4
61#define BIT_3 0x8
62#define BIT_4 0x10
63#define BIT_5 0x20
64#define BIT_6 0x40
65#define BIT_7 0x80
66#define BIT_8 0x100
67#define BIT_9 0x200
68#define BIT_10 0x400
69#define BIT_11 0x800
70#define BIT_12 0x1000
71#define BIT_13 0x2000
72#define BIT_14 0x4000
73#define BIT_15 0x8000
74#define BIT_16 0x10000
75#define BIT_17 0x20000
76#define BIT_18 0x40000
77#define BIT_19 0x80000
78#define BIT_20 0x100000
79#define BIT_21 0x200000
80#define BIT_22 0x400000
81#define BIT_23 0x800000
82#define BIT_24 0x1000000
83#define BIT_25 0x2000000
84#define BIT_26 0x4000000
85#define BIT_27 0x8000000
86#define BIT_28 0x10000000
87#define BIT_29 0x20000000
88#define BIT_30 0x40000000
89#define BIT_31 0x80000000
90
91#define LSB(x) ((uint8_t)(x))
92#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
93
94#define LSW(x) ((uint16_t)(x))
95#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
96
97#define LSD(x) ((uint32_t)((uint64_t)(x)))
98#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
99
2afa19a9 100#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
101
102/*
103 * I/O register
104*/
105
106#define RD_REG_BYTE(addr) readb(addr)
107#define RD_REG_WORD(addr) readw(addr)
108#define RD_REG_DWORD(addr) readl(addr)
109#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
110#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
111#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
112#define WRT_REG_BYTE(addr, data) writeb(data,addr)
113#define WRT_REG_WORD(addr, data) writew(data,addr)
114#define WRT_REG_DWORD(addr, data) writel(data,addr)
115
f6df144c 116/*
117 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
118 * 133Mhz slot.
119 */
120#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
121#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
122
1da177e4
LT
123/*
124 * Fibre Channel device definitions.
125 */
126#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
127#define MAX_FIBRE_DEVICES 512
cc4731f5 128#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
129#define MAX_RSCN_COUNT 32
130#define MAX_HOST_COUNT 16
131
132/*
133 * Host adapter default definitions.
134 */
135#define MAX_BUSES 1 /* We only have one bus today */
136#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
137#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
138#define MIN_LUNS 8
139#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
140#define MAX_CMDS_PER_LUN 255
141
1da177e4
LT
142/*
143 * Fibre Channel device definitions.
144 */
145#define SNS_LAST_LOOP_ID_2100 0xfe
146#define SNS_LAST_LOOP_ID_2300 0x7ff
147
148#define LAST_LOCAL_LOOP_ID 0x7d
149#define SNS_FL_PORT 0x7e
150#define FABRIC_CONTROLLER 0x7f
151#define SIMPLE_NAME_SERVER 0x80
152#define SNS_FIRST_LOOP_ID 0x81
153#define MANAGEMENT_SERVER 0xfe
154#define BROADCAST 0xff
155
3d71644c
AV
156/*
157 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
158 * valid range of an N-PORT id is 0 through 0x7ef.
159 */
160#define NPH_LAST_HANDLE 0x7ef
cca5335c 161#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
162#define NPH_SNS 0x7fc /* FFFFFC */
163#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
164#define NPH_F_PORT 0x7fe /* FFFFFE */
165#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
166
167#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
168#include "qla_fw.h"
1da177e4
LT
169
170/*
171 * Timeout timer counts in seconds
172 */
8482e118 173#define PORT_RETRY_TIME 1
1da177e4
LT
174#define LOOP_DOWN_TIMEOUT 60
175#define LOOP_DOWN_TIME 255 /* 240 */
176#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
177
178/* Maximum outstanding commands in ISP queues (1-65535) */
179#define MAX_OUTSTANDING_COMMANDS 1024
180
181/* ISP request and response entry counts (37-65535) */
182#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
183#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 184#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
185#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
186#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 187#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
1da177e4 188
17d98630
AC
189struct req_que;
190
1da177e4 191/*
fa2a1ce5 192 * SCSI Request Block
1da177e4
LT
193 */
194typedef struct srb {
bdf79621 195 struct fc_port *fcport;
cf53b069 196 uint32_t handle;
1da177e4
LT
197
198 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
199
1da177e4
LT
200 uint16_t flags;
201
1da177e4
LT
202 uint32_t request_sense_length;
203 uint8_t *request_sense_ptr;
cf53b069
AV
204
205 void *ctx;
1da177e4
LT
206} srb_t;
207
208/*
209 * SRB flag definitions
210 */
ddb9b126 211#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
a9083016 212#define SRB_FCP_CMND_DMA_VALID BIT_12 /* FCP command in IOCB */
1da177e4 213
ac280b67
AV
214/*
215 * SRB extensions.
216 */
ac280b67
AV
217#define SRB_LOGIN_CMD 1
218#define SRB_LOGOUT_CMD 2
99b0bec7
AV
219#define SRB_ELS_CMD_RPT 3
220#define SRB_ELS_CMD_HST 4
221#define SRB_CT_CMD 5
222
223struct srb_ctx {
ac280b67 224 uint16_t type;
99b0bec7
AV
225 char *name;
226
ac280b67
AV
227 struct timer_list timer;
228
99b0bec7
AV
229 void (*done)(srb_t *);
230 void (*free)(srb_t *);
231 void (*timeout)(srb_t *);
ac280b67
AV
232};
233
234struct srb_logio {
235 struct srb_ctx ctx;
236
237#define SRB_LOGIN_RETRIED BIT_0
238#define SRB_LOGIN_COND_PLOGI BIT_1
239#define SRB_LOGIN_SKIP_PRLI BIT_2
240 uint16_t flags;
99b0bec7 241 uint16_t data[2];
ac280b67
AV
242};
243
9a069e19 244struct srb_bsg_ctx {
9a069e19
GM
245 uint16_t type;
246};
247
248struct srb_bsg {
249 struct srb_bsg_ctx ctx;
250 struct fc_bsg_job *bsg_job;
251};
252
253struct msg_echo_lb {
254 dma_addr_t send_dma;
255 dma_addr_t rcv_dma;
256 uint16_t req_sg_cnt;
257 uint16_t rsp_sg_cnt;
258 uint16_t options;
259 uint32_t transfer_size;
260};
261
1da177e4
LT
262/*
263 * ISP I/O Register Set structure definitions.
264 */
3d71644c
AV
265struct device_reg_2xxx {
266 uint16_t flash_address; /* Flash BIOS address */
267 uint16_t flash_data; /* Flash BIOS data */
1da177e4 268 uint16_t unused_1[1]; /* Gap */
3d71644c 269 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 270#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
271#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
272#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
273
3d71644c 274 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
275#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
276#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
277
3d71644c 278 uint16_t istatus; /* Interrupt status */
1da177e4
LT
279#define ISR_RISC_INT BIT_3 /* RISC interrupt */
280
3d71644c
AV
281 uint16_t semaphore; /* Semaphore */
282 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
283#define NVR_DESELECT 0
284#define NVR_BUSY BIT_15
285#define NVR_WRT_ENABLE BIT_14 /* Write enable */
286#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
287#define NVR_DATA_IN BIT_3
288#define NVR_DATA_OUT BIT_2
289#define NVR_SELECT BIT_1
290#define NVR_CLOCK BIT_0
291
45aeaf1e
RA
292#define NVR_WAIT_CNT 20000
293
1da177e4
LT
294 union {
295 struct {
3d71644c
AV
296 uint16_t mailbox0;
297 uint16_t mailbox1;
298 uint16_t mailbox2;
299 uint16_t mailbox3;
300 uint16_t mailbox4;
301 uint16_t mailbox5;
302 uint16_t mailbox6;
303 uint16_t mailbox7;
304 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
305 } __attribute__((packed)) isp2100;
306 struct {
3d71644c
AV
307 /* Request Queue */
308 uint16_t req_q_in; /* In-Pointer */
309 uint16_t req_q_out; /* Out-Pointer */
310 /* Response Queue */
311 uint16_t rsp_q_in; /* In-Pointer */
312 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
313
314 /* RISC to Host Status */
fa2a1ce5 315 uint32_t host_status;
1da177e4
LT
316#define HSR_RISC_INT BIT_15 /* RISC interrupt */
317#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
318
319 /* Host to Host Semaphore */
fa2a1ce5 320 uint16_t host_semaphore;
3d71644c
AV
321 uint16_t unused_3[17]; /* Gap */
322 uint16_t mailbox0;
323 uint16_t mailbox1;
324 uint16_t mailbox2;
325 uint16_t mailbox3;
326 uint16_t mailbox4;
327 uint16_t mailbox5;
328 uint16_t mailbox6;
329 uint16_t mailbox7;
330 uint16_t mailbox8;
331 uint16_t mailbox9;
332 uint16_t mailbox10;
333 uint16_t mailbox11;
334 uint16_t mailbox12;
335 uint16_t mailbox13;
336 uint16_t mailbox14;
337 uint16_t mailbox15;
338 uint16_t mailbox16;
339 uint16_t mailbox17;
340 uint16_t mailbox18;
341 uint16_t mailbox19;
342 uint16_t mailbox20;
343 uint16_t mailbox21;
344 uint16_t mailbox22;
345 uint16_t mailbox23;
346 uint16_t mailbox24;
347 uint16_t mailbox25;
348 uint16_t mailbox26;
349 uint16_t mailbox27;
350 uint16_t mailbox28;
351 uint16_t mailbox29;
352 uint16_t mailbox30;
353 uint16_t mailbox31;
354 uint16_t fb_cmd;
355 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
356 } __attribute__((packed)) isp2300;
357 } u;
358
3d71644c 359 uint16_t fpm_diag_config;
c81d04c9
AV
360 uint16_t unused_5[0x4]; /* Gap */
361 uint16_t risc_hw;
362 uint16_t unused_5_1; /* Gap */
3d71644c 363 uint16_t pcr; /* Processor Control Register. */
1da177e4 364 uint16_t unused_6[0x5]; /* Gap */
3d71644c 365 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 366 uint16_t unused_7[0x3]; /* Gap */
3d71644c 367 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 368 uint16_t unused_8[0x3]; /* Gap */
3d71644c 369 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
370#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
371#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
372 /* HCCR commands */
373#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
374#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
375#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
376#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
377#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
378#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
379#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
380#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
381
382 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
383 uint16_t gpiod; /* GPIO Data register. */
384 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
385#define GPIO_LED_MASK 0x00C0
386#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
387#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
388#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
389#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c 390#define GPIO_LED_ALL_OFF 0x0000
391#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
392#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
393
394 union {
395 struct {
3d71644c
AV
396 uint16_t unused_10[8]; /* Gap */
397 uint16_t mailbox8;
398 uint16_t mailbox9;
399 uint16_t mailbox10;
400 uint16_t mailbox11;
401 uint16_t mailbox12;
402 uint16_t mailbox13;
403 uint16_t mailbox14;
404 uint16_t mailbox15;
405 uint16_t mailbox16;
406 uint16_t mailbox17;
407 uint16_t mailbox18;
408 uint16_t mailbox19;
409 uint16_t mailbox20;
410 uint16_t mailbox21;
411 uint16_t mailbox22;
412 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
413 } __attribute__((packed)) isp2200;
414 } u_end;
3d71644c
AV
415};
416
73208dfd 417struct device_reg_25xxmq {
08029990
AV
418 uint32_t req_q_in;
419 uint32_t req_q_out;
420 uint32_t rsp_q_in;
421 uint32_t rsp_q_out;
73208dfd
AC
422};
423
9a168bdd 424typedef union {
3d71644c
AV
425 struct device_reg_2xxx isp;
426 struct device_reg_24xx isp24;
73208dfd 427 struct device_reg_25xxmq isp25mq;
a9083016 428 struct device_reg_82xx isp82;
1da177e4
LT
429} device_reg_t;
430
431#define ISP_REQ_Q_IN(ha, reg) \
432 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
433 &(reg)->u.isp2100.mailbox4 : \
434 &(reg)->u.isp2300.req_q_in)
435#define ISP_REQ_Q_OUT(ha, reg) \
436 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
437 &(reg)->u.isp2100.mailbox4 : \
438 &(reg)->u.isp2300.req_q_out)
439#define ISP_RSP_Q_IN(ha, reg) \
440 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
441 &(reg)->u.isp2100.mailbox5 : \
442 &(reg)->u.isp2300.rsp_q_in)
443#define ISP_RSP_Q_OUT(ha, reg) \
444 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
445 &(reg)->u.isp2100.mailbox5 : \
446 &(reg)->u.isp2300.rsp_q_out)
447
448#define MAILBOX_REG(ha, reg, num) \
449 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
450 (num < 8 ? \
451 &(reg)->u.isp2100.mailbox0 + (num) : \
452 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
453 &(reg)->u.isp2300.mailbox0 + (num))
454#define RD_MAILBOX_REG(ha, reg, num) \
455 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
456#define WRT_MAILBOX_REG(ha, reg, num, data) \
457 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
458
459#define FB_CMD_REG(ha, reg) \
460 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
461 &(reg)->fb_cmd_2100 : \
462 &(reg)->u.isp2300.fb_cmd)
463#define RD_FB_CMD_REG(ha, reg) \
464 RD_REG_WORD(FB_CMD_REG(ha, reg))
465#define WRT_FB_CMD_REG(ha, reg, data) \
466 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
467
468typedef struct {
469 uint32_t out_mb; /* outbound from driver */
470 uint32_t in_mb; /* Incoming from RISC */
471 uint16_t mb[MAILBOX_REGISTER_COUNT];
472 long buf_size;
473 void *bufp;
474 uint32_t tov;
475 uint8_t flags;
476#define MBX_DMA_IN BIT_0
477#define MBX_DMA_OUT BIT_1
478#define IOCTL_CMD BIT_2
479} mbx_cmd_t;
480
481#define MBX_TOV_SECONDS 30
482
483/*
484 * ISP product identification definitions in mailboxes after reset.
485 */
486#define PROD_ID_1 0x4953
487#define PROD_ID_2 0x0000
488#define PROD_ID_2a 0x5020
489#define PROD_ID_3 0x2020
490
491/*
492 * ISP mailbox Self-Test status codes
493 */
494#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
495#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
496#define MBS_BUSY 4 /* Busy. */
497
498/*
499 * ISP mailbox command complete status codes
500 */
501#define MBS_COMMAND_COMPLETE 0x4000
502#define MBS_INVALID_COMMAND 0x4001
503#define MBS_HOST_INTERFACE_ERROR 0x4002
504#define MBS_TEST_FAILED 0x4003
505#define MBS_COMMAND_ERROR 0x4005
506#define MBS_COMMAND_PARAMETER_ERROR 0x4006
507#define MBS_PORT_ID_USED 0x4007
508#define MBS_LOOP_ID_USED 0x4008
509#define MBS_ALL_IDS_IN_USE 0x4009
510#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
511#define MBS_LINK_DOWN_ERROR 0x400B
512#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
513
514/*
515 * ISP mailbox asynchronous event status codes
516 */
517#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
518#define MBA_RESET 0x8001 /* Reset Detected. */
519#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
520#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
521#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
522#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
523#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
524 /* occurred. */
525#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
526#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
527#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
528#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
529#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
530#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
531#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
532#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
533#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
534#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
535#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
536#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
537#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
538#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
539#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
540#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
541 /* used. */
45ebeb56 542#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
543#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
544#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
545#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
546#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
547#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
548#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
549#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
550#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
551#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
552#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
553#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
554#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
555#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
556
9a069e19
GM
557/* ISP mailbox loopback echo diagnostic error code */
558#define MBS_LB_RESET 0x17
1da177e4
LT
559/*
560 * Firmware options 1, 2, 3.
561 */
562#define FO1_AE_ON_LIPF8 BIT_0
563#define FO1_AE_ALL_LIP_RESET BIT_1
564#define FO1_CTIO_RETRY BIT_3
565#define FO1_DISABLE_LIP_F7_SW BIT_4
566#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 567#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
568#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
569#define FO1_SET_EMPHASIS_SWING BIT_8
570#define FO1_AE_AUTO_BYPASS BIT_9
571#define FO1_ENABLE_PURE_IOCB BIT_10
572#define FO1_AE_PLOGI_RJT BIT_11
573#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
574#define FO1_AE_QUEUE_FULL BIT_13
575
576#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
577#define FO2_REV_LOOPBACK BIT_1
578
579#define FO3_ENABLE_EMERG_IOCB BIT_0
580#define FO3_AE_RND_ERROR BIT_1
581
3d71644c
AV
582/* 24XX additional firmware options */
583#define ADD_FO_COUNT 3
584#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
585#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
586
587#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
588
589#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
590
1da177e4
LT
591/*
592 * ISP mailbox commands
593 */
594#define MBC_LOAD_RAM 1 /* Load RAM. */
595#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
596#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
597#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
598#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
599#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
600#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
601#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
602#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
603#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
604#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
605#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
606#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
607#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 608#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
609#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
610#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
611#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
612#define MBC_RESET 0x18 /* Reset. */
613#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
614#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
615#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
616#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
617#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
618#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
619#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
620#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
621#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
622#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
623#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
624#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
625#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
626#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
627#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
628#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
629#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
630#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
631#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
632#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
633#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
634#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
635 /* Initialization Procedure */
636#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
637#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
638#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
639#define MBC_TARGET_RESET 0x66 /* Target Reset. */
640#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
641#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
642#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
643#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
644#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
645#define MBC_LIP_RESET 0x6c /* LIP reset. */
646#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
647 /* commandd. */
648#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
649#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
650#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
651#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
652#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
653#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
654#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
655#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
656#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
657#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
658#define MBC_LUN_RESET 0x7E /* Send LUN reset */
659
3d71644c
AV
660/*
661 * ISP24xx mailbox commands
662 */
663#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
664#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 665#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 666#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 667#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 668#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 669#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 670#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
671#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
672#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
673#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
674#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
675#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
676#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
677#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
678#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
679
1da177e4
LT
680/* Firmware return data sizes */
681#define FCAL_MAP_SIZE 128
682
683/* Mailbox bit definitions for out_mb and in_mb */
684#define MBX_31 BIT_31
685#define MBX_30 BIT_30
686#define MBX_29 BIT_29
687#define MBX_28 BIT_28
688#define MBX_27 BIT_27
689#define MBX_26 BIT_26
690#define MBX_25 BIT_25
691#define MBX_24 BIT_24
692#define MBX_23 BIT_23
693#define MBX_22 BIT_22
694#define MBX_21 BIT_21
695#define MBX_20 BIT_20
696#define MBX_19 BIT_19
697#define MBX_18 BIT_18
698#define MBX_17 BIT_17
699#define MBX_16 BIT_16
700#define MBX_15 BIT_15
701#define MBX_14 BIT_14
702#define MBX_13 BIT_13
703#define MBX_12 BIT_12
704#define MBX_11 BIT_11
705#define MBX_10 BIT_10
706#define MBX_9 BIT_9
707#define MBX_8 BIT_8
708#define MBX_7 BIT_7
709#define MBX_6 BIT_6
710#define MBX_5 BIT_5
711#define MBX_4 BIT_4
712#define MBX_3 BIT_3
713#define MBX_2 BIT_2
714#define MBX_1 BIT_1
715#define MBX_0 BIT_0
716
717/*
718 * Firmware state codes from get firmware state mailbox command
719 */
720#define FSTATE_CONFIG_WAIT 0
721#define FSTATE_WAIT_AL_PA 1
722#define FSTATE_WAIT_LOGIN 2
723#define FSTATE_READY 3
724#define FSTATE_LOSS_OF_SYNC 4
725#define FSTATE_ERROR 5
726#define FSTATE_REINIT 6
727#define FSTATE_NON_PART 7
728
729#define FSTATE_CONFIG_CORRECT 0
730#define FSTATE_P2P_RCV_LIP 1
731#define FSTATE_P2P_CHOOSE_LOOP 2
732#define FSTATE_P2P_RCV_UNIDEN_LIP 3
733#define FSTATE_FATAL_ERROR 4
734#define FSTATE_LOOP_BACK_CONN 5
735
736/*
737 * Port Database structure definition
738 * Little endian except where noted.
739 */
740#define PORT_DATABASE_SIZE 128 /* bytes */
741typedef struct {
742 uint8_t options;
743 uint8_t control;
744 uint8_t master_state;
745 uint8_t slave_state;
746 uint8_t reserved[2];
747 uint8_t hard_address;
748 uint8_t reserved_1;
749 uint8_t port_id[4];
750 uint8_t node_name[WWN_SIZE];
751 uint8_t port_name[WWN_SIZE];
752 uint16_t execution_throttle;
753 uint16_t execution_count;
754 uint8_t reset_count;
755 uint8_t reserved_2;
756 uint16_t resource_allocation;
757 uint16_t current_allocation;
758 uint16_t queue_head;
759 uint16_t queue_tail;
760 uint16_t transmit_execution_list_next;
761 uint16_t transmit_execution_list_previous;
762 uint16_t common_features;
763 uint16_t total_concurrent_sequences;
764 uint16_t RO_by_information_category;
765 uint8_t recipient;
766 uint8_t initiator;
767 uint16_t receive_data_size;
768 uint16_t concurrent_sequences;
769 uint16_t open_sequences_per_exchange;
770 uint16_t lun_abort_flags;
771 uint16_t lun_stop_flags;
772 uint16_t stop_queue_head;
773 uint16_t stop_queue_tail;
774 uint16_t port_retry_timer;
775 uint16_t next_sequence_id;
776 uint16_t frame_count;
777 uint16_t PRLI_payload_length;
778 uint8_t prli_svc_param_word_0[2]; /* Big endian */
779 /* Bits 15-0 of word 0 */
780 uint8_t prli_svc_param_word_3[2]; /* Big endian */
781 /* Bits 15-0 of word 3 */
782 uint16_t loop_id;
783 uint16_t extended_lun_info_list_pointer;
784 uint16_t extended_lun_stop_list_pointer;
785} port_database_t;
786
787/*
788 * Port database slave/master states
789 */
790#define PD_STATE_DISCOVERY 0
791#define PD_STATE_WAIT_DISCOVERY_ACK 1
792#define PD_STATE_PORT_LOGIN 2
793#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
794#define PD_STATE_PROCESS_LOGIN 4
795#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
796#define PD_STATE_PORT_LOGGED_IN 6
797#define PD_STATE_PORT_UNAVAILABLE 7
798#define PD_STATE_PROCESS_LOGOUT 8
799#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
800#define PD_STATE_PORT_LOGOUT 10
801#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
802
803
4fdfefe5
AV
804#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
805#define QLA_ZIO_DISABLED 0
806#define QLA_ZIO_DEFAULT_TIMER 2
807
1da177e4
LT
808/*
809 * ISP Initialization Control Block.
810 * Little endian except where noted.
811 */
812#define ICB_VERSION 1
813typedef struct {
814 uint8_t version;
815 uint8_t reserved_1;
816
817 /*
818 * LSB BIT 0 = Enable Hard Loop Id
819 * LSB BIT 1 = Enable Fairness
820 * LSB BIT 2 = Enable Full-Duplex
821 * LSB BIT 3 = Enable Fast Posting
822 * LSB BIT 4 = Enable Target Mode
823 * LSB BIT 5 = Disable Initiator Mode
824 * LSB BIT 6 = Enable ADISC
825 * LSB BIT 7 = Enable Target Inquiry Data
826 *
827 * MSB BIT 0 = Enable PDBC Notify
828 * MSB BIT 1 = Non Participating LIP
829 * MSB BIT 2 = Descending Loop ID Search
830 * MSB BIT 3 = Acquire Loop ID in LIPA
831 * MSB BIT 4 = Stop PortQ on Full Status
832 * MSB BIT 5 = Full Login after LIP
833 * MSB BIT 6 = Node Name Option
834 * MSB BIT 7 = Ext IFWCB enable bit
835 */
836 uint8_t firmware_options[2];
837
838 uint16_t frame_payload_size;
839 uint16_t max_iocb_allocation;
840 uint16_t execution_throttle;
841 uint8_t retry_count;
842 uint8_t retry_delay; /* unused */
843 uint8_t port_name[WWN_SIZE]; /* Big endian. */
844 uint16_t hard_address;
845 uint8_t inquiry_data;
846 uint8_t login_timeout;
847 uint8_t node_name[WWN_SIZE]; /* Big endian. */
848
849 uint16_t request_q_outpointer;
850 uint16_t response_q_inpointer;
851 uint16_t request_q_length;
852 uint16_t response_q_length;
853 uint32_t request_q_address[2];
854 uint32_t response_q_address[2];
855
856 uint16_t lun_enables;
857 uint8_t command_resource_count;
858 uint8_t immediate_notify_resource_count;
859 uint16_t timeout;
860 uint8_t reserved_2[2];
861
862 /*
863 * LSB BIT 0 = Timer Operation mode bit 0
864 * LSB BIT 1 = Timer Operation mode bit 1
865 * LSB BIT 2 = Timer Operation mode bit 2
866 * LSB BIT 3 = Timer Operation mode bit 3
867 * LSB BIT 4 = Init Config Mode bit 0
868 * LSB BIT 5 = Init Config Mode bit 1
869 * LSB BIT 6 = Init Config Mode bit 2
870 * LSB BIT 7 = Enable Non part on LIHA failure
871 *
872 * MSB BIT 0 = Enable class 2
873 * MSB BIT 1 = Enable ACK0
874 * MSB BIT 2 =
875 * MSB BIT 3 =
876 * MSB BIT 4 = FC Tape Enable
877 * MSB BIT 5 = Enable FC Confirm
878 * MSB BIT 6 = Enable command queuing in target mode
879 * MSB BIT 7 = No Logo On Link Down
880 */
881 uint8_t add_firmware_options[2];
882
883 uint8_t response_accumulation_timer;
884 uint8_t interrupt_delay_timer;
885
886 /*
887 * LSB BIT 0 = Enable Read xfr_rdy
888 * LSB BIT 1 = Soft ID only
889 * LSB BIT 2 =
890 * LSB BIT 3 =
891 * LSB BIT 4 = FCP RSP Payload [0]
892 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
893 * LSB BIT 6 = Enable Out-of-Order frame handling
894 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
895 *
896 * MSB BIT 0 = Sbus enable - 2300
897 * MSB BIT 1 =
898 * MSB BIT 2 =
899 * MSB BIT 3 =
06c22bd1 900 * MSB BIT 4 = LED mode
1da177e4
LT
901 * MSB BIT 5 = enable 50 ohm termination
902 * MSB BIT 6 = Data Rate (2300 only)
903 * MSB BIT 7 = Data Rate (2300 only)
904 */
905 uint8_t special_options[2];
906
907 uint8_t reserved_3[26];
908} init_cb_t;
909
910/*
911 * Get Link Status mailbox command return buffer.
912 */
3d71644c
AV
913#define GLSO_SEND_RPS BIT_0
914#define GLSO_USE_DID BIT_3
915
43ef0580
AV
916struct link_statistics {
917 uint32_t link_fail_cnt;
918 uint32_t loss_sync_cnt;
919 uint32_t loss_sig_cnt;
920 uint32_t prim_seq_err_cnt;
921 uint32_t inval_xmit_word_cnt;
922 uint32_t inval_crc_cnt;
032d8dd7
HZ
923 uint32_t lip_cnt;
924 uint32_t unused1[0x1a];
43ef0580
AV
925 uint32_t tx_frames;
926 uint32_t rx_frames;
927 uint32_t dumped_frames;
928 uint32_t unused2[2];
929 uint32_t nos_rcvd;
930};
1da177e4
LT
931
932/*
933 * NVRAM Command values.
934 */
935#define NV_START_BIT BIT_2
936#define NV_WRITE_OP (BIT_26+BIT_24)
937#define NV_READ_OP (BIT_26+BIT_25)
938#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
939#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
940#define NV_DELAY_COUNT 10
941
942/*
943 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
944 */
945typedef struct {
946 /*
947 * NVRAM header
948 */
949 uint8_t id[4];
950 uint8_t nvram_version;
951 uint8_t reserved_0;
952
953 /*
954 * NVRAM RISC parameter block
955 */
956 uint8_t parameter_block_version;
957 uint8_t reserved_1;
958
959 /*
960 * LSB BIT 0 = Enable Hard Loop Id
961 * LSB BIT 1 = Enable Fairness
962 * LSB BIT 2 = Enable Full-Duplex
963 * LSB BIT 3 = Enable Fast Posting
964 * LSB BIT 4 = Enable Target Mode
965 * LSB BIT 5 = Disable Initiator Mode
966 * LSB BIT 6 = Enable ADISC
967 * LSB BIT 7 = Enable Target Inquiry Data
968 *
969 * MSB BIT 0 = Enable PDBC Notify
970 * MSB BIT 1 = Non Participating LIP
971 * MSB BIT 2 = Descending Loop ID Search
972 * MSB BIT 3 = Acquire Loop ID in LIPA
973 * MSB BIT 4 = Stop PortQ on Full Status
974 * MSB BIT 5 = Full Login after LIP
975 * MSB BIT 6 = Node Name Option
976 * MSB BIT 7 = Ext IFWCB enable bit
977 */
978 uint8_t firmware_options[2];
979
980 uint16_t frame_payload_size;
981 uint16_t max_iocb_allocation;
982 uint16_t execution_throttle;
983 uint8_t retry_count;
984 uint8_t retry_delay; /* unused */
985 uint8_t port_name[WWN_SIZE]; /* Big endian. */
986 uint16_t hard_address;
987 uint8_t inquiry_data;
988 uint8_t login_timeout;
989 uint8_t node_name[WWN_SIZE]; /* Big endian. */
990
991 /*
992 * LSB BIT 0 = Timer Operation mode bit 0
993 * LSB BIT 1 = Timer Operation mode bit 1
994 * LSB BIT 2 = Timer Operation mode bit 2
995 * LSB BIT 3 = Timer Operation mode bit 3
996 * LSB BIT 4 = Init Config Mode bit 0
997 * LSB BIT 5 = Init Config Mode bit 1
998 * LSB BIT 6 = Init Config Mode bit 2
999 * LSB BIT 7 = Enable Non part on LIHA failure
1000 *
1001 * MSB BIT 0 = Enable class 2
1002 * MSB BIT 1 = Enable ACK0
1003 * MSB BIT 2 =
1004 * MSB BIT 3 =
1005 * MSB BIT 4 = FC Tape Enable
1006 * MSB BIT 5 = Enable FC Confirm
1007 * MSB BIT 6 = Enable command queuing in target mode
1008 * MSB BIT 7 = No Logo On Link Down
1009 */
1010 uint8_t add_firmware_options[2];
1011
1012 uint8_t response_accumulation_timer;
1013 uint8_t interrupt_delay_timer;
1014
1015 /*
1016 * LSB BIT 0 = Enable Read xfr_rdy
1017 * LSB BIT 1 = Soft ID only
1018 * LSB BIT 2 =
1019 * LSB BIT 3 =
1020 * LSB BIT 4 = FCP RSP Payload [0]
1021 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1022 * LSB BIT 6 = Enable Out-of-Order frame handling
1023 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1024 *
1025 * MSB BIT 0 = Sbus enable - 2300
1026 * MSB BIT 1 =
1027 * MSB BIT 2 =
1028 * MSB BIT 3 =
06c22bd1 1029 * MSB BIT 4 = LED mode
1da177e4
LT
1030 * MSB BIT 5 = enable 50 ohm termination
1031 * MSB BIT 6 = Data Rate (2300 only)
1032 * MSB BIT 7 = Data Rate (2300 only)
1033 */
1034 uint8_t special_options[2];
1035
1036 /* Reserved for expanded RISC parameter block */
1037 uint8_t reserved_2[22];
1038
1039 /*
1040 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1041 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1042 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1043 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1044 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1045 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1046 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1047 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1048 *
1da177e4
LT
1049 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1050 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1051 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1052 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1053 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1054 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1055 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1056 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1057 *
1058 * LSB BIT 0 = Output Swing 1G bit 0
1059 * LSB BIT 1 = Output Swing 1G bit 1
1060 * LSB BIT 2 = Output Swing 1G bit 2
1061 * LSB BIT 3 = Output Emphasis 1G bit 0
1062 * LSB BIT 4 = Output Emphasis 1G bit 1
1063 * LSB BIT 5 = Output Swing 2G bit 0
1064 * LSB BIT 6 = Output Swing 2G bit 1
1065 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1066 *
1da177e4
LT
1067 * MSB BIT 0 = Output Emphasis 2G bit 0
1068 * MSB BIT 1 = Output Emphasis 2G bit 1
1069 * MSB BIT 2 = Output Enable
1070 * MSB BIT 3 =
1071 * MSB BIT 4 =
1072 * MSB BIT 5 =
1073 * MSB BIT 6 =
1074 * MSB BIT 7 =
1075 */
1076 uint8_t seriallink_options[4];
1077
1078 /*
1079 * NVRAM host parameter block
1080 *
1081 * LSB BIT 0 = Enable spinup delay
1082 * LSB BIT 1 = Disable BIOS
1083 * LSB BIT 2 = Enable Memory Map BIOS
1084 * LSB BIT 3 = Enable Selectable Boot
1085 * LSB BIT 4 = Disable RISC code load
1086 * LSB BIT 5 = Set cache line size 1
1087 * LSB BIT 6 = PCI Parity Disable
1088 * LSB BIT 7 = Enable extended logging
1089 *
1090 * MSB BIT 0 = Enable 64bit addressing
1091 * MSB BIT 1 = Enable lip reset
1092 * MSB BIT 2 = Enable lip full login
1093 * MSB BIT 3 = Enable target reset
1094 * MSB BIT 4 = Enable database storage
1095 * MSB BIT 5 = Enable cache flush read
1096 * MSB BIT 6 = Enable database load
1097 * MSB BIT 7 = Enable alternate WWN
1098 */
1099 uint8_t host_p[2];
1100
1101 uint8_t boot_node_name[WWN_SIZE];
1102 uint8_t boot_lun_number;
1103 uint8_t reset_delay;
1104 uint8_t port_down_retry_count;
1105 uint8_t boot_id_number;
1106 uint16_t max_luns_per_target;
1107 uint8_t fcode_boot_port_name[WWN_SIZE];
1108 uint8_t alternate_port_name[WWN_SIZE];
1109 uint8_t alternate_node_name[WWN_SIZE];
1110
1111 /*
1112 * BIT 0 = Selective Login
1113 * BIT 1 = Alt-Boot Enable
1114 * BIT 2 =
1115 * BIT 3 = Boot Order List
1116 * BIT 4 =
1117 * BIT 5 = Selective LUN
1118 * BIT 6 =
1119 * BIT 7 = unused
1120 */
1121 uint8_t efi_parameters;
1122
1123 uint8_t link_down_timeout;
1124
cca5335c 1125 uint8_t adapter_id[16];
1da177e4
LT
1126
1127 uint8_t alt1_boot_node_name[WWN_SIZE];
1128 uint16_t alt1_boot_lun_number;
1129 uint8_t alt2_boot_node_name[WWN_SIZE];
1130 uint16_t alt2_boot_lun_number;
1131 uint8_t alt3_boot_node_name[WWN_SIZE];
1132 uint16_t alt3_boot_lun_number;
1133 uint8_t alt4_boot_node_name[WWN_SIZE];
1134 uint16_t alt4_boot_lun_number;
1135 uint8_t alt5_boot_node_name[WWN_SIZE];
1136 uint16_t alt5_boot_lun_number;
1137 uint8_t alt6_boot_node_name[WWN_SIZE];
1138 uint16_t alt6_boot_lun_number;
1139 uint8_t alt7_boot_node_name[WWN_SIZE];
1140 uint16_t alt7_boot_lun_number;
1141
1142 uint8_t reserved_3[2];
1143
1144 /* Offset 200-215 : Model Number */
1145 uint8_t model_number[16];
1146
1147 /* OEM related items */
1148 uint8_t oem_specific[16];
1149
1150 /*
1151 * NVRAM Adapter Features offset 232-239
1152 *
1153 * LSB BIT 0 = External GBIC
1154 * LSB BIT 1 = Risc RAM parity
1155 * LSB BIT 2 = Buffer Plus Module
1156 * LSB BIT 3 = Multi Chip Adapter
1157 * LSB BIT 4 = Internal connector
1158 * LSB BIT 5 =
1159 * LSB BIT 6 =
1160 * LSB BIT 7 =
1161 *
1162 * MSB BIT 0 =
1163 * MSB BIT 1 =
1164 * MSB BIT 2 =
1165 * MSB BIT 3 =
1166 * MSB BIT 4 =
1167 * MSB BIT 5 =
1168 * MSB BIT 6 =
1169 * MSB BIT 7 =
1170 */
1171 uint8_t adapter_features[2];
1172
1173 uint8_t reserved_4[16];
1174
1175 /* Subsystem vendor ID for ISP2200 */
1176 uint16_t subsystem_vendor_id_2200;
1177
1178 /* Subsystem device ID for ISP2200 */
1179 uint16_t subsystem_device_id_2200;
1180
1181 uint8_t reserved_5;
1182 uint8_t checksum;
1183} nvram_t;
1184
1185/*
1186 * ISP queue - response queue entry definition.
1187 */
1188typedef struct {
1189 uint8_t data[60];
1190 uint32_t signature;
1191#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1192} response_t;
1193
1194typedef union {
1195 uint16_t extended;
1196 struct {
1197 uint8_t reserved;
1198 uint8_t standard;
1199 } id;
1200} target_id_t;
1201
1202#define SET_TARGET_ID(ha, to, from) \
1203do { \
1204 if (HAS_EXTENDED_IDS(ha)) \
1205 to.extended = cpu_to_le16(from); \
1206 else \
1207 to.id.standard = (uint8_t)from; \
1208} while (0)
1209
1210/*
1211 * ISP queue - command entry structure definition.
1212 */
1213#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1214typedef struct {
1215 uint8_t entry_type; /* Entry type. */
1216 uint8_t entry_count; /* Entry count. */
1217 uint8_t sys_define; /* System defined. */
1218 uint8_t entry_status; /* Entry Status. */
1219 uint32_t handle; /* System handle. */
1220 target_id_t target; /* SCSI ID */
1221 uint16_t lun; /* SCSI LUN */
1222 uint16_t control_flags; /* Control flags. */
1223#define CF_WRITE BIT_6
1224#define CF_READ BIT_5
1225#define CF_SIMPLE_TAG BIT_3
1226#define CF_ORDERED_TAG BIT_2
1227#define CF_HEAD_TAG BIT_1
1228 uint16_t reserved_1;
1229 uint16_t timeout; /* Command timeout. */
1230 uint16_t dseg_count; /* Data segment count. */
1231 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1232 uint32_t byte_count; /* Total byte count. */
1233 uint32_t dseg_0_address; /* Data segment 0 address. */
1234 uint32_t dseg_0_length; /* Data segment 0 length. */
1235 uint32_t dseg_1_address; /* Data segment 1 address. */
1236 uint32_t dseg_1_length; /* Data segment 1 length. */
1237 uint32_t dseg_2_address; /* Data segment 2 address. */
1238 uint32_t dseg_2_length; /* Data segment 2 length. */
1239} cmd_entry_t;
1240
1241/*
1242 * ISP queue - 64-Bit addressing, command entry structure definition.
1243 */
1244#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1245typedef struct {
1246 uint8_t entry_type; /* Entry type. */
1247 uint8_t entry_count; /* Entry count. */
1248 uint8_t sys_define; /* System defined. */
1249 uint8_t entry_status; /* Entry Status. */
1250 uint32_t handle; /* System handle. */
1251 target_id_t target; /* SCSI ID */
1252 uint16_t lun; /* SCSI LUN */
1253 uint16_t control_flags; /* Control flags. */
1254 uint16_t reserved_1;
1255 uint16_t timeout; /* Command timeout. */
1256 uint16_t dseg_count; /* Data segment count. */
1257 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1258 uint32_t byte_count; /* Total byte count. */
1259 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1260 uint32_t dseg_0_length; /* Data segment 0 length. */
1261 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1262 uint32_t dseg_1_length; /* Data segment 1 length. */
1263} cmd_a64_entry_t, request_t;
1264
1265/*
1266 * ISP queue - continuation entry structure definition.
1267 */
1268#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1269typedef struct {
1270 uint8_t entry_type; /* Entry type. */
1271 uint8_t entry_count; /* Entry count. */
1272 uint8_t sys_define; /* System defined. */
1273 uint8_t entry_status; /* Entry Status. */
1274 uint32_t reserved;
1275 uint32_t dseg_0_address; /* Data segment 0 address. */
1276 uint32_t dseg_0_length; /* Data segment 0 length. */
1277 uint32_t dseg_1_address; /* Data segment 1 address. */
1278 uint32_t dseg_1_length; /* Data segment 1 length. */
1279 uint32_t dseg_2_address; /* Data segment 2 address. */
1280 uint32_t dseg_2_length; /* Data segment 2 length. */
1281 uint32_t dseg_3_address; /* Data segment 3 address. */
1282 uint32_t dseg_3_length; /* Data segment 3 length. */
1283 uint32_t dseg_4_address; /* Data segment 4 address. */
1284 uint32_t dseg_4_length; /* Data segment 4 length. */
1285 uint32_t dseg_5_address; /* Data segment 5 address. */
1286 uint32_t dseg_5_length; /* Data segment 5 length. */
1287 uint32_t dseg_6_address; /* Data segment 6 address. */
1288 uint32_t dseg_6_length; /* Data segment 6 length. */
1289} cont_entry_t;
1290
1291/*
1292 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1293 */
1294#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1295typedef struct {
1296 uint8_t entry_type; /* Entry type. */
1297 uint8_t entry_count; /* Entry count. */
1298 uint8_t sys_define; /* System defined. */
1299 uint8_t entry_status; /* Entry Status. */
1300 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1301 uint32_t dseg_0_length; /* Data segment 0 length. */
1302 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1303 uint32_t dseg_1_length; /* Data segment 1 length. */
1304 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1305 uint32_t dseg_2_length; /* Data segment 2 length. */
1306 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1307 uint32_t dseg_3_length; /* Data segment 3 length. */
1308 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1309 uint32_t dseg_4_length; /* Data segment 4 length. */
1310} cont_a64_entry_t;
1311
1312/*
1313 * ISP queue - status entry structure definition.
1314 */
1315#define STATUS_TYPE 0x03 /* Status entry. */
1316typedef struct {
1317 uint8_t entry_type; /* Entry type. */
1318 uint8_t entry_count; /* Entry count. */
1319 uint8_t sys_define; /* System defined. */
1320 uint8_t entry_status; /* Entry Status. */
1321 uint32_t handle; /* System handle. */
1322 uint16_t scsi_status; /* SCSI status. */
1323 uint16_t comp_status; /* Completion status. */
1324 uint16_t state_flags; /* State flags. */
1325 uint16_t status_flags; /* Status flags. */
1326 uint16_t rsp_info_len; /* Response Info Length. */
1327 uint16_t req_sense_length; /* Request sense data length. */
1328 uint32_t residual_length; /* Residual transfer length. */
1329 uint8_t rsp_info[8]; /* FCP response information. */
1330 uint8_t req_sense_data[32]; /* Request sense data. */
1331} sts_entry_t;
1332
1333/*
1334 * Status entry entry status
1335 */
3d71644c 1336#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1337#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1338#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1339#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1340#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1341#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1342#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1343 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1344#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1345 RF_INV_E_TYPE)
1da177e4
LT
1346
1347/*
1348 * Status entry SCSI status bit definitions.
1349 */
1350#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1351#define SS_RESIDUAL_UNDER BIT_11
1352#define SS_RESIDUAL_OVER BIT_10
1353#define SS_SENSE_LEN_VALID BIT_9
1354#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1355
1356#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1357#define SS_BUSY_CONDITION BIT_3
1358#define SS_CONDITION_MET BIT_2
1359#define SS_CHECK_CONDITION BIT_1
1360
1361/*
1362 * Status entry completion status
1363 */
1364#define CS_COMPLETE 0x0 /* No errors */
1365#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1366#define CS_DMA 0x2 /* A DMA direction error. */
1367#define CS_TRANSPORT 0x3 /* Transport error. */
1368#define CS_RESET 0x4 /* SCSI bus reset occurred */
1369#define CS_ABORTED 0x5 /* System aborted command. */
1370#define CS_TIMEOUT 0x6 /* Timeout error. */
1371#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1372
1373#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1374#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1375#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1376 /* (selection timeout) */
1377#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1378#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1379#define CS_PORT_BUSY 0x2B /* Port Busy */
1380#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1381#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1382#define CS_UNKNOWN 0x81 /* Driver defined */
1383#define CS_RETRY 0x82 /* Driver defined */
1384#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1385
1386/*
1387 * Status entry status flags
1388 */
1389#define SF_ABTS_TERMINATED BIT_10
1390#define SF_LOGOUT_SENT BIT_13
1391
1392/*
1393 * ISP queue - status continuation entry structure definition.
1394 */
1395#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1396typedef struct {
1397 uint8_t entry_type; /* Entry type. */
1398 uint8_t entry_count; /* Entry count. */
1399 uint8_t sys_define; /* System defined. */
1400 uint8_t entry_status; /* Entry Status. */
1401 uint8_t data[60]; /* data */
1402} sts_cont_entry_t;
1403
1404/*
1405 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1406 * structure definition.
1407 */
1408#define STATUS_TYPE_21 0x21 /* Status entry. */
1409typedef struct {
1410 uint8_t entry_type; /* Entry type. */
1411 uint8_t entry_count; /* Entry count. */
1412 uint8_t handle_count; /* Handle count. */
1413 uint8_t entry_status; /* Entry Status. */
1414 uint32_t handle[15]; /* System handles. */
1415} sts21_entry_t;
1416
1417/*
1418 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1419 * structure definition.
1420 */
1421#define STATUS_TYPE_22 0x22 /* Status entry. */
1422typedef struct {
1423 uint8_t entry_type; /* Entry type. */
1424 uint8_t entry_count; /* Entry count. */
1425 uint8_t handle_count; /* Handle count. */
1426 uint8_t entry_status; /* Entry Status. */
1427 uint16_t handle[30]; /* System handles. */
1428} sts22_entry_t;
1429
1430/*
1431 * ISP queue - marker entry structure definition.
1432 */
1433#define MARKER_TYPE 0x04 /* Marker entry. */
1434typedef struct {
1435 uint8_t entry_type; /* Entry type. */
1436 uint8_t entry_count; /* Entry count. */
1437 uint8_t handle_count; /* Handle count. */
1438 uint8_t entry_status; /* Entry Status. */
1439 uint32_t sys_define_2; /* System defined. */
1440 target_id_t target; /* SCSI ID */
1441 uint8_t modifier; /* Modifier (7-0). */
1442#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1443#define MK_SYNC_ID 1 /* Synchronize ID */
1444#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1445#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1446 /* clear port changed, */
1447 /* use sequence number. */
1448 uint8_t reserved_1;
1449 uint16_t sequence_number; /* Sequence number of event */
1450 uint16_t lun; /* SCSI LUN */
1451 uint8_t reserved_2[48];
1452} mrk_entry_t;
1453
1454/*
1455 * ISP queue - Management Server entry structure definition.
1456 */
1457#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1458typedef struct {
1459 uint8_t entry_type; /* Entry type. */
1460 uint8_t entry_count; /* Entry count. */
1461 uint8_t handle_count; /* Handle count. */
1462 uint8_t entry_status; /* Entry Status. */
1463 uint32_t handle1; /* System handle. */
1464 target_id_t loop_id;
1465 uint16_t status;
1466 uint16_t control_flags; /* Control flags. */
1467 uint16_t reserved2;
1468 uint16_t timeout;
1469 uint16_t cmd_dsd_count;
1470 uint16_t total_dsd_count;
1471 uint8_t type;
1472 uint8_t r_ctl;
1473 uint16_t rx_id;
1474 uint16_t reserved3;
1475 uint32_t handle2;
1476 uint32_t rsp_bytecount;
1477 uint32_t req_bytecount;
1478 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1479 uint32_t dseg_req_length; /* Data segment 0 length. */
1480 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1481 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1482} ms_iocb_entry_t;
1483
1484
1485/*
1486 * ISP queue - Mailbox Command entry structure definition.
1487 */
1488#define MBX_IOCB_TYPE 0x39
1489struct mbx_entry {
1490 uint8_t entry_type;
1491 uint8_t entry_count;
1492 uint8_t sys_define1;
1493 /* Use sys_define1 for source type */
1494#define SOURCE_SCSI 0x00
1495#define SOURCE_IP 0x01
1496#define SOURCE_VI 0x02
1497#define SOURCE_SCTP 0x03
1498#define SOURCE_MP 0x04
1499#define SOURCE_MPIOCTL 0x05
1500#define SOURCE_ASYNC_IOCB 0x07
1501
1502 uint8_t entry_status;
1503
1504 uint32_t handle;
1505 target_id_t loop_id;
1506
1507 uint16_t status;
1508 uint16_t state_flags;
1509 uint16_t status_flags;
1510
1511 uint32_t sys_define2[2];
1512
1513 uint16_t mb0;
1514 uint16_t mb1;
1515 uint16_t mb2;
1516 uint16_t mb3;
1517 uint16_t mb6;
1518 uint16_t mb7;
1519 uint16_t mb9;
1520 uint16_t mb10;
1521 uint32_t reserved_2[2];
1522 uint8_t node_name[WWN_SIZE];
1523 uint8_t port_name[WWN_SIZE];
1524};
1525
1526/*
1527 * ISP request and response queue entry sizes
1528 */
1529#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1530#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1531
1532
1533/*
1534 * 24 bit port ID type definition.
1535 */
1536typedef union {
1537 uint32_t b24 : 24;
1538
1539 struct {
b889d531
MN
1540#ifdef __BIG_ENDIAN
1541 uint8_t domain;
1542 uint8_t area;
1543 uint8_t al_pa;
0fd30f77 1544#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1545 uint8_t al_pa;
1546 uint8_t area;
1547 uint8_t domain;
b889d531
MN
1548#else
1549#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1550#endif
1da177e4
LT
1551 uint8_t rsvd_1;
1552 } b;
1553} port_id_t;
1554#define INVALID_PORT_ID 0xFFFFFF
1555
1556/*
1557 * Switch info gathering structure.
1558 */
1559typedef struct {
1560 port_id_t d_id;
1561 uint8_t node_name[WWN_SIZE];
1562 uint8_t port_name[WWN_SIZE];
d8b45213 1563 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1564 uint16_t fp_speed;
1da177e4
LT
1565} sw_info_t;
1566
1da177e4
LT
1567/*
1568 * Fibre channel port type.
1569 */
1570 typedef enum {
1571 FCT_UNKNOWN,
1572 FCT_RSCN,
1573 FCT_SWITCH,
1574 FCT_BROADCAST,
1575 FCT_INITIATOR,
1576 FCT_TARGET
1577} fc_port_type_t;
1578
1579/*
1580 * Fibre channel port structure.
1581 */
1582typedef struct fc_port {
1583 struct list_head list;
7b867cf7 1584 struct scsi_qla_host *vha;
1da177e4
LT
1585
1586 uint8_t node_name[WWN_SIZE];
1587 uint8_t port_name[WWN_SIZE];
1588 port_id_t d_id;
1589 uint16_t loop_id;
1590 uint16_t old_loop_id;
1591
09ff701a
SR
1592 uint8_t fcp_prio;
1593
d8b45213
AV
1594 uint8_t fabric_port_name[WWN_SIZE];
1595 uint16_t fp_speed;
1596
1da177e4
LT
1597 fc_port_type_t port_type;
1598
1599 atomic_t state;
1600 uint32_t flags;
1601
1da177e4
LT
1602 int port_login_retry_count;
1603 int login_retry;
1604 atomic_t port_down_timer;
1605
d97994dc 1606 struct fc_rport *rport, *drport;
ad3e0eda 1607 u32 supported_classes;
df7baa50 1608
2c3dfe3f 1609 uint16_t vp_idx;
1da177e4
LT
1610} fc_port_t;
1611
1612/*
1613 * Fibre channel port/lun states.
1614 */
1615#define FCS_UNCONFIGURED 1
1616#define FCS_DEVICE_DEAD 2
1617#define FCS_DEVICE_LOST 3
1618#define FCS_ONLINE 4
1da177e4
LT
1619
1620/*
1621 * FC port flags.
1622 */
1623#define FCF_FABRIC_DEVICE BIT_0
1624#define FCF_LOGIN_NEEDED BIT_1
f08b7251 1625#define FCF_FCP2_DEVICE BIT_2
1da177e4
LT
1626
1627/* No loop ID flag. */
1628#define FC_NO_LOOP_ID 0x1000
1629
1da177e4
LT
1630/*
1631 * FC-CT interface
1632 *
1633 * NOTE: All structures are big-endian in form.
1634 */
1635
1636#define CT_REJECT_RESPONSE 0x8001
1637#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1638#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1639#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1640#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1641#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1642
1643#define NS_N_PORT_TYPE 0x01
1644#define NS_NL_PORT_TYPE 0x02
1645#define NS_NX_PORT_TYPE 0x7F
1646
1647#define GA_NXT_CMD 0x100
1648#define GA_NXT_REQ_SIZE (16 + 4)
1649#define GA_NXT_RSP_SIZE (16 + 620)
1650
1651#define GID_PT_CMD 0x1A1
1652#define GID_PT_REQ_SIZE (16 + 4)
1653#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1654
1655#define GPN_ID_CMD 0x112
1656#define GPN_ID_REQ_SIZE (16 + 4)
1657#define GPN_ID_RSP_SIZE (16 + 8)
1658
1659#define GNN_ID_CMD 0x113
1660#define GNN_ID_REQ_SIZE (16 + 4)
1661#define GNN_ID_RSP_SIZE (16 + 8)
1662
1663#define GFT_ID_CMD 0x117
1664#define GFT_ID_REQ_SIZE (16 + 4)
1665#define GFT_ID_RSP_SIZE (16 + 32)
1666
1667#define RFT_ID_CMD 0x217
1668#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1669#define RFT_ID_RSP_SIZE 16
1670
1671#define RFF_ID_CMD 0x21F
1672#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1673#define RFF_ID_RSP_SIZE 16
1674
1675#define RNN_ID_CMD 0x213
1676#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1677#define RNN_ID_RSP_SIZE 16
1678
1679#define RSNN_NN_CMD 0x239
1680#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1681#define RSNN_NN_RSP_SIZE 16
1682
d8b45213
AV
1683#define GFPN_ID_CMD 0x11C
1684#define GFPN_ID_REQ_SIZE (16 + 4)
1685#define GFPN_ID_RSP_SIZE (16 + 8)
1686
1687#define GPSC_CMD 0x127
1688#define GPSC_REQ_SIZE (16 + 8)
1689#define GPSC_RSP_SIZE (16 + 2 + 2)
1690
1691
cca5335c
AV
1692/*
1693 * HBA attribute types.
1694 */
1695#define FDMI_HBA_ATTR_COUNT 9
1696#define FDMI_HBA_NODE_NAME 1
1697#define FDMI_HBA_MANUFACTURER 2
1698#define FDMI_HBA_SERIAL_NUMBER 3
1699#define FDMI_HBA_MODEL 4
1700#define FDMI_HBA_MODEL_DESCRIPTION 5
1701#define FDMI_HBA_HARDWARE_VERSION 6
1702#define FDMI_HBA_DRIVER_VERSION 7
1703#define FDMI_HBA_OPTION_ROM_VERSION 8
1704#define FDMI_HBA_FIRMWARE_VERSION 9
1705#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1706#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1707
1708struct ct_fdmi_hba_attr {
1709 uint16_t type;
1710 uint16_t len;
1711 union {
1712 uint8_t node_name[WWN_SIZE];
1713 uint8_t manufacturer[32];
1714 uint8_t serial_num[8];
1715 uint8_t model[16];
1716 uint8_t model_desc[80];
1717 uint8_t hw_version[16];
1718 uint8_t driver_version[32];
1719 uint8_t orom_version[16];
1720 uint8_t fw_version[16];
1721 uint8_t os_version[128];
1722 uint8_t max_ct_len[4];
1723 } a;
1724};
1725
1726struct ct_fdmi_hba_attributes {
1727 uint32_t count;
1728 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1729};
1730
1731/*
1732 * Port attribute types.
1733 */
8a85e171 1734#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1735#define FDMI_PORT_FC4_TYPES 1
1736#define FDMI_PORT_SUPPORT_SPEED 2
1737#define FDMI_PORT_CURRENT_SPEED 3
1738#define FDMI_PORT_MAX_FRAME_SIZE 4
1739#define FDMI_PORT_OS_DEVICE_NAME 5
1740#define FDMI_PORT_HOST_NAME 6
1741
5881569b
AV
1742#define FDMI_PORT_SPEED_1GB 0x1
1743#define FDMI_PORT_SPEED_2GB 0x2
1744#define FDMI_PORT_SPEED_10GB 0x4
1745#define FDMI_PORT_SPEED_4GB 0x8
1746#define FDMI_PORT_SPEED_8GB 0x10
1747#define FDMI_PORT_SPEED_16GB 0x20
1748#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1749
cca5335c
AV
1750struct ct_fdmi_port_attr {
1751 uint16_t type;
1752 uint16_t len;
1753 union {
1754 uint8_t fc4_types[32];
1755 uint32_t sup_speed;
1756 uint32_t cur_speed;
1757 uint32_t max_frame_size;
1758 uint8_t os_dev_name[32];
1759 uint8_t host_name[32];
1760 } a;
1761};
1762
1763/*
1764 * Port Attribute Block.
1765 */
1766struct ct_fdmi_port_attributes {
1767 uint32_t count;
1768 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1769};
1770
1771/* FDMI definitions. */
1772#define GRHL_CMD 0x100
1773#define GHAT_CMD 0x101
1774#define GRPL_CMD 0x102
1775#define GPAT_CMD 0x110
1776
1777#define RHBA_CMD 0x200
1778#define RHBA_RSP_SIZE 16
1779
1780#define RHAT_CMD 0x201
1781#define RPRT_CMD 0x210
1782
1783#define RPA_CMD 0x211
1784#define RPA_RSP_SIZE 16
1785
1786#define DHBA_CMD 0x300
1787#define DHBA_REQ_SIZE (16 + 8)
1788#define DHBA_RSP_SIZE 16
1789
1790#define DHAT_CMD 0x301
1791#define DPRT_CMD 0x310
1792#define DPA_CMD 0x311
1793
1da177e4
LT
1794/* CT command header -- request/response common fields */
1795struct ct_cmd_hdr {
1796 uint8_t revision;
1797 uint8_t in_id[3];
1798 uint8_t gs_type;
1799 uint8_t gs_subtype;
1800 uint8_t options;
1801 uint8_t reserved;
1802};
1803
1804/* CT command request */
1805struct ct_sns_req {
1806 struct ct_cmd_hdr header;
1807 uint16_t command;
1808 uint16_t max_rsp_size;
1809 uint8_t fragment_id;
1810 uint8_t reserved[3];
1811
1812 union {
d8b45213 1813 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1814 struct {
1815 uint8_t reserved;
1816 uint8_t port_id[3];
1817 } port_id;
1818
1819 struct {
1820 uint8_t port_type;
1821 uint8_t domain;
1822 uint8_t area;
1823 uint8_t reserved;
1824 } gid_pt;
1825
1826 struct {
1827 uint8_t reserved;
1828 uint8_t port_id[3];
1829 uint8_t fc4_types[32];
1830 } rft_id;
1831
1832 struct {
1833 uint8_t reserved;
1834 uint8_t port_id[3];
1835 uint16_t reserved2;
1836 uint8_t fc4_feature;
1837 uint8_t fc4_type;
1838 } rff_id;
1839
1840 struct {
1841 uint8_t reserved;
1842 uint8_t port_id[3];
1843 uint8_t node_name[8];
1844 } rnn_id;
1845
1846 struct {
1847 uint8_t node_name[8];
1848 uint8_t name_len;
1849 uint8_t sym_node_name[255];
1850 } rsnn_nn;
cca5335c
AV
1851
1852 struct {
1853 uint8_t hba_indentifier[8];
1854 } ghat;
1855
1856 struct {
1857 uint8_t hba_identifier[8];
1858 uint32_t entry_count;
1859 uint8_t port_name[8];
1860 struct ct_fdmi_hba_attributes attrs;
1861 } rhba;
1862
1863 struct {
1864 uint8_t hba_identifier[8];
1865 struct ct_fdmi_hba_attributes attrs;
1866 } rhat;
1867
1868 struct {
1869 uint8_t port_name[8];
1870 struct ct_fdmi_port_attributes attrs;
1871 } rpa;
1872
1873 struct {
1874 uint8_t port_name[8];
1875 } dhba;
1876
1877 struct {
1878 uint8_t port_name[8];
1879 } dhat;
1880
1881 struct {
1882 uint8_t port_name[8];
1883 } dprt;
1884
1885 struct {
1886 uint8_t port_name[8];
1887 } dpa;
d8b45213
AV
1888
1889 struct {
1890 uint8_t port_name[8];
1891 } gpsc;
1da177e4
LT
1892 } req;
1893};
1894
1895/* CT command response header */
1896struct ct_rsp_hdr {
1897 struct ct_cmd_hdr header;
1898 uint16_t response;
1899 uint16_t residual;
1900 uint8_t fragment_id;
1901 uint8_t reason_code;
1902 uint8_t explanation_code;
1903 uint8_t vendor_unique;
1904};
1905
1906struct ct_sns_gid_pt_data {
1907 uint8_t control_byte;
1908 uint8_t port_id[3];
1909};
1910
1911struct ct_sns_rsp {
1912 struct ct_rsp_hdr header;
1913
1914 union {
1915 struct {
1916 uint8_t port_type;
1917 uint8_t port_id[3];
1918 uint8_t port_name[8];
1919 uint8_t sym_port_name_len;
1920 uint8_t sym_port_name[255];
1921 uint8_t node_name[8];
1922 uint8_t sym_node_name_len;
1923 uint8_t sym_node_name[255];
1924 uint8_t init_proc_assoc[8];
1925 uint8_t node_ip_addr[16];
1926 uint8_t class_of_service[4];
1927 uint8_t fc4_types[32];
1928 uint8_t ip_address[16];
1929 uint8_t fabric_port_name[8];
1930 uint8_t reserved;
1931 uint8_t hard_address[3];
1932 } ga_nxt;
1933
1934 struct {
1935 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1936 } gid_pt;
1937
1938 struct {
1939 uint8_t port_name[8];
1940 } gpn_id;
1941
1942 struct {
1943 uint8_t node_name[8];
1944 } gnn_id;
1945
1946 struct {
1947 uint8_t fc4_types[32];
1948 } gft_id;
cca5335c
AV
1949
1950 struct {
1951 uint32_t entry_count;
1952 uint8_t port_name[8];
1953 struct ct_fdmi_hba_attributes attrs;
1954 } ghat;
d8b45213
AV
1955
1956 struct {
1957 uint8_t port_name[8];
1958 } gfpn_id;
1959
1960 struct {
1961 uint16_t speeds;
1962 uint16_t speed;
1963 } gpsc;
1da177e4
LT
1964 } rsp;
1965};
1966
1967struct ct_sns_pkt {
1968 union {
1969 struct ct_sns_req req;
1970 struct ct_sns_rsp rsp;
1971 } p;
1972};
1973
1974/*
1975 * SNS command structures -- for 2200 compatability.
1976 */
1977#define RFT_ID_SNS_SCMD_LEN 22
1978#define RFT_ID_SNS_CMD_SIZE 60
1979#define RFT_ID_SNS_DATA_SIZE 16
1980
1981#define RNN_ID_SNS_SCMD_LEN 10
1982#define RNN_ID_SNS_CMD_SIZE 36
1983#define RNN_ID_SNS_DATA_SIZE 16
1984
1985#define GA_NXT_SNS_SCMD_LEN 6
1986#define GA_NXT_SNS_CMD_SIZE 28
1987#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1988
1989#define GID_PT_SNS_SCMD_LEN 6
1990#define GID_PT_SNS_CMD_SIZE 28
1991#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1992
1993#define GPN_ID_SNS_SCMD_LEN 6
1994#define GPN_ID_SNS_CMD_SIZE 28
1995#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1996
1997#define GNN_ID_SNS_SCMD_LEN 6
1998#define GNN_ID_SNS_CMD_SIZE 28
1999#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2000
2001struct sns_cmd_pkt {
2002 union {
2003 struct {
2004 uint16_t buffer_length;
2005 uint16_t reserved_1;
2006 uint32_t buffer_address[2];
2007 uint16_t subcommand_length;
2008 uint16_t reserved_2;
2009 uint16_t subcommand;
2010 uint16_t size;
2011 uint32_t reserved_3;
2012 uint8_t param[36];
2013 } cmd;
2014
2015 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2016 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2017 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2018 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2019 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2020 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2021 } p;
2022};
2023
5433383e
AV
2024struct fw_blob {
2025 char *name;
2026 uint32_t segs[4];
2027 const struct firmware *fw;
2028};
2029
1da177e4
LT
2030/* Return data from MBC_GET_ID_LIST call. */
2031struct gid_list_info {
2032 uint8_t al_pa;
2033 uint8_t area;
fa2a1ce5 2034 uint8_t domain;
1da177e4
LT
2035 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2036 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2037 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
2038};
2039#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2040
2c3dfe3f
SJ
2041/* NPIV */
2042typedef struct vport_info {
2043 uint8_t port_name[WWN_SIZE];
2044 uint8_t node_name[WWN_SIZE];
2045 int vp_id;
2046 uint16_t loop_id;
2047 unsigned long host_no;
2048 uint8_t port_id[3];
2049 int loop_state;
2050} vport_info_t;
2051
2052typedef struct vport_params {
2053 uint8_t port_name[WWN_SIZE];
2054 uint8_t node_name[WWN_SIZE];
2055 uint32_t options;
2056#define VP_OPTS_RETRY_ENABLE BIT_0
2057#define VP_OPTS_VP_DISABLE BIT_1
2058} vport_params_t;
2059
2060/* NPIV - return codes of VP create and modify */
2061#define VP_RET_CODE_OK 0
2062#define VP_RET_CODE_FATAL 1
2063#define VP_RET_CODE_WRONG_ID 2
2064#define VP_RET_CODE_WWPN 3
2065#define VP_RET_CODE_RESOURCES 4
2066#define VP_RET_CODE_NO_MEM 5
2067#define VP_RET_CODE_NOT_FOUND 6
2068
7b867cf7 2069struct qla_hw_data;
2afa19a9 2070struct rsp_que;
abbd8870
AV
2071/*
2072 * ISP operations
2073 */
2074struct isp_operations {
2075
2076 int (*pci_config) (struct scsi_qla_host *);
2077 void (*reset_chip) (struct scsi_qla_host *);
2078 int (*chip_diag) (struct scsi_qla_host *);
2079 void (*config_rings) (struct scsi_qla_host *);
2080 void (*reset_adapter) (struct scsi_qla_host *);
2081 int (*nvram_config) (struct scsi_qla_host *);
2082 void (*update_fw_options) (struct scsi_qla_host *);
2083 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2084
2085 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2086 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2087
7d12e780 2088 irq_handler_t intr_handler;
7b867cf7
AC
2089 void (*enable_intrs) (struct qla_hw_data *);
2090 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2091
2afa19a9
AC
2092 int (*abort_command) (srb_t *);
2093 int (*target_reset) (struct fc_port *, unsigned int, int);
2094 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2095 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2096 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2097 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2098 uint8_t, uint8_t);
abbd8870
AV
2099
2100 uint16_t (*calc_req_entries) (uint16_t);
2101 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2102 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2103 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2104 uint32_t);
abbd8870
AV
2105
2106 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2107 uint32_t, uint32_t);
2108 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2109 uint32_t);
2110
2111 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c 2112
2113 int (*beacon_on) (struct scsi_qla_host *);
2114 int (*beacon_off) (struct scsi_qla_host *);
2115 void (*beacon_blink) (struct scsi_qla_host *);
854165f4 2116
2117 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2118 uint32_t, uint32_t);
2119 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2120 uint32_t);
30c47662
AV
2121
2122 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2123 int (*start_scsi) (srb_t *);
a9083016 2124 int (*abort_isp) (struct scsi_qla_host *);
abbd8870
AV
2125};
2126
a8488abe
AV
2127/* MSI-X Support *************************************************************/
2128
2129#define QLA_MSIX_CHIP_REV_24XX 3
2130#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2131#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2132
2133#define QLA_MSIX_DEFAULT 0x00
2134#define QLA_MSIX_RSP_Q 0x01
2135
a8488abe
AV
2136#define QLA_MIDX_DEFAULT 0
2137#define QLA_MIDX_RSP_Q 1
73208dfd 2138#define QLA_PCI_MSIX_CONTROL 0xa2
a8488abe
AV
2139
2140struct scsi_qla_host;
2141
2142struct qla_msix_entry {
2143 int have_irq;
73208dfd
AC
2144 uint32_t vector;
2145 uint16_t entry;
2146 struct rsp_que *rsp;
a8488abe
AV
2147};
2148
2c3dfe3f
SJ
2149#define WATCH_INTERVAL 1 /* number of seconds */
2150
0971de7f
AV
2151/* Work events. */
2152enum qla_work_type {
2153 QLA_EVT_AEN,
8a659571 2154 QLA_EVT_IDC_ACK,
ac280b67
AV
2155 QLA_EVT_ASYNC_LOGIN,
2156 QLA_EVT_ASYNC_LOGIN_DONE,
2157 QLA_EVT_ASYNC_LOGOUT,
2158 QLA_EVT_ASYNC_LOGOUT_DONE,
3420d36c 2159 QLA_EVT_UEVENT,
0971de7f
AV
2160};
2161
2162
2163struct qla_work_evt {
2164 struct list_head list;
2165 enum qla_work_type type;
2166 u32 flags;
2167#define QLA_EVT_FLAG_FREE 0x1
2168
2169 union {
2170 struct {
2171 enum fc_host_event_code code;
2172 u32 data;
2173 } aen;
8a659571
AV
2174 struct {
2175#define QLA_IDC_ACK_REGS 7
2176 uint16_t mb[QLA_IDC_ACK_REGS];
2177 } idc_ack;
ac280b67
AV
2178 struct {
2179 struct fc_port *fcport;
2180#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2181 u16 data[2];
2182 } logio;
3420d36c
AV
2183 struct {
2184 u32 code;
2185#define QLA_UEVENT_CODE_FW_DUMP 0
2186 } uevent;
0971de7f
AV
2187 } u;
2188};
2189
4d4df193
HK
2190struct qla_chip_state_84xx {
2191 struct list_head list;
2192 struct kref kref;
2193
2194 void *bus;
2195 spinlock_t access_lock;
2196 struct mutex fw_update_mutex;
2197 uint32_t fw_update;
2198 uint32_t op_fw_version;
2199 uint32_t op_fw_size;
2200 uint32_t op_fw_seq_size;
2201 uint32_t diag_fw_version;
2202 uint32_t gold_fw_version;
2203};
2204
e5f5f6f7
HZ
2205struct qla_statistics {
2206 uint32_t total_isp_aborts;
49fd462a
HZ
2207 uint64_t input_bytes;
2208 uint64_t output_bytes;
e5f5f6f7
HZ
2209};
2210
73208dfd
AC
2211/* Multi queue support */
2212#define MBC_INITIALIZE_MULTIQ 0x1f
2213#define QLA_QUE_PAGE 0X1000
2214#define QLA_MQ_SIZE 32
73208dfd
AC
2215#define QLA_MAX_QUEUES 256
2216#define ISP_QUE_REG(ha, id) \
2217 ((ha->mqenable) ? \
2218 ((void *)(ha->mqiobase) +\
2219 (QLA_QUE_PAGE * id)) :\
2220 ((void *)(ha->iobase)))
2221#define QLA_REQ_QUE_ID(tag) \
2222 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2223#define QLA_DEFAULT_QUE_QOS 5
2224#define QLA_PRECONFIG_VPORTS 32
2225#define QLA_MAX_VPORTS_QLA24XX 128
2226#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2227/* Response queue data structure */
2228struct rsp_que {
2229 dma_addr_t dma;
2230 response_t *ring;
2231 response_t *ring_ptr;
08029990
AV
2232 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2233 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2234 uint16_t ring_index;
2235 uint16_t out_ptr;
2236 uint16_t length;
2237 uint16_t options;
7b867cf7 2238 uint16_t rid;
73208dfd
AC
2239 uint16_t id;
2240 uint16_t vp_idx;
7b867cf7 2241 struct qla_hw_data *hw;
73208dfd
AC
2242 struct qla_msix_entry *msix;
2243 struct req_que *req;
2afa19a9 2244 srb_t *status_srb; /* status continuation entry */
68ca949c 2245 struct work_struct q_work;
7b867cf7 2246};
1da177e4 2247
7b867cf7
AC
2248/* Request queue data structure */
2249struct req_que {
2250 dma_addr_t dma;
2251 request_t *ring;
2252 request_t *ring_ptr;
08029990
AV
2253 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2254 uint32_t __iomem *req_q_out;
7b867cf7
AC
2255 uint16_t ring_index;
2256 uint16_t in_ptr;
2257 uint16_t cnt;
2258 uint16_t length;
2259 uint16_t options;
2260 uint16_t rid;
73208dfd 2261 uint16_t id;
7b867cf7
AC
2262 uint16_t qos;
2263 uint16_t vp_idx;
73208dfd 2264 struct rsp_que *rsp;
7b867cf7
AC
2265 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2266 uint32_t current_outstanding_cmd;
2267 int max_q_depth;
2268};
1da177e4 2269
9a069e19
GM
2270/* Place holder for FW buffer parameters */
2271struct qlfc_fw {
2272 void *fw_buf;
2273 dma_addr_t fw_dma;
2274 uint32_t len;
2275};
2276
7b867cf7
AC
2277/*
2278 * Qlogic host adapter specific data structure.
2279*/
2280struct qla_hw_data {
2281 struct pci_dev *pdev;
2282 /* SRB cache. */
2283#define SRB_MIN_REQ 128
2284 mempool_t *srb_mempool;
1da177e4
LT
2285
2286 volatile struct {
1da177e4
LT
2287 uint32_t mbox_int :1;
2288 uint32_t mbox_busy :1;
1da177e4
LT
2289
2290 uint32_t disable_risc_code_load :1;
2291 uint32_t enable_64bit_addressing :1;
2292 uint32_t enable_lip_reset :1;
1da177e4 2293 uint32_t enable_target_reset :1;
7b867cf7 2294 uint32_t enable_lip_full_login :1;
1da177e4 2295 uint32_t enable_led_scheme :1;
d88021a6 2296 uint32_t inta_enabled :1;
3d71644c
AV
2297 uint32_t msi_enabled :1;
2298 uint32_t msix_enabled :1;
d4c760c2 2299 uint32_t disable_serdes :1;
4346b149 2300 uint32_t gpsc_supported :1;
2c3dfe3f 2301 uint32_t npiv_supported :1;
85880801 2302 uint32_t pci_channel_io_perm_failure :1;
df613b96 2303 uint32_t fce_enabled :1;
1d2874de 2304 uint32_t fac_supported :1;
2533cf67 2305 uint32_t chip_reset_done :1;
e5b68a61 2306 uint32_t port0 :1;
cbc8eb67 2307 uint32_t running_gold_fw :1;
85880801 2308 uint32_t eeh_busy :1;
7163ea81 2309 uint32_t cpu_affinity_enabled :1;
3155754a 2310 uint32_t disable_msix_handshake :1;
09ff701a 2311 uint32_t fcp_prio_enabled :1;
1da177e4
LT
2312 } flags;
2313
fa2a1ce5 2314 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2315 * acquire it before doing any IO to the card, eg with RD_REG*() and
2316 * WRT_REG*() for the duration of your entire commandtransaction.
2317 *
2318 * This spinlock is of lower priority than the io request lock.
2319 */
1da177e4 2320
7b867cf7 2321 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2322 int bars;
09483916 2323 int mem_only;
7b867cf7 2324 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2325 resource_size_t pio_address;
fa2a1ce5 2326
7b867cf7 2327#define MIN_IOBASE_LEN 0x100
73208dfd 2328/* Multi queue data structs */
08029990 2329 device_reg_t __iomem *mqiobase;
73208dfd
AC
2330 uint16_t msix_count;
2331 uint8_t mqenable;
2332 struct req_que **req_q_map;
2333 struct rsp_que **rsp_q_map;
2334 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2335 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2336 uint8_t max_req_queues;
2337 uint8_t max_rsp_queues;
73208dfd
AC
2338 struct qla_npiv_entry *npiv_info;
2339 uint16_t nvram_npiv_size;
1da177e4 2340
7b867cf7
AC
2341 uint16_t switch_cap;
2342#define FLOGI_SEQ_DEL BIT_8
2343#define FLOGI_MID_SUPPORT BIT_10
2344#define FLOGI_VSAN_SUPPORT BIT_12
2345#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2346
2347 uint8_t port_no; /* Physical port of adapter */
2348
7b867cf7
AC
2349 /* Timeout timers. */
2350 uint8_t loop_down_abort_time; /* port down timer */
2351 atomic_t loop_down_timer; /* loop down timer */
2352 uint8_t link_down_timeout; /* link down timeout */
2353 uint16_t max_loop_id;
1da177e4 2354
1da177e4 2355 uint16_t fb_rev;
7b867cf7 2356 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2357
d8b45213 2358#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2359#define PORT_SPEED_1GB 0x00
2360#define PORT_SPEED_2GB 0x01
2361#define PORT_SPEED_4GB 0x03
2362#define PORT_SPEED_8GB 0x04
3a03eb79 2363#define PORT_SPEED_10GB 0x13
7b867cf7 2364 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2365
2366 uint8_t current_topology;
2367 uint8_t prev_topology;
2368#define ISP_CFG_NL 1
2369#define ISP_CFG_N 2
2370#define ISP_CFG_FL 4
2371#define ISP_CFG_F 8
2372
7b867cf7 2373 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2374#define LOOP 0
2375#define P2P 1
2376#define LOOP_P2P 2
2377#define P2P_LOOP 3
1da177e4 2378 uint8_t interrupts_on;
7b867cf7
AC
2379 uint32_t isp_abort_cnt;
2380
2381#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2382#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2383#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
7b867cf7
AC
2384 uint32_t device_type;
2385#define DT_ISP2100 BIT_0
2386#define DT_ISP2200 BIT_1
2387#define DT_ISP2300 BIT_2
2388#define DT_ISP2312 BIT_3
2389#define DT_ISP2322 BIT_4
2390#define DT_ISP6312 BIT_5
2391#define DT_ISP6322 BIT_6
2392#define DT_ISP2422 BIT_7
2393#define DT_ISP2432 BIT_8
2394#define DT_ISP5422 BIT_9
2395#define DT_ISP5432 BIT_10
2396#define DT_ISP2532 BIT_11
2397#define DT_ISP8432 BIT_12
3a03eb79 2398#define DT_ISP8001 BIT_13
a9083016
GM
2399#define DT_ISP8021 BIT_14
2400#define DT_ISP_LAST (DT_ISP8021 << 1)
7b867cf7
AC
2401
2402#define DT_IIDMA BIT_26
2403#define DT_FWI2 BIT_27
2404#define DT_ZIO_SUPPORTED BIT_28
2405#define DT_OEM_001 BIT_29
2406#define DT_ISP2200A BIT_30
2407#define DT_EXTENDED_IDS BIT_31
2408#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2409#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2410#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2411#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2412#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2413#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2414#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2415#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2416#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2417#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2418#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2419#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2420#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2421#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2422#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
a9083016 2423#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7b867cf7
AC
2424
2425#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2426 IS_QLA6312(ha) || IS_QLA6322(ha))
2427#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2428#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2429#define IS_QLA25XX(ha) (IS_QLA2532(ha))
2430#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2431#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2432 IS_QLA84XX(ha))
3a03eb79 2433#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 2434#define IS_QLA8XXX_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha))
7b867cf7 2435#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016
GM
2436 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2437 IS_QLA82XX(ha))
3155754a 2438#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
3a03eb79 2439#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
124f85e6 2440 (ha)->flags.msix_enabled)
1d2874de 2441#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
6749ce36 2442#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
ac280b67 2443#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7
AC
2444
2445#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2446#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2447#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2448#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2449#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
1da177e4
LT
2450
2451 /* HBA serial number */
2452 uint8_t serial0;
2453 uint8_t serial1;
2454 uint8_t serial2;
2455
2456 /* NVRAM configuration data */
7b867cf7
AC
2457#define MAX_NVRAM_SIZE 4096
2458#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2459 uint16_t nvram_size;
1da177e4 2460 uint16_t nvram_base;
281afe19 2461 void *nvram;
6f641790 2462 uint16_t vpd_size;
2463 uint16_t vpd_base;
281afe19 2464 void *vpd;
1da177e4
LT
2465
2466 uint16_t loop_reset_delay;
1da177e4
LT
2467 uint8_t retry_count;
2468 uint8_t login_timeout;
2469 uint16_t r_a_tov;
2470 int port_down_retry_count;
1da177e4 2471 uint8_t mbx_count;
1da177e4 2472
7b867cf7 2473 uint32_t login_retry_count;
1da177e4
LT
2474 /* SNS command interfaces. */
2475 ms_iocb_entry_t *ms_iocb;
2476 dma_addr_t ms_iocb_dma;
2477 struct ct_sns_pkt *ct_sns;
2478 dma_addr_t ct_sns_dma;
2479 /* SNS command interfaces for 2200. */
2480 struct sns_cmd_pkt *sns_cmd;
2481 dma_addr_t sns_cmd_dma;
2482
7b867cf7
AC
2483#define SFP_DEV_SIZE 256
2484#define SFP_BLOCK_SIZE 64
2485 void *sfp_data;
2486 dma_addr_t sfp_data_dma;
88729e53 2487
ad0ecd61
JC
2488 uint8_t *edc_data;
2489 dma_addr_t edc_data_dma;
2490 uint16_t edc_data_len;
2491
b5d0329f 2492#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2493 void *xgmac_data;
2494 dma_addr_t xgmac_data_dma;
2495
b5d0329f 2496#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2497 void *dcbx_tlv;
2498 dma_addr_t dcbx_tlv_dma;
2499
39a11240 2500 struct task_struct *dpc_thread;
1da177e4
LT
2501 uint8_t dpc_active; /* DPC routine is active */
2502
1da177e4
LT
2503 dma_addr_t gid_list_dma;
2504 struct gid_list_info *gid_list;
abbd8870 2505 int gid_list_info_size;
1da177e4 2506
fa2a1ce5 2507 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2508#define DMA_POOL_SIZE 256
1da177e4
LT
2509 struct dma_pool *s_dma_pool;
2510
2511 dma_addr_t init_cb_dma;
3d71644c
AV
2512 init_cb_t *init_cb;
2513 int init_cb_size;
b64b0e8f
AV
2514 dma_addr_t ex_init_cb_dma;
2515 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2516
1da177e4
LT
2517 /* These are used by mailbox operations. */
2518 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2519
2520 mbx_cmd_t *mcp;
2521 unsigned long mbx_cmd_flags;
7b867cf7
AC
2522#define MBX_INTERRUPT 1
2523#define MBX_INTR_WAIT 2
1da177e4
LT
2524#define MBX_UPDATE_FLASH_ACTIVE 3
2525
7b867cf7
AC
2526 struct mutex vport_lock; /* Virtual port synchronization */
2527 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2528 struct completion mbx_intr_comp; /* Used for completion notification */
1da177e4 2529
1da177e4 2530 /* Basic firmware related information. */
1da177e4
LT
2531 uint16_t fw_major_version;
2532 uint16_t fw_minor_version;
2533 uint16_t fw_subminor_version;
2534 uint16_t fw_attributes;
2535 uint32_t fw_memory_size;
2536 uint32_t fw_transfer_size;
441d1072
AV
2537 uint32_t fw_srisc_address;
2538#define RISC_START_ADDRESS_2100 0x1000
2539#define RISC_START_ADDRESS_2300 0x800
2540#define RISC_START_ADDRESS_2400 0x100000
24a08138 2541 uint16_t fw_xcb_count;
1da177e4 2542
7b867cf7 2543 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2544 uint8_t fw_seriallink_options[4];
3d71644c 2545 uint16_t fw_seriallink_options24[4];
1da177e4 2546
55a96158 2547 uint8_t mpi_version[3];
3a03eb79 2548 uint32_t mpi_capabilities;
55a96158 2549 uint8_t phy_version[3];
3a03eb79 2550
1da177e4 2551 /* Firmware dump information. */
a7a167bf
AV
2552 struct qla2xxx_fw_dump *fw_dump;
2553 uint32_t fw_dump_len;
d4e3e04d 2554 int fw_dumped;
1da177e4 2555 int fw_dump_reading;
a7a167bf
AV
2556 dma_addr_t eft_dma;
2557 void *eft;
1da177e4 2558
bb99de67 2559 uint32_t chain_offset;
df613b96
AV
2560 struct dentry *dfs_dir;
2561 struct dentry *dfs_fce;
2562 dma_addr_t fce_dma;
2563 void *fce;
2564 uint32_t fce_bufs;
2565 uint16_t fce_mb[8];
2566 uint64_t fce_wr, fce_rd;
2567 struct mutex fce_mutex;
2568
3d71644c 2569 uint32_t pci_attr;
a8488abe 2570 uint16_t chip_revision;
1da177e4
LT
2571
2572 uint16_t product_id[4];
2573
2574 uint8_t model_number[16+1];
2575#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2576 char model_desc[80];
cca5335c 2577 uint8_t adapter_id[16+1];
1da177e4 2578
854165f4 2579 /* Option ROM information. */
2580 char *optrom_buffer;
2581 uint32_t optrom_size;
2582 int optrom_state;
2583#define QLA_SWAITING 0
2584#define QLA_SREADING 1
2585#define QLA_SWRITING 2
b7cc176c
JC
2586 uint32_t optrom_region_start;
2587 uint32_t optrom_region_size;
854165f4 2588
7b867cf7 2589/* PCI expansion ROM image information. */
30c47662
AV
2590#define ROM_CODE_TYPE_BIOS 0
2591#define ROM_CODE_TYPE_FCODE 1
2592#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2593 uint8_t bios_revision[2];
2594 uint8_t efi_revision[2];
2595 uint8_t fcode_revision[16];
30c47662
AV
2596 uint32_t fw_revision[4];
2597
3a03eb79
AV
2598 /* Offsets for flash/nvram access (set to ~0 if not used). */
2599 uint32_t flash_conf_off;
2600 uint32_t flash_data_off;
2601 uint32_t nvram_conf_off;
2602 uint32_t nvram_data_off;
2603
7d232c74
AV
2604 uint32_t fdt_wrt_disable;
2605 uint32_t fdt_erase_cmd;
2606 uint32_t fdt_block_size;
2607 uint32_t fdt_unprotect_sec_cmd;
2608 uint32_t fdt_protect_sec_cmd;
2609
7b867cf7
AC
2610 uint32_t flt_region_flt;
2611 uint32_t flt_region_fdt;
2612 uint32_t flt_region_boot;
2613 uint32_t flt_region_fw;
2614 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2615 uint32_t flt_region_vpd;
2616 uint32_t flt_region_nvram;
7b867cf7 2617 uint32_t flt_region_npiv_conf;
cbc8eb67 2618 uint32_t flt_region_gold_fw;
09ff701a 2619 uint32_t flt_region_fcp_prio;
a9083016 2620 uint32_t flt_region_bootload;
c00d8994 2621
1da177e4 2622 /* Needed for BEACON */
7b867cf7
AC
2623 uint16_t beacon_blink_led;
2624 uint8_t beacon_color_state;
f6df144c 2625#define QLA_LED_GRN_ON 0x01
2626#define QLA_LED_YLW_ON 0x02
2627#define QLA_LED_ABR_ON 0x04
2628#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2629 /* ISP2322: red, green, amber. */
7b867cf7
AC
2630 uint16_t zio_mode;
2631 uint16_t zio_timer;
392e2f65 2632 struct fc_host_statistics fc_host_stat;
a8488abe 2633
73208dfd 2634 struct qla_msix_entry *msix_entries;
2c3dfe3f 2635
7b867cf7
AC
2636 struct list_head vp_list; /* list of VP */
2637 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2638 sizeof(unsigned long)];
2639 uint16_t num_vhosts; /* number of vports created */
2640 uint16_t num_vsans; /* number of vsan created */
2641 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2642 int cur_vport_count;
2643
2644 struct qla_chip_state_84xx *cs84xx;
2645 struct qla_statistics qla_stats;
2646 struct isp_operations *isp_ops;
68ca949c 2647 struct workqueue_struct *wq;
9a069e19 2648 struct qlfc_fw fw_buf;
09ff701a
SR
2649
2650 /* FCP_CMND priority support */
2651 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
2652
2653 struct dma_pool *dl_dma_pool;
2654#define DSD_LIST_DMA_POOL_SIZE 512
2655
2656 struct dma_pool *fcp_cmnd_dma_pool;
2657 mempool_t *ctx_mempool;
2658#define FCP_CMND_DMA_POOL_SIZE 512
2659
2660 unsigned long nx_pcibase; /* Base I/O address */
2661 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2662 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
2663 unsigned long first_page_group_start;
2664 unsigned long first_page_group_end;
2665
2666 uint32_t crb_win;
2667 uint32_t curr_window;
2668 uint32_t ddr_mn_window;
2669 unsigned long mn_win_crb;
2670 unsigned long ms_win_crb;
2671 int qdr_sn_window;
2672 uint32_t nx_dev_init_timeout;
2673 uint32_t nx_reset_timeout;
2674 rwlock_t hw_lock;
2675 uint16_t portnum; /* port number */
2676 int link_width;
2677 struct fw_blob *hablob;
2678 struct qla82xx_legacy_intr_set nx_legacy_intr;
2679
2680 uint16_t gbl_dsd_inuse;
2681 uint16_t gbl_dsd_avail;
2682 struct list_head gbl_dsd_list;
2683#define NUM_DSD_CHAIN 4096
7b867cf7
AC
2684};
2685
2686/*
2687 * Qlogic scsi host structure
2688 */
2689typedef struct scsi_qla_host {
2690 struct list_head list;
2691 struct list_head vp_fcports; /* list of fcports */
2692 struct list_head work_list;
f999f4c1
AV
2693 spinlock_t work_lock;
2694
7b867cf7
AC
2695 /* Commonly used flags and state information. */
2696 struct Scsi_Host *host;
2697 unsigned long host_no;
2698 uint8_t host_str[16];
2699
2700 volatile struct {
2701 uint32_t init_done :1;
2702 uint32_t online :1;
2703 uint32_t rscn_queue_overflow :1;
2704 uint32_t reset_active :1;
2705
2706 uint32_t management_server_logged_in :1;
2707 uint32_t process_response_queue :1;
2708 } flags;
2709
2710 atomic_t loop_state;
2711#define LOOP_TIMEOUT 1
2712#define LOOP_DOWN 2
2713#define LOOP_UP 3
2714#define LOOP_UPDATE 4
2715#define LOOP_READY 5
2716#define LOOP_DEAD 6
2717
2718 unsigned long dpc_flags;
2719#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2720#define RESET_ACTIVE 1
2721#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2722#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2723#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2724#define LOOP_RESYNC_ACTIVE 5
2725#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2726#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2727#define RELOGIN_NEEDED 8
2728#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2729#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2730#define BEACON_BLINK_NEEDED 11
2731#define REGISTER_FDMI_NEEDED 12
2732#define FCPORT_UPDATE_NEEDED 13
2733#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2734#define UNLOADING 15
2735#define NPIV_CONFIG_NEEDED 16
a9083016
GM
2736#define ISP_UNRECOVERABLE 17
2737#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
7b867cf7
AC
2738
2739 uint32_t device_flags;
ddb9b126
SS
2740#define SWITCH_FOUND BIT_0
2741#define DFLG_NO_CABLE BIT_1
a9083016 2742#define DFLG_DEV_FAILED BIT_5
7b867cf7 2743
7b867cf7
AC
2744 /* ISP configuration data. */
2745 uint16_t loop_id; /* Host adapter loop id */
2746
2747 port_id_t d_id; /* Host adapter port id */
2748 uint8_t marker_needed;
2749 uint16_t mgmt_svr_loop_id;
2750
2751
2752
2753 /* RSCN queue. */
2754 uint32_t rscn_queue[MAX_RSCN_COUNT];
2755 uint8_t rscn_in_ptr;
2756 uint8_t rscn_out_ptr;
2757
2758 /* Timeout timers. */
2759 uint8_t loop_down_abort_time; /* port down timer */
2760 atomic_t loop_down_timer; /* loop down timer */
2761 uint8_t link_down_timeout; /* link down timeout */
2762
2763 uint32_t timer_active;
2764 struct timer_list timer;
2765
2766 uint8_t node_name[WWN_SIZE];
2767 uint8_t port_name[WWN_SIZE];
2768 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
2769
2770 uint16_t fcoe_vlan_id;
2771 uint16_t fcoe_fcf_idx;
2772 uint8_t fcoe_vn_port_mac[6];
2773
7b867cf7
AC
2774 uint32_t vp_abort_cnt;
2775
2c3dfe3f 2776 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
2777 uint16_t vp_idx; /* vport ID */
2778
2c3dfe3f 2779 unsigned long vp_flags;
2c3dfe3f
SJ
2780#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2781#define VP_CREATE_NEEDED 1
2782#define VP_BIND_NEEDED 2
2783#define VP_DELETE_NEEDED 3
2784#define VP_SCR_NEEDED 4 /* State Change Request registration */
2785 atomic_t vp_state;
2786#define VP_OFFLINE 0
2787#define VP_ACTIVE 1
2788#define VP_FAILED 2
2789// #define VP_DISABLE 3
2790 uint16_t vp_err_state;
2791 uint16_t vp_prev_err_state;
2792#define VP_ERR_UNKWN 0
2793#define VP_ERR_PORTDWN 1
2794#define VP_ERR_FAB_UNSUPPORTED 2
2795#define VP_ERR_FAB_NORESOURCES 3
2796#define VP_ERR_FAB_LOGOUT 4
2797#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 2798 struct qla_hw_data *hw;
2afa19a9 2799 struct req_que *req;
a9083016
GM
2800 int fw_heartbeat_counter;
2801 int seconds_since_last_heartbeat;
1da177e4
LT
2802} scsi_qla_host_t;
2803
1da177e4
LT
2804/*
2805 * Macros to help code, maintain, etc.
2806 */
2807#define LOOP_TRANSITION(ha) \
2808 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2809 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2810 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2811
1da177e4
LT
2812#define qla_printk(level, ha, format, arg...) \
2813 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2814
2815/*
2816 * qla2x00 local function return status codes
2817 */
2818#define MBS_MASK 0x3fff
2819
2820#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2821#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2822#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2823#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2824#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2825#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2826#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2827#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2828#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2829#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2830
2831#define QLA_FUNCTION_TIMEOUT 0x100
2832#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2833#define QLA_FUNCTION_FAILED 0x102
2834#define QLA_MEMORY_ALLOC_FAILED 0x103
2835#define QLA_LOCK_TIMEOUT 0x104
2836#define QLA_ABORTED 0x105
2837#define QLA_SUSPENDED 0x106
2838#define QLA_BUSY 0x107
2839#define QLA_RSCNS_HANDLED 0x108
cca5335c 2840#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2841
1da177e4
LT
2842#define NVRAM_DELAY() udelay(10)
2843
2844#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2845
2846/*
2847 * Flash support definitions
2848 */
854165f4 2849#define OPTROM_SIZE_2300 0x20000
2850#define OPTROM_SIZE_2322 0x100000
2851#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 2852#define OPTROM_SIZE_25XX 0x200000
3a03eb79 2853#define OPTROM_SIZE_81XX 0x400000
a9083016
GM
2854#define OPTROM_SIZE_82XX 0x800000
2855
2856#define OPTROM_BURST_SIZE 0x1000
2857#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4
LT
2858
2859#include "qla_gbl.h"
2860#include "qla_dbg.h"
2861#include "qla_inline.h"
1da177e4 2862
1da177e4 2863#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
1da177e4 2864#endif