qla2xxx: Enable diagnostic port using NVRAM parameters.
[linux-2.6-block.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
bd21eaf9 3 * Copyright (c) 2003-2014 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
7ec0effd 38#include "qla_nx2.h"
6a03b4cd
HZ
39#define QLA2XXX_DRIVER_NAME "qla2xxx"
40#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 41#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 42
1da177e4
LT
43/*
44 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
45 * but that's fine as we don't look at the last 24 ones for
46 * ISP2100 HBAs.
47 */
48#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 49#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
50#define MAILBOX_REGISTER_COUNT 32
51
52#define QLA2200A_RISC_ROM_VER 4
53#define FPM_2300 6
54#define FPM_2310 7
55
56#include "qla_settings.h"
57
fa2a1ce5 58/*
1da177e4
LT
59 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
94#define LSB(x) ((uint8_t)(x))
95#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
96
97#define LSW(x) ((uint16_t)(x))
98#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
99
100#define LSD(x) ((uint32_t)((uint64_t)(x)))
101#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
102
2afa19a9 103#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
104
105/*
106 * I/O register
107*/
108
109#define RD_REG_BYTE(addr) readb(addr)
110#define RD_REG_WORD(addr) readw(addr)
111#define RD_REG_DWORD(addr) readl(addr)
112#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
113#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
114#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
115#define WRT_REG_BYTE(addr, data) writeb(data,addr)
116#define WRT_REG_WORD(addr, data) writew(data,addr)
117#define WRT_REG_DWORD(addr, data) writel(data,addr)
118
7d613ac6
SV
119/*
120 * ISP83XX specific remote register addresses
121 */
122#define QLA83XX_LED_PORT0 0x00201320
123#define QLA83XX_LED_PORT1 0x00201328
124#define QLA83XX_IDC_DEV_STATE 0x22102384
125#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
126#define QLA83XX_IDC_MINOR_VERSION 0x22102398
127#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
128#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
129#define QLA83XX_IDC_CONTROL 0x22102390
130#define QLA83XX_IDC_AUDIT 0x22102394
131#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
132#define QLA83XX_DRIVER_LOCKID 0x22102104
133#define QLA83XX_DRIVER_LOCK 0x8111c028
134#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
135#define QLA83XX_FLASH_LOCKID 0x22102100
136#define QLA83XX_FLASH_LOCK 0x8111c010
137#define QLA83XX_FLASH_UNLOCK 0x8111c014
138#define QLA83XX_DEV_PARTINFO1 0x221023e0
139#define QLA83XX_DEV_PARTINFO2 0x221023e4
140#define QLA83XX_FW_HEARTBEAT 0x221020b0
141#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
142#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
143
144/* 83XX: Macros defining 8200 AEN Reason codes */
145#define IDC_DEVICE_STATE_CHANGE BIT_0
146#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
147#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
148#define IDC_HEARTBEAT_FAILURE BIT_3
149
150/* 83XX: Macros defining 8200 AEN Error-levels */
151#define ERR_LEVEL_NON_FATAL 0x1
152#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
153#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
154
155/* 83XX: Macros for IDC Version */
156#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
157#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
158
159/* 83XX: Macros for scheduling dpc tasks */
160#define QLA83XX_NIC_CORE_RESET 0x1
161#define QLA83XX_IDC_STATE_HANDLER 0x2
162#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
163
164/* 83XX: Macros for defining IDC-Control bits */
165#define QLA83XX_IDC_RESET_DISABLED BIT_0
166#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
167
168/* 83XX: Macros for different timeouts */
169#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
170#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
171#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
172
173/* 83XX: Macros for defining class in DEV-Partition Info register */
174#define QLA83XX_CLASS_TYPE_NONE 0x0
175#define QLA83XX_CLASS_TYPE_NIC 0x1
176#define QLA83XX_CLASS_TYPE_FCOE 0x2
177#define QLA83XX_CLASS_TYPE_ISCSI 0x3
178
179/* 83XX: Macros for IDC Lock-Recovery stages */
180#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
181 * lock-recovery
182 */
183#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
184
185/* 83XX: Macros for IDC Audit type */
186#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
187 * dev-state change to NEED-RESET
188 * or NEED-QUIESCENT
189 */
190#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
191 * reset-recovery completion is
192 * second
193 */
194
f6df144c 195/*
196 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
197 * 133Mhz slot.
198 */
199#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
200#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
201
1da177e4
LT
202/*
203 * Fibre Channel device definitions.
204 */
205#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
206#define MAX_FIBRE_DEVICES_2100 512
207#define MAX_FIBRE_DEVICES_2400 2048
208#define MAX_FIBRE_DEVICES_LOOP 128
209#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 210#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 211#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
212#define MAX_HOST_COUNT 16
213
214/*
215 * Host adapter default definitions.
216 */
217#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
218#define MIN_LUNS 8
219#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
220#define MAX_CMDS_PER_LUN 255
221
1da177e4
LT
222/*
223 * Fibre Channel device definitions.
224 */
225#define SNS_LAST_LOOP_ID_2100 0xfe
226#define SNS_LAST_LOOP_ID_2300 0x7ff
227
228#define LAST_LOCAL_LOOP_ID 0x7d
229#define SNS_FL_PORT 0x7e
230#define FABRIC_CONTROLLER 0x7f
231#define SIMPLE_NAME_SERVER 0x80
232#define SNS_FIRST_LOOP_ID 0x81
233#define MANAGEMENT_SERVER 0xfe
234#define BROADCAST 0xff
235
3d71644c
AV
236/*
237 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
238 * valid range of an N-PORT id is 0 through 0x7ef.
239 */
240#define NPH_LAST_HANDLE 0x7ef
cca5335c 241#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
242#define NPH_SNS 0x7fc /* FFFFFC */
243#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
244#define NPH_F_PORT 0x7fe /* FFFFFE */
245#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
246
247#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
248#include "qla_fw.h"
1da177e4
LT
249/*
250 * Timeout timer counts in seconds
251 */
8482e118 252#define PORT_RETRY_TIME 1
1da177e4
LT
253#define LOOP_DOWN_TIMEOUT 60
254#define LOOP_DOWN_TIME 255 /* 240 */
255#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
256
8d93f550
CD
257#define DEFAULT_OUTSTANDING_COMMANDS 1024
258#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
259
260/* ISP request and response entry counts (37-65535) */
261#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
262#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 263#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
264#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
265#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 266#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 267#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 268#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
1da177e4 269
17d98630
AC
270struct req_que;
271
bad75002
AE
272/*
273 * (sd.h is not exported, hence local inclusion)
274 * Data Integrity Field tuple.
275 */
276struct sd_dif_tuple {
277 __be16 guard_tag; /* Checksum */
278 __be16 app_tag; /* Opaque storage */
279 __be32 ref_tag; /* Target LBA or indirect LBA */
280};
281
1da177e4 282/*
fa2a1ce5 283 * SCSI Request Block
1da177e4 284 */
9ba56b95 285struct srb_cmd {
1da177e4 286 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 287 uint32_t request_sense_length;
8ae6d9c7 288 uint32_t fw_sense_length;
1da177e4 289 uint8_t *request_sense_ptr;
cf53b069 290 void *ctx;
9ba56b95 291};
1da177e4
LT
292
293/*
294 * SRB flag definitions
295 */
bad75002
AE
296#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
297#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
298#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
299#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
300#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
301
302/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
303#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 304
ac280b67
AV
305/*
306 * SRB extensions.
307 */
4916392b
MI
308struct srb_iocb {
309 union {
310 struct {
311 uint16_t flags;
312#define SRB_LOGIN_RETRIED BIT_0
313#define SRB_LOGIN_COND_PLOGI BIT_1
314#define SRB_LOGIN_SKIP_PRLI BIT_2
315 uint16_t data[2];
316 } logio;
3822263e
MI
317 struct {
318 /*
319 * Values for flags field below are as
320 * defined in tsk_mgmt_entry struct
321 * for control_flags field in qla_fw.h.
322 */
9cb78c16 323 uint64_t lun;
3822263e 324 uint32_t flags;
3822263e 325 uint32_t data;
8ae6d9c7 326 struct completion comp;
1f8deefe 327 __le16 comp_status;
3822263e 328 } tmf;
8ae6d9c7
GM
329 struct {
330#define SRB_FXDISC_REQ_DMA_VALID BIT_0
331#define SRB_FXDISC_RESP_DMA_VALID BIT_1
332#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
333#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
334#define FXDISC_TIMEOUT 20
335 uint8_t flags;
336 uint32_t req_len;
337 uint32_t rsp_len;
338 void *req_addr;
339 void *rsp_addr;
340 dma_addr_t req_dma_handle;
341 dma_addr_t rsp_dma_handle;
1f8deefe
SK
342 __le32 adapter_id;
343 __le32 adapter_id_hi;
344 __le16 req_func_type;
345 __le32 req_data;
346 __le32 req_data_extra;
347 __le32 result;
348 __le32 seq_number;
349 __le16 fw_flags;
8ae6d9c7 350 struct completion fxiocb_comp;
1f8deefe 351 __le32 reserved_0;
8ae6d9c7
GM
352 uint8_t reserved_1;
353 } fxiocb;
354 struct {
355 uint32_t cmd_hndl;
1f8deefe 356 __le16 comp_status;
8ae6d9c7
GM
357 struct completion comp;
358 } abt;
4916392b 359 } u;
99b0bec7 360
ac280b67 361 struct timer_list timer;
9ba56b95 362 void (*timeout)(void *);
ac280b67
AV
363};
364
4916392b
MI
365/* Values for srb_ctx type */
366#define SRB_LOGIN_CMD 1
367#define SRB_LOGOUT_CMD 2
368#define SRB_ELS_CMD_RPT 3
369#define SRB_ELS_CMD_HST 4
370#define SRB_CT_CMD 5
371#define SRB_ADISC_CMD 6
3822263e 372#define SRB_TM_CMD 7
9ba56b95 373#define SRB_SCSI_CMD 8
a9b6f722 374#define SRB_BIDI_CMD 9
8ae6d9c7
GM
375#define SRB_FXIOCB_DCMD 10
376#define SRB_FXIOCB_BCMD 11
377#define SRB_ABT_CMD 12
378
ac280b67 379
9ba56b95
GM
380typedef struct srb {
381 atomic_t ref_count;
382 struct fc_port *fcport;
383 uint32_t handle;
384 uint16_t flags;
9a069e19 385 uint16_t type;
4916392b 386 char *name;
5780790e 387 int iocbs;
4916392b 388 union {
9ba56b95 389 struct srb_iocb iocb_cmd;
4916392b 390 struct fc_bsg_job *bsg_job;
9ba56b95 391 struct srb_cmd scmd;
4916392b 392 } u;
9ba56b95
GM
393 void (*done)(void *, void *, int);
394 void (*free)(void *, void *);
395} srb_t;
396
397#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
398#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
399#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
400
401#define GET_CMD_SENSE_LEN(sp) \
402 (sp->u.scmd.request_sense_length)
403#define SET_CMD_SENSE_LEN(sp, len) \
404 (sp->u.scmd.request_sense_length = len)
405#define GET_CMD_SENSE_PTR(sp) \
406 (sp->u.scmd.request_sense_ptr)
407#define SET_CMD_SENSE_PTR(sp, ptr) \
408 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
409#define GET_FW_SENSE_LEN(sp) \
410 (sp->u.scmd.fw_sense_length)
411#define SET_FW_SENSE_LEN(sp, len) \
412 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
413
414struct msg_echo_lb {
415 dma_addr_t send_dma;
416 dma_addr_t rcv_dma;
417 uint16_t req_sg_cnt;
418 uint16_t rsp_sg_cnt;
419 uint16_t options;
420 uint32_t transfer_size;
1b98b421 421 uint32_t iteration_count;
9a069e19
GM
422};
423
1da177e4
LT
424/*
425 * ISP I/O Register Set structure definitions.
426 */
3d71644c
AV
427struct device_reg_2xxx {
428 uint16_t flash_address; /* Flash BIOS address */
429 uint16_t flash_data; /* Flash BIOS data */
1da177e4 430 uint16_t unused_1[1]; /* Gap */
3d71644c 431 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 432#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
433#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
434#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
435
3d71644c 436 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
437#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
438#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
439
3d71644c 440 uint16_t istatus; /* Interrupt status */
1da177e4
LT
441#define ISR_RISC_INT BIT_3 /* RISC interrupt */
442
3d71644c
AV
443 uint16_t semaphore; /* Semaphore */
444 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
445#define NVR_DESELECT 0
446#define NVR_BUSY BIT_15
447#define NVR_WRT_ENABLE BIT_14 /* Write enable */
448#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
449#define NVR_DATA_IN BIT_3
450#define NVR_DATA_OUT BIT_2
451#define NVR_SELECT BIT_1
452#define NVR_CLOCK BIT_0
453
45aeaf1e
RA
454#define NVR_WAIT_CNT 20000
455
1da177e4
LT
456 union {
457 struct {
3d71644c
AV
458 uint16_t mailbox0;
459 uint16_t mailbox1;
460 uint16_t mailbox2;
461 uint16_t mailbox3;
462 uint16_t mailbox4;
463 uint16_t mailbox5;
464 uint16_t mailbox6;
465 uint16_t mailbox7;
466 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
467 } __attribute__((packed)) isp2100;
468 struct {
3d71644c
AV
469 /* Request Queue */
470 uint16_t req_q_in; /* In-Pointer */
471 uint16_t req_q_out; /* Out-Pointer */
472 /* Response Queue */
473 uint16_t rsp_q_in; /* In-Pointer */
474 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
475
476 /* RISC to Host Status */
fa2a1ce5 477 uint32_t host_status;
1da177e4
LT
478#define HSR_RISC_INT BIT_15 /* RISC interrupt */
479#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
480
481 /* Host to Host Semaphore */
fa2a1ce5 482 uint16_t host_semaphore;
3d71644c
AV
483 uint16_t unused_3[17]; /* Gap */
484 uint16_t mailbox0;
485 uint16_t mailbox1;
486 uint16_t mailbox2;
487 uint16_t mailbox3;
488 uint16_t mailbox4;
489 uint16_t mailbox5;
490 uint16_t mailbox6;
491 uint16_t mailbox7;
492 uint16_t mailbox8;
493 uint16_t mailbox9;
494 uint16_t mailbox10;
495 uint16_t mailbox11;
496 uint16_t mailbox12;
497 uint16_t mailbox13;
498 uint16_t mailbox14;
499 uint16_t mailbox15;
500 uint16_t mailbox16;
501 uint16_t mailbox17;
502 uint16_t mailbox18;
503 uint16_t mailbox19;
504 uint16_t mailbox20;
505 uint16_t mailbox21;
506 uint16_t mailbox22;
507 uint16_t mailbox23;
508 uint16_t mailbox24;
509 uint16_t mailbox25;
510 uint16_t mailbox26;
511 uint16_t mailbox27;
512 uint16_t mailbox28;
513 uint16_t mailbox29;
514 uint16_t mailbox30;
515 uint16_t mailbox31;
516 uint16_t fb_cmd;
517 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
518 } __attribute__((packed)) isp2300;
519 } u;
520
3d71644c 521 uint16_t fpm_diag_config;
c81d04c9
AV
522 uint16_t unused_5[0x4]; /* Gap */
523 uint16_t risc_hw;
524 uint16_t unused_5_1; /* Gap */
3d71644c 525 uint16_t pcr; /* Processor Control Register. */
1da177e4 526 uint16_t unused_6[0x5]; /* Gap */
3d71644c 527 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 528 uint16_t unused_7[0x3]; /* Gap */
3d71644c 529 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 530 uint16_t unused_8[0x3]; /* Gap */
3d71644c 531 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
532#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
533#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
534 /* HCCR commands */
535#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
536#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
537#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
538#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
539#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
540#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
541#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
542#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
543
544 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
545 uint16_t gpiod; /* GPIO Data register. */
546 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
547#define GPIO_LED_MASK 0x00C0
548#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
549#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
550#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
551#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c 552#define GPIO_LED_ALL_OFF 0x0000
553#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
554#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
555
556 union {
557 struct {
3d71644c
AV
558 uint16_t unused_10[8]; /* Gap */
559 uint16_t mailbox8;
560 uint16_t mailbox9;
561 uint16_t mailbox10;
562 uint16_t mailbox11;
563 uint16_t mailbox12;
564 uint16_t mailbox13;
565 uint16_t mailbox14;
566 uint16_t mailbox15;
567 uint16_t mailbox16;
568 uint16_t mailbox17;
569 uint16_t mailbox18;
570 uint16_t mailbox19;
571 uint16_t mailbox20;
572 uint16_t mailbox21;
573 uint16_t mailbox22;
574 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
575 } __attribute__((packed)) isp2200;
576 } u_end;
3d71644c
AV
577};
578
73208dfd 579struct device_reg_25xxmq {
08029990
AV
580 uint32_t req_q_in;
581 uint32_t req_q_out;
582 uint32_t rsp_q_in;
583 uint32_t rsp_q_out;
aa230bc5
AE
584 uint32_t atio_q_in;
585 uint32_t atio_q_out;
73208dfd
AC
586};
587
8ae6d9c7
GM
588
589struct device_reg_fx00 {
590 uint32_t mailbox0; /* 00 */
591 uint32_t mailbox1; /* 04 */
592 uint32_t mailbox2; /* 08 */
593 uint32_t mailbox3; /* 0C */
594 uint32_t mailbox4; /* 10 */
595 uint32_t mailbox5; /* 14 */
596 uint32_t mailbox6; /* 18 */
597 uint32_t mailbox7; /* 1C */
598 uint32_t mailbox8; /* 20 */
599 uint32_t mailbox9; /* 24 */
600 uint32_t mailbox10; /* 28 */
601 uint32_t mailbox11;
602 uint32_t mailbox12;
603 uint32_t mailbox13;
604 uint32_t mailbox14;
605 uint32_t mailbox15;
606 uint32_t mailbox16;
607 uint32_t mailbox17;
608 uint32_t mailbox18;
609 uint32_t mailbox19;
610 uint32_t mailbox20;
611 uint32_t mailbox21;
612 uint32_t mailbox22;
613 uint32_t mailbox23;
614 uint32_t mailbox24;
615 uint32_t mailbox25;
616 uint32_t mailbox26;
617 uint32_t mailbox27;
618 uint32_t mailbox28;
619 uint32_t mailbox29;
620 uint32_t mailbox30;
621 uint32_t mailbox31;
622 uint32_t aenmailbox0;
623 uint32_t aenmailbox1;
624 uint32_t aenmailbox2;
625 uint32_t aenmailbox3;
626 uint32_t aenmailbox4;
627 uint32_t aenmailbox5;
628 uint32_t aenmailbox6;
629 uint32_t aenmailbox7;
630 /* Request Queue. */
631 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
632 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
633 /* Response Queue. */
634 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
635 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
636 /* Init values shadowed on FW Up Event */
637 uint32_t initval0; /* B0 */
638 uint32_t initval1; /* B4 */
639 uint32_t initval2; /* B8 */
640 uint32_t initval3; /* BC */
641 uint32_t initval4; /* C0 */
642 uint32_t initval5; /* C4 */
643 uint32_t initval6; /* C8 */
644 uint32_t initval7; /* CC */
645 uint32_t fwheartbeat; /* D0 */
f9a2a543 646 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
647};
648
649
650
9a168bdd 651typedef union {
3d71644c
AV
652 struct device_reg_2xxx isp;
653 struct device_reg_24xx isp24;
73208dfd 654 struct device_reg_25xxmq isp25mq;
a9083016 655 struct device_reg_82xx isp82;
8ae6d9c7 656 struct device_reg_fx00 ispfx00;
f73cb695 657} __iomem device_reg_t;
1da177e4
LT
658
659#define ISP_REQ_Q_IN(ha, reg) \
660 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
661 &(reg)->u.isp2100.mailbox4 : \
662 &(reg)->u.isp2300.req_q_in)
663#define ISP_REQ_Q_OUT(ha, reg) \
664 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
665 &(reg)->u.isp2100.mailbox4 : \
666 &(reg)->u.isp2300.req_q_out)
667#define ISP_RSP_Q_IN(ha, reg) \
668 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
669 &(reg)->u.isp2100.mailbox5 : \
670 &(reg)->u.isp2300.rsp_q_in)
671#define ISP_RSP_Q_OUT(ha, reg) \
672 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
673 &(reg)->u.isp2100.mailbox5 : \
674 &(reg)->u.isp2300.rsp_q_out)
675
aa230bc5
AE
676#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
677#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
678
1da177e4
LT
679#define MAILBOX_REG(ha, reg, num) \
680 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
681 (num < 8 ? \
682 &(reg)->u.isp2100.mailbox0 + (num) : \
683 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
684 &(reg)->u.isp2300.mailbox0 + (num))
685#define RD_MAILBOX_REG(ha, reg, num) \
686 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
687#define WRT_MAILBOX_REG(ha, reg, num, data) \
688 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
689
690#define FB_CMD_REG(ha, reg) \
691 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
692 &(reg)->fb_cmd_2100 : \
693 &(reg)->u.isp2300.fb_cmd)
694#define RD_FB_CMD_REG(ha, reg) \
695 RD_REG_WORD(FB_CMD_REG(ha, reg))
696#define WRT_FB_CMD_REG(ha, reg, data) \
697 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
698
699typedef struct {
700 uint32_t out_mb; /* outbound from driver */
701 uint32_t in_mb; /* Incoming from RISC */
702 uint16_t mb[MAILBOX_REGISTER_COUNT];
703 long buf_size;
704 void *bufp;
705 uint32_t tov;
706 uint8_t flags;
707#define MBX_DMA_IN BIT_0
708#define MBX_DMA_OUT BIT_1
709#define IOCTL_CMD BIT_2
710} mbx_cmd_t;
711
8ae6d9c7
GM
712struct mbx_cmd_32 {
713 uint32_t out_mb; /* outbound from driver */
714 uint32_t in_mb; /* Incoming from RISC */
715 uint32_t mb[MAILBOX_REGISTER_COUNT];
716 long buf_size;
717 void *bufp;
718 uint32_t tov;
719 uint8_t flags;
720#define MBX_DMA_IN BIT_0
721#define MBX_DMA_OUT BIT_1
722#define IOCTL_CMD BIT_2
723};
724
725
1da177e4
LT
726#define MBX_TOV_SECONDS 30
727
728/*
729 * ISP product identification definitions in mailboxes after reset.
730 */
731#define PROD_ID_1 0x4953
732#define PROD_ID_2 0x0000
733#define PROD_ID_2a 0x5020
734#define PROD_ID_3 0x2020
735
736/*
737 * ISP mailbox Self-Test status codes
738 */
739#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
740#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
741#define MBS_BUSY 4 /* Busy. */
742
743/*
744 * ISP mailbox command complete status codes
745 */
746#define MBS_COMMAND_COMPLETE 0x4000
747#define MBS_INVALID_COMMAND 0x4001
748#define MBS_HOST_INTERFACE_ERROR 0x4002
749#define MBS_TEST_FAILED 0x4003
750#define MBS_COMMAND_ERROR 0x4005
751#define MBS_COMMAND_PARAMETER_ERROR 0x4006
752#define MBS_PORT_ID_USED 0x4007
753#define MBS_LOOP_ID_USED 0x4008
754#define MBS_ALL_IDS_IN_USE 0x4009
755#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
756#define MBS_LINK_DOWN_ERROR 0x400B
757#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
758
759/*
760 * ISP mailbox asynchronous event status codes
761 */
762#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
763#define MBA_RESET 0x8001 /* Reset Detected. */
764#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
765#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
766#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
767#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
768#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
769 /* occurred. */
770#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
771#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
772#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
773#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
774#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
775#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
776#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
777#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
778#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
779#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
780#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
781#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
782#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
783#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
784#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
785#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
786 /* used. */
45ebeb56 787#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
788#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
789#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
790#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
791#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
792#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
793#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
794#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
795#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
796#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
797#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
798#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
799#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
800#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
801#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
802#define MBA_FW_STARTING 0x8051 /* Firmware starting */
803#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
804#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
805#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
b5a340dd 806#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
8ae6d9c7
GM
807#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
808#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
809 Notification */
810#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 811#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 812#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
813/* 83XX FCoE specific */
814#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
815
816/* Interrupt type codes */
817#define INTR_ROM_MB_SUCCESS 0x1
818#define INTR_ROM_MB_FAILED 0x2
819#define INTR_MB_SUCCESS 0x10
820#define INTR_MB_FAILED 0x11
821#define INTR_ASYNC_EVENT 0x12
822#define INTR_RSP_QUE_UPDATE 0x13
823#define INTR_RSP_QUE_UPDATE_83XX 0x14
824#define INTR_ATIO_QUE_UPDATE 0x1C
825#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
7d613ac6 826
9a069e19
GM
827/* ISP mailbox loopback echo diagnostic error code */
828#define MBS_LB_RESET 0x17
1da177e4
LT
829/*
830 * Firmware options 1, 2, 3.
831 */
832#define FO1_AE_ON_LIPF8 BIT_0
833#define FO1_AE_ALL_LIP_RESET BIT_1
834#define FO1_CTIO_RETRY BIT_3
835#define FO1_DISABLE_LIP_F7_SW BIT_4
836#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 837#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
838#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
839#define FO1_SET_EMPHASIS_SWING BIT_8
840#define FO1_AE_AUTO_BYPASS BIT_9
841#define FO1_ENABLE_PURE_IOCB BIT_10
842#define FO1_AE_PLOGI_RJT BIT_11
843#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
844#define FO1_AE_QUEUE_FULL BIT_13
845
846#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
847#define FO2_REV_LOOPBACK BIT_1
848
849#define FO3_ENABLE_EMERG_IOCB BIT_0
850#define FO3_AE_RND_ERROR BIT_1
851
3d71644c
AV
852/* 24XX additional firmware options */
853#define ADD_FO_COUNT 3
854#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
855#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
856
857#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
858
859#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
860
1da177e4
LT
861/*
862 * ISP mailbox commands
863 */
864#define MBC_LOAD_RAM 1 /* Load RAM. */
865#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
866#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
867#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
868#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
869#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
870#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
871#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
872#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
873#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
874#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
875#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
876#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 877#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
878#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
879#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
880#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
881#define MBC_RESET 0x18 /* Reset. */
882#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
883#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
884#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
885#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
886#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
887#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
888#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
889#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
890#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
891#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
892#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
893#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
894#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
895#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 896#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
897#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
898#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 899#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
900#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
901#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
902#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
903#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
904#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
905#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
906 /* Initialization Procedure */
907#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
908#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
909#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
910#define MBC_TARGET_RESET 0x66 /* Target Reset. */
911#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
912#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
913#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
914#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
915#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
916#define MBC_LIP_RESET 0x6c /* LIP reset. */
917#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
918 /* commandd. */
919#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
920#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
921#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
922#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
923#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
924#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
925#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
926#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
927#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
928#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
929#define MBC_LUN_RESET 0x7E /* Send LUN reset */
930
8ae6d9c7
GM
931/*
932 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
933 * should be defined with MBC_MR_*
934 */
935#define MBC_MR_DRV_SHUTDOWN 0x6A
936
3d71644c
AV
937/*
938 * ISP24xx mailbox commands
939 */
db64e930
JC
940#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
941#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 942#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
943#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
944#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 945#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 946#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 947#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 948#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 949#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 950#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c 951#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
b5a340dd 952#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
3d71644c
AV
953#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
954#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
955#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
956#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
957#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
958#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 959#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 960#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 961#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
962#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
963#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 964
b1d46989
MI
965/*
966 * ISP81xx mailbox commands
967 */
968#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
969
e8887c51
JC
970/*
971 * ISP8044 mailbox commands
972 */
973#define MBC_SET_GET_ETH_SERDES_REG 0x150
974#define HCS_WRITE_SERDES 0x3
975#define HCS_READ_SERDES 0x4
976
1da177e4
LT
977/* Firmware return data sizes */
978#define FCAL_MAP_SIZE 128
979
980/* Mailbox bit definitions for out_mb and in_mb */
981#define MBX_31 BIT_31
982#define MBX_30 BIT_30
983#define MBX_29 BIT_29
984#define MBX_28 BIT_28
985#define MBX_27 BIT_27
986#define MBX_26 BIT_26
987#define MBX_25 BIT_25
988#define MBX_24 BIT_24
989#define MBX_23 BIT_23
990#define MBX_22 BIT_22
991#define MBX_21 BIT_21
992#define MBX_20 BIT_20
993#define MBX_19 BIT_19
994#define MBX_18 BIT_18
995#define MBX_17 BIT_17
996#define MBX_16 BIT_16
997#define MBX_15 BIT_15
998#define MBX_14 BIT_14
999#define MBX_13 BIT_13
1000#define MBX_12 BIT_12
1001#define MBX_11 BIT_11
1002#define MBX_10 BIT_10
1003#define MBX_9 BIT_9
1004#define MBX_8 BIT_8
1005#define MBX_7 BIT_7
1006#define MBX_6 BIT_6
1007#define MBX_5 BIT_5
1008#define MBX_4 BIT_4
1009#define MBX_3 BIT_3
1010#define MBX_2 BIT_2
1011#define MBX_1 BIT_1
1012#define MBX_0 BIT_0
1013
c46e65c7 1014#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1015#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1016
1da177e4
LT
1017/*
1018 * Firmware state codes from get firmware state mailbox command
1019 */
1020#define FSTATE_CONFIG_WAIT 0
1021#define FSTATE_WAIT_AL_PA 1
1022#define FSTATE_WAIT_LOGIN 2
1023#define FSTATE_READY 3
1024#define FSTATE_LOSS_OF_SYNC 4
1025#define FSTATE_ERROR 5
1026#define FSTATE_REINIT 6
1027#define FSTATE_NON_PART 7
1028
1029#define FSTATE_CONFIG_CORRECT 0
1030#define FSTATE_P2P_RCV_LIP 1
1031#define FSTATE_P2P_CHOOSE_LOOP 2
1032#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1033#define FSTATE_FATAL_ERROR 4
1034#define FSTATE_LOOP_BACK_CONN 5
1035
1036/*
1037 * Port Database structure definition
1038 * Little endian except where noted.
1039 */
1040#define PORT_DATABASE_SIZE 128 /* bytes */
1041typedef struct {
1042 uint8_t options;
1043 uint8_t control;
1044 uint8_t master_state;
1045 uint8_t slave_state;
1046 uint8_t reserved[2];
1047 uint8_t hard_address;
1048 uint8_t reserved_1;
1049 uint8_t port_id[4];
1050 uint8_t node_name[WWN_SIZE];
1051 uint8_t port_name[WWN_SIZE];
1052 uint16_t execution_throttle;
1053 uint16_t execution_count;
1054 uint8_t reset_count;
1055 uint8_t reserved_2;
1056 uint16_t resource_allocation;
1057 uint16_t current_allocation;
1058 uint16_t queue_head;
1059 uint16_t queue_tail;
1060 uint16_t transmit_execution_list_next;
1061 uint16_t transmit_execution_list_previous;
1062 uint16_t common_features;
1063 uint16_t total_concurrent_sequences;
1064 uint16_t RO_by_information_category;
1065 uint8_t recipient;
1066 uint8_t initiator;
1067 uint16_t receive_data_size;
1068 uint16_t concurrent_sequences;
1069 uint16_t open_sequences_per_exchange;
1070 uint16_t lun_abort_flags;
1071 uint16_t lun_stop_flags;
1072 uint16_t stop_queue_head;
1073 uint16_t stop_queue_tail;
1074 uint16_t port_retry_timer;
1075 uint16_t next_sequence_id;
1076 uint16_t frame_count;
1077 uint16_t PRLI_payload_length;
1078 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1079 /* Bits 15-0 of word 0 */
1080 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1081 /* Bits 15-0 of word 3 */
1082 uint16_t loop_id;
1083 uint16_t extended_lun_info_list_pointer;
1084 uint16_t extended_lun_stop_list_pointer;
1085} port_database_t;
1086
1087/*
1088 * Port database slave/master states
1089 */
1090#define PD_STATE_DISCOVERY 0
1091#define PD_STATE_WAIT_DISCOVERY_ACK 1
1092#define PD_STATE_PORT_LOGIN 2
1093#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1094#define PD_STATE_PROCESS_LOGIN 4
1095#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1096#define PD_STATE_PORT_LOGGED_IN 6
1097#define PD_STATE_PORT_UNAVAILABLE 7
1098#define PD_STATE_PROCESS_LOGOUT 8
1099#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1100#define PD_STATE_PORT_LOGOUT 10
1101#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1102
1103
4fdfefe5
AV
1104#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1105#define QLA_ZIO_DISABLED 0
1106#define QLA_ZIO_DEFAULT_TIMER 2
1107
1da177e4
LT
1108/*
1109 * ISP Initialization Control Block.
1110 * Little endian except where noted.
1111 */
1112#define ICB_VERSION 1
1113typedef struct {
1114 uint8_t version;
1115 uint8_t reserved_1;
1116
1117 /*
1118 * LSB BIT 0 = Enable Hard Loop Id
1119 * LSB BIT 1 = Enable Fairness
1120 * LSB BIT 2 = Enable Full-Duplex
1121 * LSB BIT 3 = Enable Fast Posting
1122 * LSB BIT 4 = Enable Target Mode
1123 * LSB BIT 5 = Disable Initiator Mode
1124 * LSB BIT 6 = Enable ADISC
1125 * LSB BIT 7 = Enable Target Inquiry Data
1126 *
1127 * MSB BIT 0 = Enable PDBC Notify
1128 * MSB BIT 1 = Non Participating LIP
1129 * MSB BIT 2 = Descending Loop ID Search
1130 * MSB BIT 3 = Acquire Loop ID in LIPA
1131 * MSB BIT 4 = Stop PortQ on Full Status
1132 * MSB BIT 5 = Full Login after LIP
1133 * MSB BIT 6 = Node Name Option
1134 * MSB BIT 7 = Ext IFWCB enable bit
1135 */
1136 uint8_t firmware_options[2];
1137
1138 uint16_t frame_payload_size;
1139 uint16_t max_iocb_allocation;
1140 uint16_t execution_throttle;
1141 uint8_t retry_count;
1142 uint8_t retry_delay; /* unused */
1143 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1144 uint16_t hard_address;
1145 uint8_t inquiry_data;
1146 uint8_t login_timeout;
1147 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1148
1149 uint16_t request_q_outpointer;
1150 uint16_t response_q_inpointer;
1151 uint16_t request_q_length;
1152 uint16_t response_q_length;
1153 uint32_t request_q_address[2];
1154 uint32_t response_q_address[2];
1155
1156 uint16_t lun_enables;
1157 uint8_t command_resource_count;
1158 uint8_t immediate_notify_resource_count;
1159 uint16_t timeout;
1160 uint8_t reserved_2[2];
1161
1162 /*
1163 * LSB BIT 0 = Timer Operation mode bit 0
1164 * LSB BIT 1 = Timer Operation mode bit 1
1165 * LSB BIT 2 = Timer Operation mode bit 2
1166 * LSB BIT 3 = Timer Operation mode bit 3
1167 * LSB BIT 4 = Init Config Mode bit 0
1168 * LSB BIT 5 = Init Config Mode bit 1
1169 * LSB BIT 6 = Init Config Mode bit 2
1170 * LSB BIT 7 = Enable Non part on LIHA failure
1171 *
1172 * MSB BIT 0 = Enable class 2
1173 * MSB BIT 1 = Enable ACK0
1174 * MSB BIT 2 =
1175 * MSB BIT 3 =
1176 * MSB BIT 4 = FC Tape Enable
1177 * MSB BIT 5 = Enable FC Confirm
1178 * MSB BIT 6 = Enable command queuing in target mode
1179 * MSB BIT 7 = No Logo On Link Down
1180 */
1181 uint8_t add_firmware_options[2];
1182
1183 uint8_t response_accumulation_timer;
1184 uint8_t interrupt_delay_timer;
1185
1186 /*
1187 * LSB BIT 0 = Enable Read xfr_rdy
1188 * LSB BIT 1 = Soft ID only
1189 * LSB BIT 2 =
1190 * LSB BIT 3 =
1191 * LSB BIT 4 = FCP RSP Payload [0]
1192 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1193 * LSB BIT 6 = Enable Out-of-Order frame handling
1194 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1195 *
1196 * MSB BIT 0 = Sbus enable - 2300
1197 * MSB BIT 1 =
1198 * MSB BIT 2 =
1199 * MSB BIT 3 =
06c22bd1 1200 * MSB BIT 4 = LED mode
1da177e4
LT
1201 * MSB BIT 5 = enable 50 ohm termination
1202 * MSB BIT 6 = Data Rate (2300 only)
1203 * MSB BIT 7 = Data Rate (2300 only)
1204 */
1205 uint8_t special_options[2];
1206
1207 uint8_t reserved_3[26];
1208} init_cb_t;
1209
1210/*
1211 * Get Link Status mailbox command return buffer.
1212 */
3d71644c
AV
1213#define GLSO_SEND_RPS BIT_0
1214#define GLSO_USE_DID BIT_3
1215
43ef0580
AV
1216struct link_statistics {
1217 uint32_t link_fail_cnt;
1218 uint32_t loss_sync_cnt;
1219 uint32_t loss_sig_cnt;
1220 uint32_t prim_seq_err_cnt;
1221 uint32_t inval_xmit_word_cnt;
1222 uint32_t inval_crc_cnt;
032d8dd7
HZ
1223 uint32_t lip_cnt;
1224 uint32_t unused1[0x1a];
43ef0580
AV
1225 uint32_t tx_frames;
1226 uint32_t rx_frames;
fabbb8df
JC
1227 uint32_t discarded_frames;
1228 uint32_t dropped_frames;
1229 uint32_t unused2[1];
43ef0580
AV
1230 uint32_t nos_rcvd;
1231};
1da177e4
LT
1232
1233/*
1234 * NVRAM Command values.
1235 */
1236#define NV_START_BIT BIT_2
1237#define NV_WRITE_OP (BIT_26+BIT_24)
1238#define NV_READ_OP (BIT_26+BIT_25)
1239#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1240#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1241#define NV_DELAY_COUNT 10
1242
1243/*
1244 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1245 */
1246typedef struct {
1247 /*
1248 * NVRAM header
1249 */
1250 uint8_t id[4];
1251 uint8_t nvram_version;
1252 uint8_t reserved_0;
1253
1254 /*
1255 * NVRAM RISC parameter block
1256 */
1257 uint8_t parameter_block_version;
1258 uint8_t reserved_1;
1259
1260 /*
1261 * LSB BIT 0 = Enable Hard Loop Id
1262 * LSB BIT 1 = Enable Fairness
1263 * LSB BIT 2 = Enable Full-Duplex
1264 * LSB BIT 3 = Enable Fast Posting
1265 * LSB BIT 4 = Enable Target Mode
1266 * LSB BIT 5 = Disable Initiator Mode
1267 * LSB BIT 6 = Enable ADISC
1268 * LSB BIT 7 = Enable Target Inquiry Data
1269 *
1270 * MSB BIT 0 = Enable PDBC Notify
1271 * MSB BIT 1 = Non Participating LIP
1272 * MSB BIT 2 = Descending Loop ID Search
1273 * MSB BIT 3 = Acquire Loop ID in LIPA
1274 * MSB BIT 4 = Stop PortQ on Full Status
1275 * MSB BIT 5 = Full Login after LIP
1276 * MSB BIT 6 = Node Name Option
1277 * MSB BIT 7 = Ext IFWCB enable bit
1278 */
1279 uint8_t firmware_options[2];
1280
1281 uint16_t frame_payload_size;
1282 uint16_t max_iocb_allocation;
1283 uint16_t execution_throttle;
1284 uint8_t retry_count;
1285 uint8_t retry_delay; /* unused */
1286 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1287 uint16_t hard_address;
1288 uint8_t inquiry_data;
1289 uint8_t login_timeout;
1290 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1291
1292 /*
1293 * LSB BIT 0 = Timer Operation mode bit 0
1294 * LSB BIT 1 = Timer Operation mode bit 1
1295 * LSB BIT 2 = Timer Operation mode bit 2
1296 * LSB BIT 3 = Timer Operation mode bit 3
1297 * LSB BIT 4 = Init Config Mode bit 0
1298 * LSB BIT 5 = Init Config Mode bit 1
1299 * LSB BIT 6 = Init Config Mode bit 2
1300 * LSB BIT 7 = Enable Non part on LIHA failure
1301 *
1302 * MSB BIT 0 = Enable class 2
1303 * MSB BIT 1 = Enable ACK0
1304 * MSB BIT 2 =
1305 * MSB BIT 3 =
1306 * MSB BIT 4 = FC Tape Enable
1307 * MSB BIT 5 = Enable FC Confirm
1308 * MSB BIT 6 = Enable command queuing in target mode
1309 * MSB BIT 7 = No Logo On Link Down
1310 */
1311 uint8_t add_firmware_options[2];
1312
1313 uint8_t response_accumulation_timer;
1314 uint8_t interrupt_delay_timer;
1315
1316 /*
1317 * LSB BIT 0 = Enable Read xfr_rdy
1318 * LSB BIT 1 = Soft ID only
1319 * LSB BIT 2 =
1320 * LSB BIT 3 =
1321 * LSB BIT 4 = FCP RSP Payload [0]
1322 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1323 * LSB BIT 6 = Enable Out-of-Order frame handling
1324 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1325 *
1326 * MSB BIT 0 = Sbus enable - 2300
1327 * MSB BIT 1 =
1328 * MSB BIT 2 =
1329 * MSB BIT 3 =
06c22bd1 1330 * MSB BIT 4 = LED mode
1da177e4
LT
1331 * MSB BIT 5 = enable 50 ohm termination
1332 * MSB BIT 6 = Data Rate (2300 only)
1333 * MSB BIT 7 = Data Rate (2300 only)
1334 */
1335 uint8_t special_options[2];
1336
1337 /* Reserved for expanded RISC parameter block */
1338 uint8_t reserved_2[22];
1339
1340 /*
1341 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1342 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1343 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1344 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1345 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1346 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1347 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1348 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1349 *
1da177e4
LT
1350 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1351 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1352 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1353 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1354 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1355 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1356 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1357 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1358 *
1359 * LSB BIT 0 = Output Swing 1G bit 0
1360 * LSB BIT 1 = Output Swing 1G bit 1
1361 * LSB BIT 2 = Output Swing 1G bit 2
1362 * LSB BIT 3 = Output Emphasis 1G bit 0
1363 * LSB BIT 4 = Output Emphasis 1G bit 1
1364 * LSB BIT 5 = Output Swing 2G bit 0
1365 * LSB BIT 6 = Output Swing 2G bit 1
1366 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1367 *
1da177e4
LT
1368 * MSB BIT 0 = Output Emphasis 2G bit 0
1369 * MSB BIT 1 = Output Emphasis 2G bit 1
1370 * MSB BIT 2 = Output Enable
1371 * MSB BIT 3 =
1372 * MSB BIT 4 =
1373 * MSB BIT 5 =
1374 * MSB BIT 6 =
1375 * MSB BIT 7 =
1376 */
1377 uint8_t seriallink_options[4];
1378
1379 /*
1380 * NVRAM host parameter block
1381 *
1382 * LSB BIT 0 = Enable spinup delay
1383 * LSB BIT 1 = Disable BIOS
1384 * LSB BIT 2 = Enable Memory Map BIOS
1385 * LSB BIT 3 = Enable Selectable Boot
1386 * LSB BIT 4 = Disable RISC code load
1387 * LSB BIT 5 = Set cache line size 1
1388 * LSB BIT 6 = PCI Parity Disable
1389 * LSB BIT 7 = Enable extended logging
1390 *
1391 * MSB BIT 0 = Enable 64bit addressing
1392 * MSB BIT 1 = Enable lip reset
1393 * MSB BIT 2 = Enable lip full login
1394 * MSB BIT 3 = Enable target reset
1395 * MSB BIT 4 = Enable database storage
1396 * MSB BIT 5 = Enable cache flush read
1397 * MSB BIT 6 = Enable database load
1398 * MSB BIT 7 = Enable alternate WWN
1399 */
1400 uint8_t host_p[2];
1401
1402 uint8_t boot_node_name[WWN_SIZE];
1403 uint8_t boot_lun_number;
1404 uint8_t reset_delay;
1405 uint8_t port_down_retry_count;
1406 uint8_t boot_id_number;
1407 uint16_t max_luns_per_target;
1408 uint8_t fcode_boot_port_name[WWN_SIZE];
1409 uint8_t alternate_port_name[WWN_SIZE];
1410 uint8_t alternate_node_name[WWN_SIZE];
1411
1412 /*
1413 * BIT 0 = Selective Login
1414 * BIT 1 = Alt-Boot Enable
1415 * BIT 2 =
1416 * BIT 3 = Boot Order List
1417 * BIT 4 =
1418 * BIT 5 = Selective LUN
1419 * BIT 6 =
1420 * BIT 7 = unused
1421 */
1422 uint8_t efi_parameters;
1423
1424 uint8_t link_down_timeout;
1425
cca5335c 1426 uint8_t adapter_id[16];
1da177e4
LT
1427
1428 uint8_t alt1_boot_node_name[WWN_SIZE];
1429 uint16_t alt1_boot_lun_number;
1430 uint8_t alt2_boot_node_name[WWN_SIZE];
1431 uint16_t alt2_boot_lun_number;
1432 uint8_t alt3_boot_node_name[WWN_SIZE];
1433 uint16_t alt3_boot_lun_number;
1434 uint8_t alt4_boot_node_name[WWN_SIZE];
1435 uint16_t alt4_boot_lun_number;
1436 uint8_t alt5_boot_node_name[WWN_SIZE];
1437 uint16_t alt5_boot_lun_number;
1438 uint8_t alt6_boot_node_name[WWN_SIZE];
1439 uint16_t alt6_boot_lun_number;
1440 uint8_t alt7_boot_node_name[WWN_SIZE];
1441 uint16_t alt7_boot_lun_number;
1442
1443 uint8_t reserved_3[2];
1444
1445 /* Offset 200-215 : Model Number */
1446 uint8_t model_number[16];
1447
1448 /* OEM related items */
1449 uint8_t oem_specific[16];
1450
1451 /*
1452 * NVRAM Adapter Features offset 232-239
1453 *
1454 * LSB BIT 0 = External GBIC
1455 * LSB BIT 1 = Risc RAM parity
1456 * LSB BIT 2 = Buffer Plus Module
1457 * LSB BIT 3 = Multi Chip Adapter
1458 * LSB BIT 4 = Internal connector
1459 * LSB BIT 5 =
1460 * LSB BIT 6 =
1461 * LSB BIT 7 =
1462 *
1463 * MSB BIT 0 =
1464 * MSB BIT 1 =
1465 * MSB BIT 2 =
1466 * MSB BIT 3 =
1467 * MSB BIT 4 =
1468 * MSB BIT 5 =
1469 * MSB BIT 6 =
1470 * MSB BIT 7 =
1471 */
1472 uint8_t adapter_features[2];
1473
1474 uint8_t reserved_4[16];
1475
1476 /* Subsystem vendor ID for ISP2200 */
1477 uint16_t subsystem_vendor_id_2200;
1478
1479 /* Subsystem device ID for ISP2200 */
1480 uint16_t subsystem_device_id_2200;
1481
1482 uint8_t reserved_5;
1483 uint8_t checksum;
1484} nvram_t;
1485
1486/*
1487 * ISP queue - response queue entry definition.
1488 */
1489typedef struct {
2d70c103
NB
1490 uint8_t entry_type; /* Entry type. */
1491 uint8_t entry_count; /* Entry count. */
1492 uint8_t sys_define; /* System defined. */
1493 uint8_t entry_status; /* Entry Status. */
1494 uint32_t handle; /* System defined handle */
1495 uint8_t data[52];
1da177e4
LT
1496 uint32_t signature;
1497#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1498} response_t;
1499
2d70c103
NB
1500/*
1501 * ISP queue - ATIO queue entry definition.
1502 */
1503struct atio {
1504 uint8_t entry_type; /* Entry type. */
1505 uint8_t entry_count; /* Entry count. */
1506 uint8_t data[58];
1507 uint32_t signature;
1508#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1509};
1510
1da177e4
LT
1511typedef union {
1512 uint16_t extended;
1513 struct {
1514 uint8_t reserved;
1515 uint8_t standard;
1516 } id;
1517} target_id_t;
1518
1519#define SET_TARGET_ID(ha, to, from) \
1520do { \
1521 if (HAS_EXTENDED_IDS(ha)) \
1522 to.extended = cpu_to_le16(from); \
1523 else \
1524 to.id.standard = (uint8_t)from; \
1525} while (0)
1526
1527/*
1528 * ISP queue - command entry structure definition.
1529 */
1530#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1531typedef struct {
1532 uint8_t entry_type; /* Entry type. */
1533 uint8_t entry_count; /* Entry count. */
1534 uint8_t sys_define; /* System defined. */
1535 uint8_t entry_status; /* Entry Status. */
1536 uint32_t handle; /* System handle. */
1537 target_id_t target; /* SCSI ID */
1538 uint16_t lun; /* SCSI LUN */
1539 uint16_t control_flags; /* Control flags. */
1540#define CF_WRITE BIT_6
1541#define CF_READ BIT_5
1542#define CF_SIMPLE_TAG BIT_3
1543#define CF_ORDERED_TAG BIT_2
1544#define CF_HEAD_TAG BIT_1
1545 uint16_t reserved_1;
1546 uint16_t timeout; /* Command timeout. */
1547 uint16_t dseg_count; /* Data segment count. */
1548 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1549 uint32_t byte_count; /* Total byte count. */
1550 uint32_t dseg_0_address; /* Data segment 0 address. */
1551 uint32_t dseg_0_length; /* Data segment 0 length. */
1552 uint32_t dseg_1_address; /* Data segment 1 address. */
1553 uint32_t dseg_1_length; /* Data segment 1 length. */
1554 uint32_t dseg_2_address; /* Data segment 2 address. */
1555 uint32_t dseg_2_length; /* Data segment 2 length. */
1556} cmd_entry_t;
1557
1558/*
1559 * ISP queue - 64-Bit addressing, command entry structure definition.
1560 */
1561#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1562typedef struct {
1563 uint8_t entry_type; /* Entry type. */
1564 uint8_t entry_count; /* Entry count. */
1565 uint8_t sys_define; /* System defined. */
1566 uint8_t entry_status; /* Entry Status. */
1567 uint32_t handle; /* System handle. */
1568 target_id_t target; /* SCSI ID */
1569 uint16_t lun; /* SCSI LUN */
1570 uint16_t control_flags; /* Control flags. */
1571 uint16_t reserved_1;
1572 uint16_t timeout; /* Command timeout. */
1573 uint16_t dseg_count; /* Data segment count. */
1574 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1575 uint32_t byte_count; /* Total byte count. */
1576 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1577 uint32_t dseg_0_length; /* Data segment 0 length. */
1578 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1579 uint32_t dseg_1_length; /* Data segment 1 length. */
1580} cmd_a64_entry_t, request_t;
1581
1582/*
1583 * ISP queue - continuation entry structure definition.
1584 */
1585#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1586typedef struct {
1587 uint8_t entry_type; /* Entry type. */
1588 uint8_t entry_count; /* Entry count. */
1589 uint8_t sys_define; /* System defined. */
1590 uint8_t entry_status; /* Entry Status. */
1591 uint32_t reserved;
1592 uint32_t dseg_0_address; /* Data segment 0 address. */
1593 uint32_t dseg_0_length; /* Data segment 0 length. */
1594 uint32_t dseg_1_address; /* Data segment 1 address. */
1595 uint32_t dseg_1_length; /* Data segment 1 length. */
1596 uint32_t dseg_2_address; /* Data segment 2 address. */
1597 uint32_t dseg_2_length; /* Data segment 2 length. */
1598 uint32_t dseg_3_address; /* Data segment 3 address. */
1599 uint32_t dseg_3_length; /* Data segment 3 length. */
1600 uint32_t dseg_4_address; /* Data segment 4 address. */
1601 uint32_t dseg_4_length; /* Data segment 4 length. */
1602 uint32_t dseg_5_address; /* Data segment 5 address. */
1603 uint32_t dseg_5_length; /* Data segment 5 length. */
1604 uint32_t dseg_6_address; /* Data segment 6 address. */
1605 uint32_t dseg_6_length; /* Data segment 6 length. */
1606} cont_entry_t;
1607
1608/*
1609 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1610 */
1611#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1612typedef struct {
1613 uint8_t entry_type; /* Entry type. */
1614 uint8_t entry_count; /* Entry count. */
1615 uint8_t sys_define; /* System defined. */
1616 uint8_t entry_status; /* Entry Status. */
1617 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1618 uint32_t dseg_0_length; /* Data segment 0 length. */
1619 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1620 uint32_t dseg_1_length; /* Data segment 1 length. */
1621 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1622 uint32_t dseg_2_length; /* Data segment 2 length. */
1623 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1624 uint32_t dseg_3_length; /* Data segment 3 length. */
1625 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1626 uint32_t dseg_4_length; /* Data segment 4 length. */
1627} cont_a64_entry_t;
1628
bad75002 1629#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1630#define PO_MODE_DIF_REMOVE 1
1631#define PO_MODE_DIF_PASS 2
1632#define PO_MODE_DIF_REPLACE 3
1633#define PO_MODE_DIF_TCP_CKSUM 6
bad75002 1634#define PO_ENABLE_INCR_GUARD_SEED BIT_3
bad75002 1635#define PO_DISABLE_GUARD_CHECK BIT_4
f83adb61
QT
1636#define PO_DISABLE_INCR_REF_TAG BIT_5
1637#define PO_DIS_HEADER_MODE BIT_7
1638#define PO_ENABLE_DIF_BUNDLING BIT_8
1639#define PO_DIS_FRAME_MODE BIT_9
1640#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1641#define PO_DIS_VALD_APP_REF_ESC BIT_11
1642
1643#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1644#define PO_DIS_REF_TAG_REPL BIT_13
1645#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1646#define PO_DIS_REF_TAG_VALD BIT_15
1647
bad75002
AE
1648/*
1649 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1650 */
1651struct crc_context {
1652 uint32_t handle; /* System handle. */
c7ee3bd4
QT
1653 __le32 ref_tag;
1654 __le16 app_tag;
bad75002
AE
1655 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1656 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
c7ee3bd4
QT
1657 __le16 guard_seed; /* Initial Guard Seed */
1658 __le16 prot_opts; /* Requested Data Protection Mode */
1659 __le16 blk_size; /* Data size in bytes */
bad75002
AE
1660 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1661 * only) */
c7ee3bd4 1662 __le32 byte_count; /* Total byte count/ total data
bad75002
AE
1663 * transfer count */
1664 union {
1665 struct {
1666 uint32_t reserved_1;
1667 uint16_t reserved_2;
1668 uint16_t reserved_3;
1669 uint32_t reserved_4;
1670 uint32_t data_address[2];
1671 uint32_t data_length;
1672 uint32_t reserved_5[2];
1673 uint32_t reserved_6;
1674 } nobundling;
1675 struct {
c7ee3bd4 1676 __le32 dif_byte_count; /* Total DIF byte
bad75002
AE
1677 * count */
1678 uint16_t reserved_1;
c7ee3bd4 1679 __le16 dseg_count; /* Data segment count */
bad75002
AE
1680 uint32_t reserved_2;
1681 uint32_t data_address[2];
1682 uint32_t data_length;
1683 uint32_t dif_address[2];
1684 uint32_t dif_length; /* Data segment 0
1685 * length */
1686 } bundling;
1687 } u;
1688
1689 struct fcp_cmnd fcp_cmnd;
1690 dma_addr_t crc_ctx_dma;
1691 /* List of DMA context transfers */
1692 struct list_head dsd_list;
1693
1694 /* This structure should not exceed 512 bytes */
1695};
1696
1697#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1698#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1699
1da177e4
LT
1700/*
1701 * ISP queue - status entry structure definition.
1702 */
1703#define STATUS_TYPE 0x03 /* Status entry. */
1704typedef struct {
1705 uint8_t entry_type; /* Entry type. */
1706 uint8_t entry_count; /* Entry count. */
1707 uint8_t sys_define; /* System defined. */
1708 uint8_t entry_status; /* Entry Status. */
1709 uint32_t handle; /* System handle. */
1710 uint16_t scsi_status; /* SCSI status. */
1711 uint16_t comp_status; /* Completion status. */
1712 uint16_t state_flags; /* State flags. */
1713 uint16_t status_flags; /* Status flags. */
1714 uint16_t rsp_info_len; /* Response Info Length. */
1715 uint16_t req_sense_length; /* Request sense data length. */
1716 uint32_t residual_length; /* Residual transfer length. */
1717 uint8_t rsp_info[8]; /* FCP response information. */
1718 uint8_t req_sense_data[32]; /* Request sense data. */
1719} sts_entry_t;
1720
1721/*
1722 * Status entry entry status
1723 */
3d71644c 1724#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1725#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1726#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1727#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1728#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1729#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1730#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1731 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1732#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1733 RF_INV_E_TYPE)
1da177e4
LT
1734
1735/*
1736 * Status entry SCSI status bit definitions.
1737 */
1738#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1739#define SS_RESIDUAL_UNDER BIT_11
1740#define SS_RESIDUAL_OVER BIT_10
1741#define SS_SENSE_LEN_VALID BIT_9
1742#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1743
1744#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1745#define SS_BUSY_CONDITION BIT_3
1746#define SS_CONDITION_MET BIT_2
1747#define SS_CHECK_CONDITION BIT_1
1748
1749/*
1750 * Status entry completion status
1751 */
1752#define CS_COMPLETE 0x0 /* No errors */
1753#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1754#define CS_DMA 0x2 /* A DMA direction error. */
1755#define CS_TRANSPORT 0x3 /* Transport error. */
1756#define CS_RESET 0x4 /* SCSI bus reset occurred */
1757#define CS_ABORTED 0x5 /* System aborted command. */
1758#define CS_TIMEOUT 0x6 /* Timeout error. */
1759#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1760#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1761
1762#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1763#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1764#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1765 /* (selection timeout) */
1766#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1767#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1768#define CS_PORT_BUSY 0x2B /* Port Busy */
1769#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
f934c9d0
CD
1770#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1771 failure */
1da177e4
LT
1772#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1773#define CS_UNKNOWN 0x81 /* Driver defined */
1774#define CS_RETRY 0x82 /* Driver defined */
1775#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1776
a9b6f722
SK
1777#define CS_BIDIR_RD_OVERRUN 0x700
1778#define CS_BIDIR_RD_WR_OVERRUN 0x707
1779#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1780#define CS_BIDIR_RD_UNDERRUN 0x1500
1781#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1782#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1783#define CS_BIDIR_DMA 0x200
1da177e4
LT
1784/*
1785 * Status entry status flags
1786 */
1787#define SF_ABTS_TERMINATED BIT_10
1788#define SF_LOGOUT_SENT BIT_13
1789
1790/*
1791 * ISP queue - status continuation entry structure definition.
1792 */
1793#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1794typedef struct {
1795 uint8_t entry_type; /* Entry type. */
1796 uint8_t entry_count; /* Entry count. */
1797 uint8_t sys_define; /* System defined. */
1798 uint8_t entry_status; /* Entry Status. */
1799 uint8_t data[60]; /* data */
1800} sts_cont_entry_t;
1801
1802/*
1803 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1804 * structure definition.
1805 */
1806#define STATUS_TYPE_21 0x21 /* Status entry. */
1807typedef struct {
1808 uint8_t entry_type; /* Entry type. */
1809 uint8_t entry_count; /* Entry count. */
1810 uint8_t handle_count; /* Handle count. */
1811 uint8_t entry_status; /* Entry Status. */
1812 uint32_t handle[15]; /* System handles. */
1813} sts21_entry_t;
1814
1815/*
1816 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1817 * structure definition.
1818 */
1819#define STATUS_TYPE_22 0x22 /* Status entry. */
1820typedef struct {
1821 uint8_t entry_type; /* Entry type. */
1822 uint8_t entry_count; /* Entry count. */
1823 uint8_t handle_count; /* Handle count. */
1824 uint8_t entry_status; /* Entry Status. */
1825 uint16_t handle[30]; /* System handles. */
1826} sts22_entry_t;
1827
1828/*
1829 * ISP queue - marker entry structure definition.
1830 */
1831#define MARKER_TYPE 0x04 /* Marker entry. */
1832typedef struct {
1833 uint8_t entry_type; /* Entry type. */
1834 uint8_t entry_count; /* Entry count. */
1835 uint8_t handle_count; /* Handle count. */
1836 uint8_t entry_status; /* Entry Status. */
1837 uint32_t sys_define_2; /* System defined. */
1838 target_id_t target; /* SCSI ID */
1839 uint8_t modifier; /* Modifier (7-0). */
1840#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1841#define MK_SYNC_ID 1 /* Synchronize ID */
1842#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1843#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1844 /* clear port changed, */
1845 /* use sequence number. */
1846 uint8_t reserved_1;
1847 uint16_t sequence_number; /* Sequence number of event */
1848 uint16_t lun; /* SCSI LUN */
1849 uint8_t reserved_2[48];
1850} mrk_entry_t;
1851
1852/*
1853 * ISP queue - Management Server entry structure definition.
1854 */
1855#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1856typedef struct {
1857 uint8_t entry_type; /* Entry type. */
1858 uint8_t entry_count; /* Entry count. */
1859 uint8_t handle_count; /* Handle count. */
1860 uint8_t entry_status; /* Entry Status. */
1861 uint32_t handle1; /* System handle. */
1862 target_id_t loop_id;
1863 uint16_t status;
1864 uint16_t control_flags; /* Control flags. */
1865 uint16_t reserved2;
1866 uint16_t timeout;
1867 uint16_t cmd_dsd_count;
1868 uint16_t total_dsd_count;
1869 uint8_t type;
1870 uint8_t r_ctl;
1871 uint16_t rx_id;
1872 uint16_t reserved3;
1873 uint32_t handle2;
1874 uint32_t rsp_bytecount;
1875 uint32_t req_bytecount;
1876 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1877 uint32_t dseg_req_length; /* Data segment 0 length. */
1878 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1879 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1880} ms_iocb_entry_t;
1881
1882
1883/*
1884 * ISP queue - Mailbox Command entry structure definition.
1885 */
1886#define MBX_IOCB_TYPE 0x39
1887struct mbx_entry {
1888 uint8_t entry_type;
1889 uint8_t entry_count;
1890 uint8_t sys_define1;
1891 /* Use sys_define1 for source type */
1892#define SOURCE_SCSI 0x00
1893#define SOURCE_IP 0x01
1894#define SOURCE_VI 0x02
1895#define SOURCE_SCTP 0x03
1896#define SOURCE_MP 0x04
1897#define SOURCE_MPIOCTL 0x05
1898#define SOURCE_ASYNC_IOCB 0x07
1899
1900 uint8_t entry_status;
1901
1902 uint32_t handle;
1903 target_id_t loop_id;
1904
1905 uint16_t status;
1906 uint16_t state_flags;
1907 uint16_t status_flags;
1908
1909 uint32_t sys_define2[2];
1910
1911 uint16_t mb0;
1912 uint16_t mb1;
1913 uint16_t mb2;
1914 uint16_t mb3;
1915 uint16_t mb6;
1916 uint16_t mb7;
1917 uint16_t mb9;
1918 uint16_t mb10;
1919 uint32_t reserved_2[2];
1920 uint8_t node_name[WWN_SIZE];
1921 uint8_t port_name[WWN_SIZE];
1922};
1923
1924/*
1925 * ISP request and response queue entry sizes
1926 */
1927#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1928#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1929
1930
1931/*
1932 * 24 bit port ID type definition.
1933 */
1934typedef union {
1935 uint32_t b24 : 24;
1936
1937 struct {
b889d531
MN
1938#ifdef __BIG_ENDIAN
1939 uint8_t domain;
1940 uint8_t area;
1941 uint8_t al_pa;
0fd30f77 1942#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1943 uint8_t al_pa;
1944 uint8_t area;
1945 uint8_t domain;
b889d531
MN
1946#else
1947#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1948#endif
1da177e4
LT
1949 uint8_t rsvd_1;
1950 } b;
1951} port_id_t;
1952#define INVALID_PORT_ID 0xFFFFFF
1953
1954/*
1955 * Switch info gathering structure.
1956 */
1957typedef struct {
1958 port_id_t d_id;
1959 uint8_t node_name[WWN_SIZE];
1960 uint8_t port_name[WWN_SIZE];
d8b45213 1961 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1962 uint16_t fp_speed;
e8c72ba5 1963 uint8_t fc4_type;
1da177e4
LT
1964} sw_info_t;
1965
e8c72ba5
CD
1966/* FCP-4 types */
1967#define FC4_TYPE_FCP_SCSI 0x08
1968#define FC4_TYPE_OTHER 0x0
1969#define FC4_TYPE_UNKNOWN 0xff
1970
1da177e4
LT
1971/*
1972 * Fibre channel port type.
1973 */
1974 typedef enum {
1975 FCT_UNKNOWN,
1976 FCT_RSCN,
1977 FCT_SWITCH,
1978 FCT_BROADCAST,
1979 FCT_INITIATOR,
1980 FCT_TARGET
1981} fc_port_type_t;
1982
1983/*
1984 * Fibre channel port structure.
1985 */
1986typedef struct fc_port {
1987 struct list_head list;
7b867cf7 1988 struct scsi_qla_host *vha;
1da177e4
LT
1989
1990 uint8_t node_name[WWN_SIZE];
1991 uint8_t port_name[WWN_SIZE];
1992 port_id_t d_id;
1993 uint16_t loop_id;
1994 uint16_t old_loop_id;
1995
8ae6d9c7
GM
1996 uint16_t tgt_id;
1997 uint16_t old_tgt_id;
1998
09ff701a
SR
1999 uint8_t fcp_prio;
2000
d8b45213
AV
2001 uint8_t fabric_port_name[WWN_SIZE];
2002 uint16_t fp_speed;
2003
1da177e4
LT
2004 fc_port_type_t port_type;
2005
2006 atomic_t state;
2007 uint32_t flags;
2008
1da177e4 2009 int login_retry;
1da177e4 2010
d97994dc 2011 struct fc_rport *rport, *drport;
ad3e0eda 2012 u32 supported_classes;
df7baa50 2013
e8c72ba5 2014 uint8_t fc4_type;
b3b02e6e 2015 uint8_t scan_state;
8ae6d9c7
GM
2016
2017 unsigned long last_queue_full;
2018 unsigned long last_ramp_up;
2019
2020 uint16_t port_id;
1da177e4
LT
2021} fc_port_t;
2022
8ae6d9c7
GM
2023#include "qla_mr.h"
2024
1da177e4
LT
2025/*
2026 * Fibre channel port/lun states.
2027 */
2028#define FCS_UNCONFIGURED 1
2029#define FCS_DEVICE_DEAD 2
2030#define FCS_DEVICE_LOST 3
2031#define FCS_ONLINE 4
1da177e4 2032
ec426e10
CD
2033static const char * const port_state_str[] = {
2034 "Unknown",
2035 "UNCONFIGURED",
2036 "DEAD",
2037 "LOST",
2038 "ONLINE"
2039};
2040
1da177e4
LT
2041/*
2042 * FC port flags.
2043 */
2044#define FCF_FABRIC_DEVICE BIT_0
2045#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2046#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2047#define FCF_ASYNC_SENT BIT_3
2d70c103 2048#define FCF_CONF_COMP_SUPPORTED BIT_4
1da177e4
LT
2049
2050/* No loop ID flag. */
2051#define FC_NO_LOOP_ID 0x1000
2052
1da177e4
LT
2053/*
2054 * FC-CT interface
2055 *
2056 * NOTE: All structures are big-endian in form.
2057 */
2058
2059#define CT_REJECT_RESPONSE 0x8001
2060#define CT_ACCEPT_RESPONSE 0x8002
df57caba
HM
2061#define CT_REASON_INVALID_COMMAND_CODE 0x01
2062#define CT_REASON_CANNOT_PERFORM 0x09
2063#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2064#define CT_EXPL_ALREADY_REGISTERED 0x10
2065#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2066#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2067#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2068#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2069#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2070#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2071#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2072#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2073#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2074#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2075#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
1da177e4
LT
2076
2077#define NS_N_PORT_TYPE 0x01
2078#define NS_NL_PORT_TYPE 0x02
2079#define NS_NX_PORT_TYPE 0x7F
2080
2081#define GA_NXT_CMD 0x100
2082#define GA_NXT_REQ_SIZE (16 + 4)
2083#define GA_NXT_RSP_SIZE (16 + 620)
2084
2085#define GID_PT_CMD 0x1A1
2086#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2087
2088#define GPN_ID_CMD 0x112
2089#define GPN_ID_REQ_SIZE (16 + 4)
2090#define GPN_ID_RSP_SIZE (16 + 8)
2091
2092#define GNN_ID_CMD 0x113
2093#define GNN_ID_REQ_SIZE (16 + 4)
2094#define GNN_ID_RSP_SIZE (16 + 8)
2095
2096#define GFT_ID_CMD 0x117
2097#define GFT_ID_REQ_SIZE (16 + 4)
2098#define GFT_ID_RSP_SIZE (16 + 32)
2099
2100#define RFT_ID_CMD 0x217
2101#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2102#define RFT_ID_RSP_SIZE 16
2103
2104#define RFF_ID_CMD 0x21F
2105#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2106#define RFF_ID_RSP_SIZE 16
2107
2108#define RNN_ID_CMD 0x213
2109#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2110#define RNN_ID_RSP_SIZE 16
2111
2112#define RSNN_NN_CMD 0x239
2113#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2114#define RSNN_NN_RSP_SIZE 16
2115
d8b45213
AV
2116#define GFPN_ID_CMD 0x11C
2117#define GFPN_ID_REQ_SIZE (16 + 4)
2118#define GFPN_ID_RSP_SIZE (16 + 8)
2119
2120#define GPSC_CMD 0x127
2121#define GPSC_REQ_SIZE (16 + 8)
2122#define GPSC_RSP_SIZE (16 + 2 + 2)
2123
e8c72ba5
CD
2124#define GFF_ID_CMD 0x011F
2125#define GFF_ID_REQ_SIZE (16 + 4)
2126#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2127
cca5335c
AV
2128/*
2129 * HBA attribute types.
2130 */
2131#define FDMI_HBA_ATTR_COUNT 9
df57caba
HM
2132#define FDMIV2_HBA_ATTR_COUNT 17
2133#define FDMI_HBA_NODE_NAME 0x1
2134#define FDMI_HBA_MANUFACTURER 0x2
2135#define FDMI_HBA_SERIAL_NUMBER 0x3
2136#define FDMI_HBA_MODEL 0x4
2137#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2138#define FDMI_HBA_HARDWARE_VERSION 0x6
2139#define FDMI_HBA_DRIVER_VERSION 0x7
2140#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2141#define FDMI_HBA_FIRMWARE_VERSION 0x9
cca5335c
AV
2142#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2143#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
df57caba
HM
2144#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2145#define FDMI_HBA_VENDOR_ID 0xd
2146#define FDMI_HBA_NUM_PORTS 0xe
2147#define FDMI_HBA_FABRIC_NAME 0xf
2148#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2149#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
cca5335c
AV
2150
2151struct ct_fdmi_hba_attr {
2152 uint16_t type;
2153 uint16_t len;
2154 union {
2155 uint8_t node_name[WWN_SIZE];
df57caba
HM
2156 uint8_t manufacturer[64];
2157 uint8_t serial_num[32];
cca5335c
AV
2158 uint8_t model[16];
2159 uint8_t model_desc[80];
df57caba 2160 uint8_t hw_version[32];
cca5335c
AV
2161 uint8_t driver_version[32];
2162 uint8_t orom_version[16];
df57caba 2163 uint8_t fw_version[32];
cca5335c 2164 uint8_t os_version[128];
df57caba 2165 uint32_t max_ct_len;
cca5335c
AV
2166 } a;
2167};
2168
2169struct ct_fdmi_hba_attributes {
2170 uint32_t count;
2171 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2172};
2173
df57caba
HM
2174struct ct_fdmiv2_hba_attr {
2175 uint16_t type;
2176 uint16_t len;
2177 union {
2178 uint8_t node_name[WWN_SIZE];
2179 uint8_t manufacturer[32];
2180 uint8_t serial_num[32];
2181 uint8_t model[16];
2182 uint8_t model_desc[80];
2183 uint8_t hw_version[16];
2184 uint8_t driver_version[32];
2185 uint8_t orom_version[16];
2186 uint8_t fw_version[32];
2187 uint8_t os_version[128];
2188 uint32_t max_ct_len;
2189 uint8_t sym_name[256];
2190 uint32_t vendor_id;
2191 uint32_t num_ports;
2192 uint8_t fabric_name[WWN_SIZE];
2193 uint8_t bios_name[32];
2194 uint8_t vendor_indentifer[8];
2195 } a;
2196};
2197
2198struct ct_fdmiv2_hba_attributes {
2199 uint32_t count;
2200 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2201};
2202
cca5335c
AV
2203/*
2204 * Port attribute types.
2205 */
8a85e171 2206#define FDMI_PORT_ATTR_COUNT 6
df57caba
HM
2207#define FDMIV2_PORT_ATTR_COUNT 16
2208#define FDMI_PORT_FC4_TYPES 0x1
2209#define FDMI_PORT_SUPPORT_SPEED 0x2
2210#define FDMI_PORT_CURRENT_SPEED 0x3
2211#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2212#define FDMI_PORT_OS_DEVICE_NAME 0x5
2213#define FDMI_PORT_HOST_NAME 0x6
2214#define FDMI_PORT_NODE_NAME 0x7
2215#define FDMI_PORT_NAME 0x8
2216#define FDMI_PORT_SYM_NAME 0x9
2217#define FDMI_PORT_TYPE 0xa
2218#define FDMI_PORT_SUPP_COS 0xb
2219#define FDMI_PORT_FABRIC_NAME 0xc
2220#define FDMI_PORT_FC4_TYPE 0xd
2221#define FDMI_PORT_STATE 0x101
2222#define FDMI_PORT_COUNT 0x102
2223#define FDMI_PORT_ID 0x103
cca5335c 2224
5881569b
AV
2225#define FDMI_PORT_SPEED_1GB 0x1
2226#define FDMI_PORT_SPEED_2GB 0x2
2227#define FDMI_PORT_SPEED_10GB 0x4
2228#define FDMI_PORT_SPEED_4GB 0x8
2229#define FDMI_PORT_SPEED_8GB 0x10
2230#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2231#define FDMI_PORT_SPEED_32GB 0x40
5881569b
AV
2232#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2233
df57caba
HM
2234#define FC_CLASS_2 0x04
2235#define FC_CLASS_3 0x08
2236#define FC_CLASS_2_3 0x0C
2237
2238struct ct_fdmiv2_port_attr {
cca5335c
AV
2239 uint16_t type;
2240 uint16_t len;
2241 union {
2242 uint8_t fc4_types[32];
2243 uint32_t sup_speed;
2244 uint32_t cur_speed;
2245 uint32_t max_frame_size;
2246 uint8_t os_dev_name[32];
2247 uint8_t host_name[32];
df57caba
HM
2248 uint8_t node_name[WWN_SIZE];
2249 uint8_t port_name[WWN_SIZE];
2250 uint8_t port_sym_name[128];
2251 uint32_t port_type;
2252 uint32_t port_supported_cos;
2253 uint8_t fabric_name[WWN_SIZE];
2254 uint8_t port_fc4_type[32];
2255 uint32_t port_state;
2256 uint32_t num_ports;
2257 uint32_t port_id;
cca5335c
AV
2258 } a;
2259};
2260
2261/*
2262 * Port Attribute Block.
2263 */
df57caba
HM
2264struct ct_fdmiv2_port_attributes {
2265 uint32_t count;
2266 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2267};
2268
2269struct ct_fdmi_port_attr {
2270 uint16_t type;
2271 uint16_t len;
2272 union {
2273 uint8_t fc4_types[32];
2274 uint32_t sup_speed;
2275 uint32_t cur_speed;
2276 uint32_t max_frame_size;
2277 uint8_t os_dev_name[32];
2278 uint8_t host_name[32];
2279 } a;
2280};
2281
cca5335c
AV
2282struct ct_fdmi_port_attributes {
2283 uint32_t count;
2284 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2285};
2286
2287/* FDMI definitions. */
2288#define GRHL_CMD 0x100
2289#define GHAT_CMD 0x101
2290#define GRPL_CMD 0x102
2291#define GPAT_CMD 0x110
2292
2293#define RHBA_CMD 0x200
2294#define RHBA_RSP_SIZE 16
2295
2296#define RHAT_CMD 0x201
2297#define RPRT_CMD 0x210
2298
2299#define RPA_CMD 0x211
2300#define RPA_RSP_SIZE 16
2301
2302#define DHBA_CMD 0x300
2303#define DHBA_REQ_SIZE (16 + 8)
2304#define DHBA_RSP_SIZE 16
2305
2306#define DHAT_CMD 0x301
2307#define DPRT_CMD 0x310
2308#define DPA_CMD 0x311
2309
1da177e4
LT
2310/* CT command header -- request/response common fields */
2311struct ct_cmd_hdr {
2312 uint8_t revision;
2313 uint8_t in_id[3];
2314 uint8_t gs_type;
2315 uint8_t gs_subtype;
2316 uint8_t options;
2317 uint8_t reserved;
2318};
2319
2320/* CT command request */
2321struct ct_sns_req {
2322 struct ct_cmd_hdr header;
2323 uint16_t command;
2324 uint16_t max_rsp_size;
2325 uint8_t fragment_id;
2326 uint8_t reserved[3];
2327
2328 union {
d8b45213 2329 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2330 struct {
2331 uint8_t reserved;
2332 uint8_t port_id[3];
2333 } port_id;
2334
2335 struct {
2336 uint8_t port_type;
2337 uint8_t domain;
2338 uint8_t area;
2339 uint8_t reserved;
2340 } gid_pt;
2341
2342 struct {
2343 uint8_t reserved;
2344 uint8_t port_id[3];
2345 uint8_t fc4_types[32];
2346 } rft_id;
2347
2348 struct {
2349 uint8_t reserved;
2350 uint8_t port_id[3];
2351 uint16_t reserved2;
2352 uint8_t fc4_feature;
2353 uint8_t fc4_type;
2354 } rff_id;
2355
2356 struct {
2357 uint8_t reserved;
2358 uint8_t port_id[3];
2359 uint8_t node_name[8];
2360 } rnn_id;
2361
2362 struct {
2363 uint8_t node_name[8];
2364 uint8_t name_len;
2365 uint8_t sym_node_name[255];
2366 } rsnn_nn;
cca5335c
AV
2367
2368 struct {
2369 uint8_t hba_indentifier[8];
2370 } ghat;
2371
2372 struct {
2373 uint8_t hba_identifier[8];
2374 uint32_t entry_count;
2375 uint8_t port_name[8];
2376 struct ct_fdmi_hba_attributes attrs;
2377 } rhba;
2378
df57caba
HM
2379 struct {
2380 uint8_t hba_identifier[8];
2381 uint32_t entry_count;
2382 uint8_t port_name[8];
2383 struct ct_fdmiv2_hba_attributes attrs;
2384 } rhba2;
2385
cca5335c
AV
2386 struct {
2387 uint8_t hba_identifier[8];
2388 struct ct_fdmi_hba_attributes attrs;
2389 } rhat;
2390
2391 struct {
2392 uint8_t port_name[8];
2393 struct ct_fdmi_port_attributes attrs;
2394 } rpa;
2395
df57caba
HM
2396 struct {
2397 uint8_t port_name[8];
2398 struct ct_fdmiv2_port_attributes attrs;
2399 } rpa2;
2400
cca5335c
AV
2401 struct {
2402 uint8_t port_name[8];
2403 } dhba;
2404
2405 struct {
2406 uint8_t port_name[8];
2407 } dhat;
2408
2409 struct {
2410 uint8_t port_name[8];
2411 } dprt;
2412
2413 struct {
2414 uint8_t port_name[8];
2415 } dpa;
d8b45213
AV
2416
2417 struct {
2418 uint8_t port_name[8];
2419 } gpsc;
e8c72ba5
CD
2420
2421 struct {
2422 uint8_t reserved;
2423 uint8_t port_name[3];
2424 } gff_id;
1da177e4
LT
2425 } req;
2426};
2427
2428/* CT command response header */
2429struct ct_rsp_hdr {
2430 struct ct_cmd_hdr header;
2431 uint16_t response;
2432 uint16_t residual;
2433 uint8_t fragment_id;
2434 uint8_t reason_code;
2435 uint8_t explanation_code;
2436 uint8_t vendor_unique;
2437};
2438
2439struct ct_sns_gid_pt_data {
2440 uint8_t control_byte;
2441 uint8_t port_id[3];
2442};
2443
2444struct ct_sns_rsp {
2445 struct ct_rsp_hdr header;
2446
2447 union {
2448 struct {
2449 uint8_t port_type;
2450 uint8_t port_id[3];
2451 uint8_t port_name[8];
2452 uint8_t sym_port_name_len;
2453 uint8_t sym_port_name[255];
2454 uint8_t node_name[8];
2455 uint8_t sym_node_name_len;
2456 uint8_t sym_node_name[255];
2457 uint8_t init_proc_assoc[8];
2458 uint8_t node_ip_addr[16];
2459 uint8_t class_of_service[4];
2460 uint8_t fc4_types[32];
2461 uint8_t ip_address[16];
2462 uint8_t fabric_port_name[8];
2463 uint8_t reserved;
2464 uint8_t hard_address[3];
2465 } ga_nxt;
2466
2467 struct {
642ef983
CD
2468 /* Assume the largest number of targets for the union */
2469 struct ct_sns_gid_pt_data
2470 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2471 } gid_pt;
2472
2473 struct {
2474 uint8_t port_name[8];
2475 } gpn_id;
2476
2477 struct {
2478 uint8_t node_name[8];
2479 } gnn_id;
2480
2481 struct {
2482 uint8_t fc4_types[32];
2483 } gft_id;
cca5335c
AV
2484
2485 struct {
2486 uint32_t entry_count;
2487 uint8_t port_name[8];
2488 struct ct_fdmi_hba_attributes attrs;
2489 } ghat;
d8b45213
AV
2490
2491 struct {
2492 uint8_t port_name[8];
2493 } gfpn_id;
2494
2495 struct {
2496 uint16_t speeds;
2497 uint16_t speed;
2498 } gpsc;
e8c72ba5
CD
2499
2500#define GFF_FCP_SCSI_OFFSET 7
2501 struct {
2502 uint8_t fc4_features[128];
2503 } gff_id;
1da177e4
LT
2504 } rsp;
2505};
2506
2507struct ct_sns_pkt {
2508 union {
2509 struct ct_sns_req req;
2510 struct ct_sns_rsp rsp;
2511 } p;
2512};
2513
2514/*
25985edc 2515 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2516 */
2517#define RFT_ID_SNS_SCMD_LEN 22
2518#define RFT_ID_SNS_CMD_SIZE 60
2519#define RFT_ID_SNS_DATA_SIZE 16
2520
2521#define RNN_ID_SNS_SCMD_LEN 10
2522#define RNN_ID_SNS_CMD_SIZE 36
2523#define RNN_ID_SNS_DATA_SIZE 16
2524
2525#define GA_NXT_SNS_SCMD_LEN 6
2526#define GA_NXT_SNS_CMD_SIZE 28
2527#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2528
2529#define GID_PT_SNS_SCMD_LEN 6
2530#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
2531/*
2532 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2533 * adapters.
2534 */
2535#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
2536
2537#define GPN_ID_SNS_SCMD_LEN 6
2538#define GPN_ID_SNS_CMD_SIZE 28
2539#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2540
2541#define GNN_ID_SNS_SCMD_LEN 6
2542#define GNN_ID_SNS_CMD_SIZE 28
2543#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2544
2545struct sns_cmd_pkt {
2546 union {
2547 struct {
2548 uint16_t buffer_length;
2549 uint16_t reserved_1;
2550 uint32_t buffer_address[2];
2551 uint16_t subcommand_length;
2552 uint16_t reserved_2;
2553 uint16_t subcommand;
2554 uint16_t size;
2555 uint32_t reserved_3;
2556 uint8_t param[36];
2557 } cmd;
2558
2559 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2560 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2561 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2562 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2563 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2564 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2565 } p;
2566};
2567
5433383e
AV
2568struct fw_blob {
2569 char *name;
2570 uint32_t segs[4];
2571 const struct firmware *fw;
2572};
2573
1da177e4
LT
2574/* Return data from MBC_GET_ID_LIST call. */
2575struct gid_list_info {
2576 uint8_t al_pa;
2577 uint8_t area;
fa2a1ce5 2578 uint8_t domain;
1da177e4
LT
2579 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2580 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2581 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 2582};
1da177e4 2583
2c3dfe3f
SJ
2584/* NPIV */
2585typedef struct vport_info {
2586 uint8_t port_name[WWN_SIZE];
2587 uint8_t node_name[WWN_SIZE];
2588 int vp_id;
2589 uint16_t loop_id;
2590 unsigned long host_no;
2591 uint8_t port_id[3];
2592 int loop_state;
2593} vport_info_t;
2594
2595typedef struct vport_params {
2596 uint8_t port_name[WWN_SIZE];
2597 uint8_t node_name[WWN_SIZE];
2598 uint32_t options;
2599#define VP_OPTS_RETRY_ENABLE BIT_0
2600#define VP_OPTS_VP_DISABLE BIT_1
2601} vport_params_t;
2602
2603/* NPIV - return codes of VP create and modify */
2604#define VP_RET_CODE_OK 0
2605#define VP_RET_CODE_FATAL 1
2606#define VP_RET_CODE_WRONG_ID 2
2607#define VP_RET_CODE_WWPN 3
2608#define VP_RET_CODE_RESOURCES 4
2609#define VP_RET_CODE_NO_MEM 5
2610#define VP_RET_CODE_NOT_FOUND 6
2611
7b867cf7 2612struct qla_hw_data;
2afa19a9 2613struct rsp_que;
abbd8870
AV
2614/*
2615 * ISP operations
2616 */
2617struct isp_operations {
2618
2619 int (*pci_config) (struct scsi_qla_host *);
2620 void (*reset_chip) (struct scsi_qla_host *);
2621 int (*chip_diag) (struct scsi_qla_host *);
2622 void (*config_rings) (struct scsi_qla_host *);
2623 void (*reset_adapter) (struct scsi_qla_host *);
2624 int (*nvram_config) (struct scsi_qla_host *);
2625 void (*update_fw_options) (struct scsi_qla_host *);
2626 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2627
2628 char * (*pci_info_str) (struct scsi_qla_host *, char *);
df57caba 2629 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
abbd8870 2630
7d12e780 2631 irq_handler_t intr_handler;
7b867cf7
AC
2632 void (*enable_intrs) (struct qla_hw_data *);
2633 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2634
2afa19a9 2635 int (*abort_command) (srb_t *);
9cb78c16
HR
2636 int (*target_reset) (struct fc_port *, uint64_t, int);
2637 int (*lun_reset) (struct fc_port *, uint64_t, int);
abbd8870
AV
2638 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2639 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2640 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2641 uint8_t, uint8_t);
abbd8870
AV
2642
2643 uint16_t (*calc_req_entries) (uint16_t);
2644 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2645 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2646 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2647 uint32_t);
abbd8870
AV
2648
2649 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2650 uint32_t, uint32_t);
2651 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2652 uint32_t);
2653
2654 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c 2655
2656 int (*beacon_on) (struct scsi_qla_host *);
2657 int (*beacon_off) (struct scsi_qla_host *);
2658 void (*beacon_blink) (struct scsi_qla_host *);
854165f4 2659
2660 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2661 uint32_t, uint32_t);
2662 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2663 uint32_t);
30c47662
AV
2664
2665 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2666 int (*start_scsi) (srb_t *);
a9083016 2667 int (*abort_isp) (struct scsi_qla_host *);
706f457d 2668 int (*iospace_config)(struct qla_hw_data*);
8ae6d9c7 2669 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
2670};
2671
a8488abe
AV
2672/* MSI-X Support *************************************************************/
2673
2674#define QLA_MSIX_CHIP_REV_24XX 3
2675#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2676#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2677
2678#define QLA_MSIX_DEFAULT 0x00
2679#define QLA_MSIX_RSP_Q 0x01
2680
a8488abe
AV
2681#define QLA_MIDX_DEFAULT 0
2682#define QLA_MIDX_RSP_Q 1
73208dfd 2683#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 2684#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
2685
2686struct scsi_qla_host;
2687
2688struct qla_msix_entry {
2689 int have_irq;
73208dfd
AC
2690 uint32_t vector;
2691 uint16_t entry;
2692 struct rsp_que *rsp;
a8488abe
AV
2693};
2694
2c3dfe3f
SJ
2695#define WATCH_INTERVAL 1 /* number of seconds */
2696
0971de7f
AV
2697/* Work events. */
2698enum qla_work_type {
2699 QLA_EVT_AEN,
8a659571 2700 QLA_EVT_IDC_ACK,
ac280b67
AV
2701 QLA_EVT_ASYNC_LOGIN,
2702 QLA_EVT_ASYNC_LOGIN_DONE,
2703 QLA_EVT_ASYNC_LOGOUT,
2704 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
2705 QLA_EVT_ASYNC_ADISC,
2706 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 2707 QLA_EVT_UEVENT,
8ae6d9c7 2708 QLA_EVT_AENFX,
0971de7f
AV
2709};
2710
2711
2712struct qla_work_evt {
2713 struct list_head list;
2714 enum qla_work_type type;
2715 u32 flags;
2716#define QLA_EVT_FLAG_FREE 0x1
2717
2718 union {
2719 struct {
2720 enum fc_host_event_code code;
2721 u32 data;
2722 } aen;
8a659571
AV
2723 struct {
2724#define QLA_IDC_ACK_REGS 7
2725 uint16_t mb[QLA_IDC_ACK_REGS];
2726 } idc_ack;
ac280b67
AV
2727 struct {
2728 struct fc_port *fcport;
2729#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2730 u16 data[2];
2731 } logio;
3420d36c
AV
2732 struct {
2733 u32 code;
2734#define QLA_UEVENT_CODE_FW_DUMP 0
2735 } uevent;
8ae6d9c7
GM
2736 struct {
2737 uint32_t evtcode;
2738 uint32_t mbx[8];
2739 uint32_t count;
2740 } aenfx;
2741 struct {
2742 srb_t *sp;
2743 } iosb;
2744 } u;
0971de7f
AV
2745};
2746
4d4df193
HK
2747struct qla_chip_state_84xx {
2748 struct list_head list;
2749 struct kref kref;
2750
2751 void *bus;
2752 spinlock_t access_lock;
2753 struct mutex fw_update_mutex;
2754 uint32_t fw_update;
2755 uint32_t op_fw_version;
2756 uint32_t op_fw_size;
2757 uint32_t op_fw_seq_size;
2758 uint32_t diag_fw_version;
2759 uint32_t gold_fw_version;
2760};
2761
e5f5f6f7
HZ
2762struct qla_statistics {
2763 uint32_t total_isp_aborts;
49fd462a
HZ
2764 uint64_t input_bytes;
2765 uint64_t output_bytes;
fabbb8df
JC
2766 uint64_t input_requests;
2767 uint64_t output_requests;
2768 uint32_t control_requests;
2769
2770 uint64_t jiffies_at_last_reset;
e5f5f6f7
HZ
2771};
2772
a9b6f722
SK
2773struct bidi_statistics {
2774 unsigned long long io_count;
2775 unsigned long long transfer_bytes;
2776};
2777
73208dfd
AC
2778/* Multi queue support */
2779#define MBC_INITIALIZE_MULTIQ 0x1f
2780#define QLA_QUE_PAGE 0X1000
2781#define QLA_MQ_SIZE 32
73208dfd
AC
2782#define QLA_MAX_QUEUES 256
2783#define ISP_QUE_REG(ha, id) \
f73cb695 2784 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
da9b1d5c
AV
2785 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
2786 ((void __iomem *)ha->iobase))
73208dfd
AC
2787#define QLA_REQ_QUE_ID(tag) \
2788 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2789#define QLA_DEFAULT_QUE_QOS 5
2790#define QLA_PRECONFIG_VPORTS 32
2791#define QLA_MAX_VPORTS_QLA24XX 128
2792#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2793/* Response queue data structure */
2794struct rsp_que {
2795 dma_addr_t dma;
2796 response_t *ring;
2797 response_t *ring_ptr;
08029990
AV
2798 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2799 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2800 uint16_t ring_index;
2801 uint16_t out_ptr;
7c6300e3 2802 uint16_t *in_ptr; /* queue shadow in index */
7b867cf7
AC
2803 uint16_t length;
2804 uint16_t options;
7b867cf7 2805 uint16_t rid;
73208dfd
AC
2806 uint16_t id;
2807 uint16_t vp_idx;
7b867cf7 2808 struct qla_hw_data *hw;
73208dfd
AC
2809 struct qla_msix_entry *msix;
2810 struct req_que *req;
2afa19a9 2811 srb_t *status_srb; /* status continuation entry */
68ca949c 2812 struct work_struct q_work;
8ae6d9c7
GM
2813
2814 dma_addr_t dma_fx00;
2815 response_t *ring_fx00;
2816 uint16_t length_fx00;
2817 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 2818};
1da177e4 2819
7b867cf7
AC
2820/* Request queue data structure */
2821struct req_que {
2822 dma_addr_t dma;
2823 request_t *ring;
2824 request_t *ring_ptr;
08029990
AV
2825 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2826 uint32_t __iomem *req_q_out;
7b867cf7
AC
2827 uint16_t ring_index;
2828 uint16_t in_ptr;
7c6300e3 2829 uint16_t *out_ptr; /* queue shadow out index */
7b867cf7
AC
2830 uint16_t cnt;
2831 uint16_t length;
2832 uint16_t options;
2833 uint16_t rid;
73208dfd 2834 uint16_t id;
7b867cf7
AC
2835 uint16_t qos;
2836 uint16_t vp_idx;
73208dfd 2837 struct rsp_que *rsp;
8d93f550 2838 srb_t **outstanding_cmds;
7b867cf7 2839 uint32_t current_outstanding_cmd;
8d93f550 2840 uint16_t num_outstanding_cmds;
7b867cf7 2841 int max_q_depth;
8ae6d9c7
GM
2842
2843 dma_addr_t dma_fx00;
2844 request_t *ring_fx00;
2845 uint16_t length_fx00;
2846 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 2847};
1da177e4 2848
9a069e19
GM
2849/* Place holder for FW buffer parameters */
2850struct qlfc_fw {
2851 void *fw_buf;
2852 dma_addr_t fw_dma;
2853 uint32_t len;
2854};
2855
0e8cd71c
SK
2856struct scsi_qlt_host {
2857 void *target_lport_ptr;
2858 struct mutex tgt_mutex;
2859 struct mutex tgt_host_action_mutex;
2860 struct qla_tgt *qla_tgt;
2861};
2862
2d70c103
NB
2863struct qlt_hw_data {
2864 /* Protected by hw lock */
2865 uint32_t enable_class_2:1;
2866 uint32_t enable_explicit_conf:1;
2867 uint32_t ini_mode_force_reverse:1;
2868 uint32_t node_name_set:1;
2869
2870 dma_addr_t atio_dma; /* Physical address. */
2871 struct atio *atio_ring; /* Base virtual address */
2872 struct atio *atio_ring_ptr; /* Current address. */
2873 uint16_t atio_ring_index; /* Current index. */
2874 uint16_t atio_q_length;
aa230bc5
AE
2875 uint32_t __iomem *atio_q_in;
2876 uint32_t __iomem *atio_q_out;
2d70c103 2877
2d70c103 2878 struct qla_tgt_func_tmpl *tgt_ops;
8d93f550 2879 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
2d70c103
NB
2880 uint16_t current_handle;
2881
2882 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
2883
2884 int saved_set;
2885 uint16_t saved_exchange_count;
2886 uint32_t saved_firmware_options_1;
2887 uint32_t saved_firmware_options_2;
2888 uint32_t saved_firmware_options_3;
2889 uint8_t saved_firmware_options[2];
2890 uint8_t saved_add_firmware_options[2];
2891
2892 uint8_t tgt_node_name[WWN_SIZE];
2893};
2894
7b867cf7
AC
2895/*
2896 * Qlogic host adapter specific data structure.
2897*/
2898struct qla_hw_data {
2899 struct pci_dev *pdev;
2900 /* SRB cache. */
2901#define SRB_MIN_REQ 128
2902 mempool_t *srb_mempool;
1da177e4
LT
2903
2904 volatile struct {
1da177e4
LT
2905 uint32_t mbox_int :1;
2906 uint32_t mbox_busy :1;
1da177e4
LT
2907 uint32_t disable_risc_code_load :1;
2908 uint32_t enable_64bit_addressing :1;
2909 uint32_t enable_lip_reset :1;
1da177e4 2910 uint32_t enable_target_reset :1;
7b867cf7 2911 uint32_t enable_lip_full_login :1;
1da177e4 2912 uint32_t enable_led_scheme :1;
7190575f 2913
3d71644c
AV
2914 uint32_t msi_enabled :1;
2915 uint32_t msix_enabled :1;
d4c760c2 2916 uint32_t disable_serdes :1;
4346b149 2917 uint32_t gpsc_supported :1;
2c3dfe3f 2918 uint32_t npiv_supported :1;
85880801 2919 uint32_t pci_channel_io_perm_failure :1;
df613b96 2920 uint32_t fce_enabled :1;
1d2874de 2921 uint32_t fac_supported :1;
7190575f 2922
2533cf67 2923 uint32_t chip_reset_done :1;
cbc8eb67 2924 uint32_t running_gold_fw :1;
85880801 2925 uint32_t eeh_busy :1;
7163ea81 2926 uint32_t cpu_affinity_enabled :1;
3155754a 2927 uint32_t disable_msix_handshake :1;
09ff701a 2928 uint32_t fcp_prio_enabled :1;
7190575f 2929 uint32_t isp82xx_fw_hung:1;
7d613ac6 2930 uint32_t nic_core_hung:1;
7190575f
GM
2931
2932 uint32_t quiesce_owner:1;
7d613ac6
SV
2933 uint32_t nic_core_reset_hdlr_active:1;
2934 uint32_t nic_core_reset_owner:1;
b6d0d9d5 2935 uint32_t isp82xx_no_md_cap:1;
2d70c103 2936 uint32_t host_shutting_down:1;
bf5b8ad7 2937 uint32_t idc_compl_status:1;
8ae6d9c7
GM
2938
2939 uint32_t mr_reset_hdlr_active:1;
2940 uint32_t mr_intr_valid:1;
2941 /* 34 bits */
1da177e4
LT
2942 } flags;
2943
fa2a1ce5 2944 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2945 * acquire it before doing any IO to the card, eg with RD_REG*() and
2946 * WRT_REG*() for the duration of your entire commandtransaction.
2947 *
2948 * This spinlock is of lower priority than the io request lock.
2949 */
1da177e4 2950
7b867cf7 2951 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2952 int bars;
09483916 2953 int mem_only;
f73cb695 2954 device_reg_t *iobase; /* Base I/O address */
3776541d 2955 resource_size_t pio_address;
fa2a1ce5 2956
7b867cf7 2957#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
2958 dma_addr_t bar0_hdl;
2959
2960 void __iomem *cregbase;
2961 dma_addr_t bar2_hdl;
2962#define BAR0_LEN_FX00 (1024 * 1024)
2963#define BAR2_LEN_FX00 (128 * 1024)
2964
2965 uint32_t rqstq_intr_code;
2966 uint32_t mbx_intr_code;
2967 uint32_t req_que_len;
2968 uint32_t rsp_que_len;
2969 uint32_t req_que_off;
2970 uint32_t rsp_que_off;
2971
2972 /* Multi queue data structs */
f73cb695
CD
2973 device_reg_t *mqiobase;
2974 device_reg_t *msixbase;
73208dfd
AC
2975 uint16_t msix_count;
2976 uint8_t mqenable;
2977 struct req_que **req_q_map;
2978 struct rsp_que **rsp_q_map;
2979 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2980 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2981 uint8_t max_req_queues;
2982 uint8_t max_rsp_queues;
73208dfd
AC
2983 struct qla_npiv_entry *npiv_info;
2984 uint16_t nvram_npiv_size;
1da177e4 2985
7b867cf7
AC
2986 uint16_t switch_cap;
2987#define FLOGI_SEQ_DEL BIT_8
2988#define FLOGI_MID_SUPPORT BIT_10
2989#define FLOGI_VSAN_SUPPORT BIT_12
2990#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2991
2992 uint8_t port_no; /* Physical port of adapter */
2993
7b867cf7
AC
2994 /* Timeout timers. */
2995 uint8_t loop_down_abort_time; /* port down timer */
2996 atomic_t loop_down_timer; /* loop down timer */
2997 uint8_t link_down_timeout; /* link down timeout */
2998 uint16_t max_loop_id;
642ef983 2999 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 3000
1da177e4 3001 uint16_t fb_rev;
7b867cf7 3002 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 3003
d8b45213 3004#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
3005#define PORT_SPEED_1GB 0x00
3006#define PORT_SPEED_2GB 0x01
3007#define PORT_SPEED_4GB 0x03
3008#define PORT_SPEED_8GB 0x04
6246b8a1 3009#define PORT_SPEED_16GB 0x05
f73cb695 3010#define PORT_SPEED_32GB 0x06
3a03eb79 3011#define PORT_SPEED_10GB 0x13
7b867cf7 3012 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
3013
3014 uint8_t current_topology;
3015 uint8_t prev_topology;
3016#define ISP_CFG_NL 1
3017#define ISP_CFG_N 2
3018#define ISP_CFG_FL 4
3019#define ISP_CFG_F 8
3020
7b867cf7 3021 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
3022#define LOOP 0
3023#define P2P 1
3024#define LOOP_P2P 2
3025#define P2P_LOOP 3
1da177e4 3026 uint8_t interrupts_on;
7b867cf7
AC
3027 uint32_t isp_abort_cnt;
3028
3029#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3030#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 3031#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
3032#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3033#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 3034#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
2c5bbbb2
JC
3035#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
3036
7b867cf7
AC
3037 uint32_t device_type;
3038#define DT_ISP2100 BIT_0
3039#define DT_ISP2200 BIT_1
3040#define DT_ISP2300 BIT_2
3041#define DT_ISP2312 BIT_3
3042#define DT_ISP2322 BIT_4
3043#define DT_ISP6312 BIT_5
3044#define DT_ISP6322 BIT_6
3045#define DT_ISP2422 BIT_7
3046#define DT_ISP2432 BIT_8
3047#define DT_ISP5422 BIT_9
3048#define DT_ISP5432 BIT_10
3049#define DT_ISP2532 BIT_11
3050#define DT_ISP8432 BIT_12
3a03eb79 3051#define DT_ISP8001 BIT_13
a9083016 3052#define DT_ISP8021 BIT_14
6246b8a1
GM
3053#define DT_ISP2031 BIT_15
3054#define DT_ISP8031 BIT_16
8ae6d9c7 3055#define DT_ISPFX00 BIT_17
7ec0effd 3056#define DT_ISP8044 BIT_18
f73cb695 3057#define DT_ISP2071 BIT_19
2c5bbbb2
JC
3058#define DT_ISP2271 BIT_20
3059#define DT_ISP_LAST (DT_ISP2271 << 1)
7b867cf7 3060
e02587d7 3061#define DT_T10_PI BIT_25
7b867cf7
AC
3062#define DT_IIDMA BIT_26
3063#define DT_FWI2 BIT_27
3064#define DT_ZIO_SUPPORTED BIT_28
3065#define DT_OEM_001 BIT_29
3066#define DT_ISP2200A BIT_30
3067#define DT_EXTENDED_IDS BIT_31
3068#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
3069#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3070#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3071#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3072#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3073#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3074#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3075#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3076#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3077#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3078#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3079#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3080#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3081#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 3082#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 3083#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 3084#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 3085#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
3086#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3087#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 3088#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 3089#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
2c5bbbb2 3090#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
7b867cf7
AC
3091
3092#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3093 IS_QLA6312(ha) || IS_QLA6322(ha))
3094#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3095#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3096#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 3097#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 3098#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2c5bbbb2 3099#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha))
7b867cf7
AC
3100#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3101 IS_QLA84XX(ha))
6246b8a1 3102#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
3103 IS_QLA8031(ha) || IS_QLA8044(ha))
3104#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 3105#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 3106 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 3107 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
f73cb695 3108 IS_QLA8044(ha) || IS_QLA27XX(ha))
6246b8a1 3109#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
b77ed25c 3110#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695
CD
3111#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3112 IS_QLA27XX(ha))
3113#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3114 IS_QLA27XX(ha))
ac280b67 3115#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 3116
e02587d7 3117#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
3118#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3119#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3120#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3121#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3122#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 3123#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695
CD
3124#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3125 IS_QLA27XX(ha))
a9b6f722 3126#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
81178772
SK
3127/* Bit 21 of fw_attributes decides the MCTP capabilities */
3128#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3129 ((ha)->fw_attributes_ext[0] & BIT_0))
9e522cd8
AE
3130#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha))
3131#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha))
3132#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
3133#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha))
3134#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3135 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
aa230bc5 3136#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha))
33c36c0a 3137#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
7c6300e3 3138#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
25232cc9 3139#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
1da177e4
LT
3140
3141 /* HBA serial number */
3142 uint8_t serial0;
3143 uint8_t serial1;
3144 uint8_t serial2;
3145
3146 /* NVRAM configuration data */
7b867cf7
AC
3147#define MAX_NVRAM_SIZE 4096
3148#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 3149 uint16_t nvram_size;
1da177e4 3150 uint16_t nvram_base;
281afe19 3151 void *nvram;
6f641790 3152 uint16_t vpd_size;
3153 uint16_t vpd_base;
281afe19 3154 void *vpd;
1da177e4
LT
3155
3156 uint16_t loop_reset_delay;
1da177e4
LT
3157 uint8_t retry_count;
3158 uint8_t login_timeout;
3159 uint16_t r_a_tov;
3160 int port_down_retry_count;
1da177e4 3161 uint8_t mbx_count;
8ae6d9c7 3162 uint8_t aen_mbx_count;
1da177e4 3163
7b867cf7 3164 uint32_t login_retry_count;
1da177e4
LT
3165 /* SNS command interfaces. */
3166 ms_iocb_entry_t *ms_iocb;
3167 dma_addr_t ms_iocb_dma;
3168 struct ct_sns_pkt *ct_sns;
3169 dma_addr_t ct_sns_dma;
3170 /* SNS command interfaces for 2200. */
3171 struct sns_cmd_pkt *sns_cmd;
3172 dma_addr_t sns_cmd_dma;
3173
7b867cf7
AC
3174#define SFP_DEV_SIZE 256
3175#define SFP_BLOCK_SIZE 64
3176 void *sfp_data;
3177 dma_addr_t sfp_data_dma;
88729e53 3178
b5d0329f 3179#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3180 void *xgmac_data;
3181 dma_addr_t xgmac_data_dma;
3182
b5d0329f 3183#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3184 void *dcbx_tlv;
3185 dma_addr_t dcbx_tlv_dma;
3186
39a11240 3187 struct task_struct *dpc_thread;
1da177e4
LT
3188 uint8_t dpc_active; /* DPC routine is active */
3189
1da177e4
LT
3190 dma_addr_t gid_list_dma;
3191 struct gid_list_info *gid_list;
abbd8870 3192 int gid_list_info_size;
1da177e4 3193
fa2a1ce5 3194 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3195#define DMA_POOL_SIZE 256
1da177e4
LT
3196 struct dma_pool *s_dma_pool;
3197
3198 dma_addr_t init_cb_dma;
3d71644c
AV
3199 init_cb_t *init_cb;
3200 int init_cb_size;
b64b0e8f
AV
3201 dma_addr_t ex_init_cb_dma;
3202 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3203
5ff1d584
AV
3204 void *async_pd;
3205 dma_addr_t async_pd_dma;
3206
7a67735b
AV
3207 void *swl;
3208
1da177e4 3209 /* These are used by mailbox operations. */
8ae6d9c7
GM
3210 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3211 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3212 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3213
3214 mbx_cmd_t *mcp;
8ae6d9c7
GM
3215 struct mbx_cmd_32 *mcp32;
3216
1da177e4 3217 unsigned long mbx_cmd_flags;
7b867cf7
AC
3218#define MBX_INTERRUPT 1
3219#define MBX_INTR_WAIT 2
1da177e4
LT
3220#define MBX_UPDATE_FLASH_ACTIVE 3
3221
7b867cf7 3222 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3223 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
7b867cf7 3224 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3225 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3226 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3227 struct completion lb_portup_comp; /* Used to wait for link up during
3228 * loopback */
3229#define DCBX_COMP_TIMEOUT 20
3230#define LB_PORTUP_COMP_TIMEOUT 10
3231
23f2ebd1 3232 int notify_dcbx_comp;
f356bef1 3233 int notify_lb_portup_comp;
a9b6f722 3234 struct mutex selflogin_lock;
1da177e4 3235
1da177e4 3236 /* Basic firmware related information. */
1da177e4
LT
3237 uint16_t fw_major_version;
3238 uint16_t fw_minor_version;
3239 uint16_t fw_subminor_version;
3240 uint16_t fw_attributes;
6246b8a1
GM
3241 uint16_t fw_attributes_h;
3242 uint16_t fw_attributes_ext[2];
1da177e4
LT
3243 uint32_t fw_memory_size;
3244 uint32_t fw_transfer_size;
441d1072
AV
3245 uint32_t fw_srisc_address;
3246#define RISC_START_ADDRESS_2100 0x1000
3247#define RISC_START_ADDRESS_2300 0x800
3248#define RISC_START_ADDRESS_2400 0x100000
24a08138 3249 uint16_t fw_xcb_count;
8d93f550 3250 uint16_t fw_iocb_count;
1da177e4 3251
f73cb695
CD
3252 uint32_t fw_shared_ram_start;
3253 uint32_t fw_shared_ram_end;
3254
7b867cf7 3255 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 3256 uint8_t fw_seriallink_options[4];
3d71644c 3257 uint16_t fw_seriallink_options24[4];
1da177e4 3258
55a96158 3259 uint8_t mpi_version[3];
3a03eb79 3260 uint32_t mpi_capabilities;
55a96158 3261 uint8_t phy_version[3];
3a03eb79 3262
f73cb695
CD
3263 /* Firmware dump template */
3264 void *fw_dump_template;
3265 uint32_t fw_dump_template_len;
1da177e4 3266 /* Firmware dump information. */
a7a167bf
AV
3267 struct qla2xxx_fw_dump *fw_dump;
3268 uint32_t fw_dump_len;
d4e3e04d 3269 int fw_dumped;
61f098dd
HP
3270 unsigned long fw_dump_cap_flags;
3271#define RISC_PAUSE_CMPL 0
3272#define DMA_SHUTDOWN_CMPL 1
3273#define ISP_RESET_CMPL 2
3274#define RISC_RDY_AFT_RESET 3
3275#define RISC_SRAM_DUMP_CMPL 4
3276#define RISC_EXT_MEM_DUMP_CMPL 5
1da177e4 3277 int fw_dump_reading;
edaa5c74 3278 int prev_minidump_failed;
a7a167bf
AV
3279 dma_addr_t eft_dma;
3280 void *eft;
81178772
SK
3281/* Current size of mctp dump is 0x086064 bytes */
3282#define MCTP_DUMP_SIZE 0x086064
3283 dma_addr_t mctp_dump_dma;
3284 void *mctp_dump;
3285 int mctp_dumped;
3286 int mctp_dump_reading;
bb99de67 3287 uint32_t chain_offset;
df613b96
AV
3288 struct dentry *dfs_dir;
3289 struct dentry *dfs_fce;
3290 dma_addr_t fce_dma;
3291 void *fce;
3292 uint32_t fce_bufs;
3293 uint16_t fce_mb[8];
3294 uint64_t fce_wr, fce_rd;
3295 struct mutex fce_mutex;
3296
3d71644c 3297 uint32_t pci_attr;
a8488abe 3298 uint16_t chip_revision;
1da177e4
LT
3299
3300 uint16_t product_id[4];
3301
3302 uint8_t model_number[16+1];
3303#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 3304 char model_desc[80];
cca5335c 3305 uint8_t adapter_id[16+1];
1da177e4 3306
854165f4 3307 /* Option ROM information. */
3308 char *optrom_buffer;
3309 uint32_t optrom_size;
3310 int optrom_state;
3311#define QLA_SWAITING 0
3312#define QLA_SREADING 1
3313#define QLA_SWRITING 2
b7cc176c
JC
3314 uint32_t optrom_region_start;
3315 uint32_t optrom_region_size;
7a8ab9c8 3316 struct mutex optrom_mutex;
854165f4 3317
7b867cf7 3318/* PCI expansion ROM image information. */
30c47662
AV
3319#define ROM_CODE_TYPE_BIOS 0
3320#define ROM_CODE_TYPE_FCODE 1
3321#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
3322 uint8_t bios_revision[2];
3323 uint8_t efi_revision[2];
3324 uint8_t fcode_revision[16];
30c47662
AV
3325 uint32_t fw_revision[4];
3326
0f2d962f
MI
3327 uint32_t gold_fw_version[4];
3328
3a03eb79
AV
3329 /* Offsets for flash/nvram access (set to ~0 if not used). */
3330 uint32_t flash_conf_off;
3331 uint32_t flash_data_off;
3332 uint32_t nvram_conf_off;
3333 uint32_t nvram_data_off;
3334
7d232c74 3335 uint32_t fdt_wrt_disable;
7ec0effd 3336 uint32_t fdt_wrt_enable;
7d232c74
AV
3337 uint32_t fdt_erase_cmd;
3338 uint32_t fdt_block_size;
3339 uint32_t fdt_unprotect_sec_cmd;
3340 uint32_t fdt_protect_sec_cmd;
7ec0effd 3341 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 3342
7b867cf7
AC
3343 uint32_t flt_region_flt;
3344 uint32_t flt_region_fdt;
3345 uint32_t flt_region_boot;
3346 uint32_t flt_region_fw;
3347 uint32_t flt_region_vpd_nvram;
3d79038f
AV
3348 uint32_t flt_region_vpd;
3349 uint32_t flt_region_nvram;
7b867cf7 3350 uint32_t flt_region_npiv_conf;
cbc8eb67 3351 uint32_t flt_region_gold_fw;
09ff701a 3352 uint32_t flt_region_fcp_prio;
a9083016 3353 uint32_t flt_region_bootload;
c00d8994 3354
1da177e4 3355 /* Needed for BEACON */
7b867cf7
AC
3356 uint16_t beacon_blink_led;
3357 uint8_t beacon_color_state;
f6df144c 3358#define QLA_LED_GRN_ON 0x01
3359#define QLA_LED_YLW_ON 0x02
3360#define QLA_LED_ABR_ON 0x04
3361#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3362 /* ISP2322: red, green, amber. */
7b867cf7
AC
3363 uint16_t zio_mode;
3364 uint16_t zio_timer;
a8488abe 3365
73208dfd 3366 struct qla_msix_entry *msix_entries;
2c3dfe3f 3367
7b867cf7
AC
3368 struct list_head vp_list; /* list of VP */
3369 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3370 sizeof(unsigned long)];
3371 uint16_t num_vhosts; /* number of vports created */
3372 uint16_t num_vsans; /* number of vsan created */
3373 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3374 int cur_vport_count;
3375
3376 struct qla_chip_state_84xx *cs84xx;
8ae6d9c7 3377 struct qla_statistics qla_stats;
7b867cf7 3378 struct isp_operations *isp_ops;
68ca949c 3379 struct workqueue_struct *wq;
9a069e19 3380 struct qlfc_fw fw_buf;
09ff701a
SR
3381
3382 /* FCP_CMND priority support */
3383 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
3384
3385 struct dma_pool *dl_dma_pool;
3386#define DSD_LIST_DMA_POOL_SIZE 512
3387
3388 struct dma_pool *fcp_cmnd_dma_pool;
3389 mempool_t *ctx_mempool;
3390#define FCP_CMND_DMA_POOL_SIZE 512
3391
3392 unsigned long nx_pcibase; /* Base I/O address */
3393 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
3394 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
3395
3396 uint32_t crb_win;
3397 uint32_t curr_window;
3398 uint32_t ddr_mn_window;
3399 unsigned long mn_win_crb;
3400 unsigned long ms_win_crb;
3401 int qdr_sn_window;
7d613ac6
SV
3402 uint32_t fcoe_dev_init_timeout;
3403 uint32_t fcoe_reset_timeout;
a9083016
GM
3404 rwlock_t hw_lock;
3405 uint16_t portnum; /* port number */
3406 int link_width;
3407 struct fw_blob *hablob;
3408 struct qla82xx_legacy_intr_set nx_legacy_intr;
3409
3410 uint16_t gbl_dsd_inuse;
3411 uint16_t gbl_dsd_avail;
3412 struct list_head gbl_dsd_list;
3413#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
3414
3415 uint8_t fw_type;
3416 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
3417
3418 uint32_t md_template_size;
3419 void *md_tmplt_hdr;
3420 dma_addr_t md_tmplt_hdr_dma;
3421 void *md_dump;
3422 uint32_t md_dump_size;
2d70c103 3423
5f16b331 3424 void *loop_id_map;
7d613ac6
SV
3425
3426 /* QLA83XX IDC specific fields */
3427 uint32_t idc_audit_ts;
454073c9 3428 uint32_t idc_extend_tmo;
7d613ac6
SV
3429
3430 /* DPC low-priority workqueue */
3431 struct workqueue_struct *dpc_lp_wq;
3432 struct work_struct idc_aen;
3433 /* DPC high-priority workqueue */
3434 struct workqueue_struct *dpc_hp_wq;
3435 struct work_struct nic_core_reset;
3436 struct work_struct idc_state_handler;
3437 struct work_struct nic_core_unrecoverable;
f3ddac19 3438 struct work_struct board_disable;
7d613ac6 3439
8ae6d9c7
GM
3440 struct mr_data_fx00 mr;
3441
2d70c103 3442 struct qlt_hw_data tgt;
a1b23c5a 3443 int allow_cna_fw_dump;
7b867cf7
AC
3444};
3445
3446/*
3447 * Qlogic scsi host structure
3448 */
3449typedef struct scsi_qla_host {
3450 struct list_head list;
3451 struct list_head vp_fcports; /* list of fcports */
3452 struct list_head work_list;
f999f4c1
AV
3453 spinlock_t work_lock;
3454
7b867cf7
AC
3455 /* Commonly used flags and state information. */
3456 struct Scsi_Host *host;
3457 unsigned long host_no;
3458 uint8_t host_str[16];
3459
3460 volatile struct {
3461 uint32_t init_done :1;
3462 uint32_t online :1;
7b867cf7
AC
3463 uint32_t reset_active :1;
3464
3465 uint32_t management_server_logged_in :1;
3466 uint32_t process_response_queue :1;
bad75002 3467 uint32_t difdix_supported:1;
feafb7b1 3468 uint32_t delete_progress:1;
8ae6d9c7
GM
3469
3470 uint32_t fw_tgt_reported:1;
7b867cf7
AC
3471 } flags;
3472
3473 atomic_t loop_state;
3474#define LOOP_TIMEOUT 1
3475#define LOOP_DOWN 2
3476#define LOOP_UP 3
3477#define LOOP_UPDATE 4
3478#define LOOP_READY 5
3479#define LOOP_DEAD 6
3480
3481 unsigned long dpc_flags;
3482#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3483#define RESET_ACTIVE 1
3484#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3485#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3486#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3487#define LOOP_RESYNC_ACTIVE 5
3488#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3489#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
3490#define RELOGIN_NEEDED 8
3491#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3492#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3493#define BEACON_BLINK_NEEDED 11
3494#define REGISTER_FDMI_NEEDED 12
3495#define FCPORT_UPDATE_NEEDED 13
3496#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3497#define UNLOADING 15
3498#define NPIV_CONFIG_NEEDED 16
a9083016
GM
3499#define ISP_UNRECOVERABLE 17
3500#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 3501#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 3502#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
2d70c103 3503#define SCR_PENDING 21 /* SCR in target mode */
50280c01
CD
3504#define PORT_UPDATE_NEEDED 22
3505#define FX00_RESET_RECOVERY 23
3506#define FX00_TARGET_SCAN 24
3507#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 3508#define FX00_HOST_INFO_RESEND 26
7b867cf7 3509
232792b6
JL
3510 unsigned long pci_flags;
3511#define PFLG_DISCONNECTED 0 /* PCI device removed */
beb9e315 3512#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
6b383979 3513#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
232792b6 3514
7b867cf7 3515 uint32_t device_flags;
ddb9b126
SS
3516#define SWITCH_FOUND BIT_0
3517#define DFLG_NO_CABLE BIT_1
a9083016 3518#define DFLG_DEV_FAILED BIT_5
7b867cf7 3519
7b867cf7
AC
3520 /* ISP configuration data. */
3521 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
3522 uint16_t self_login_loop_id; /* host adapter loop id
3523 * get it on self login
3524 */
3525 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3526 * no need of allocating it for
3527 * each command
3528 */
7b867cf7
AC
3529
3530 port_id_t d_id; /* Host adapter port id */
3531 uint8_t marker_needed;
3532 uint16_t mgmt_svr_loop_id;
3533
3534
3535
7b867cf7
AC
3536 /* Timeout timers. */
3537 uint8_t loop_down_abort_time; /* port down timer */
3538 atomic_t loop_down_timer; /* loop down timer */
3539 uint8_t link_down_timeout; /* link down timeout */
3540
3541 uint32_t timer_active;
3542 struct timer_list timer;
3543
3544 uint8_t node_name[WWN_SIZE];
3545 uint8_t port_name[WWN_SIZE];
3546 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
3547
3548 uint16_t fcoe_vlan_id;
3549 uint16_t fcoe_fcf_idx;
3550 uint8_t fcoe_vn_port_mac[6];
3551
7ec0effd 3552 uint32_t vp_abort_cnt;
7b867cf7 3553
2c3dfe3f 3554 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
3555 uint16_t vp_idx; /* vport ID */
3556
2c3dfe3f 3557 unsigned long vp_flags;
2c3dfe3f
SJ
3558#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3559#define VP_CREATE_NEEDED 1
3560#define VP_BIND_NEEDED 2
3561#define VP_DELETE_NEEDED 3
3562#define VP_SCR_NEEDED 4 /* State Change Request registration */
3563 atomic_t vp_state;
3564#define VP_OFFLINE 0
3565#define VP_ACTIVE 1
3566#define VP_FAILED 2
3567// #define VP_DISABLE 3
3568 uint16_t vp_err_state;
3569 uint16_t vp_prev_err_state;
3570#define VP_ERR_UNKWN 0
3571#define VP_ERR_PORTDWN 1
3572#define VP_ERR_FAB_UNSUPPORTED 2
3573#define VP_ERR_FAB_NORESOURCES 3
3574#define VP_ERR_FAB_LOGOUT 4
3575#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 3576 struct qla_hw_data *hw;
0e8cd71c 3577 struct scsi_qlt_host vha_tgt;
2afa19a9 3578 struct req_que *req;
a9083016
GM
3579 int fw_heartbeat_counter;
3580 int seconds_since_last_heartbeat;
2be21fa2
SK
3581 struct fc_host_statistics fc_host_stat;
3582 struct qla_statistics qla_stats;
a9b6f722 3583 struct bidi_statistics bidi_stats;
feafb7b1
AE
3584
3585 atomic_t vref_count;
7ec0effd 3586 struct qla8044_reset_template reset_tmplt;
1da177e4
LT
3587} scsi_qla_host_t;
3588
2d70c103
NB
3589#define SET_VP_IDX 1
3590#define SET_AL_PA 2
3591#define RESET_VP_IDX 3
3592#define RESET_AL_PA 4
3593struct qla_tgt_vp_map {
3594 uint8_t idx;
3595 scsi_qla_host_t *vha;
3596};
3597
1da177e4
LT
3598/*
3599 * Macros to help code, maintain, etc.
3600 */
3601#define LOOP_TRANSITION(ha) \
3602 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 3603 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 3604 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 3605
8ae6d9c7
GM
3606#define STATE_TRANSITION(ha) \
3607 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
3608 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
3609
feafb7b1
AE
3610#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3611 atomic_inc(&__vha->vref_count); \
3612 mb(); \
3613 if (__vha->flags.delete_progress) { \
3614 atomic_dec(&__vha->vref_count); \
3615 __bail = 1; \
3616 } else { \
3617 __bail = 0; \
3618 } \
3619} while (0)
3620
3621#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3622 atomic_dec(&__vha->vref_count); \
3623} while (0)
3624
1da177e4
LT
3625/*
3626 * qla2x00 local function return status codes
3627 */
3628#define MBS_MASK 0x3fff
3629
3630#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3631#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3632#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3633#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3634#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3635#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3636#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3637#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3638#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3639#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3640
3641#define QLA_FUNCTION_TIMEOUT 0x100
3642#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3643#define QLA_FUNCTION_FAILED 0x102
3644#define QLA_MEMORY_ALLOC_FAILED 0x103
3645#define QLA_LOCK_TIMEOUT 0x104
3646#define QLA_ABORTED 0x105
3647#define QLA_SUSPENDED 0x106
3648#define QLA_BUSY 0x107
cca5335c 3649#define QLA_ALREADY_REGISTERED 0x109
1da177e4 3650
1da177e4
LT
3651#define NVRAM_DELAY() udelay(10)
3652
1da177e4
LT
3653/*
3654 * Flash support definitions
3655 */
854165f4 3656#define OPTROM_SIZE_2300 0x20000
3657#define OPTROM_SIZE_2322 0x100000
3658#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 3659#define OPTROM_SIZE_25XX 0x200000
3a03eb79 3660#define OPTROM_SIZE_81XX 0x400000
a9083016 3661#define OPTROM_SIZE_82XX 0x800000
6246b8a1 3662#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
3663
3664#define OPTROM_BURST_SIZE 0x1000
3665#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 3666
bad75002
AE
3667#define QLA_DSDS_PER_IOCB 37
3668
4d78c973
GM
3669#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3670
58548cb5
GM
3671#define QLA_SG_ALL 1024
3672
4d78c973
GM
3673enum nexus_wait_type {
3674 WAIT_HOST = 0,
3675 WAIT_TARGET,
3676 WAIT_LUN,
3677};
3678
1da177e4
LT
3679#include "qla_gbl.h"
3680#include "qla_dbg.h"
3681#include "qla_inline.h"
1da177e4 3682#endif