rtc: driver for Conexant Digicolor CX92755 on-chip RTC
[linux-2.6-block.git] / drivers / rtc / rtc-ds1302.c
CommitLineData
739d340d
PM
1/*
2 * Dallas DS1302 RTC Support
3 *
2bfc3305
AZ
4 * Copyright (C) 2002 David McCullough
5 * Copyright (C) 2003 - 2007 Paul Mundt
739d340d
PM
6 *
7 * This file is subject to the terms and conditions of the GNU General Public
2bfc3305 8 * License version 2. See the file "COPYING" in the main directory of
739d340d
PM
9 * this archive for more details.
10 */
2bfc3305 11
739d340d
PM
12#include <linux/init.h>
13#include <linux/module.h>
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
739d340d 16#include <linux/rtc.h>
739d340d
PM
17#include <linux/io.h>
18#include <linux/bcd.h>
739d340d
PM
19
20#define DRV_NAME "rtc-ds1302"
2bfc3305 21#define DRV_VERSION "0.1.1"
739d340d
PM
22
23#define RTC_CMD_READ 0x81 /* Read command */
24#define RTC_CMD_WRITE 0x80 /* Write command */
25
dfc657b1
SY
26#define RTC_CMD_WRITE_ENABLE 0x00 /* Write enable */
27#define RTC_CMD_WRITE_DISABLE 0x80 /* Write disable */
28
739d340d
PM
29#define RTC_ADDR_RAM0 0x20 /* Address of RAM0 */
30#define RTC_ADDR_TCR 0x08 /* Address of trickle charge register */
dfc657b1 31#define RTC_ADDR_CTRL 0x07 /* Address of control register */
739d340d
PM
32#define RTC_ADDR_YEAR 0x06 /* Address of year register */
33#define RTC_ADDR_DAY 0x05 /* Address of day of week register */
34#define RTC_ADDR_MON 0x04 /* Address of month register */
35#define RTC_ADDR_DATE 0x03 /* Address of day of month register */
36#define RTC_ADDR_HOUR 0x02 /* Address of hour register */
37#define RTC_ADDR_MIN 0x01 /* Address of minute register */
38#define RTC_ADDR_SEC 0x00 /* Address of second register */
39
72cc8e51
MZ
40#ifdef CONFIG_SH_SECUREEDGE5410
41#include <asm/rtc.h>
f6eec8d6 42#include <mach/secureedge5410.h>
72cc8e51 43
739d340d
PM
44#define RTC_RESET 0x1000
45#define RTC_IODATA 0x0800
46#define RTC_SCLK 0x0400
47
739d340d
PM
48#define set_dp(x) SECUREEDGE_WRITE_IOPORT(x, 0x1c00)
49#define get_dp() SECUREEDGE_READ_IOPORT()
72cc8e51
MZ
50#define ds1302_set_tx()
51#define ds1302_set_rx()
52
53static inline int ds1302_hw_init(void)
54{
55 return 0;
56}
57
58static inline void ds1302_reset(void)
59{
60 set_dp(get_dp() & ~(RTC_RESET | RTC_IODATA | RTC_SCLK));
61}
62
63static inline void ds1302_clock(void)
64{
65 set_dp(get_dp() | RTC_SCLK); /* clock high */
66 set_dp(get_dp() & ~RTC_SCLK); /* clock low */
67}
68
69static inline void ds1302_start(void)
70{
71 set_dp(get_dp() | RTC_RESET);
72}
73
74static inline void ds1302_stop(void)
75{
76 set_dp(get_dp() & ~RTC_RESET);
77}
78
79static inline void ds1302_txbit(int bit)
80{
81 set_dp((get_dp() & ~RTC_IODATA) | (bit ? RTC_IODATA : 0));
82}
83
84static inline int ds1302_rxbit(void)
85{
86 return !!(get_dp() & RTC_IODATA);
87}
88
739d340d
PM
89#else
90#error "Add support for your platform"
91#endif
92
739d340d
PM
93static void ds1302_sendbits(unsigned int val)
94{
95 int i;
96
72cc8e51
MZ
97 ds1302_set_tx();
98
739d340d 99 for (i = 8; (i); i--, val >>= 1) {
72cc8e51
MZ
100 ds1302_txbit(val & 0x1);
101 ds1302_clock();
739d340d
PM
102 }
103}
104
105static unsigned int ds1302_recvbits(void)
106{
107 unsigned int val;
108 int i;
109
72cc8e51
MZ
110 ds1302_set_rx();
111
739d340d 112 for (i = 0, val = 0; (i < 8); i++) {
72cc8e51
MZ
113 val |= (ds1302_rxbit() << i);
114 ds1302_clock();
739d340d
PM
115 }
116
117 return val;
118}
119
120static unsigned int ds1302_readbyte(unsigned int addr)
121{
122 unsigned int val;
123
72cc8e51 124 ds1302_reset();
739d340d 125
72cc8e51 126 ds1302_start();
739d340d
PM
127 ds1302_sendbits(((addr & 0x3f) << 1) | RTC_CMD_READ);
128 val = ds1302_recvbits();
72cc8e51 129 ds1302_stop();
739d340d
PM
130
131 return val;
132}
133
134static void ds1302_writebyte(unsigned int addr, unsigned int val)
135{
72cc8e51
MZ
136 ds1302_reset();
137
138 ds1302_start();
739d340d
PM
139 ds1302_sendbits(((addr & 0x3f) << 1) | RTC_CMD_WRITE);
140 ds1302_sendbits(val);
72cc8e51 141 ds1302_stop();
739d340d
PM
142}
143
144static int ds1302_rtc_read_time(struct device *dev, struct rtc_time *tm)
145{
fe20ba70
AB
146 tm->tm_sec = bcd2bin(ds1302_readbyte(RTC_ADDR_SEC));
147 tm->tm_min = bcd2bin(ds1302_readbyte(RTC_ADDR_MIN));
148 tm->tm_hour = bcd2bin(ds1302_readbyte(RTC_ADDR_HOUR));
149 tm->tm_wday = bcd2bin(ds1302_readbyte(RTC_ADDR_DAY));
150 tm->tm_mday = bcd2bin(ds1302_readbyte(RTC_ADDR_DATE));
151 tm->tm_mon = bcd2bin(ds1302_readbyte(RTC_ADDR_MON)) - 1;
152 tm->tm_year = bcd2bin(ds1302_readbyte(RTC_ADDR_YEAR));
739d340d
PM
153
154 if (tm->tm_year < 70)
155 tm->tm_year += 100;
156
739d340d
PM
157 dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
158 "mday=%d, mon=%d, year=%d, wday=%d\n",
2a4e2b87 159 __func__,
739d340d
PM
160 tm->tm_sec, tm->tm_min, tm->tm_hour,
161 tm->tm_mday, tm->tm_mon + 1, tm->tm_year, tm->tm_wday);
162
2bfc3305 163 return rtc_valid_tm(tm);
739d340d
PM
164}
165
166static int ds1302_rtc_set_time(struct device *dev, struct rtc_time *tm)
167{
dfc657b1 168 ds1302_writebyte(RTC_ADDR_CTRL, RTC_CMD_WRITE_ENABLE);
739d340d
PM
169 /* Stop RTC */
170 ds1302_writebyte(RTC_ADDR_SEC, ds1302_readbyte(RTC_ADDR_SEC) | 0x80);
171
fe20ba70
AB
172 ds1302_writebyte(RTC_ADDR_SEC, bin2bcd(tm->tm_sec));
173 ds1302_writebyte(RTC_ADDR_MIN, bin2bcd(tm->tm_min));
174 ds1302_writebyte(RTC_ADDR_HOUR, bin2bcd(tm->tm_hour));
175 ds1302_writebyte(RTC_ADDR_DAY, bin2bcd(tm->tm_wday));
176 ds1302_writebyte(RTC_ADDR_DATE, bin2bcd(tm->tm_mday));
177 ds1302_writebyte(RTC_ADDR_MON, bin2bcd(tm->tm_mon + 1));
178 ds1302_writebyte(RTC_ADDR_YEAR, bin2bcd(tm->tm_year % 100));
739d340d
PM
179
180 /* Start RTC */
181 ds1302_writebyte(RTC_ADDR_SEC, ds1302_readbyte(RTC_ADDR_SEC) & ~0x80);
182
dfc657b1
SY
183 ds1302_writebyte(RTC_ADDR_CTRL, RTC_CMD_WRITE_DISABLE);
184
739d340d
PM
185 return 0;
186}
187
188static int ds1302_rtc_ioctl(struct device *dev, unsigned int cmd,
189 unsigned long arg)
190{
191 switch (cmd) {
192#ifdef RTC_SET_CHARGE
193 case RTC_SET_CHARGE:
194 {
739d340d
PM
195 int tcs_val;
196
197 if (copy_from_user(&tcs_val, (int __user *)arg, sizeof(int)))
198 return -EFAULT;
199
739d340d 200 ds1302_writebyte(RTC_ADDR_TCR, (0xa0 | tcs_val * 0xf));
739d340d
PM
201 return 0;
202 }
203#endif
204 }
205
206 return -ENOIOCTLCMD;
207}
208
209static struct rtc_class_ops ds1302_rtc_ops = {
210 .read_time = ds1302_rtc_read_time,
211 .set_time = ds1302_rtc_set_time,
212 .ioctl = ds1302_rtc_ioctl,
213};
214
2bfc3305 215static int __init ds1302_rtc_probe(struct platform_device *pdev)
739d340d 216{
2bfc3305 217 struct rtc_device *rtc;
739d340d 218
72cc8e51
MZ
219 if (ds1302_hw_init()) {
220 dev_err(&pdev->dev, "Failed to init communication channel");
221 return -EINVAL;
222 }
223
739d340d 224 /* Reset */
72cc8e51 225 ds1302_reset();
739d340d
PM
226
227 /* Write a magic value to the DS1302 RAM, and see if it sticks. */
228 ds1302_writebyte(RTC_ADDR_RAM0, 0x42);
72cc8e51
MZ
229 if (ds1302_readbyte(RTC_ADDR_RAM0) != 0x42) {
230 dev_err(&pdev->dev, "Failed to probe");
739d340d 231 return -ENODEV;
72cc8e51 232 }
739d340d 233
0ea9a0e7 234 rtc = devm_rtc_device_register(&pdev->dev, "ds1302",
739d340d 235 &ds1302_rtc_ops, THIS_MODULE);
2bfc3305
AZ
236 if (IS_ERR(rtc))
237 return PTR_ERR(rtc);
739d340d
PM
238
239 platform_set_drvdata(pdev, rtc);
240
241 return 0;
739d340d
PM
242}
243
739d340d
PM
244static struct platform_driver ds1302_platform_driver = {
245 .driver = {
246 .name = DRV_NAME,
739d340d 247 },
739d340d
PM
248};
249
625f5225 250module_platform_driver_probe(ds1302_platform_driver, ds1302_rtc_probe);
739d340d
PM
251
252MODULE_DESCRIPTION("Dallas DS1302 RTC driver");
253MODULE_VERSION(DRV_VERSION);
254MODULE_AUTHOR("Paul Mundt, David McCullough");
255MODULE_LICENSE("GPL v2");