Merge tag 'mmc-v4.7-rc1' of git://git.linaro.org/people/ulf.hansson/mmc
[linux-2.6-block.git] / drivers / pci / proc.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Procfs interface for the PCI bus.
3 *
4 * Copyright (c) 1997--1999 Martin Mares <mj@ucw.cz>
5 */
6
7#include <linux/init.h>
8#include <linux/pci.h>
5a0e3ad6 9#include <linux/slab.h>
1da177e4
LT
10#include <linux/module.h>
11#include <linux/proc_fs.h>
12#include <linux/seq_file.h>
aa0ac365 13#include <linux/capability.h>
1da177e4
LT
14#include <asm/uaccess.h>
15#include <asm/byteorder.h>
bc56b9e0 16#include "pci.h"
1da177e4
LT
17
18static int proc_initialized; /* = 0 */
19
3c78bc61 20static loff_t proc_bus_pci_lseek(struct file *file, loff_t off, int whence)
1da177e4 21{
54de90d6
AV
22 struct pci_dev *dev = PDE_DATA(file_inode(file));
23 return fixed_size_llseek(file, off, whence, dev->cfg_size);
1da177e4
LT
24}
25
3c78bc61
RD
26static ssize_t proc_bus_pci_read(struct file *file, char __user *buf,
27 size_t nbytes, loff_t *ppos)
1da177e4 28{
d9dda78b 29 struct pci_dev *dev = PDE_DATA(file_inode(file));
1da177e4
LT
30 unsigned int pos = *ppos;
31 unsigned int cnt, size;
32
33 /*
34 * Normal users can read only the standardized portion of the
35 * configuration space as several chips lock up when trying to read
36 * undefined locations (think of Intel PIIX4 as a typical example).
37 */
38
39 if (capable(CAP_SYS_ADMIN))
d9dda78b 40 size = dev->cfg_size;
1da177e4
LT
41 else if (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
42 size = 128;
43 else
44 size = 64;
45
46 if (pos >= size)
47 return 0;
48 if (nbytes >= size)
49 nbytes = size;
50 if (pos + nbytes > size)
51 nbytes = size - pos;
52 cnt = nbytes;
53
54 if (!access_ok(VERIFY_WRITE, buf, cnt))
55 return -EINVAL;
56
b3c32c4f
HY
57 pci_config_pm_runtime_get(dev);
58
1da177e4
LT
59 if ((pos & 1) && cnt) {
60 unsigned char val;
e04b0ea2 61 pci_user_read_config_byte(dev, pos, &val);
1da177e4
LT
62 __put_user(val, buf);
63 buf++;
64 pos++;
65 cnt--;
66 }
67
68 if ((pos & 3) && cnt > 2) {
69 unsigned short val;
e04b0ea2 70 pci_user_read_config_word(dev, pos, &val);
f17a077e 71 __put_user(cpu_to_le16(val), (__le16 __user *) buf);
1da177e4
LT
72 buf += 2;
73 pos += 2;
74 cnt -= 2;
75 }
76
77 while (cnt >= 4) {
78 unsigned int val;
e04b0ea2 79 pci_user_read_config_dword(dev, pos, &val);
f17a077e 80 __put_user(cpu_to_le32(val), (__le32 __user *) buf);
1da177e4
LT
81 buf += 4;
82 pos += 4;
83 cnt -= 4;
84 }
85
86 if (cnt >= 2) {
87 unsigned short val;
e04b0ea2 88 pci_user_read_config_word(dev, pos, &val);
f17a077e 89 __put_user(cpu_to_le16(val), (__le16 __user *) buf);
1da177e4
LT
90 buf += 2;
91 pos += 2;
92 cnt -= 2;
93 }
94
95 if (cnt) {
96 unsigned char val;
e04b0ea2 97 pci_user_read_config_byte(dev, pos, &val);
1da177e4
LT
98 __put_user(val, buf);
99 buf++;
100 pos++;
101 cnt--;
102 }
103
b3c32c4f
HY
104 pci_config_pm_runtime_put(dev);
105
1da177e4
LT
106 *ppos = pos;
107 return nbytes;
108}
109
3c78bc61
RD
110static ssize_t proc_bus_pci_write(struct file *file, const char __user *buf,
111 size_t nbytes, loff_t *ppos)
1da177e4 112{
496ad9aa 113 struct inode *ino = file_inode(file);
d9dda78b 114 struct pci_dev *dev = PDE_DATA(ino);
1da177e4 115 int pos = *ppos;
d9dda78b 116 int size = dev->cfg_size;
1da177e4
LT
117 int cnt;
118
119 if (pos >= size)
120 return 0;
121 if (nbytes >= size)
122 nbytes = size;
123 if (pos + nbytes > size)
124 nbytes = size - pos;
125 cnt = nbytes;
126
127 if (!access_ok(VERIFY_READ, buf, cnt))
128 return -EINVAL;
129
b3c32c4f
HY
130 pci_config_pm_runtime_get(dev);
131
1da177e4
LT
132 if ((pos & 1) && cnt) {
133 unsigned char val;
134 __get_user(val, buf);
e04b0ea2 135 pci_user_write_config_byte(dev, pos, val);
1da177e4
LT
136 buf++;
137 pos++;
138 cnt--;
139 }
140
141 if ((pos & 3) && cnt > 2) {
f17a077e
HH
142 __le16 val;
143 __get_user(val, (__le16 __user *) buf);
e04b0ea2 144 pci_user_write_config_word(dev, pos, le16_to_cpu(val));
1da177e4
LT
145 buf += 2;
146 pos += 2;
147 cnt -= 2;
148 }
149
150 while (cnt >= 4) {
f17a077e
HH
151 __le32 val;
152 __get_user(val, (__le32 __user *) buf);
e04b0ea2 153 pci_user_write_config_dword(dev, pos, le32_to_cpu(val));
1da177e4
LT
154 buf += 4;
155 pos += 4;
156 cnt -= 4;
157 }
158
159 if (cnt >= 2) {
f17a077e
HH
160 __le16 val;
161 __get_user(val, (__le16 __user *) buf);
e04b0ea2 162 pci_user_write_config_word(dev, pos, le16_to_cpu(val));
1da177e4
LT
163 buf += 2;
164 pos += 2;
165 cnt -= 2;
166 }
167
168 if (cnt) {
169 unsigned char val;
170 __get_user(val, buf);
e04b0ea2 171 pci_user_write_config_byte(dev, pos, val);
1da177e4
LT
172 buf++;
173 pos++;
174 cnt--;
175 }
176
b3c32c4f
HY
177 pci_config_pm_runtime_put(dev);
178
1da177e4 179 *ppos = pos;
d9dda78b 180 i_size_write(ino, dev->cfg_size);
1da177e4
LT
181 return nbytes;
182}
183
184struct pci_filp_private {
185 enum pci_mmap_state mmap_state;
186 int write_combine;
187};
188
add77184
MS
189static long proc_bus_pci_ioctl(struct file *file, unsigned int cmd,
190 unsigned long arg)
1da177e4 191{
d9dda78b 192 struct pci_dev *dev = PDE_DATA(file_inode(file));
1da177e4
LT
193#ifdef HAVE_PCI_MMAP
194 struct pci_filp_private *fpriv = file->private_data;
195#endif /* HAVE_PCI_MMAP */
196 int ret = 0;
197
198 switch (cmd) {
199 case PCIIOC_CONTROLLER:
200 ret = pci_domain_nr(dev->bus);
201 break;
202
203#ifdef HAVE_PCI_MMAP
204 case PCIIOC_MMAP_IS_IO:
205 fpriv->mmap_state = pci_mmap_io;
206 break;
207
208 case PCIIOC_MMAP_IS_MEM:
209 fpriv->mmap_state = pci_mmap_mem;
210 break;
211
212 case PCIIOC_WRITE_COMBINE:
213 if (arg)
214 fpriv->write_combine = 1;
215 else
216 fpriv->write_combine = 0;
217 break;
218
219#endif /* HAVE_PCI_MMAP */
220
221 default:
222 ret = -EINVAL;
223 break;
f7625980 224 }
1da177e4
LT
225
226 return ret;
227}
228
229#ifdef HAVE_PCI_MMAP
230static int proc_bus_pci_mmap(struct file *file, struct vm_area_struct *vma)
231{
d9dda78b 232 struct pci_dev *dev = PDE_DATA(file_inode(file));
1da177e4 233 struct pci_filp_private *fpriv = file->private_data;
9eff02e2 234 int i, ret;
1da177e4
LT
235
236 if (!capable(CAP_SYS_RAWIO))
237 return -EPERM;
238
9eff02e2
JB
239 /* Make sure the caller is mapping a real resource for this device */
240 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
3b519e4e 241 if (pci_mmap_fits(dev, i, vma, PCI_MMAP_PROCFS))
9eff02e2
JB
242 break;
243 }
244
245 if (i >= PCI_ROM_RESOURCE)
246 return -ENODEV;
247
1da177e4
LT
248 ret = pci_mmap_page_range(dev, vma,
249 fpriv->mmap_state,
250 fpriv->write_combine);
251 if (ret < 0)
252 return ret;
253
254 return 0;
255}
256
257static int proc_bus_pci_open(struct inode *inode, struct file *file)
258{
259 struct pci_filp_private *fpriv = kmalloc(sizeof(*fpriv), GFP_KERNEL);
260
261 if (!fpriv)
262 return -ENOMEM;
263
264 fpriv->mmap_state = pci_mmap_io;
265 fpriv->write_combine = 0;
266
267 file->private_data = fpriv;
268
269 return 0;
270}
271
272static int proc_bus_pci_release(struct inode *inode, struct file *file)
273{
274 kfree(file->private_data);
275 file->private_data = NULL;
276
277 return 0;
278}
279#endif /* HAVE_PCI_MMAP */
280
d54b1fdb 281static const struct file_operations proc_bus_pci_operations = {
c7705f34 282 .owner = THIS_MODULE,
1da177e4
LT
283 .llseek = proc_bus_pci_lseek,
284 .read = proc_bus_pci_read,
285 .write = proc_bus_pci_write,
add77184 286 .unlocked_ioctl = proc_bus_pci_ioctl,
991f7395 287 .compat_ioctl = proc_bus_pci_ioctl,
1da177e4
LT
288#ifdef HAVE_PCI_MMAP
289 .open = proc_bus_pci_open,
290 .release = proc_bus_pci_release,
291 .mmap = proc_bus_pci_mmap,
292#ifdef HAVE_ARCH_PCI_GET_UNMAPPED_AREA
293 .get_unmapped_area = get_pci_unmapped_area,
294#endif /* HAVE_ARCH_PCI_GET_UNMAPPED_AREA */
295#endif /* HAVE_PCI_MMAP */
296};
297
1da177e4
LT
298/* iterator */
299static void *pci_seq_start(struct seq_file *m, loff_t *pos)
300{
301 struct pci_dev *dev = NULL;
302 loff_t n = *pos;
303
304 for_each_pci_dev(dev) {
305 if (!n--)
306 break;
307 }
308 return dev;
309}
310
311static void *pci_seq_next(struct seq_file *m, void *v, loff_t *pos)
312{
313 struct pci_dev *dev = v;
314
315 (*pos)++;
316 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
317 return dev;
318}
319
320static void pci_seq_stop(struct seq_file *m, void *v)
321{
322 if (v) {
323 struct pci_dev *dev = v;
324 pci_dev_put(dev);
325 }
326}
327
328static int show_device(struct seq_file *m, void *v)
329{
330 const struct pci_dev *dev = v;
331 const struct pci_driver *drv;
332 int i;
333
334 if (dev == NULL)
335 return 0;
336
337 drv = pci_dev_driver(dev);
338 seq_printf(m, "%02x%02x\t%04x%04x\t%x",
339 dev->bus->number,
340 dev->devfn,
341 dev->vendor,
342 dev->device,
343 dev->irq);
fde09c6d
YZ
344
345 /* only print standard and ROM resources to preserve compatibility */
346 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
e31dd6e4 347 resource_size_t start, end;
2311b1f2 348 pci_resource_to_user(dev, i, &dev->resource[i], &start, &end);
1396a8c3
GKH
349 seq_printf(m, "\t%16llx",
350 (unsigned long long)(start |
351 (dev->resource[i].flags & PCI_REGION_FLAG_MASK)));
2311b1f2 352 }
fde09c6d 353 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
e31dd6e4 354 resource_size_t start, end;
2311b1f2 355 pci_resource_to_user(dev, i, &dev->resource[i], &start, &end);
1396a8c3 356 seq_printf(m, "\t%16llx",
1da177e4 357 dev->resource[i].start < dev->resource[i].end ?
1396a8c3 358 (unsigned long long)(end - start) + 1 : 0);
2311b1f2 359 }
1da177e4
LT
360 seq_putc(m, '\t');
361 if (drv)
362 seq_printf(m, "%s", drv->name);
363 seq_putc(m, '\n');
364 return 0;
365}
366
02d90fc3 367static const struct seq_operations proc_bus_pci_devices_op = {
1da177e4
LT
368 .start = pci_seq_start,
369 .next = pci_seq_next,
370 .stop = pci_seq_stop,
371 .show = show_device
372};
373
374static struct proc_dir_entry *proc_bus_pci_dir;
375
376int pci_proc_attach_device(struct pci_dev *dev)
377{
378 struct pci_bus *bus = dev->bus;
379 struct proc_dir_entry *e;
380 char name[16];
381
382 if (!proc_initialized)
383 return -EACCES;
384
385 if (!bus->procdir) {
386 if (pci_proc_domain(bus)) {
387 sprintf(name, "%04x:%02x", pci_domain_nr(bus),
388 bus->number);
389 } else {
390 sprintf(name, "%02x", bus->number);
391 }
392 bus->procdir = proc_mkdir(name, proc_bus_pci_dir);
393 if (!bus->procdir)
394 return -ENOMEM;
395 }
396
397 sprintf(name, "%02x.%x", PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
c7705f34
DL
398 e = proc_create_data(name, S_IFREG | S_IRUGO | S_IWUSR, bus->procdir,
399 &proc_bus_pci_operations, dev);
1da177e4
LT
400 if (!e)
401 return -ENOMEM;
271a15ea 402 proc_set_size(e, dev->cfg_size);
1da177e4
LT
403 dev->procent = e;
404
405 return 0;
406}
407
408int pci_proc_detach_device(struct pci_dev *dev)
409{
a8ca16ea
DH
410 proc_remove(dev->procent);
411 dev->procent = NULL;
1da177e4
LT
412 return 0;
413}
414
3c78bc61 415int pci_proc_detach_bus(struct pci_bus *bus)
1da177e4 416{
a8ca16ea 417 proc_remove(bus->procdir);
1da177e4
LT
418 return 0;
419}
420
1da177e4
LT
421static int proc_bus_pci_dev_open(struct inode *inode, struct file *file)
422{
423 return seq_open(file, &proc_bus_pci_devices_op);
424}
3c78bc61 425
d54b1fdb 426static const struct file_operations proc_bus_pci_dev_operations = {
c7705f34 427 .owner = THIS_MODULE,
1da177e4
LT
428 .open = proc_bus_pci_dev_open,
429 .read = seq_read,
430 .llseek = seq_lseek,
431 .release = seq_release,
432};
433
434static int __init pci_proc_init(void)
435{
1da177e4 436 struct pci_dev *dev = NULL;
9c37066d 437 proc_bus_pci_dir = proc_mkdir("bus/pci", NULL);
c7705f34
DL
438 proc_create("devices", 0, proc_bus_pci_dir,
439 &proc_bus_pci_dev_operations);
1da177e4 440 proc_initialized = 1;
4e344b1c 441 for_each_pci_dev(dev)
1da177e4 442 pci_proc_attach_device(dev);
4e344b1c 443
1da177e4
LT
444 return 0;
445}
eaf61142 446device_initcall(pci_proc_init);