Merge branch 'pm-cpufreq'
[linux-2.6-block.git] / drivers / net / wireless / iwlwifi / pcie / tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
51368bf7 3 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
8b4139dc 4 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
1053d35f
RR
5 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
759ef89f 26 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
fd4abac5 30#include <linux/etherdevice.h>
5a0e3ad6 31#include <linux/slab.h>
253a634c 32#include <linux/sched.h>
253a634c 33
522376d2
EG
34#include "iwl-debug.h"
35#include "iwl-csr.h"
36#include "iwl-prph.h"
1053d35f 37#include "iwl-io.h"
680073b7 38#include "iwl-scd.h"
ed277c93 39#include "iwl-op-mode.h"
6468a01a 40#include "internal.h"
6238b008 41/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 42#include "dvm/commands.h"
1053d35f 43
522376d2
EG
44#define IWL_TX_CRC_SIZE 4
45#define IWL_TX_DELIMITER_SIZE 4
46
f02831be
EG
47/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
48 * DMA services
49 *
50 * Theory of operation
51 *
52 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
53 * of buffer descriptors, each of which points to one or more data buffers for
54 * the device to read from or fill. Driver and device exchange status of each
55 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
56 * entries in each circular buffer, to protect against confusing empty and full
57 * queue states.
58 *
59 * The device reads or writes the data in the queues via the device's several
60 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
61 *
62 * For Tx queue, there are low mark and high mark limits. If, after queuing
63 * the packet for Tx, free space become < low mark, Tx queue stopped. When
64 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
65 * Tx queue resumed.
66 *
67 ***************************************************/
68static int iwl_queue_space(const struct iwl_queue *q)
69{
a9b29246
IY
70 unsigned int max;
71 unsigned int used;
f02831be 72
a9b29246
IY
73 /*
74 * To avoid ambiguity between empty and completely full queues, there
83f32a4b
JB
75 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
76 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
77 * to reserve any queue entries for this purpose.
a9b29246 78 */
83f32a4b 79 if (q->n_window < TFD_QUEUE_SIZE_MAX)
a9b29246
IY
80 max = q->n_window;
81 else
83f32a4b 82 max = TFD_QUEUE_SIZE_MAX - 1;
f02831be 83
a9b29246 84 /*
83f32a4b
JB
85 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
86 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
a9b29246 87 */
83f32a4b 88 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
a9b29246
IY
89
90 if (WARN_ON(used > max))
91 return 0;
92
93 return max - used;
f02831be
EG
94}
95
96/*
97 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
98 */
83f32a4b 99static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
f02831be 100{
f02831be
EG
101 q->n_window = slots_num;
102 q->id = id;
103
f02831be
EG
104 /* slots_num must be power-of-two size, otherwise
105 * get_cmd_index is broken. */
106 if (WARN_ON(!is_power_of_2(slots_num)))
107 return -EINVAL;
108
109 q->low_mark = q->n_window / 4;
110 if (q->low_mark < 4)
111 q->low_mark = 4;
112
113 q->high_mark = q->n_window / 8;
114 if (q->high_mark < 2)
115 q->high_mark = 2;
116
117 q->write_ptr = 0;
118 q->read_ptr = 0;
119
120 return 0;
121}
122
f02831be
EG
123static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
124 struct iwl_dma_ptr *ptr, size_t size)
125{
126 if (WARN_ON(ptr->addr))
127 return -EINVAL;
128
129 ptr->addr = dma_alloc_coherent(trans->dev, size,
130 &ptr->dma, GFP_KERNEL);
131 if (!ptr->addr)
132 return -ENOMEM;
133 ptr->size = size;
134 return 0;
135}
136
137static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
138 struct iwl_dma_ptr *ptr)
139{
140 if (unlikely(!ptr->addr))
141 return;
142
143 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
144 memset(ptr, 0, sizeof(*ptr));
145}
146
147static void iwl_pcie_txq_stuck_timer(unsigned long data)
148{
149 struct iwl_txq *txq = (void *)data;
f02831be
EG
150 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
151 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
152 u32 scd_sram_addr = trans_pcie->scd_base_addr +
153 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
154 u8 buf[16];
155 int i;
156
157 spin_lock(&txq->lock);
158 /* check if triggered erroneously */
159 if (txq->q.read_ptr == txq->q.write_ptr) {
160 spin_unlock(&txq->lock);
161 return;
162 }
163 spin_unlock(&txq->lock);
164
165 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
4cf677fd 166 jiffies_to_msecs(txq->wd_timeout));
f02831be
EG
167 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
168 txq->q.read_ptr, txq->q.write_ptr);
169
4fd442db 170 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
f02831be
EG
171
172 iwl_print_hex_error(trans, buf, sizeof(buf));
173
174 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
175 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
176 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
177
178 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
179 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
180 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
181 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
182 u32 tbl_dw =
4fd442db
EG
183 iwl_trans_read_mem32(trans,
184 trans_pcie->scd_base_addr +
185 SCD_TRANS_TBL_OFFSET_QUEUE(i));
f02831be
EG
186
187 if (i & 0x1)
188 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
189 else
190 tbl_dw = tbl_dw & 0x0000FFFF;
191
192 IWL_ERR(trans,
193 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
194 i, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
195 iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
196 (TFD_QUEUE_SIZE_MAX - 1),
f02831be
EG
197 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
198 }
199
4c9706dc 200 iwl_force_nmi(trans);
f02831be
EG
201}
202
990aa6d7
EG
203/*
204 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48d42c42 205 */
f02831be
EG
206static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 struct iwl_txq *txq, u16 byte_cnt)
48d42c42 208{
105183b1 209 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
20d3b647 210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
211 int write_ptr = txq->q.write_ptr;
212 int txq_id = txq->q.id;
213 u8 sec_ctl = 0;
214 u8 sta_id = 0;
215 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
216 __le16 bc_ent;
132f98c2 217 struct iwl_tx_cmd *tx_cmd =
bf8440e6 218 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 219
105183b1
EG
220 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
221
48d42c42
EG
222 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
223
132f98c2
EG
224 sta_id = tx_cmd->sta_id;
225 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
226
227 switch (sec_ctl & TX_CMD_SEC_MSK) {
228 case TX_CMD_SEC_CCM:
4325f6ca 229 len += IEEE80211_CCMP_MIC_LEN;
48d42c42
EG
230 break;
231 case TX_CMD_SEC_TKIP:
4325f6ca 232 len += IEEE80211_TKIP_ICV_LEN;
48d42c42
EG
233 break;
234 case TX_CMD_SEC_WEP:
4325f6ca 235 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
48d42c42
EG
236 break;
237 }
238
046db346
EG
239 if (trans_pcie->bc_table_dword)
240 len = DIV_ROUND_UP(len, 4);
241
242 bc_ent = cpu_to_le16(len | (sta_id << 12));
48d42c42
EG
243
244 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
245
246 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
247 scd_bc_tbl[txq_id].
248 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
249}
250
f02831be
EG
251static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
252 struct iwl_txq *txq)
253{
254 struct iwl_trans_pcie *trans_pcie =
255 IWL_TRANS_GET_PCIE_TRANS(trans);
256 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
257 int txq_id = txq->q.id;
258 int read_ptr = txq->q.read_ptr;
259 u8 sta_id = 0;
260 __le16 bc_ent;
261 struct iwl_tx_cmd *tx_cmd =
262 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
263
264 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
265
266 if (txq_id != trans_pcie->cmd_queue)
267 sta_id = tx_cmd->sta_id;
268
269 bc_ent = cpu_to_le16(1 | (sta_id << 12));
270 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
271
272 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
273 scd_bc_tbl[txq_id].
274 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
275}
276
990aa6d7
EG
277/*
278 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
fd4abac5 279 */
ea68f460
JB
280static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
281 struct iwl_txq *txq)
fd4abac5 282{
23e76d1a 283 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
fd4abac5 284 u32 reg = 0;
fd4abac5
TW
285 int txq_id = txq->q.id;
286
ea68f460 287 lockdep_assert_held(&txq->lock);
fd4abac5 288
5045388c
EP
289 /*
290 * explicitly wake up the NIC if:
291 * 1. shadow registers aren't enabled
292 * 2. NIC is woken up for CMD regardless of shadow outside this function
293 * 3. there is a chance that the NIC is asleep
294 */
295 if (!trans->cfg->base_params->shadow_reg_enable &&
296 txq_id != trans_pcie->cmd_queue &&
297 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
f81c1f48 298 /*
5045388c
EP
299 * wake up nic if it's powered down ...
300 * uCode will wake up, and interrupt us again, so next
301 * time we'll skip this part.
f81c1f48 302 */
5045388c
EP
303 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
304
305 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
306 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
307 txq_id, reg);
308 iwl_set_bit(trans, CSR_GP_CNTRL,
309 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ea68f460 310 txq->need_update = true;
5045388c
EP
311 return;
312 }
f81c1f48 313 }
5045388c
EP
314
315 /*
316 * if not in power-save mode, uCode will never sleep when we're
317 * trying to tx (during RFKILL, we're not trying to tx).
318 */
319 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
320 iwl_write32(trans, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
ea68f460 321}
5045388c 322
ea68f460
JB
323void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
324{
325 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
326 int i;
327
328 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
329 struct iwl_txq *txq = &trans_pcie->txq[i];
330
d090f878 331 spin_lock_bh(&txq->lock);
ea68f460
JB
332 if (trans_pcie->txq[i].need_update) {
333 iwl_pcie_txq_inc_wr_ptr(trans, txq);
334 trans_pcie->txq[i].need_update = false;
335 }
d090f878 336 spin_unlock_bh(&txq->lock);
ea68f460 337 }
fd4abac5 338}
fd4abac5 339
f02831be 340static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
341{
342 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
343
344 dma_addr_t addr = get_unaligned_le32(&tb->lo);
345 if (sizeof(dma_addr_t) > sizeof(u32))
346 addr |=
347 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
348
349 return addr;
350}
351
f02831be
EG
352static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
353 dma_addr_t addr, u16 len)
214d14d4
JB
354{
355 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
356 u16 hi_n_len = len << 4;
357
358 put_unaligned_le32(addr, &tb->lo);
359 if (sizeof(dma_addr_t) > sizeof(u32))
360 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
361
362 tb->hi_n_len = cpu_to_le16(hi_n_len);
363
364 tfd->num_tbs = idx + 1;
365}
366
f02831be 367static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
214d14d4
JB
368{
369 return tfd->num_tbs & 0x1f;
370}
371
f02831be 372static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
98891754
JB
373 struct iwl_cmd_meta *meta,
374 struct iwl_tfd *tfd)
214d14d4 375{
214d14d4
JB
376 int i;
377 int num_tbs;
378
214d14d4 379 /* Sanity check on number of chunks */
f02831be 380 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
214d14d4
JB
381
382 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 383 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
384 /* @todo issue fatal error, it is quite serious situation */
385 return;
386 }
387
38c0f334 388 /* first TB is never freed - it's the scratchbuf data */
214d14d4 389
214d14d4 390 for (i = 1; i < num_tbs; i++)
f02831be 391 dma_unmap_single(trans->dev, iwl_pcie_tfd_tb_get_addr(tfd, i),
98891754
JB
392 iwl_pcie_tfd_tb_get_len(tfd, i),
393 DMA_TO_DEVICE);
ebed633c
EG
394
395 tfd->num_tbs = 0;
4ce7cc2b
JB
396}
397
990aa6d7
EG
398/*
399 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 400 * @trans - transport private data
4ce7cc2b 401 * @txq - tx queue
ebed633c 402 * @dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
403 *
404 * Does NOT advance any TFD circular buffer read/write indexes
405 * Does NOT free the TFD itself (which is within circular buffer)
406 */
98891754 407static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
4ce7cc2b
JB
408{
409 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 410
83f32a4b
JB
411 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
412 * idx is bounded by n_window
413 */
ebed633c
EG
414 int rd_ptr = txq->q.read_ptr;
415 int idx = get_cmd_index(&txq->q, rd_ptr);
416
015c15e1
JB
417 lockdep_assert_held(&txq->lock);
418
83f32a4b
JB
419 /* We have only q->n_window txq->entries, but we use
420 * TFD_QUEUE_SIZE_MAX tfds
421 */
98891754 422 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
214d14d4
JB
423
424 /* free SKB */
bf8440e6 425 if (txq->entries) {
214d14d4
JB
426 struct sk_buff *skb;
427
ebed633c 428 skb = txq->entries[idx].skb;
214d14d4 429
909e9b23
EG
430 /* Can be called from irqs-disabled context
431 * If skb is not NULL, it means that the whole queue is being
432 * freed and that the queue is not empty - free the skb
433 */
214d14d4 434 if (skb) {
ed277c93 435 iwl_op_mode_free_skb(trans->op_mode, skb);
ebed633c 436 txq->entries[idx].skb = NULL;
214d14d4
JB
437 }
438 }
439}
440
f02831be 441static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
6d6e68f8 442 dma_addr_t addr, u16 len, bool reset)
214d14d4
JB
443{
444 struct iwl_queue *q;
445 struct iwl_tfd *tfd, *tfd_tmp;
446 u32 num_tbs;
447
448 q = &txq->q;
4ce7cc2b 449 tfd_tmp = txq->tfds;
214d14d4
JB
450 tfd = &tfd_tmp[q->write_ptr];
451
f02831be
EG
452 if (reset)
453 memset(tfd, 0, sizeof(*tfd));
454
455 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
456
457 /* Each TFD can point to a maximum 20 Tx buffers */
458 if (num_tbs >= IWL_NUM_OF_TBS) {
459 IWL_ERR(trans, "Error can not send more than %d chunks\n",
460 IWL_NUM_OF_TBS);
461 return -EINVAL;
462 }
463
1092b9bc
EP
464 if (WARN(addr & ~IWL_TX_DMA_MASK,
465 "Unaligned address = %llx\n", (unsigned long long)addr))
f02831be
EG
466 return -EINVAL;
467
f02831be
EG
468 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
469
470 return 0;
471}
472
473static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
474 struct iwl_txq *txq, int slots_num,
475 u32 txq_id)
476{
477 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
478 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
38c0f334 479 size_t scratchbuf_sz;
f02831be
EG
480 int i;
481
482 if (WARN_ON(txq->entries || txq->tfds))
483 return -EINVAL;
484
485 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
486 (unsigned long)txq);
487 txq->trans_pcie = trans_pcie;
488
489 txq->q.n_window = slots_num;
490
491 txq->entries = kcalloc(slots_num,
492 sizeof(struct iwl_pcie_txq_entry),
493 GFP_KERNEL);
494
495 if (!txq->entries)
496 goto error;
497
498 if (txq_id == trans_pcie->cmd_queue)
499 for (i = 0; i < slots_num; i++) {
500 txq->entries[i].cmd =
501 kmalloc(sizeof(struct iwl_device_cmd),
502 GFP_KERNEL);
503 if (!txq->entries[i].cmd)
504 goto error;
505 }
506
507 /* Circular buffer of transmit frame descriptors (TFDs),
508 * shared with device */
509 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
510 &txq->q.dma_addr, GFP_KERNEL);
d0320f75 511 if (!txq->tfds)
f02831be 512 goto error;
38c0f334
JB
513
514 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
515 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
516 sizeof(struct iwl_cmd_header) +
517 offsetof(struct iwl_tx_cmd, scratch));
518
519 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
520
521 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
522 &txq->scratchbufs_dma,
523 GFP_KERNEL);
524 if (!txq->scratchbufs)
525 goto err_free_tfds;
526
f02831be
EG
527 txq->q.id = txq_id;
528
529 return 0;
38c0f334
JB
530err_free_tfds:
531 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
f02831be
EG
532error:
533 if (txq->entries && txq_id == trans_pcie->cmd_queue)
534 for (i = 0; i < slots_num; i++)
535 kfree(txq->entries[i].cmd);
536 kfree(txq->entries);
537 txq->entries = NULL;
538
539 return -ENOMEM;
540
541}
542
543static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
544 int slots_num, u32 txq_id)
545{
546 int ret;
547
43aa616f 548 txq->need_update = false;
f02831be
EG
549
550 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
551 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
552 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
553
554 /* Initialize queue's high/low-water marks, and head/tail indexes */
83f32a4b 555 ret = iwl_queue_init(&txq->q, slots_num, txq_id);
f02831be
EG
556 if (ret)
557 return ret;
558
559 spin_lock_init(&txq->lock);
560
561 /*
562 * Tell nic where to find circular buffer of Tx Frame Descriptors for
563 * given Tx queue, and enable the DMA channel used for that queue.
564 * Circular buffer (TFD queue in DRAM) physical base address */
565 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
566 txq->q.dma_addr >> 8);
567
568 return 0;
569}
570
571/*
572 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
573 */
574static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
575{
576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
577 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
578 struct iwl_queue *q = &txq->q;
f02831be 579
f02831be
EG
580 spin_lock_bh(&txq->lock);
581 while (q->write_ptr != q->read_ptr) {
b967613d
EG
582 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
583 txq_id, q->read_ptr);
98891754 584 iwl_pcie_txq_free_tfd(trans, txq);
83f32a4b 585 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
f02831be 586 }
b967613d 587 txq->active = false;
f02831be 588 spin_unlock_bh(&txq->lock);
8a487b1a
EG
589
590 /* just in case - this queue may have been stopped */
591 iwl_wake_queue(trans, txq);
f02831be
EG
592}
593
594/*
595 * iwl_pcie_txq_free - Deallocate DMA queue.
596 * @txq: Transmit queue to deallocate.
597 *
598 * Empty queue by removing and destroying all BD's.
599 * Free all buffers.
600 * 0-fill, but do not free "txq" descriptor structure.
601 */
602static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
603{
604 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
605 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
606 struct device *dev = trans->dev;
607 int i;
608
609 if (WARN_ON(!txq))
610 return;
611
612 iwl_pcie_txq_unmap(trans, txq_id);
613
614 /* De-alloc array of command/tx buffers */
615 if (txq_id == trans_pcie->cmd_queue)
616 for (i = 0; i < txq->q.n_window; i++) {
5d4185ae
JB
617 kzfree(txq->entries[i].cmd);
618 kzfree(txq->entries[i].free_buf);
f02831be
EG
619 }
620
621 /* De-alloc circular buffer of TFDs */
83f32a4b
JB
622 if (txq->tfds) {
623 dma_free_coherent(dev,
624 sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
625 txq->tfds, txq->q.dma_addr);
d21fa2da 626 txq->q.dma_addr = 0;
83f32a4b 627 txq->tfds = NULL;
38c0f334
JB
628
629 dma_free_coherent(dev,
630 sizeof(*txq->scratchbufs) * txq->q.n_window,
631 txq->scratchbufs, txq->scratchbufs_dma);
f02831be
EG
632 }
633
634 kfree(txq->entries);
635 txq->entries = NULL;
636
637 del_timer_sync(&txq->stuck_timer);
638
639 /* 0-fill queue descriptor structure */
640 memset(txq, 0, sizeof(*txq));
641}
642
f02831be
EG
643void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
644{
645 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
22dc3c95 646 int nq = trans->cfg->base_params->num_of_queues;
f02831be
EG
647 int chan;
648 u32 reg_val;
22dc3c95
JB
649 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
650 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
f02831be
EG
651
652 /* make sure all queue are not stopped/used */
653 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
654 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
655
656 trans_pcie->scd_base_addr =
657 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
658
659 WARN_ON(scd_base_addr != 0 &&
660 scd_base_addr != trans_pcie->scd_base_addr);
661
22dc3c95
JB
662 /* reset context data, TX status and translation data */
663 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
664 SCD_CONTEXT_MEM_LOWER_BOUND,
665 NULL, clear_dwords);
f02831be
EG
666
667 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
668 trans_pcie->scd_bc_tbls.dma >> 10);
669
670 /* The chain extension of the SCD doesn't work well. This feature is
671 * enabled by default by the HW, so we need to disable it manually.
672 */
e03bbb62
EG
673 if (trans->cfg->base_params->scd_chain_ext_wa)
674 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
f02831be
EG
675
676 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
4cf677fd
EG
677 trans_pcie->cmd_fifo,
678 trans_pcie->cmd_q_wdg_timeout);
f02831be
EG
679
680 /* Activate all Tx DMA/FIFO channels */
680073b7 681 iwl_scd_activate_fifos(trans);
f02831be
EG
682
683 /* Enable DMA channel */
684 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
685 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
686 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
687 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
688
689 /* Update FH chicken bits */
690 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
691 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
692 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
693
694 /* Enable L1-Active */
3073d8c0
EH
695 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
696 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
697 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
f02831be
EG
698}
699
ddaf5a5b
JB
700void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
701{
702 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
703 int txq_id;
704
705 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
706 txq_id++) {
707 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
708
709 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
710 txq->q.dma_addr >> 8);
711 iwl_pcie_txq_unmap(trans, txq_id);
712 txq->q.read_ptr = 0;
713 txq->q.write_ptr = 0;
714 }
715
716 /* Tell NIC where to find the "keep warm" buffer */
717 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
718 trans_pcie->kw.dma >> 4);
719
cd8f4384
EG
720 /*
721 * Send 0 as the scd_base_addr since the device may have be reset
722 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
723 * contain garbage.
724 */
725 iwl_pcie_tx_start(trans, 0);
ddaf5a5b
JB
726}
727
36277234
EG
728static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
729{
730 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
731 unsigned long flags;
732 int ch, ret;
733 u32 mask = 0;
734
735 spin_lock(&trans_pcie->irq_lock);
736
737 if (!iwl_trans_grab_nic_access(trans, false, &flags))
738 goto out;
739
740 /* Stop each Tx DMA channel */
741 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
742 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
743 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
744 }
745
746 /* Wait for DMA channels to be idle */
747 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
748 if (ret < 0)
749 IWL_ERR(trans,
750 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
751 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
752
753 iwl_trans_release_nic_access(trans, &flags);
754
755out:
756 spin_unlock(&trans_pcie->irq_lock);
757}
758
f02831be
EG
759/*
760 * iwl_pcie_tx_stop - Stop all Tx DMA channels
761 */
762int iwl_pcie_tx_stop(struct iwl_trans *trans)
763{
764 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
36277234 765 int txq_id;
f02831be
EG
766
767 /* Turn off all Tx DMA fifos */
680073b7 768 iwl_scd_deactivate_fifos(trans);
f02831be 769
36277234
EG
770 /* Turn off all Tx DMA channels */
771 iwl_pcie_tx_stop_fh(trans);
f02831be 772
fba1c627
EG
773 /*
774 * This function can be called before the op_mode disabled the
775 * queues. This happens when we have an rfkill interrupt.
776 * Since we stop Tx altogether - mark the queues as stopped.
777 */
778 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
779 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
780
781 /* This can happen: start_hw, stop_device */
782 if (!trans_pcie->txq)
f02831be 783 return 0;
f02831be
EG
784
785 /* Unmap DMA from host system and free skb's */
786 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
787 txq_id++)
788 iwl_pcie_txq_unmap(trans, txq_id);
789
790 return 0;
791}
792
793/*
794 * iwl_trans_tx_free - Free TXQ Context
795 *
796 * Destroy all TX DMA queues and structures
797 */
798void iwl_pcie_tx_free(struct iwl_trans *trans)
799{
800 int txq_id;
801 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
802
803 /* Tx queues */
804 if (trans_pcie->txq) {
805 for (txq_id = 0;
806 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
807 iwl_pcie_txq_free(trans, txq_id);
808 }
809
810 kfree(trans_pcie->txq);
811 trans_pcie->txq = NULL;
812
813 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
814
815 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
816}
817
818/*
819 * iwl_pcie_tx_alloc - allocate TX context
820 * Allocate all Tx DMA structures and initialize them
821 */
822static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
823{
824 int ret;
825 int txq_id, slots_num;
826 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
827
828 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
829 sizeof(struct iwlagn_scd_bc_tbl);
830
831 /*It is not allowed to alloc twice, so warn when this happens.
832 * We cannot rely on the previous allocation, so free and fail */
833 if (WARN_ON(trans_pcie->txq)) {
834 ret = -EINVAL;
835 goto error;
836 }
837
838 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
839 scd_bc_tbls_size);
840 if (ret) {
841 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
842 goto error;
843 }
844
845 /* Alloc keep-warm buffer */
846 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
847 if (ret) {
848 IWL_ERR(trans, "Keep Warm allocation failed\n");
849 goto error;
850 }
851
852 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
853 sizeof(struct iwl_txq), GFP_KERNEL);
854 if (!trans_pcie->txq) {
855 IWL_ERR(trans, "Not enough memory for txq\n");
2ab9ba0f 856 ret = -ENOMEM;
f02831be
EG
857 goto error;
858 }
859
860 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
861 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
862 txq_id++) {
863 slots_num = (txq_id == trans_pcie->cmd_queue) ?
864 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
865 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
866 slots_num, txq_id);
867 if (ret) {
868 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
869 goto error;
870 }
871 }
872
873 return 0;
874
875error:
876 iwl_pcie_tx_free(trans);
877
878 return ret;
879}
880int iwl_pcie_tx_init(struct iwl_trans *trans)
881{
882 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
883 int ret;
884 int txq_id, slots_num;
f02831be
EG
885 bool alloc = false;
886
887 if (!trans_pcie->txq) {
888 ret = iwl_pcie_tx_alloc(trans);
889 if (ret)
890 goto error;
891 alloc = true;
892 }
893
7b70bd63 894 spin_lock(&trans_pcie->irq_lock);
f02831be
EG
895
896 /* Turn off all Tx DMA fifos */
680073b7 897 iwl_scd_deactivate_fifos(trans);
f02831be
EG
898
899 /* Tell NIC where to find the "keep warm" buffer */
900 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
901 trans_pcie->kw.dma >> 4);
902
7b70bd63 903 spin_unlock(&trans_pcie->irq_lock);
f02831be
EG
904
905 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
906 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
907 txq_id++) {
908 slots_num = (txq_id == trans_pcie->cmd_queue) ?
909 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
910 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
911 slots_num, txq_id);
912 if (ret) {
913 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
914 goto error;
915 }
916 }
917
cb6bb128
EG
918 if (trans->cfg->base_params->num_of_queues > 20)
919 iwl_set_bits_prph(trans, SCD_GP_CTRL,
920 SCD_GP_CTRL_ENABLE_31_QUEUES);
921
f02831be
EG
922 return 0;
923error:
924 /*Upon error, free only if we allocated something */
925 if (alloc)
926 iwl_pcie_tx_free(trans);
927 return ret;
928}
929
4cf677fd 930static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
f02831be 931{
e0b8d405
EG
932 lockdep_assert_held(&txq->lock);
933
4cf677fd 934 if (!txq->wd_timeout)
f02831be
EG
935 return;
936
e0b8d405
EG
937 /*
938 * station is asleep and we send data - that must
939 * be uAPSD or PS-Poll. Don't rearm the timer.
940 */
941 if (txq->frozen)
942 return;
943
f02831be
EG
944 /*
945 * if empty delete timer, otherwise move timer forward
946 * since we're making progress on this queue
947 */
948 if (txq->q.read_ptr == txq->q.write_ptr)
949 del_timer(&txq->stuck_timer);
950 else
4cf677fd 951 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
f02831be
EG
952}
953
954/* Frees buffers until index _not_ inclusive */
f6d497cd
EG
955void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
956 struct sk_buff_head *skbs)
f02831be
EG
957{
958 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
959 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
83f32a4b 960 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
f02831be
EG
961 struct iwl_queue *q = &txq->q;
962 int last_to_free;
f02831be
EG
963
964 /* This function is not meant to release cmd queue*/
965 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
f6d497cd 966 return;
214d14d4 967
2bfb5092 968 spin_lock_bh(&txq->lock);
f6d497cd 969
b967613d
EG
970 if (!txq->active) {
971 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
972 txq_id, ssn);
973 goto out;
974 }
975
f6d497cd
EG
976 if (txq->q.read_ptr == tfd_num)
977 goto out;
978
979 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
980 txq_id, txq->q.read_ptr, tfd_num, ssn);
214d14d4 981
f02831be
EG
982 /*Since we free until index _not_ inclusive, the one before index is
983 * the last we will free. This one must be used */
83f32a4b 984 last_to_free = iwl_queue_dec_wrap(tfd_num);
f02831be 985
6ca6ebc1 986 if (!iwl_queue_used(q, last_to_free)) {
f02831be
EG
987 IWL_ERR(trans,
988 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
83f32a4b 989 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
f02831be 990 q->write_ptr, q->read_ptr);
f6d497cd 991 goto out;
214d14d4
JB
992 }
993
f02831be 994 if (WARN_ON(!skb_queue_empty(skbs)))
f6d497cd 995 goto out;
214d14d4 996
f02831be 997 for (;
f6d497cd 998 q->read_ptr != tfd_num;
83f32a4b 999 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
214d14d4 1000
f02831be
EG
1001 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
1002 continue;
214d14d4 1003
f02831be 1004 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
214d14d4 1005
f02831be 1006 txq->entries[txq->q.read_ptr].skb = NULL;
fd4abac5 1007
f02831be 1008 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
fd4abac5 1009
98891754 1010 iwl_pcie_txq_free_tfd(trans, txq);
f02831be 1011 }
fd4abac5 1012
4cf677fd 1013 iwl_pcie_txq_progress(txq);
f02831be 1014
f6d497cd
EG
1015 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1016 iwl_wake_queue(trans, txq);
7616f334
EP
1017
1018 if (q->read_ptr == q->write_ptr) {
1019 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
1020 iwl_trans_pcie_unref(trans);
1021 }
1022
f6d497cd 1023out:
2bfb5092 1024 spin_unlock_bh(&txq->lock);
1053d35f
RR
1025}
1026
7616f334
EP
1027static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1028 const struct iwl_host_cmd *cmd)
804d4c5a
EP
1029{
1030 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1031 int ret;
1032
1033 lockdep_assert_held(&trans_pcie->reg_lock);
1034
7616f334
EP
1035 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1036 !trans_pcie->ref_cmd_in_flight) {
1037 trans_pcie->ref_cmd_in_flight = true;
1038 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1039 iwl_trans_pcie_ref(trans);
1040 }
1041
804d4c5a
EP
1042 /*
1043 * wake up the NIC to make sure that the firmware will see the host
1044 * command - we will let the NIC sleep once all the host commands
1045 * returned. This needs to be done only on NICs that have
1046 * apmg_wake_up_wa set.
1047 */
fc8a350d
IP
1048 if (trans->cfg->base_params->apmg_wake_up_wa &&
1049 !trans_pcie->cmd_hold_nic_awake) {
804d4c5a
EP
1050 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1051 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1052
1053 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1054 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1055 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1056 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1057 15000);
1058 if (ret < 0) {
1059 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1060 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1061 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1062 return -EIO;
1063 }
fc8a350d 1064 trans_pcie->cmd_hold_nic_awake = true;
804d4c5a
EP
1065 }
1066
1067 return 0;
1068}
1069
1070static int iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
1071{
1072 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1073
1074 lockdep_assert_held(&trans_pcie->reg_lock);
1075
7616f334
EP
1076 if (trans_pcie->ref_cmd_in_flight) {
1077 trans_pcie->ref_cmd_in_flight = false;
1078 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
1079 iwl_trans_pcie_unref(trans);
1080 }
1081
fc8a350d
IP
1082 if (trans->cfg->base_params->apmg_wake_up_wa) {
1083 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
1084 return 0;
804d4c5a 1085
fc8a350d 1086 trans_pcie->cmd_hold_nic_awake = false;
804d4c5a 1087 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
fc8a350d
IP
1088 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1089 }
804d4c5a
EP
1090 return 0;
1091}
1092
f02831be
EG
1093/*
1094 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1095 *
1096 * When FW advances 'R' index, all entries between old and new 'R' index
1097 * need to be reclaimed. As result, some free space forms. If there is
1098 * enough free space (> low mark), wake the stack that feeds us.
1099 */
1100static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
48d42c42 1101{
f02831be
EG
1102 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1103 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1104 struct iwl_queue *q = &txq->q;
b9439491 1105 unsigned long flags;
f02831be 1106 int nfreed = 0;
48d42c42 1107
f02831be 1108 lockdep_assert_held(&txq->lock);
48d42c42 1109
83f32a4b 1110 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
f02831be
EG
1111 IWL_ERR(trans,
1112 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
83f32a4b 1113 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
f02831be
EG
1114 q->write_ptr, q->read_ptr);
1115 return;
1116 }
48d42c42 1117
83f32a4b
JB
1118 for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1119 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
48d42c42 1120
f02831be
EG
1121 if (nfreed++ > 0) {
1122 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1123 idx, q->write_ptr, q->read_ptr);
4c9706dc 1124 iwl_force_nmi(trans);
f02831be
EG
1125 }
1126 }
1127
804d4c5a 1128 if (q->read_ptr == q->write_ptr) {
b9439491 1129 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
804d4c5a 1130 iwl_pcie_clear_cmd_in_flight(trans);
b9439491
EG
1131 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1132 }
1133
4cf677fd 1134 iwl_pcie_txq_progress(txq);
48d42c42
EG
1135}
1136
f02831be 1137static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1ce8658c 1138 u16 txq_id)
48d42c42 1139{
20d3b647 1140 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
1141 u32 tbl_dw_addr;
1142 u32 tbl_dw;
1143 u16 scd_q2ratid;
1144
1145 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1146
105183b1 1147 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
1148 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1149
4fd442db 1150 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
48d42c42
EG
1151
1152 if (txq_id & 0x1)
1153 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1154 else
1155 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1156
4fd442db 1157 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
1158
1159 return 0;
1160}
1161
bd5f6a34
EG
1162/* Receiver address (actually, Rx station's index into station table),
1163 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1164#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1165
fea7795f 1166void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
4cf677fd
EG
1167 const struct iwl_trans_txq_scd_cfg *cfg,
1168 unsigned int wdg_timeout)
48d42c42 1169{
9eae88fa 1170 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
4cf677fd 1171 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
d4578ea8 1172 int fifo = -1;
4beaf6c2 1173
9eae88fa
JB
1174 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1175 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 1176
4cf677fd
EG
1177 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1178
d4578ea8
JB
1179 if (cfg) {
1180 fifo = cfg->fifo;
48d42c42 1181
002a9e26 1182 /* Disable the scheduler prior configuring the cmd queue */
3a736bcb
EG
1183 if (txq_id == trans_pcie->cmd_queue &&
1184 trans_pcie->scd_set_active)
002a9e26
AA
1185 iwl_scd_enable_set_active(trans, 0);
1186
d4578ea8
JB
1187 /* Stop this Tx queue before configuring it */
1188 iwl_scd_txq_set_inactive(trans, txq_id);
4beaf6c2 1189
d4578ea8
JB
1190 /* Set this queue as a chain-building queue unless it is CMD */
1191 if (txq_id != trans_pcie->cmd_queue)
1192 iwl_scd_txq_set_chain(trans, txq_id);
48d42c42 1193
64ba8930 1194 if (cfg->aggregate) {
d4578ea8 1195 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
48d42c42 1196
d4578ea8
JB
1197 /* Map receiver-address / traffic-ID to this queue */
1198 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
f4772520 1199
d4578ea8
JB
1200 /* enable aggregations for the queue */
1201 iwl_scd_txq_enable_agg(trans, txq_id);
4cf677fd 1202 txq->ampdu = true;
d4578ea8
JB
1203 } else {
1204 /*
1205 * disable aggregations for the queue, this will also
1206 * make the ra_tid mapping configuration irrelevant
1207 * since it is now a non-AGG queue.
1208 */
1209 iwl_scd_txq_disable_agg(trans, txq_id);
1210
4cf677fd 1211 ssn = txq->q.read_ptr;
d4578ea8 1212 }
4beaf6c2 1213 }
48d42c42
EG
1214
1215 /* Place first TFD at index corresponding to start sequence number.
1216 * Assumes that ssn_idx is valid (!= 0xFFF) */
4cf677fd
EG
1217 txq->q.read_ptr = (ssn & 0xff);
1218 txq->q.write_ptr = (ssn & 0xff);
0294d9ee
EG
1219 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1220 (ssn & 0xff) | (txq_id << 8));
1ce8658c 1221
d4578ea8
JB
1222 if (cfg) {
1223 u8 frame_limit = cfg->frame_limit;
48d42c42 1224
d4578ea8
JB
1225 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1226
1227 /* Set up Tx window size and frame limit for this queue */
1228 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1229 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1230 iwl_trans_write_mem32(trans,
1231 trans_pcie->scd_base_addr +
9eae88fa
JB
1232 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1233 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
d4578ea8 1234 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
9eae88fa 1235 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
d4578ea8
JB
1236 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1237
1238 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1239 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1240 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1241 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1242 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1243 SCD_QUEUE_STTS_REG_MSK);
002a9e26
AA
1244
1245 /* enable the scheduler for this queue (only) */
3a736bcb
EG
1246 if (txq_id == trans_pcie->cmd_queue &&
1247 trans_pcie->scd_set_active)
002a9e26 1248 iwl_scd_enable_set_active(trans, BIT(txq_id));
0294d9ee
EG
1249
1250 IWL_DEBUG_TX_QUEUES(trans,
1251 "Activate queue %d on FIFO %d WrPtr: %d\n",
1252 txq_id, fifo, ssn & 0xff);
1253 } else {
1254 IWL_DEBUG_TX_QUEUES(trans,
1255 "Activate queue %d WrPtr: %d\n",
1256 txq_id, ssn & 0xff);
d4578ea8
JB
1257 }
1258
4cf677fd 1259 txq->active = true;
4beaf6c2
EG
1260}
1261
d4578ea8
JB
1262void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1263 bool configure_scd)
288712a6 1264{
8ad71bef 1265 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
986ea6c9
EG
1266 u32 stts_addr = trans_pcie->scd_base_addr +
1267 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1268 static const u32 zero_val[4] = {};
288712a6 1269
e0b8d405
EG
1270 trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
1271 trans_pcie->txq[txq_id].frozen = false;
1272
fba1c627
EG
1273 /*
1274 * Upon HW Rfkill - we stop the device, and then stop the queues
1275 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1276 * allow the op_mode to call txq_disable after it already called
1277 * stop_device.
1278 */
9eae88fa 1279 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
fba1c627
EG
1280 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1281 "queue %d not used", txq_id);
9eae88fa 1282 return;
48d42c42
EG
1283 }
1284
d4578ea8
JB
1285 if (configure_scd) {
1286 iwl_scd_txq_set_inactive(trans, txq_id);
ac928f8d 1287
d4578ea8
JB
1288 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1289 ARRAY_SIZE(zero_val));
1290 }
986ea6c9 1291
990aa6d7 1292 iwl_pcie_txq_unmap(trans, txq_id);
68972c46 1293 trans_pcie->txq[txq_id].ampdu = false;
6c3fd3f0 1294
1ce8658c 1295 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
48d42c42
EG
1296}
1297
fd4abac5
TW
1298/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1299
990aa6d7 1300/*
f02831be 1301 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
fd4abac5 1302 * @priv: device private data point
e89044d7 1303 * @cmd: a pointer to the ucode command structure
fd4abac5 1304 *
e89044d7
EP
1305 * The function returns < 0 values to indicate the operation
1306 * failed. On success, it returns the index (>= 0) of command in the
fd4abac5
TW
1307 * command queue.
1308 */
f02831be
EG
1309static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1310 struct iwl_host_cmd *cmd)
fd4abac5 1311{
8ad71bef 1312 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1313 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 1314 struct iwl_queue *q = &txq->q;
c2acea8e
JB
1315 struct iwl_device_cmd *out_cmd;
1316 struct iwl_cmd_meta *out_meta;
b9439491 1317 unsigned long flags;
f4feb8ac 1318 void *dup_buf = NULL;
fd4abac5 1319 dma_addr_t phys_addr;
f4feb8ac 1320 int idx;
38c0f334 1321 u16 copy_size, cmd_size, scratch_size;
4ce7cc2b 1322 bool had_nocopy = false;
b9439491 1323 int i, ret;
96791422 1324 u32 cmd_pos;
1afbfb60
JB
1325 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1326 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
fd4abac5 1327
4ce7cc2b
JB
1328 copy_size = sizeof(out_cmd->hdr);
1329 cmd_size = sizeof(out_cmd->hdr);
1330
1331 /* need one for the header if the first is NOCOPY */
1afbfb60 1332 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
4ce7cc2b 1333
1afbfb60 1334 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1335 cmddata[i] = cmd->data[i];
1336 cmdlen[i] = cmd->len[i];
1337
4ce7cc2b
JB
1338 if (!cmd->len[i])
1339 continue;
8a964f44 1340
38c0f334
JB
1341 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1342 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1343 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1344
1345 if (copy > cmdlen[i])
1346 copy = cmdlen[i];
1347 cmdlen[i] -= copy;
1348 cmddata[i] += copy;
1349 copy_size += copy;
1350 }
1351
4ce7cc2b
JB
1352 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1353 had_nocopy = true;
f4feb8ac
JB
1354 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1355 idx = -EINVAL;
1356 goto free_dup_buf;
1357 }
1358 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1359 /*
1360 * This is also a chunk that isn't copied
1361 * to the static buffer so set had_nocopy.
1362 */
1363 had_nocopy = true;
1364
1365 /* only allowed once */
1366 if (WARN_ON(dup_buf)) {
1367 idx = -EINVAL;
1368 goto free_dup_buf;
1369 }
1370
8a964f44 1371 dup_buf = kmemdup(cmddata[i], cmdlen[i],
f4feb8ac
JB
1372 GFP_ATOMIC);
1373 if (!dup_buf)
1374 return -ENOMEM;
4ce7cc2b
JB
1375 } else {
1376 /* NOCOPY must not be followed by normal! */
f4feb8ac
JB
1377 if (WARN_ON(had_nocopy)) {
1378 idx = -EINVAL;
1379 goto free_dup_buf;
1380 }
8a964f44 1381 copy_size += cmdlen[i];
4ce7cc2b
JB
1382 }
1383 cmd_size += cmd->len[i];
1384 }
fd4abac5 1385
3e41ace5
JB
1386 /*
1387 * If any of the command structures end up being larger than
4ce7cc2b
JB
1388 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1389 * allocated into separate TFDs, then we will need to
1390 * increase the size of the buffers.
3e41ace5 1391 */
2a79e45e
JB
1392 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1393 "Command %s (%#x) is too large (%d bytes)\n",
990aa6d7 1394 get_cmd_string(trans_pcie, cmd->id), cmd->id, copy_size)) {
f4feb8ac
JB
1395 idx = -EINVAL;
1396 goto free_dup_buf;
1397 }
fd4abac5 1398
015c15e1 1399 spin_lock_bh(&txq->lock);
3598e177 1400
c2acea8e 1401 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 1402 spin_unlock_bh(&txq->lock);
3598e177 1403
6d8f6eeb 1404 IWL_ERR(trans, "No space in command queue\n");
0e781842 1405 iwl_op_mode_cmd_queue_full(trans->op_mode);
f4feb8ac
JB
1406 idx = -ENOSPC;
1407 goto free_dup_buf;
fd4abac5
TW
1408 }
1409
4ce7cc2b 1410 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
1411 out_cmd = txq->entries[idx].cmd;
1412 out_meta = &txq->entries[idx].meta;
c2acea8e 1413
8ce73f3a 1414 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1415 if (cmd->flags & CMD_WANT_SKB)
1416 out_meta->source = cmd;
fd4abac5 1417
4ce7cc2b 1418 /* set up the header */
fd4abac5 1419
4ce7cc2b 1420 out_cmd->hdr.cmd = cmd->id;
fd4abac5 1421 out_cmd->hdr.flags = 0;
cefeaa5f 1422 out_cmd->hdr.sequence =
c6f600fc 1423 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
cefeaa5f 1424 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
1425
1426 /* and copy the data that needs to be copied */
96791422 1427 cmd_pos = offsetof(struct iwl_device_cmd, payload);
8a964f44 1428 copy_size = sizeof(out_cmd->hdr);
1afbfb60 1429 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
4d075007 1430 int copy;
8a964f44 1431
cc904c71 1432 if (!cmd->len[i])
4ce7cc2b 1433 continue;
8a964f44 1434
8a964f44
JB
1435 /* copy everything if not nocopy/dup */
1436 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
4d075007 1437 IWL_HCMD_DFL_DUP))) {
8a964f44
JB
1438 copy = cmd->len[i];
1439
8a964f44
JB
1440 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1441 cmd_pos += copy;
1442 copy_size += copy;
4d075007
JB
1443 continue;
1444 }
1445
1446 /*
1447 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1448 * in total (for the scratchbuf handling), but copy up to what
1449 * we can fit into the payload for debug dump purposes.
1450 */
1451 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1452
1453 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1454 cmd_pos += copy;
1455
1456 /* However, treat copy_size the proper way, we need it below */
1457 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1458 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1459
1460 if (copy > cmd->len[i])
1461 copy = cmd->len[i];
1462 copy_size += copy;
8a964f44 1463 }
96791422
EG
1464 }
1465
d9fb6465 1466 IWL_DEBUG_HC(trans,
20d3b647 1467 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
990aa6d7 1468 get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
20d3b647
JB
1469 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
1470 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 1471
38c0f334
JB
1472 /* start the TFD with the scratchbuf */
1473 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1474 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1475 iwl_pcie_txq_build_tfd(trans, txq,
1476 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
6d6e68f8 1477 scratch_size, true);
38c0f334
JB
1478
1479 /* map first command fragment, if any remains */
1480 if (copy_size > scratch_size) {
1481 phys_addr = dma_map_single(trans->dev,
1482 ((u8 *)&out_cmd->hdr) + scratch_size,
1483 copy_size - scratch_size,
1484 DMA_TO_DEVICE);
1485 if (dma_mapping_error(trans->dev, phys_addr)) {
1486 iwl_pcie_tfd_unmap(trans, out_meta,
1487 &txq->tfds[q->write_ptr]);
1488 idx = -ENOMEM;
1489 goto out;
1490 }
8a964f44 1491
38c0f334 1492 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
6d6e68f8 1493 copy_size - scratch_size, false);
2c46f72e
JB
1494 }
1495
8a964f44 1496 /* map the remaining (adjusted) nocopy/dup fragments */
1afbfb60 1497 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44 1498 const void *data = cmddata[i];
f4feb8ac 1499
8a964f44 1500 if (!cmdlen[i])
4ce7cc2b 1501 continue;
f4feb8ac
JB
1502 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1503 IWL_HCMD_DFL_DUP)))
4ce7cc2b 1504 continue;
f4feb8ac
JB
1505 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1506 data = dup_buf;
1507 phys_addr = dma_map_single(trans->dev, (void *)data,
98891754 1508 cmdlen[i], DMA_TO_DEVICE);
1042db2a 1509 if (dma_mapping_error(trans->dev, phys_addr)) {
f02831be 1510 iwl_pcie_tfd_unmap(trans, out_meta,
98891754 1511 &txq->tfds[q->write_ptr]);
4ce7cc2b
JB
1512 idx = -ENOMEM;
1513 goto out;
1514 }
1515
6d6e68f8 1516 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
4ce7cc2b 1517 }
df833b1d 1518
afaf6b57 1519 out_meta->flags = cmd->flags;
f4feb8ac 1520 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
5d4185ae 1521 kzfree(txq->entries[idx].free_buf);
f4feb8ac 1522 txq->entries[idx].free_buf = dup_buf;
2c46f72e 1523
8a964f44 1524 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr);
df833b1d 1525
7c5ba4a8 1526 /* start timer if queue currently empty */
4cf677fd
EG
1527 if (q->read_ptr == q->write_ptr && txq->wd_timeout)
1528 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
7c5ba4a8 1529
b9439491 1530 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
7616f334 1531 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
804d4c5a
EP
1532 if (ret < 0) {
1533 idx = ret;
1534 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1535 goto out;
b9439491
EG
1536 }
1537
fd4abac5 1538 /* Increment and update queue's write index */
83f32a4b 1539 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
990aa6d7 1540 iwl_pcie_txq_inc_wr_ptr(trans, txq);
fd4abac5 1541
b9439491
EG
1542 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1543
2c46f72e 1544 out:
015c15e1 1545 spin_unlock_bh(&txq->lock);
f4feb8ac
JB
1546 free_dup_buf:
1547 if (idx < 0)
1548 kfree(dup_buf);
7bfedc59 1549 return idx;
fd4abac5
TW
1550}
1551
990aa6d7
EG
1552/*
1553 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
17b88929 1554 * @rxb: Rx buffer to reclaim
247c61d6
EG
1555 * @handler_status: return value of the handler of the command
1556 * (put in setup_rx_handlers)
17b88929
TW
1557 *
1558 * If an Rx buffer has an async callback associated with it the callback
1559 * will be executed. The attached skb (if present) will only be freed
1560 * if the callback returns 1
1561 */
990aa6d7
EG
1562void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1563 struct iwl_rx_cmd_buffer *rxb, int handler_status)
17b88929 1564{
2f301227 1565 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
1566 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1567 int txq_id = SEQ_TO_QUEUE(sequence);
1568 int index = SEQ_TO_INDEX(sequence);
17b88929 1569 int cmd_index;
c2acea8e
JB
1570 struct iwl_device_cmd *cmd;
1571 struct iwl_cmd_meta *meta;
8ad71bef 1572 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1573 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
1574
1575 /* If a Tx command is being handled and it isn't in the actual
1576 * command queue then there a command routing bug has been introduced
1577 * in the queue management code. */
c6f600fc 1578 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 1579 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
20d3b647
JB
1580 txq_id, trans_pcie->cmd_queue, sequence,
1581 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1582 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 1583 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 1584 return;
01ef9323 1585 }
17b88929 1586
2bfb5092 1587 spin_lock_bh(&txq->lock);
015c15e1 1588
4ce7cc2b 1589 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
1590 cmd = txq->entries[cmd_index].cmd;
1591 meta = &txq->entries[cmd_index].meta;
17b88929 1592
98891754 1593 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
c33de625 1594
17b88929 1595 /* Input error checking is done when commands are added to queue. */
c2acea8e 1596 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 1597 struct page *p = rxb_steal_page(rxb);
65b94a4a 1598
65b94a4a
JB
1599 meta->source->resp_pkt = pkt;
1600 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 1601 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 1602 meta->source->handler_status = handler_status;
247c61d6 1603 }
2624e96c 1604
f02831be 1605 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
17b88929 1606
c2acea8e 1607 if (!(meta->flags & CMD_ASYNC)) {
eb7ff77e 1608 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
05c89b91
WYG
1609 IWL_WARN(trans,
1610 "HCMD_ACTIVE already clear for command %s\n",
990aa6d7 1611 get_cmd_string(trans_pcie, cmd->hdr.cmd));
05c89b91 1612 }
eb7ff77e 1613 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6d8f6eeb 1614 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
990aa6d7 1615 get_cmd_string(trans_pcie, cmd->hdr.cmd));
f946b529 1616 wake_up(&trans_pcie->wait_command_queue);
17b88929 1617 }
3598e177 1618
dd487449 1619 meta->flags = 0;
3598e177 1620
2bfb5092 1621 spin_unlock_bh(&txq->lock);
17b88929 1622}
253a634c 1623
9439eac7 1624#define HOST_COMPLETE_TIMEOUT (2 * HZ)
253a634c 1625
f02831be
EG
1626static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1627 struct iwl_host_cmd *cmd)
253a634c 1628{
d9fb6465 1629 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1630 int ret;
1631
1632 /* An asynchronous command can not expect an SKB to be set. */
1633 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1634 return -EINVAL;
1635
f02831be 1636 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c 1637 if (ret < 0) {
721c32f7 1638 IWL_ERR(trans,
b36b110c 1639 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1640 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1641 return ret;
1642 }
1643 return 0;
1644}
1645
f02831be
EG
1646static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1647 struct iwl_host_cmd *cmd)
253a634c 1648{
8ad71bef 1649 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1650 int cmd_idx;
1651 int ret;
1652
6d8f6eeb 1653 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
990aa6d7 1654 get_cmd_string(trans_pcie, cmd->id));
253a634c 1655
eb7ff77e
AN
1656 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1657 &trans->status),
bcbb8c9c
JB
1658 "Command %s: a command is already active!\n",
1659 get_cmd_string(trans_pcie, cmd->id)))
2cc39c94 1660 return -EIO;
2cc39c94 1661
6d8f6eeb 1662 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
990aa6d7 1663 get_cmd_string(trans_pcie, cmd->id));
253a634c 1664
f02831be 1665 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c
EG
1666 if (cmd_idx < 0) {
1667 ret = cmd_idx;
eb7ff77e 1668 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
721c32f7 1669 IWL_ERR(trans,
b36b110c 1670 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1671 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1672 return ret;
1673 }
1674
b9439491
EG
1675 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1676 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1677 &trans->status),
1678 HOST_COMPLETE_TIMEOUT);
253a634c 1679 if (!ret) {
6dde8c48
JB
1680 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1681 struct iwl_queue *q = &txq->q;
d10630af 1682
6dde8c48
JB
1683 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1684 get_cmd_string(trans_pcie, cmd->id),
1685 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
253a634c 1686
6dde8c48
JB
1687 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1688 q->read_ptr, q->write_ptr);
d10630af 1689
eb7ff77e 1690 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6dde8c48
JB
1691 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1692 get_cmd_string(trans_pcie, cmd->id));
1693 ret = -ETIMEDOUT;
42550a53 1694
4c9706dc 1695 iwl_force_nmi(trans);
2a988e98 1696 iwl_trans_fw_error(trans);
42550a53 1697
6dde8c48 1698 goto cancel;
253a634c
EG
1699 }
1700
eb7ff77e 1701 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
d18aa87f 1702 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
990aa6d7 1703 get_cmd_string(trans_pcie, cmd->id));
b656fa33 1704 dump_stack();
d18aa87f
JB
1705 ret = -EIO;
1706 goto cancel;
1707 }
1708
1094fa26 1709 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1710 test_bit(STATUS_RFKILL, &trans->status)) {
f946b529
EG
1711 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1712 ret = -ERFKILL;
1713 goto cancel;
1714 }
1715
65b94a4a 1716 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 1717 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
990aa6d7 1718 get_cmd_string(trans_pcie, cmd->id));
253a634c
EG
1719 ret = -EIO;
1720 goto cancel;
1721 }
1722
1723 return 0;
1724
1725cancel:
1726 if (cmd->flags & CMD_WANT_SKB) {
1727 /*
1728 * Cancel the CMD_WANT_SKB flag for the cmd in the
1729 * TX cmd queue. Otherwise in case the cmd comes
1730 * in later, it will possibly set an invalid
1731 * address (cmd->meta.source).
1732 */
bf8440e6
JB
1733 trans_pcie->txq[trans_pcie->cmd_queue].
1734 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 1735 }
9cac4943 1736
65b94a4a
JB
1737 if (cmd->resp_pkt) {
1738 iwl_free_resp(cmd);
1739 cmd->resp_pkt = NULL;
253a634c
EG
1740 }
1741
1742 return ret;
1743}
1744
f02831be 1745int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 1746{
4f59334b 1747 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1748 test_bit(STATUS_RFKILL, &trans->status)) {
754d7d9e
EG
1749 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1750 cmd->id);
f946b529 1751 return -ERFKILL;
754d7d9e 1752 }
f946b529 1753
253a634c 1754 if (cmd->flags & CMD_ASYNC)
f02831be 1755 return iwl_pcie_send_hcmd_async(trans, cmd);
253a634c 1756
f946b529 1757 /* We still can fail on RFKILL that can be asserted while we wait */
f02831be 1758 return iwl_pcie_send_hcmd_sync(trans, cmd);
253a634c
EG
1759}
1760
f02831be
EG
1761int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1762 struct iwl_device_cmd *dev_cmd, int txq_id)
a0eaad71 1763{
8ad71bef 1764 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
f02831be
EG
1765 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1766 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1767 struct iwl_cmd_meta *out_meta;
1768 struct iwl_txq *txq;
1769 struct iwl_queue *q;
38c0f334
JB
1770 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1771 void *tb1_addr;
1772 u16 len, tb1_len, tb2_len;
ea68f460 1773 bool wait_write_ptr;
f02831be
EG
1774 __le16 fc = hdr->frame_control;
1775 u8 hdr_len = ieee80211_hdrlen(fc);
68972c46 1776 u16 wifi_seq;
f02831be
EG
1777
1778 txq = &trans_pcie->txq[txq_id];
1779 q = &txq->q;
a0eaad71 1780
961de6a5
JB
1781 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1782 "TX on unused queue %d\n", txq_id))
f02831be 1783 return -EINVAL;
39644e9a 1784
f02831be 1785 spin_lock(&txq->lock);
015c15e1 1786
f02831be
EG
1787 /* In AGG mode, the index in the ring must correspond to the WiFi
1788 * sequence number. This is a HW requirements to help the SCD to parse
1789 * the BA.
1790 * Check here that the packets are in the right place on the ring.
1791 */
9a886586 1792 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1092b9bc 1793 WARN_ONCE(txq->ampdu &&
68972c46 1794 (wifi_seq & 0xff) != q->write_ptr,
f02831be
EG
1795 "Q: %d WiFi Seq %d tfdNum %d",
1796 txq_id, wifi_seq, q->write_ptr);
f02831be
EG
1797
1798 /* Set up driver data for this TFD */
1799 txq->entries[q->write_ptr].skb = skb;
1800 txq->entries[q->write_ptr].cmd = dev_cmd;
1801
f02831be
EG
1802 dev_cmd->hdr.sequence =
1803 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1804 INDEX_TO_SEQ(q->write_ptr)));
1805
38c0f334
JB
1806 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1807 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1808 offsetof(struct iwl_tx_cmd, scratch);
1809
1810 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1811 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1812
f02831be
EG
1813 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1814 out_meta = &txq->entries[q->write_ptr].meta;
a0eaad71 1815
f02831be 1816 /*
38c0f334
JB
1817 * The second TB (tb1) points to the remainder of the TX command
1818 * and the 802.11 header - dword aligned size
1819 * (This calculation modifies the TX command, so do it before the
1820 * setup of the first TB)
f02831be 1821 */
38c0f334
JB
1822 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1823 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
1092b9bc 1824 tb1_len = ALIGN(len, 4);
f02831be
EG
1825
1826 /* Tell NIC about any 2-byte padding after MAC header */
38c0f334 1827 if (tb1_len != len)
f02831be
EG
1828 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1829
38c0f334
JB
1830 /* The first TB points to the scratchbuf data - min_copy bytes */
1831 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1832 IWL_HCMD_SCRATCHBUF_SIZE);
1833 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
6d6e68f8 1834 IWL_HCMD_SCRATCHBUF_SIZE, true);
f02831be 1835
38c0f334
JB
1836 /* there must be data left over for TB1 or this code must be changed */
1837 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1838
1839 /* map the data for TB1 */
1840 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1841 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1842 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
1843 goto out_err;
6d6e68f8 1844 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
a0eaad71 1845
38c0f334
JB
1846 /*
1847 * Set up TFD's third entry to point directly to remainder
1848 * of skb, if any (802.11 null frames have no payload).
1849 */
1850 tb2_len = skb->len - hdr_len;
1851 if (tb2_len > 0) {
1852 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1853 skb->data + hdr_len,
1854 tb2_len, DMA_TO_DEVICE);
1855 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1856 iwl_pcie_tfd_unmap(trans, out_meta,
1857 &txq->tfds[q->write_ptr]);
f02831be
EG
1858 goto out_err;
1859 }
6d6e68f8 1860 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
f02831be 1861 }
a0eaad71 1862
f02831be
EG
1863 /* Set up entry for this TFD in Tx byte-count array */
1864 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
a0eaad71 1865
f02831be
EG
1866 trace_iwlwifi_dev_tx(trans->dev, skb,
1867 &txq->tfds[txq->q.write_ptr],
1868 sizeof(struct iwl_tfd),
38c0f334
JB
1869 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1870 skb->data + hdr_len, tb2_len);
f02831be 1871 trace_iwlwifi_dev_tx_data(trans->dev, skb,
38c0f334
JB
1872 skb->data + hdr_len, tb2_len);
1873
ea68f460 1874 wait_write_ptr = ieee80211_has_morefrags(fc);
7c5ba4a8 1875
f02831be 1876 /* start timer if queue currently empty */
7616f334 1877 if (q->read_ptr == q->write_ptr) {
aecdc63d
EG
1878 if (txq->wd_timeout) {
1879 /*
1880 * If the TXQ is active, then set the timer, if not,
1881 * set the timer in remainder so that the timer will
1882 * be armed with the right value when the station will
1883 * wake up.
1884 */
1885 if (!txq->frozen)
1886 mod_timer(&txq->stuck_timer,
1887 jiffies + txq->wd_timeout);
1888 else
1889 txq->frozen_expiry_remainder = txq->wd_timeout;
1890 }
7616f334
EP
1891 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
1892 iwl_trans_pcie_ref(trans);
1893 }
f02831be
EG
1894
1895 /* Tell device the write index *just past* this latest filled TFD */
83f32a4b 1896 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
ea68f460
JB
1897 if (!wait_write_ptr)
1898 iwl_pcie_txq_inc_wr_ptr(trans, txq);
f02831be
EG
1899
1900 /*
1901 * At this point the frame is "transmitted" successfully
43aa616f 1902 * and we will get a TX status notification eventually.
f02831be
EG
1903 */
1904 if (iwl_queue_space(q) < q->high_mark) {
ea68f460 1905 if (wait_write_ptr)
f02831be 1906 iwl_pcie_txq_inc_wr_ptr(trans, txq);
ea68f460 1907 else
f02831be 1908 iwl_stop_queue(trans, txq);
f02831be
EG
1909 }
1910 spin_unlock(&txq->lock);
1911 return 0;
1912out_err:
1913 spin_unlock(&txq->lock);
1914 return -1;
a0eaad71 1915}