Removed legacy WIRELESS_EXT checks from ipw2200.c
[linux-2.6-block.git] / drivers / net / wireless / ipw2200.h
CommitLineData
43f66a6c 1/******************************************************************************
bf79451e 2
a0e04ab3 3 Copyright(c) 2003 - 2005 Intel Corporation. All rights reserved.
bf79451e
JG
4
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
43f66a6c 7 published by the Free Software Foundation.
bf79451e
JG
8
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
43f66a6c 12 more details.
bf79451e 13
43f66a6c 14 You should have received a copy of the GNU General Public License along with
bf79451e 15 this program; if not, write to the Free Software Foundation, Inc., 59
43f66a6c 16 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
bf79451e 17
43f66a6c
JK
18 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
bf79451e 20
43f66a6c
JK
21 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/config.h>
35#include <linux/init.h>
36
37#include <linux/version.h>
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/ethtool.h>
41#include <linux/skbuff.h>
42#include <linux/etherdevice.h>
43#include <linux/delay.h>
44#include <linux/random.h>
843684a2 45#include <linux/dma-mapping.h>
43f66a6c
JK
46
47#include <linux/firmware.h>
48#include <linux/wireless.h>
3da54c5b 49#include <linux/dma-mapping.h>
43f66a6c
JK
50#include <asm/io.h>
51
52#include <net/ieee80211.h>
24a47dbd 53#include <net/ieee80211_radiotap.h>
43f66a6c
JK
54
55#define DRV_NAME "ipw2200"
56
57#include <linux/workqueue.h>
58
43f66a6c 59/* Authentication and Association States */
0edd5b44 60enum connection_manager_assoc_states {
43f66a6c
JK
61 CMAS_INIT = 0,
62 CMAS_TX_AUTH_SEQ_1,
63 CMAS_RX_AUTH_SEQ_2,
64 CMAS_AUTH_SEQ_1_PASS,
65 CMAS_AUTH_SEQ_1_FAIL,
66 CMAS_TX_AUTH_SEQ_3,
67 CMAS_RX_AUTH_SEQ_4,
68 CMAS_AUTH_SEQ_2_PASS,
69 CMAS_AUTH_SEQ_2_FAIL,
70 CMAS_AUTHENTICATED,
71 CMAS_TX_ASSOC,
72 CMAS_RX_ASSOC_RESP,
73 CMAS_ASSOCIATED,
74 CMAS_LAST
75};
76
43f66a6c
JK
77#define IPW_WAIT (1<<0)
78#define IPW_QUIET (1<<1)
79#define IPW_ROAMING (1<<2)
80
81#define IPW_POWER_MODE_CAM 0x00 //(always on)
82#define IPW_POWER_INDEX_1 0x01
83#define IPW_POWER_INDEX_2 0x02
84#define IPW_POWER_INDEX_3 0x03
85#define IPW_POWER_INDEX_4 0x04
86#define IPW_POWER_INDEX_5 0x05
87#define IPW_POWER_AC 0x06
88#define IPW_POWER_BATTERY 0x07
89#define IPW_POWER_LIMIT 0x07
90#define IPW_POWER_MASK 0x0F
91#define IPW_POWER_ENABLED 0x10
92#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
93
94#define IPW_CMD_HOST_COMPLETE 2
95#define IPW_CMD_POWER_DOWN 4
96#define IPW_CMD_SYSTEM_CONFIG 6
97#define IPW_CMD_MULTICAST_ADDRESS 7
98#define IPW_CMD_SSID 8
99#define IPW_CMD_ADAPTER_ADDRESS 11
100#define IPW_CMD_PORT_TYPE 12
101#define IPW_CMD_RTS_THRESHOLD 15
102#define IPW_CMD_FRAG_THRESHOLD 16
103#define IPW_CMD_POWER_MODE 17
104#define IPW_CMD_WEP_KEY 18
105#define IPW_CMD_TGI_TX_KEY 19
106#define IPW_CMD_SCAN_REQUEST 20
107#define IPW_CMD_ASSOCIATE 21
108#define IPW_CMD_SUPPORTED_RATES 22
109#define IPW_CMD_SCAN_ABORT 23
110#define IPW_CMD_TX_FLUSH 24
111#define IPW_CMD_QOS_PARAMETERS 25
112#define IPW_CMD_SCAN_REQUEST_EXT 26
113#define IPW_CMD_DINO_CONFIG 30
114#define IPW_CMD_RSN_CAPABILITIES 31
115#define IPW_CMD_RX_KEY 32
116#define IPW_CMD_CARD_DISABLE 33
117#define IPW_CMD_SEED_NUMBER 34
118#define IPW_CMD_TX_POWER 35
119#define IPW_CMD_COUNTRY_INFO 36
120#define IPW_CMD_AIRONET_INFO 37
121#define IPW_CMD_AP_TX_POWER 38
122#define IPW_CMD_CCKM_INFO 39
123#define IPW_CMD_CCX_VER_INFO 40
124#define IPW_CMD_SET_CALIBRATION 41
125#define IPW_CMD_SENSITIVITY_CALIB 42
126#define IPW_CMD_RETRY_LIMIT 51
127#define IPW_CMD_IPW_PRE_POWER_DOWN 58
128#define IPW_CMD_VAP_BEACON_TEMPLATE 60
129#define IPW_CMD_VAP_DTIM_PERIOD 61
130#define IPW_CMD_EXT_SUPPORTED_RATES 62
131#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
132#define IPW_CMD_VAP_QUIET_INTERVALS 64
133#define IPW_CMD_VAP_CHANNEL_SWITCH 65
134#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
135#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
136#define IPW_CMD_VAP_CF_PARAM_SET 68
137#define IPW_CMD_VAP_SET_BEACONING_STATE 69
138#define IPW_CMD_MEASUREMENT 80
139#define IPW_CMD_POWER_CAPABILITY 81
140#define IPW_CMD_SUPPORTED_CHANNELS 82
141#define IPW_CMD_TPC_REPORT 83
142#define IPW_CMD_WME_INFO 84
143#define IPW_CMD_PRODUCTION_COMMAND 85
144#define IPW_CMD_LINKSYS_EOU_INFO 90
145
146#define RFD_SIZE 4
147#define NUM_TFD_CHUNKS 6
148
149#define TX_QUEUE_SIZE 32
150#define RX_QUEUE_SIZE 32
151
152#define DINO_CMD_WEP_KEY 0x08
153#define DINO_CMD_TX 0x0B
154#define DCT_ANTENNA_A 0x01
155#define DCT_ANTENNA_B 0x02
156
157#define IPW_A_MODE 0
158#define IPW_B_MODE 1
159#define IPW_G_MODE 2
160
bf79451e
JG
161/*
162 * TX Queue Flag Definitions
43f66a6c
JK
163 */
164
b095c381
JK
165/* tx wep key definition */
166#define DCT_WEP_KEY_NOT_IMMIDIATE 0x00
167#define DCT_WEP_KEY_64Bit 0x40
168#define DCT_WEP_KEY_128Bit 0x80
169#define DCT_WEP_KEY_128bitIV 0xC0
170#define DCT_WEP_KEY_SIZE_MASK 0xC0
171
172#define DCT_WEP_KEY_INDEX_MASK 0x0F
173#define DCT_WEP_INDEX_USE_IMMEDIATE 0x20
174
43f66a6c 175/* abort attempt if mgmt frame is rx'd */
bf79451e
JG
176#define DCT_FLAG_ABORT_MGMT 0x01
177
43f66a6c
JK
178/* require CTS */
179#define DCT_FLAG_CTS_REQUIRED 0x02
180
181/* use short preamble */
ea2b26e0
JK
182#define DCT_FLAG_LONG_PREAMBLE 0x00
183#define DCT_FLAG_SHORT_PREAMBLE 0x04
43f66a6c
JK
184
185/* RTS/CTS first */
186#define DCT_FLAG_RTS_REQD 0x08
187
188/* dont calculate duration field */
189#define DCT_FLAG_DUR_SET 0x10
190
191/* even if MAC WEP set (allows pre-encrypt) */
192#define DCT_FLAG_NO_WEP 0x20
8d45ff7d 193
43f66a6c
JK
194/* overwrite TSF field */
195#define DCT_FLAG_TSF_REQD 0x40
196
197/* ACK rx is expected to follow */
bf79451e 198#define DCT_FLAG_ACK_REQD 0x80
43f66a6c 199
b095c381 200/* TX flags extension */
43f66a6c
JK
201#define DCT_FLAG_EXT_MODE_CCK 0x01
202#define DCT_FLAG_EXT_MODE_OFDM 0x00
203
b095c381
JK
204#define DCT_FLAG_EXT_SECURITY_WEP 0x00
205#define DCT_FLAG_EXT_SECURITY_NO DCT_FLAG_EXT_SECURITY_WEP
206#define DCT_FLAG_EXT_SECURITY_CKIP 0x04
207#define DCT_FLAG_EXT_SECURITY_CCM 0x08
208#define DCT_FLAG_EXT_SECURITY_TKIP 0x0C
209#define DCT_FLAG_EXT_SECURITY_MASK 0x0C
210
211#define DCT_FLAG_EXT_QOS_ENABLED 0x10
212
213#define DCT_FLAG_EXT_HC_NO_SIFS_PIFS 0x00
214#define DCT_FLAG_EXT_HC_SIFS 0x20
215#define DCT_FLAG_EXT_HC_PIFS 0x40
216
43f66a6c
JK
217#define TX_RX_TYPE_MASK 0xFF
218#define TX_FRAME_TYPE 0x00
219#define TX_HOST_COMMAND_TYPE 0x01
220#define RX_FRAME_TYPE 0x09
221#define RX_HOST_NOTIFICATION_TYPE 0x03
222#define RX_HOST_CMD_RESPONSE_TYPE 0x04
223#define RX_TX_FRAME_RESPONSE_TYPE 0x05
224#define TFD_NEED_IRQ_MASK 0x04
225
226#define HOST_CMD_DINO_CONFIG 30
227
228#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
229#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
230#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
231#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
232#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
233#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
234#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
235#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
236#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
237#define HOST_NOTIFICATION_TX_STATUS 19
238#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
239#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
240#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
241#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
242#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
243#define HOST_NOTIFICATION_NOISE_STATS 25
bf79451e 244#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
43f66a6c
JK
245#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
246
247#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
d2021cb4 248#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 24
43f66a6c 249#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
bf79451e 250#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
43f66a6c
JK
251
252#define MACADRR_BYTE_LEN 6
253
254#define DCR_TYPE_AP 0x01
255#define DCR_TYPE_WLAP 0x02
256#define DCR_TYPE_MU_ESS 0x03
257#define DCR_TYPE_MU_IBSS 0x04
258#define DCR_TYPE_MU_PIBSS 0x05
259#define DCR_TYPE_SNIFFER 0x06
260#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
261
b095c381
JK
262/* QoS definitions */
263
264#define CW_MIN_OFDM 15
265#define CW_MAX_OFDM 1023
266#define CW_MIN_CCK 31
267#define CW_MAX_CCK 1023
268
269#define QOS_TX0_CW_MIN_OFDM CW_MIN_OFDM
270#define QOS_TX1_CW_MIN_OFDM CW_MIN_OFDM
271#define QOS_TX2_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
272#define QOS_TX3_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 4 - 1 )
273
274#define QOS_TX0_CW_MIN_CCK CW_MIN_CCK
275#define QOS_TX1_CW_MIN_CCK CW_MIN_CCK
276#define QOS_TX2_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
277#define QOS_TX3_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 4 - 1 )
278
279#define QOS_TX0_CW_MAX_OFDM CW_MAX_OFDM
280#define QOS_TX1_CW_MAX_OFDM CW_MAX_OFDM
281#define QOS_TX2_CW_MAX_OFDM CW_MIN_OFDM
282#define QOS_TX3_CW_MAX_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
283
284#define QOS_TX0_CW_MAX_CCK CW_MAX_CCK
285#define QOS_TX1_CW_MAX_CCK CW_MAX_CCK
286#define QOS_TX2_CW_MAX_CCK CW_MIN_CCK
287#define QOS_TX3_CW_MAX_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
288
289#define QOS_TX0_AIFS (3 - QOS_AIFSN_MIN_VALUE)
290#define QOS_TX1_AIFS (7 - QOS_AIFSN_MIN_VALUE)
291#define QOS_TX2_AIFS (2 - QOS_AIFSN_MIN_VALUE)
292#define QOS_TX3_AIFS (2 - QOS_AIFSN_MIN_VALUE)
293
294#define QOS_TX0_ACM 0
295#define QOS_TX1_ACM 0
296#define QOS_TX2_ACM 0
297#define QOS_TX3_ACM 0
298
299#define QOS_TX0_TXOP_LIMIT_CCK 0
300#define QOS_TX1_TXOP_LIMIT_CCK 0
301#define QOS_TX2_TXOP_LIMIT_CCK 6016
302#define QOS_TX3_TXOP_LIMIT_CCK 3264
303
304#define QOS_TX0_TXOP_LIMIT_OFDM 0
305#define QOS_TX1_TXOP_LIMIT_OFDM 0
306#define QOS_TX2_TXOP_LIMIT_OFDM 3008
307#define QOS_TX3_TXOP_LIMIT_OFDM 1504
308
309#define DEF_TX0_CW_MIN_OFDM CW_MIN_OFDM
310#define DEF_TX1_CW_MIN_OFDM CW_MIN_OFDM
311#define DEF_TX2_CW_MIN_OFDM CW_MIN_OFDM
312#define DEF_TX3_CW_MIN_OFDM CW_MIN_OFDM
313
314#define DEF_TX0_CW_MIN_CCK CW_MIN_CCK
315#define DEF_TX1_CW_MIN_CCK CW_MIN_CCK
316#define DEF_TX2_CW_MIN_CCK CW_MIN_CCK
317#define DEF_TX3_CW_MIN_CCK CW_MIN_CCK
318
319#define DEF_TX0_CW_MAX_OFDM CW_MAX_OFDM
320#define DEF_TX1_CW_MAX_OFDM CW_MAX_OFDM
321#define DEF_TX2_CW_MAX_OFDM CW_MAX_OFDM
322#define DEF_TX3_CW_MAX_OFDM CW_MAX_OFDM
323
324#define DEF_TX0_CW_MAX_CCK CW_MAX_CCK
325#define DEF_TX1_CW_MAX_CCK CW_MAX_CCK
326#define DEF_TX2_CW_MAX_CCK CW_MAX_CCK
327#define DEF_TX3_CW_MAX_CCK CW_MAX_CCK
328
329#define DEF_TX0_AIFS 0
330#define DEF_TX1_AIFS 0
331#define DEF_TX2_AIFS 0
332#define DEF_TX3_AIFS 0
333
334#define DEF_TX0_ACM 0
335#define DEF_TX1_ACM 0
336#define DEF_TX2_ACM 0
337#define DEF_TX3_ACM 0
338
339#define DEF_TX0_TXOP_LIMIT_CCK 0
340#define DEF_TX1_TXOP_LIMIT_CCK 0
341#define DEF_TX2_TXOP_LIMIT_CCK 0
342#define DEF_TX3_TXOP_LIMIT_CCK 0
343
344#define DEF_TX0_TXOP_LIMIT_OFDM 0
345#define DEF_TX1_TXOP_LIMIT_OFDM 0
346#define DEF_TX2_TXOP_LIMIT_OFDM 0
347#define DEF_TX3_TXOP_LIMIT_OFDM 0
348
349#define QOS_QOS_SETS 3
350#define QOS_PARAM_SET_ACTIVE 0
351#define QOS_PARAM_SET_DEF_CCK 1
352#define QOS_PARAM_SET_DEF_OFDM 2
353
354#define CTRL_QOS_NO_ACK (0x0020)
355
356#define IPW_TX_QUEUE_1 1
357#define IPW_TX_QUEUE_2 2
358#define IPW_TX_QUEUE_3 3
359#define IPW_TX_QUEUE_4 4
360
361/* QoS sturctures */
362struct ipw_qos_info {
363 int qos_enable;
364 struct ieee80211_qos_parameters *def_qos_parm_OFDM;
365 struct ieee80211_qos_parameters *def_qos_parm_CCK;
366 u32 burst_duration_CCK;
367 u32 burst_duration_OFDM;
368 u16 qos_no_ack_mask;
369 int burst_enable;
370};
371
372/**************************************************************/
43f66a6c
JK
373/**
374 * Generic queue structure
bf79451e 375 *
43f66a6c
JK
376 * Contains common data for Rx and Tx queues
377 */
378struct clx2_queue {
0edd5b44
JG
379 int n_bd; /**< number of BDs in this queue */
380 int first_empty; /**< 1-st empty entry (index) */
381 int last_used; /**< last used entry (index) */
382 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
383 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
384 dma_addr_t dma_addr; /**< physical addr for BD's */
385 int low_mark; /**< low watermark, resume queue if free space more than this */
386 int high_mark; /**< high watermark, stop queue if free space less than this */
43f66a6c
JK
387} __attribute__ ((packed));
388
0edd5b44 389struct machdr32 {
43f66a6c 390 u16 frame_ctl;
0edd5b44
JG
391 u16 duration; // watch out for endians!
392 u8 addr1[MACADRR_BYTE_LEN];
393 u8 addr2[MACADRR_BYTE_LEN];
394 u8 addr3[MACADRR_BYTE_LEN];
395 u16 seq_ctrl; // more endians!
396 u8 addr4[MACADRR_BYTE_LEN];
43f66a6c 397 u16 qos_ctrl;
0edd5b44 398} __attribute__ ((packed));
43f66a6c 399
0edd5b44 400struct machdr30 {
43f66a6c 401 u16 frame_ctl;
0edd5b44
JG
402 u16 duration; // watch out for endians!
403 u8 addr1[MACADRR_BYTE_LEN];
404 u8 addr2[MACADRR_BYTE_LEN];
405 u8 addr3[MACADRR_BYTE_LEN];
406 u16 seq_ctrl; // more endians!
407 u8 addr4[MACADRR_BYTE_LEN];
408} __attribute__ ((packed));
409
410struct machdr26 {
43f66a6c 411 u16 frame_ctl;
0edd5b44
JG
412 u16 duration; // watch out for endians!
413 u8 addr1[MACADRR_BYTE_LEN];
414 u8 addr2[MACADRR_BYTE_LEN];
415 u8 addr3[MACADRR_BYTE_LEN];
416 u16 seq_ctrl; // more endians!
43f66a6c 417 u16 qos_ctrl;
0edd5b44 418} __attribute__ ((packed));
43f66a6c 419
0edd5b44 420struct machdr24 {
43f66a6c 421 u16 frame_ctl;
0edd5b44
JG
422 u16 duration; // watch out for endians!
423 u8 addr1[MACADRR_BYTE_LEN];
424 u8 addr2[MACADRR_BYTE_LEN];
425 u8 addr3[MACADRR_BYTE_LEN];
426 u16 seq_ctrl; // more endians!
427} __attribute__ ((packed));
43f66a6c
JK
428
429// TX TFD with 32 byte MAC Header
0edd5b44
JG
430struct tx_tfd_32 {
431 struct machdr32 mchdr; // 32
432 u32 uivplaceholder[2]; // 8
433} __attribute__ ((packed));
43f66a6c
JK
434
435// TX TFD with 30 byte MAC Header
0edd5b44
JG
436struct tx_tfd_30 {
437 struct machdr30 mchdr; // 30
438 u8 reserved[2]; // 2
439 u32 uivplaceholder[2]; // 8
440} __attribute__ ((packed));
43f66a6c
JK
441
442// tx tfd with 26 byte mac header
0edd5b44
JG
443struct tx_tfd_26 {
444 struct machdr26 mchdr; // 26
445 u8 reserved1[2]; // 2
446 u32 uivplaceholder[2]; // 8
447 u8 reserved2[4]; // 4
448} __attribute__ ((packed));
43f66a6c
JK
449
450// tx tfd with 24 byte mac header
0edd5b44
JG
451struct tx_tfd_24 {
452 struct machdr24 mchdr; // 24
453 u32 uivplaceholder[2]; // 8
454 u8 reserved[8]; // 8
455} __attribute__ ((packed));
43f66a6c
JK
456
457#define DCT_WEP_KEY_FIELD_LENGTH 16
458
0edd5b44 459struct tfd_command {
43f66a6c
JK
460 u8 index;
461 u8 length;
462 u16 reserved;
463 u8 payload[0];
0edd5b44 464} __attribute__ ((packed));
43f66a6c
JK
465
466struct tfd_data {
467 /* Header */
468 u32 work_area_ptr;
0edd5b44 469 u8 station_number; /* 0 for BSS */
43f66a6c
JK
470 u8 reserved1;
471 u16 reserved2;
472
473 /* Tx Parameters */
474 u8 cmd_id;
bf79451e
JG
475 u8 seq_num;
476 u16 len;
43f66a6c
JK
477 u8 priority;
478 u8 tx_flags;
479 u8 tx_flags_ext;
480 u8 key_index;
481 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
482 u8 rate;
483 u8 antenna;
484 u16 next_packet_duration;
bf79451e 485 u16 next_frag_len;
0edd5b44 486 u16 back_off_counter; //////txop;
43f66a6c 487 u8 retrylimit;
bf79451e 488 u16 cwcurrent;
43f66a6c
JK
489 u8 reserved3;
490
491 /* 802.11 MAC Header */
0edd5b44 492 union {
43f66a6c
JK
493 struct tx_tfd_24 tfd_24;
494 struct tx_tfd_26 tfd_26;
495 struct tx_tfd_30 tfd_30;
496 struct tx_tfd_32 tfd_32;
497 } tfd;
498
499 /* Payload DMA info */
500 u32 num_chunks;
501 u32 chunk_ptr[NUM_TFD_CHUNKS];
502 u16 chunk_len[NUM_TFD_CHUNKS];
503} __attribute__ ((packed));
504
0edd5b44 505struct txrx_control_flags {
43f66a6c
JK
506 u8 message_type;
507 u8 rx_seq_num;
508 u8 control_bits;
509 u8 reserved;
510} __attribute__ ((packed));
511
512#define TFD_SIZE 128
513#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
514
0edd5b44 515struct tfd_frame {
43f66a6c
JK
516 struct txrx_control_flags control_flags;
517 union {
518 struct tfd_data data;
519 struct tfd_command cmd;
520 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
521 } u;
0edd5b44 522} __attribute__ ((packed));
43f66a6c 523
0edd5b44 524typedef void destructor_func(const void *);
43f66a6c
JK
525
526/**
527 * Tx Queue for DMA. Queue consists of circular buffer of
528 * BD's and required locking structures.
529 */
530struct clx2_tx_queue {
531 struct clx2_queue q;
0edd5b44 532 struct tfd_frame *bd;
43f66a6c
JK
533 struct ieee80211_txb **txb;
534};
535
536/*
537 * RX related structures and functions
538 */
539#define RX_FREE_BUFFERS 32
540#define RX_LOW_WATERMARK 8
541
a613bffd
JK
542#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
543#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
544#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
43f66a6c
JK
545
546// Used for passing to driver number of successes and failures per rate
0edd5b44 547struct rate_histogram {
43f66a6c
JK
548 union {
549 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
550 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
551 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
552 } success;
553 union {
554 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
555 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
556 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
557 } failed;
558} __attribute__ ((packed));
559
bf79451e 560/* statistics command response */
43f66a6c
JK
561struct ipw_cmd_stats {
562 u8 cmd_id;
563 u8 seq_num;
bf79451e
JG
564 u16 good_sfd;
565 u16 bad_plcp;
566 u16 wrong_bssid;
567 u16 valid_mpdu;
568 u16 bad_mac_header;
569 u16 reserved_frame_types;
570 u16 rx_ina;
571 u16 bad_crc32;
572 u16 invalid_cts;
573 u16 invalid_acks;
574 u16 long_distance_ina_fina;
43f66a6c 575 u16 dsp_silence_unreachable;
bf79451e
JG
576 u16 accumulated_rssi;
577 u16 rx_ovfl_frame_tossed;
43f66a6c
JK
578 u16 rssi_silence_threshold;
579 u16 rx_ovfl_frame_supplied;
bf79451e
JG
580 u16 last_rx_frame_signal;
581 u16 last_rx_frame_noise;
582 u16 rx_autodetec_no_ofdm;
43f66a6c
JK
583 u16 rx_autodetec_no_barker;
584 u16 reserved;
585} __attribute__ ((packed));
586
587struct notif_channel_result {
588 u8 channel_num;
589 struct ipw_cmd_stats stats;
590 u8 uReserved;
591} __attribute__ ((packed));
592
593struct notif_scan_complete {
594 u8 scan_type;
595 u8 num_channels;
596 u8 status;
597 u8 reserved;
0edd5b44 598} __attribute__ ((packed));
43f66a6c
JK
599
600struct notif_frag_length {
601 u16 frag_length;
602 u16 reserved;
0edd5b44 603} __attribute__ ((packed));
43f66a6c
JK
604
605struct notif_beacon_state {
606 u32 state;
607 u32 number;
608} __attribute__ ((packed));
609
610struct notif_tgi_tx_key {
611 u8 key_state;
612 u8 security_type;
613 u8 station_index;
614 u8 reserved;
615} __attribute__ ((packed));
616
617struct notif_link_deterioration {
618 struct ipw_cmd_stats stats;
619 u8 rate;
620 u8 modulation;
621 struct rate_histogram histogram;
622 u8 reserved1;
623 u16 reserved2;
624} __attribute__ ((packed));
625
626struct notif_association {
627 u8 state;
628} __attribute__ ((packed));
629
630struct notif_authenticate {
631 u8 state;
632 struct machdr24 addr;
633 u16 status;
634} __attribute__ ((packed));
635
43f66a6c
JK
636struct notif_calibration {
637 u8 data[104];
638} __attribute__ ((packed));
639
640struct notif_noise {
641 u32 value;
642} __attribute__ ((packed));
643
644struct ipw_rx_notification {
645 u8 reserved[8];
646 u8 subtype;
647 u8 flags;
648 u16 size;
649 union {
650 struct notif_association assoc;
651 struct notif_authenticate auth;
652 struct notif_channel_result channel_result;
653 struct notif_scan_complete scan_complete;
654 struct notif_frag_length frag_len;
655 struct notif_beacon_state beacon_state;
656 struct notif_tgi_tx_key tgi_tx_key;
657 struct notif_link_deterioration link_deterioration;
658 struct notif_calibration calibration;
659 struct notif_noise noise;
660 u8 raw[0];
661 } u;
662} __attribute__ ((packed));
663
664struct ipw_rx_frame {
bf79451e 665 u32 reserved1;
0edd5b44
JG
666 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
667 u8 received_channel; // The channel that this frame was received on.
668 // Note that for .11b this does not have to be
669 // the same as the channel that it was sent.
670 // Filled by LMAC
43f66a6c
JK
671 u8 frameStatus;
672 u8 rate;
673 u8 rssi;
674 u8 agc;
675 u8 rssi_dbm;
676 u16 signal;
677 u16 noise;
678 u8 antennaAndPhy;
0edd5b44
JG
679 u8 control; // control bit should be on in bg
680 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
681 // is identical)
682 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
43f66a6c
JK
683 u16 length;
684 u8 data[0];
685} __attribute__ ((packed));
bf79451e 686
43f66a6c
JK
687struct ipw_rx_header {
688 u8 message_type;
689 u8 rx_seq_num;
690 u8 control_bits;
691 u8 reserved;
692} __attribute__ ((packed));
693
0edd5b44 694struct ipw_rx_packet {
43f66a6c
JK
695 struct ipw_rx_header header;
696 union {
697 struct ipw_rx_frame frame;
698 struct ipw_rx_notification notification;
699 } u;
700} __attribute__ ((packed));
701
702#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
afbf30a2
JK
703#define IPW_RX_FRAME_SIZE (unsigned int)(sizeof(struct ipw_rx_header) + \
704 sizeof(struct ipw_rx_frame))
43f66a6c
JK
705
706struct ipw_rx_mem_buffer {
707 dma_addr_t dma_addr;
708 struct ipw_rx_buffer *rxb;
709 struct sk_buff *skb;
710 struct list_head list;
0edd5b44 711}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
712
713struct ipw_rx_queue {
714 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
715 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
0edd5b44
JG
716 u32 processed; /* Internal index to last handled Rx packet */
717 u32 read; /* Shared index to newest available Rx buffer */
718 u32 write; /* Shared index to oldest written Rx packet */
719 u32 free_count; /* Number of pre-allocated buffers in rx_free */
43f66a6c 720 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
0edd5b44
JG
721 struct list_head rx_free; /* Own an SKBs */
722 struct list_head rx_used; /* No SKB allocated */
43f66a6c 723 spinlock_t lock;
0edd5b44 724}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
725
726struct alive_command_responce {
727 u8 alive_command;
728 u8 sequence_number;
729 u16 software_revision;
730 u8 device_identifier;
731 u8 reserved1[5];
732 u16 reserved2;
733 u16 reserved3;
734 u16 clock_settle_time;
735 u16 powerup_settle_time;
736 u16 reserved4;
737 u8 time_stamp[5]; /* month, day, year, hours, minutes */
738 u8 ucode_valid;
739} __attribute__ ((packed));
740
741#define IPW_MAX_RATES 12
742
743struct ipw_rates {
744 u8 num_rates;
745 u8 rates[IPW_MAX_RATES];
746} __attribute__ ((packed));
747
0edd5b44 748struct command_block {
43f66a6c
JK
749 unsigned int control;
750 u32 source_addr;
751 u32 dest_addr;
752 unsigned int status;
753} __attribute__ ((packed));
754
755#define CB_NUMBER_OF_ELEMENTS_SMALL 64
0edd5b44 756struct fw_image_desc {
43f66a6c
JK
757 unsigned long last_cb_index;
758 unsigned long current_cb_index;
759 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
0edd5b44 760 void *v_addr;
43f66a6c
JK
761 unsigned long p_addr;
762 unsigned long len;
763};
764
0edd5b44 765struct ipw_sys_config {
43f66a6c
JK
766 u8 bt_coexistence;
767 u8 reserved1;
768 u8 answer_broadcast_ssid_probe;
769 u8 accept_all_data_frames;
770 u8 accept_non_directed_frames;
771 u8 exclude_unicast_unencrypted;
772 u8 disable_unicast_decryption;
773 u8 exclude_multicast_unencrypted;
774 u8 disable_multicast_decryption;
775 u8 antenna_diversity;
776 u8 pass_crc_to_host;
777 u8 dot11g_auto_detection;
778 u8 enable_cts_to_self;
779 u8 enable_multicast_filtering;
780 u8 bt_coexist_collision_thr;
781 u8 reserved2;
782 u8 accept_all_mgmt_bcpr;
783 u8 accept_all_mgtm_frames;
784 u8 pass_noise_stats_to_host;
785 u8 reserved3;
786} __attribute__ ((packed));
787
0edd5b44 788struct ipw_multicast_addr {
43f66a6c
JK
789 u8 num_of_multicast_addresses;
790 u8 reserved[3];
791 u8 mac1[6];
792 u8 mac2[6];
793 u8 mac3[6];
794 u8 mac4[6];
795} __attribute__ ((packed));
796
b095c381
JK
797#define DCW_WEP_KEY_INDEX_MASK 0x03 /* bits [0:1] */
798#define DCW_WEP_KEY_SEC_TYPE_MASK 0x30 /* bits [4:5] */
799
800#define DCW_WEP_KEY_SEC_TYPE_WEP 0x00
801#define DCW_WEP_KEY_SEC_TYPE_CCM 0x20
802#define DCW_WEP_KEY_SEC_TYPE_TKIP 0x30
803
804#define DCW_WEP_KEY_INVALID_SIZE 0x00 /* 0 = Invalid key */
805#define DCW_WEP_KEY64Bit_SIZE 0x05 /* 64-bit encryption */
806#define DCW_WEP_KEY128Bit_SIZE 0x0D /* 128-bit encryption */
807#define DCW_CCM_KEY128Bit_SIZE 0x10 /* 128-bit key */
808//#define DCW_WEP_KEY128BitIV_SIZE 0x10 /* 128-bit key and 128-bit IV */
809
0edd5b44 810struct ipw_wep_key {
43f66a6c
JK
811 u8 cmd_id;
812 u8 seq_num;
813 u8 key_index;
814 u8 key_size;
815 u8 key[16];
816} __attribute__ ((packed));
817
0edd5b44 818struct ipw_tgi_tx_key {
bf79451e 819 u8 key_id;
43f66a6c
JK
820 u8 security_type;
821 u8 station_index;
822 u8 flags;
823 u8 key[16];
824 u32 tx_counter[2];
825} __attribute__ ((packed));
826
827#define IPW_SCAN_CHANNELS 54
828
0edd5b44 829struct ipw_scan_request {
43f66a6c
JK
830 u8 scan_type;
831 u16 dwell_time;
832 u8 channels_list[IPW_SCAN_CHANNELS];
833 u8 channels_reserved[3];
834} __attribute__ ((packed));
835
836enum {
837 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
838 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
839 IPW_SCAN_ACTIVE_DIRECT_SCAN,
840 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
841 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
842 IPW_SCAN_TYPES
843};
844
0edd5b44 845struct ipw_scan_request_ext {
43f66a6c
JK
846 u32 full_scan_index;
847 u8 channels_list[IPW_SCAN_CHANNELS];
848 u8 scan_type[IPW_SCAN_CHANNELS / 2];
849 u8 reserved;
850 u16 dwell_time[IPW_SCAN_TYPES];
851} __attribute__ ((packed));
852
bf79451e 853extern inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
43f66a6c
JK
854{
855 if (index % 2)
856 return scan->scan_type[index / 2] & 0x0F;
857 else
858 return (scan->scan_type[index / 2] & 0xF0) >> 4;
859}
860
bf79451e 861extern inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
43f66a6c
JK
862 u8 index, u8 scan_type)
863{
bf79451e
JG
864 if (index % 2)
865 scan->scan_type[index / 2] =
0edd5b44 866 (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
43f66a6c 867 else
bf79451e 868 scan->scan_type[index / 2] =
0edd5b44
JG
869 (scan->scan_type[index / 2] & 0x0F) |
870 ((scan_type & 0x0F) << 4);
43f66a6c
JK
871}
872
0edd5b44 873struct ipw_associate {
43f66a6c 874 u8 channel;
0edd5b44 875 u8 auth_type:4, auth_key:4;
43f66a6c
JK
876 u8 assoc_type;
877 u8 reserved;
878 u16 policy_support;
879 u8 preamble_length;
880 u8 ieee_mode;
881 u8 bssid[ETH_ALEN];
882 u32 assoc_tsf_msw;
883 u32 assoc_tsf_lsw;
884 u16 capability;
885 u16 listen_interval;
886 u16 beacon_interval;
887 u8 dest[ETH_ALEN];
888 u16 atim_window;
889 u8 smr;
890 u8 reserved1;
891 u16 reserved2;
892} __attribute__ ((packed));
893
0edd5b44 894struct ipw_supported_rates {
43f66a6c
JK
895 u8 ieee_mode;
896 u8 num_rates;
897 u8 purpose;
898 u8 reserved;
899 u8 supported_rates[IPW_MAX_RATES];
900} __attribute__ ((packed));
901
0edd5b44 902struct ipw_rts_threshold {
43f66a6c
JK
903 u16 rts_threshold;
904 u16 reserved;
905} __attribute__ ((packed));
906
0edd5b44 907struct ipw_frag_threshold {
43f66a6c
JK
908 u16 frag_threshold;
909 u16 reserved;
910} __attribute__ ((packed));
911
0edd5b44 912struct ipw_retry_limit {
43f66a6c
JK
913 u8 short_retry_limit;
914 u8 long_retry_limit;
915 u16 reserved;
916} __attribute__ ((packed));
917
0edd5b44 918struct ipw_dino_config {
43f66a6c
JK
919 u32 dino_config_addr;
920 u16 dino_config_size;
921 u8 dino_response;
922 u8 reserved;
923} __attribute__ ((packed));
924
0edd5b44 925struct ipw_aironet_info {
43f66a6c
JK
926 u8 id;
927 u8 length;
928 u16 reserved;
929} __attribute__ ((packed));
930
0edd5b44 931struct ipw_rx_key {
43f66a6c
JK
932 u8 station_index;
933 u8 key_type;
934 u8 key_id;
935 u8 key_flag;
936 u8 key[16];
937 u8 station_address[6];
938 u8 key_index;
939 u8 reserved;
940} __attribute__ ((packed));
941
0edd5b44 942struct ipw_country_channel_info {
43f66a6c
JK
943 u8 first_channel;
944 u8 no_channels;
945 s8 max_tx_power;
946} __attribute__ ((packed));
947
0edd5b44 948struct ipw_country_info {
43f66a6c
JK
949 u8 id;
950 u8 length;
951 u8 country_str[3];
952 struct ipw_country_channel_info groups[7];
953} __attribute__ ((packed));
954
0edd5b44 955struct ipw_channel_tx_power {
43f66a6c
JK
956 u8 channel_number;
957 s8 tx_power;
958} __attribute__ ((packed));
959
960#define SCAN_ASSOCIATED_INTERVAL (HZ)
961#define SCAN_INTERVAL (HZ / 10)
962#define MAX_A_CHANNELS 37
963#define MAX_B_CHANNELS 14
964
0edd5b44 965struct ipw_tx_power {
43f66a6c
JK
966 u8 num_channels;
967 u8 ieee_mode;
968 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
969} __attribute__ ((packed));
970
0edd5b44 971struct ipw_rsn_capabilities {
43f66a6c
JK
972 u8 id;
973 u8 length;
974 u16 version;
975} __attribute__ ((packed));
976
0edd5b44 977struct ipw_sensitivity_calib {
43f66a6c
JK
978 u16 beacon_rssi_raw;
979 u16 reserved;
980} __attribute__ ((packed));
981
982/**
983 * Host command structure.
bf79451e 984 *
43f66a6c
JK
985 * On input, the following fields should be filled:
986 * - cmd
987 * - len
988 * - status_len
989 * - param (if needed)
bf79451e
JG
990 *
991 * On output,
43f66a6c
JK
992 * - \a status contains status;
993 * - \a param filled with status parameters.
994 */
995struct ipw_cmd {
0edd5b44
JG
996 u32 cmd; /**< Host command */
997 u32 status;/**< Status */
998 u32 status_len;
999 /**< How many 32 bit parameters in the status */
1000 u32 len; /**< incoming parameters length, bytes */
43f66a6c 1001 /**
bf79451e
JG
1002 * command parameters.
1003 * There should be enough space for incoming and
43f66a6c
JK
1004 * outcoming parameters.
1005 * Incoming parameters listed 1-st, followed by outcoming params.
1006 * nParams=(len+3)/4+status_len
1007 */
0edd5b44 1008 u32 param[0];
43f66a6c
JK
1009} __attribute__ ((packed));
1010
0edd5b44 1011#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
43f66a6c
JK
1012
1013#define STATUS_INT_ENABLED (1<<1)
1014#define STATUS_RF_KILL_HW (1<<2)
1015#define STATUS_RF_KILL_SW (1<<3)
1016#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1017
1018#define STATUS_INIT (1<<5)
1019#define STATUS_AUTH (1<<6)
1020#define STATUS_ASSOCIATED (1<<7)
1021#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1022
1023#define STATUS_ASSOCIATING (1<<8)
1024#define STATUS_DISASSOCIATING (1<<9)
1025#define STATUS_ROAMING (1<<10)
1026#define STATUS_EXIT_PENDING (1<<11)
1027#define STATUS_DISASSOC_PENDING (1<<12)
1028#define STATUS_STATE_PENDING (1<<13)
1029
1030#define STATUS_SCAN_PENDING (1<<20)
bf79451e
JG
1031#define STATUS_SCANNING (1<<21)
1032#define STATUS_SCAN_ABORTING (1<<22)
afbf30a2 1033#define STATUS_SCAN_FORCED (1<<23)
43f66a6c 1034
a613bffd
JK
1035#define STATUS_LED_LINK_ON (1<<24)
1036#define STATUS_LED_ACT_ON (1<<25)
1037
0edd5b44
JG
1038#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
1039#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
1040#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
43f66a6c 1041
0edd5b44 1042#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
43f66a6c 1043
0edd5b44
JG
1044#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
1045#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
1046#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
43f66a6c 1047#define CFG_CUSTOM_MAC (1<<3)
ea2b26e0 1048#define CFG_PREAMBLE_LONG (1<<4)
43f66a6c
JK
1049#define CFG_ADHOC_PERSIST (1<<5)
1050#define CFG_ASSOCIATE (1<<6)
1051#define CFG_FIXED_RATE (1<<7)
1052#define CFG_ADHOC_CREATE (1<<8)
a613bffd
JK
1053#define CFG_NO_LED (1<<9)
1054#define CFG_BACKGROUND_SCAN (1<<10)
b095c381
JK
1055#define CFG_SPEED_SCAN (1<<11)
1056#define CFG_NET_STATS (1<<12)
43f66a6c 1057
0edd5b44
JG
1058#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
1059#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
43f66a6c
JK
1060
1061#define MAX_STATIONS 32
1062#define IPW_INVALID_STATION (0xff)
1063
1064struct ipw_station_entry {
1065 u8 mac_addr[ETH_ALEN];
1066 u8 reserved;
1067 u8 support_mode;
1068};
1069
1070#define AVG_ENTRIES 8
1071struct average {
1072 s16 entries[AVG_ENTRIES];
1073 u8 pos;
1074 u8 init;
1075 s32 sum;
1076};
1077
b095c381 1078#define MAX_SPEED_SCAN 100
afbf30a2
JK
1079#define IPW_IBSS_MAC_HASH_SIZE 31
1080
1081struct ipw_ibss_seq {
1082 u8 mac[ETH_ALEN];
1083 u16 seq_num;
1084 u16 frag_num;
1085 unsigned long packet_time;
1086 struct list_head list;
1087};
b095c381 1088
b39860c6
JK
1089struct ipw_error_elem {
1090 u32 desc;
1091 u32 time;
1092 u32 blink1;
1093 u32 blink2;
1094 u32 link1;
1095 u32 link2;
1096 u32 data;
1097};
1098
1099struct ipw_event {
1100 u32 event;
1101 u32 time;
1102 u32 data;
1103} __attribute__ ((packed));
1104
1105struct ipw_fw_error {
f6c5cb7c 1106 unsigned long jiffies;
b39860c6
JK
1107 u32 status;
1108 u32 config;
1109 u32 elem_len;
1110 u32 log_len;
1111 struct ipw_error_elem *elem;
1112 struct ipw_event *log;
1113 u8 payload[0];
1114} __attribute__ ((packed));
1115
43f66a6c
JK
1116struct ipw_priv {
1117 /* ieee device used by generic ieee processing code */
1118 struct ieee80211_device *ieee;
43f66a6c 1119
43f66a6c 1120 spinlock_t lock;
c848d0af 1121 struct semaphore sem;
43f66a6c
JK
1122
1123 /* basic pci-network driver stuff */
1124 struct pci_dev *pci_dev;
1125 struct net_device *net_dev;
1126
1127 /* pci hardware address support */
1128 void __iomem *hw_base;
1129 unsigned long hw_len;
bf79451e 1130
43f66a6c
JK
1131 struct fw_image_desc sram_desc;
1132
1133 /* result of ucode download */
1134 struct alive_command_responce dino_alive;
1135
0edd5b44
JG
1136 wait_queue_head_t wait_command_queue;
1137 wait_queue_head_t wait_state;
43f66a6c
JK
1138
1139 /* Rx and Tx DMA processing queues */
1140 struct ipw_rx_queue *rxq;
1141 struct clx2_tx_queue txq_cmd;
1142 struct clx2_tx_queue txq[4];
1143 u32 status;
1144 u32 config;
1145 u32 capability;
1146
1147 u8 last_rx_rssi;
1148 u8 last_noise;
1149 struct average average_missed_beacons;
1150 struct average average_rssi;
1151 struct average average_noise;
1152 u32 port_type;
0edd5b44
JG
1153 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1154 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1155 u32 hcmd_seq; /**< sequence number for hcmd */
afbf30a2 1156 u32 disassociate_threshold;
bf79451e 1157 u32 roaming_threshold;
43f66a6c
JK
1158
1159 struct ipw_associate assoc_request;
1160 struct ieee80211_network *assoc_network;
1161
1162 unsigned long ts_scan_abort;
1163 struct ipw_supported_rates rates;
0edd5b44
JG
1164 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1165 struct ipw_rates supp; /**< software defined */
1166 struct ipw_rates extended; /**< use for corresp. IE, AP only */
43f66a6c
JK
1167
1168 struct notif_link_deterioration last_link_deterioration; /** for statistics */
0edd5b44 1169 struct ipw_cmd *hcmd; /**< host command currently executed */
43f66a6c
JK
1170
1171 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
0edd5b44 1172 u32 tsf_bcn[2]; /**< TSF from latest beacon */
43f66a6c 1173
0edd5b44 1174 struct notif_calibration calib; /**< last calibration */
43f66a6c
JK
1175
1176 /* ordinal interface with firmware */
1177 u32 table0_addr;
1178 u32 table0_len;
1179 u32 table1_addr;
1180 u32 table1_len;
1181 u32 table2_addr;
1182 u32 table2_len;
1183
1184 /* context information */
1185 u8 essid[IW_ESSID_MAX_SIZE];
1186 u8 essid_len;
1187 u8 nick[IW_ESSID_MAX_SIZE];
1188 u16 rates_mask;
1189 u8 channel;
1190 struct ipw_sys_config sys_config;
1191 u32 power_mode;
bf79451e 1192 u8 bssid[ETH_ALEN];
43f66a6c
JK
1193 u16 rts_threshold;
1194 u8 mac_addr[ETH_ALEN];
1195 u8 num_stations;
bf79451e 1196 u8 stations[MAX_STATIONS][ETH_ALEN];
afbf30a2
JK
1197 u8 short_retry_limit;
1198 u8 long_retry_limit;
43f66a6c
JK
1199
1200 u32 notif_missed_beacons;
1201
1202 /* Statistics and counters normalized with each association */
1203 u32 last_missed_beacons;
1204 u32 last_tx_packets;
1205 u32 last_rx_packets;
1206 u32 last_tx_failures;
1207 u32 last_rx_err;
1208 u32 last_rate;
1209
1210 u32 missed_adhoc_beacons;
1211 u32 missed_beacons;
1212 u32 rx_packets;
1213 u32 tx_packets;
1214 u32 quality;
1215
b095c381
JK
1216 u8 speed_scan[MAX_SPEED_SCAN];
1217 u8 speed_scan_pos;
1218
afbf30a2
JK
1219 u16 last_seq_num;
1220 u16 last_frag_num;
1221 unsigned long last_packet_time;
1222 struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1223
0edd5b44
JG
1224 /* eeprom */
1225 u8 eeprom[0x100]; /* 256 bytes of eeprom */
afbf30a2 1226 u8 country[4];
43f66a6c
JK
1227 int eeprom_delay;
1228
bf79451e 1229 struct iw_statistics wstats;
43f66a6c 1230
97a78ca9
BB
1231 struct iw_public_data wireless_data;
1232
43f66a6c 1233 struct workqueue_struct *workqueue;
bf79451e 1234
43f66a6c
JK
1235 struct work_struct adhoc_check;
1236 struct work_struct associate;
1237 struct work_struct disassociate;
d8bad6df 1238 struct work_struct system_config;
43f66a6c
JK
1239 struct work_struct rx_replenish;
1240 struct work_struct request_scan;
1241 struct work_struct adapter_restart;
1242 struct work_struct rf_kill;
1243 struct work_struct up;
1244 struct work_struct down;
1245 struct work_struct gather_stats;
1246 struct work_struct abort_scan;
1247 struct work_struct roam;
1248 struct work_struct scan_check;
a613bffd
JK
1249 struct work_struct link_up;
1250 struct work_struct link_down;
43f66a6c
JK
1251
1252 struct tasklet_struct irq_tasklet;
1253
a613bffd
JK
1254 /* LED related variables and work_struct */
1255 u8 nic_type;
1256 u32 led_activity_on;
1257 u32 led_activity_off;
1258 u32 led_association_on;
1259 u32 led_association_off;
1260 u32 led_ofdm_on;
1261 u32 led_ofdm_off;
1262
1263 struct work_struct led_link_on;
1264 struct work_struct led_link_off;
1265 struct work_struct led_act_off;
c848d0af 1266 struct work_struct merge_networks;
a613bffd 1267
f6c5cb7c
JK
1268 struct ipw_cmd_log *cmdlog;
1269 int cmdlog_len;
1270 int cmdlog_pos;
1271
43f66a6c
JK
1272#define IPW_2200BG 1
1273#define IPW_2915ABG 2
1274 u8 adapter;
1275
b095c381 1276 s8 tx_power;
43f66a6c 1277
bf79451e 1278#ifdef CONFIG_PM
43f66a6c
JK
1279 u32 pm_state[16];
1280#endif
1281
b39860c6
JK
1282 struct ipw_fw_error *error;
1283
43f66a6c
JK
1284 /* network state */
1285
1286 /* Used to pass the current INTA value from ISR to Tasklet */
1287 u32 isr_inta;
1288
b095c381
JK
1289 /* QoS */
1290 struct ipw_qos_info qos_data;
1291 struct work_struct qos_activate;
1292 /*********************************/
1293
43f66a6c
JK
1294 /* debugging info */
1295 u32 indirect_dword;
1296 u32 direct_dword;
1297 u32 indirect_byte;
1298}; /*ipw_priv */
1299
43f66a6c
JK
1300/* debug macros */
1301
1302#ifdef CONFIG_IPW_DEBUG
1303#define IPW_DEBUG(level, fmt, args...) \
1304do { if (ipw_debug_level & (level)) \
1305 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1306 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
1307#else
1308#define IPW_DEBUG(level, fmt, args...) do {} while (0)
1309#endif /* CONFIG_IPW_DEBUG */
1310
1311/*
1312 * To use the debug system;
1313 *
1314 * If you are defining a new debug classification, simply add it to the #define
1315 * list here in the form of:
1316 *
1317 * #define IPW_DL_xxxx VALUE
bf79451e 1318 *
43f66a6c
JK
1319 * shifting value to the left one bit from the previous entry. xxxx should be
1320 * the name of the classification (for example, WEP)
1321 *
1322 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1323 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1324 * to send output to that classification.
1325 *
1326 * To add your debug level to the list of levels seen when you perform
1327 *
1328 * % cat /proc/net/ipw/debug_level
1329 *
1330 * you simply need to add your entry to the ipw_debug_levels array.
1331 *
bf79451e 1332 * If you do not see debug_level in /proc/net/ipw then you do not have
43f66a6c
JK
1333 * CONFIG_IPW_DEBUG defined in your kernel configuration
1334 *
1335 */
1336
1337#define IPW_DL_ERROR (1<<0)
1338#define IPW_DL_WARNING (1<<1)
1339#define IPW_DL_INFO (1<<2)
1340#define IPW_DL_WX (1<<3)
1341#define IPW_DL_HOST_COMMAND (1<<5)
1342#define IPW_DL_STATE (1<<6)
1343
1344#define IPW_DL_NOTIF (1<<10)
1345#define IPW_DL_SCAN (1<<11)
1346#define IPW_DL_ASSOC (1<<12)
1347#define IPW_DL_DROP (1<<13)
1348#define IPW_DL_IOCTL (1<<14)
1349
1350#define IPW_DL_MANAGE (1<<15)
1351#define IPW_DL_FW (1<<16)
1352#define IPW_DL_RF_KILL (1<<17)
1353#define IPW_DL_FW_ERRORS (1<<18)
1354
a613bffd
JK
1355#define IPW_DL_LED (1<<19)
1356
43f66a6c
JK
1357#define IPW_DL_ORD (1<<20)
1358
1359#define IPW_DL_FRAG (1<<21)
1360#define IPW_DL_WEP (1<<22)
1361#define IPW_DL_TX (1<<23)
1362#define IPW_DL_RX (1<<24)
1363#define IPW_DL_ISR (1<<25)
1364#define IPW_DL_FW_INFO (1<<26)
1365#define IPW_DL_IO (1<<27)
1366#define IPW_DL_TRACE (1<<28)
1367
1368#define IPW_DL_STATS (1<<29)
c848d0af 1369#define IPW_DL_MERGE (1<<30)
b095c381 1370#define IPW_DL_QOS (1<<31)
43f66a6c 1371
43f66a6c
JK
1372#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1373#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1374#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1375
1376#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1377#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1378#define IPW_DEBUG_STATUS(f, a...) IPW_DEBUG(IPW_DL_STATUS, f, ## a)
1379#define IPW_DEBUG_TRACE(f, a...) IPW_DEBUG(IPW_DL_TRACE, f, ## a)
1380#define IPW_DEBUG_RX(f, a...) IPW_DEBUG(IPW_DL_RX, f, ## a)
1381#define IPW_DEBUG_TX(f, a...) IPW_DEBUG(IPW_DL_TX, f, ## a)
1382#define IPW_DEBUG_ISR(f, a...) IPW_DEBUG(IPW_DL_ISR, f, ## a)
1383#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
a613bffd 1384#define IPW_DEBUG_LED(f, a...) IPW_DEBUG(IPW_DL_LED, f, ## a)
43f66a6c
JK
1385#define IPW_DEBUG_WEP(f, a...) IPW_DEBUG(IPW_DL_WEP, f, ## a)
1386#define IPW_DEBUG_HC(f, a...) IPW_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1387#define IPW_DEBUG_FRAG(f, a...) IPW_DEBUG(IPW_DL_FRAG, f, ## a)
1388#define IPW_DEBUG_FW(f, a...) IPW_DEBUG(IPW_DL_FW, f, ## a)
1389#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1390#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1391#define IPW_DEBUG_IO(f, a...) IPW_DEBUG(IPW_DL_IO, f, ## a)
1392#define IPW_DEBUG_ORD(f, a...) IPW_DEBUG(IPW_DL_ORD, f, ## a)
1393#define IPW_DEBUG_FW_INFO(f, a...) IPW_DEBUG(IPW_DL_FW_INFO, f, ## a)
1394#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1395#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1396#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1397#define IPW_DEBUG_STATS(f, a...) IPW_DEBUG(IPW_DL_STATS, f, ## a)
c848d0af 1398#define IPW_DEBUG_MERGE(f, a...) IPW_DEBUG(IPW_DL_MERGE, f, ## a)
b095c381 1399#define IPW_DEBUG_QOS(f, a...) IPW_DEBUG(IPW_DL_QOS, f, ## a)
43f66a6c
JK
1400
1401#include <linux/ctype.h>
1402
1403/*
1404* Register bit definitions
1405*/
1406
1407/* Dino control registers bits */
1408
1409#define DINO_ENABLE_SYSTEM 0x80
1410#define DINO_ENABLE_CS 0x40
bf79451e 1411#define DINO_RXFIFO_DATA 0x01
43f66a6c
JK
1412#define DINO_CONTROL_REG 0x00200000
1413
b095c381
JK
1414#define IPW_INTA_RW 0x00000008
1415#define IPW_INTA_MASK_R 0x0000000C
1416#define IPW_INDIRECT_ADDR 0x00000010
1417#define IPW_INDIRECT_DATA 0x00000014
1418#define IPW_AUTOINC_ADDR 0x00000018
1419#define IPW_AUTOINC_DATA 0x0000001C
1420#define IPW_RESET_REG 0x00000020
1421#define IPW_GP_CNTRL_RW 0x00000024
43f66a6c 1422
b095c381 1423#define IPW_READ_INT_REGISTER 0xFF4
43f66a6c 1424
b095c381 1425#define IPW_GP_CNTRL_BIT_INIT_DONE 0x00000004
43f66a6c 1426
b095c381
JK
1427#define IPW_REGISTER_DOMAIN1_END 0x00001000
1428#define IPW_SRAM_READ_INT_REGISTER 0x00000ff4
43f66a6c 1429
b095c381
JK
1430#define IPW_SHARED_LOWER_BOUND 0x00000200
1431#define IPW_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
43f66a6c 1432
b095c381
JK
1433#define IPW_NIC_SRAM_LOWER_BOUND 0x00000000
1434#define IPW_NIC_SRAM_UPPER_BOUND 0x00030000
43f66a6c 1435
b095c381
JK
1436#define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1437#define IPW_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1438#define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
43f66a6c
JK
1439
1440/*
1441 * RESET Register Bit Indexes
1442 */
ea2b26e0 1443#define CBD_RESET_REG_PRINCETON_RESET (1<<0)
b095c381
JK
1444#define IPW_START_STANDBY (1<<2)
1445#define IPW_ACTIVITY_LED (1<<4)
1446#define IPW_ASSOCIATED_LED (1<<5)
1447#define IPW_OFDM_LED (1<<6)
1448#define IPW_RESET_REG_SW_RESET (1<<7)
1449#define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1450#define IPW_RESET_REG_STOP_MASTER (1<<9)
1451#define IPW_GATE_ODMA (1<<25)
1452#define IPW_GATE_IDMA (1<<26)
1453#define IPW_ARC_KESHET_CONFIG (1<<27)
1454#define IPW_GATE_ADMA (1<<29)
1455
1456#define IPW_CSR_CIS_UPPER_BOUND 0x00000200
1457#define IPW_DOMAIN_0_END 0x1000
43f66a6c
JK
1458#define CLX_MEM_BAR_SIZE 0x1000
1459
b095c381
JK
1460#define IPW_BASEBAND_CONTROL_STATUS 0X00200000
1461#define IPW_BASEBAND_TX_FIFO_WRITE 0X00200004
1462#define IPW_BASEBAND_RX_FIFO_READ 0X00200004
1463#define IPW_BASEBAND_CONTROL_STORE 0X00200010
43f66a6c 1464
b095c381
JK
1465#define IPW_INTERNAL_CMD_EVENT 0X00300004
1466#define IPW_BASEBAND_POWER_DOWN 0x00000001
43f66a6c 1467
b095c381 1468#define IPW_MEM_HALT_AND_RESET 0x003000e0
43f66a6c
JK
1469
1470/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
b095c381
JK
1471#define IPW_BIT_HALT_RESET_ON 0x80000000
1472#define IPW_BIT_HALT_RESET_OFF 0x00000000
43f66a6c
JK
1473
1474#define CB_LAST_VALID 0x20000000
1475#define CB_INT_ENABLED 0x40000000
1476#define CB_VALID 0x80000000
1477#define CB_SRC_LE 0x08000000
1478#define CB_DEST_LE 0x04000000
1479#define CB_SRC_AUTOINC 0x00800000
1480#define CB_SRC_IO_GATED 0x00400000
1481#define CB_DEST_AUTOINC 0x00080000
1482#define CB_SRC_SIZE_LONG 0x00200000
1483#define CB_DEST_SIZE_LONG 0x00020000
1484
43f66a6c
JK
1485/* DMA DEFINES */
1486
1487#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1488#define DMA_CB_STOP_AND_ABORT 0x00000C00
bf79451e 1489#define DMA_CB_START 0x00000100
43f66a6c 1490
b095c381
JK
1491#define IPW_SHARED_SRAM_SIZE 0x00030000
1492#define IPW_SHARED_SRAM_DMA_CONTROL 0x00027000
43f66a6c
JK
1493#define CB_MAX_LENGTH 0x1FFF
1494
b095c381
JK
1495#define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1496#define IPW_EEPROM_IMAGE_SIZE 0x100
43f66a6c 1497
43f66a6c 1498/* DMA defs */
b095c381
JK
1499#define IPW_DMA_I_CURRENT_CB 0x003000D0
1500#define IPW_DMA_O_CURRENT_CB 0x003000D4
1501#define IPW_DMA_I_DMA_CONTROL 0x003000A4
1502#define IPW_DMA_I_CB_BASE 0x003000A0
1503
1504#define IPW_TX_CMD_QUEUE_BD_BASE 0x00000200
1505#define IPW_TX_CMD_QUEUE_BD_SIZE 0x00000204
1506#define IPW_TX_QUEUE_0_BD_BASE 0x00000208
1507#define IPW_TX_QUEUE_0_BD_SIZE (0x0000020C)
1508#define IPW_TX_QUEUE_1_BD_BASE 0x00000210
1509#define IPW_TX_QUEUE_1_BD_SIZE 0x00000214
1510#define IPW_TX_QUEUE_2_BD_BASE 0x00000218
1511#define IPW_TX_QUEUE_2_BD_SIZE (0x0000021C)
1512#define IPW_TX_QUEUE_3_BD_BASE 0x00000220
1513#define IPW_TX_QUEUE_3_BD_SIZE 0x00000224
1514#define IPW_RX_BD_BASE 0x00000240
1515#define IPW_RX_BD_SIZE 0x00000244
1516#define IPW_RFDS_TABLE_LOWER 0x00000500
1517
1518#define IPW_TX_CMD_QUEUE_READ_INDEX 0x00000280
1519#define IPW_TX_QUEUE_0_READ_INDEX 0x00000284
1520#define IPW_TX_QUEUE_1_READ_INDEX 0x00000288
1521#define IPW_TX_QUEUE_2_READ_INDEX (0x0000028C)
1522#define IPW_TX_QUEUE_3_READ_INDEX 0x00000290
1523#define IPW_RX_READ_INDEX (0x000002A0)
1524
1525#define IPW_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1526#define IPW_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1527#define IPW_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1528#define IPW_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1529#define IPW_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1530#define IPW_RX_WRITE_INDEX (0x00000FA0)
43f66a6c
JK
1531
1532/*
1533 * EEPROM Related Definitions
1534 */
1535
b095c381
JK
1536#define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1537#define IPW_EEPROM_DATA_SRAM_SIZE (IPW_SHARED_LOWER_BOUND + 0x818)
1538#define IPW_EEPROM_LOAD_DISABLE (IPW_SHARED_LOWER_BOUND + 0x81C)
1539#define IPW_EEPROM_DATA (IPW_SHARED_LOWER_BOUND + 0x820)
1540#define IPW_EEPROM_UPPER_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x9E0)
43f66a6c 1541
b095c381
JK
1542#define IPW_STATION_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0xA0C)
1543#define IPW_STATION_TABLE_UPPER (IPW_SHARED_LOWER_BOUND + 0xB0C)
1544#define IPW_REQUEST_ATIM (IPW_SHARED_LOWER_BOUND + 0xB0C)
1545#define IPW_ATIM_SENT (IPW_SHARED_LOWER_BOUND + 0xB10)
1546#define IPW_WHO_IS_AWAKE (IPW_SHARED_LOWER_BOUND + 0xB14)
1547#define IPW_DURING_ATIM_WINDOW (IPW_SHARED_LOWER_BOUND + 0xB18)
43f66a6c 1548
43f66a6c
JK
1549#define MSB 1
1550#define LSB 0
1551#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1552
1553#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1554 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1555
1556/* EEPROM access by BYTE */
0edd5b44
JG
1557#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1558#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1559#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1560#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1561#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1562#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1563#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1564#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1565#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1566#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
43f66a6c
JK
1567
1568/* NIC type as found in the one byte EEPROM_NIC_TYPE offset*/
a613bffd
JK
1569#define EEPROM_NIC_TYPE_0 0
1570#define EEPROM_NIC_TYPE_1 1
1571#define EEPROM_NIC_TYPE_2 2
1572#define EEPROM_NIC_TYPE_3 3
1573#define EEPROM_NIC_TYPE_4 4
43f66a6c
JK
1574
1575#define FW_MEM_REG_LOWER_BOUND 0x00300000
bf79451e 1576#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
b095c381 1577#define IPW_EVENT_REG (FW_MEM_REG_LOWER_BOUND + 0x04)
43f66a6c
JK
1578#define EEPROM_BIT_SK (1<<0)
1579#define EEPROM_BIT_CS (1<<1)
1580#define EEPROM_BIT_DI (1<<2)
1581#define EEPROM_BIT_DO (1<<4)
1582
1583#define EEPROM_CMD_READ 0x2
1584
1585/* Interrupts masks */
b095c381 1586#define IPW_INTA_NONE 0x00000000
43f66a6c 1587
b095c381
JK
1588#define IPW_INTA_BIT_RX_TRANSFER 0x00000002
1589#define IPW_INTA_BIT_STATUS_CHANGE 0x00000010
1590#define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
43f66a6c
JK
1591
1592//Inta Bits for CF
b095c381
JK
1593#define IPW_INTA_BIT_TX_CMD_QUEUE 0x00000800
1594#define IPW_INTA_BIT_TX_QUEUE_1 0x00001000
1595#define IPW_INTA_BIT_TX_QUEUE_2 0x00002000
1596#define IPW_INTA_BIT_TX_QUEUE_3 0x00004000
1597#define IPW_INTA_BIT_TX_QUEUE_4 0x00008000
43f66a6c 1598
b095c381 1599#define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
43f66a6c 1600
b095c381
JK
1601#define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1602#define IPW_INTA_BIT_POWER_DOWN 0x00200000
43f66a6c 1603
b095c381
JK
1604#define IPW_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1605#define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1606#define IPW_INTA_BIT_RF_KILL_DONE 0x04000000
1607#define IPW_INTA_BIT_FATAL_ERROR 0x40000000
1608#define IPW_INTA_BIT_PARITY_ERROR 0x80000000
43f66a6c
JK
1609
1610/* Interrupts enabled at init time. */
b095c381
JK
1611#define IPW_INTA_MASK_ALL \
1612 (IPW_INTA_BIT_TX_QUEUE_1 | \
1613 IPW_INTA_BIT_TX_QUEUE_2 | \
1614 IPW_INTA_BIT_TX_QUEUE_3 | \
1615 IPW_INTA_BIT_TX_QUEUE_4 | \
1616 IPW_INTA_BIT_TX_CMD_QUEUE | \
1617 IPW_INTA_BIT_RX_TRANSFER | \
1618 IPW_INTA_BIT_FATAL_ERROR | \
1619 IPW_INTA_BIT_PARITY_ERROR | \
1620 IPW_INTA_BIT_STATUS_CHANGE | \
1621 IPW_INTA_BIT_FW_INITIALIZATION_DONE | \
1622 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1623 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1624 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1625 IPW_INTA_BIT_POWER_DOWN | \
1626 IPW_INTA_BIT_RF_KILL_DONE )
43f66a6c
JK
1627
1628/* FW event log definitions */
1629#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1630#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1631
1632/* FW error log definitions */
1633#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1634#define ERROR_START_OFFSET (1 * sizeof(u32))
1635
b095c381
JK
1636/* TX power level (dbm) */
1637#define IPW_TX_POWER_MIN -12
1638#define IPW_TX_POWER_MAX 20
1639#define IPW_TX_POWER_DEFAULT IPW_TX_POWER_MAX
1640
43f66a6c
JK
1641enum {
1642 IPW_FW_ERROR_OK = 0,
1643 IPW_FW_ERROR_FAIL,
1644 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1645 IPW_FW_ERROR_MEMORY_OVERFLOW,
1646 IPW_FW_ERROR_BAD_PARAM,
1647 IPW_FW_ERROR_BAD_CHECKSUM,
1648 IPW_FW_ERROR_NMI_INTERRUPT,
1649 IPW_FW_ERROR_BAD_DATABASE,
1650 IPW_FW_ERROR_ALLOC_FAIL,
1651 IPW_FW_ERROR_DMA_UNDERRUN,
1652 IPW_FW_ERROR_DMA_STATUS,
b095c381
JK
1653 IPW_FW_ERROR_DINO_ERROR,
1654 IPW_FW_ERROR_EEPROM_ERROR,
43f66a6c
JK
1655 IPW_FW_ERROR_SYSASSERT,
1656 IPW_FW_ERROR_FATAL_ERROR
1657};
1658
1659#define AUTH_OPEN 0
1660#define AUTH_SHARED_KEY 1
1661#define AUTH_IGNORE 3
1662
1663#define HC_ASSOCIATE 0
1664#define HC_REASSOCIATE 1
1665#define HC_DISASSOCIATE 2
1666#define HC_IBSS_START 3
1667#define HC_IBSS_RECONF 4
1668#define HC_DISASSOC_QUIET 5
1669
b095c381
JK
1670#define HC_QOS_SUPPORT_ASSOC 0x01
1671
43f66a6c
JK
1672#define IPW_RATE_CAPABILITIES 1
1673#define IPW_RATE_CONNECT 0
1674
bf79451e
JG
1675/*
1676 * Rate values and masks
43f66a6c
JK
1677 */
1678#define IPW_TX_RATE_1MB 0x0A
1679#define IPW_TX_RATE_2MB 0x14
1680#define IPW_TX_RATE_5MB 0x37
1681#define IPW_TX_RATE_6MB 0x0D
1682#define IPW_TX_RATE_9MB 0x0F
bf79451e 1683#define IPW_TX_RATE_11MB 0x6E
43f66a6c
JK
1684#define IPW_TX_RATE_12MB 0x05
1685#define IPW_TX_RATE_18MB 0x07
1686#define IPW_TX_RATE_24MB 0x09
1687#define IPW_TX_RATE_36MB 0x0B
1688#define IPW_TX_RATE_48MB 0x01
1689#define IPW_TX_RATE_54MB 0x03
1690
1691#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1692#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1693
bf79451e
JG
1694#define IPW_ORD_TABLE_0_MASK 0x0000F000
1695#define IPW_ORD_TABLE_1_MASK 0x0000F100
1696#define IPW_ORD_TABLE_2_MASK 0x0000F200
1697#define IPW_ORD_TABLE_3_MASK 0x0000F300
1698#define IPW_ORD_TABLE_4_MASK 0x0000F400
1699#define IPW_ORD_TABLE_5_MASK 0x0000F500
1700#define IPW_ORD_TABLE_6_MASK 0x0000F600
1701#define IPW_ORD_TABLE_7_MASK 0x0000F700
43f66a6c
JK
1702
1703/*
1704 * Table 0 Entries (all entries are 32 bits)
1705 */
bf79451e 1706enum {
43f66a6c
JK
1707 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1708 IPW_ORD_STAT_FRAG_TRESHOLD,
1709 IPW_ORD_STAT_RTS_THRESHOLD,
bf79451e
JG
1710 IPW_ORD_STAT_TX_HOST_REQUESTS,
1711 IPW_ORD_STAT_TX_HOST_COMPLETE,
1712 IPW_ORD_STAT_TX_DIR_DATA,
43f66a6c
JK
1713 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1714 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1715 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1716 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1717 /* Hole */
1718
43f66a6c
JK
1719 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1720 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1721 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1722 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1723 IPW_ORD_STAT_TX_DIR_DATA_G_9,
bf79451e 1724 IPW_ORD_STAT_TX_DIR_DATA_G_11,
43f66a6c
JK
1725 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1726 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1727 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1728 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1729 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1730 IPW_ORD_STAT_TX_DIR_DATA_G_54,
bf79451e 1731 IPW_ORD_STAT_TX_NON_DIR_DATA,
43f66a6c
JK
1732 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1733 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1734 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
bf79451e 1735 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
43f66a6c
JK
1736 /* Hole */
1737
43f66a6c
JK
1738 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1739 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1740 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1741 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1742 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
bf79451e 1743 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
43f66a6c
JK
1744 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1745 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1746 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1747 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1748 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1749 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1750 IPW_ORD_STAT_TX_RETRY,
1751 IPW_ORD_STAT_TX_FAILURE,
1752 IPW_ORD_STAT_RX_ERR_CRC,
1753 IPW_ORD_STAT_RX_ERR_ICV,
1754 IPW_ORD_STAT_RX_NO_BUFFER,
1755 IPW_ORD_STAT_FULL_SCANS,
1756 IPW_ORD_STAT_PARTIAL_SCANS,
1757 IPW_ORD_STAT_TGH_ABORTED_SCANS,
bf79451e 1758 IPW_ORD_STAT_TX_TOTAL_BYTES,
43f66a6c
JK
1759 IPW_ORD_STAT_CURR_RSSI_RAW,
1760 IPW_ORD_STAT_RX_BEACON,
1761 IPW_ORD_STAT_MISSED_BEACONS,
bf79451e
JG
1762 IPW_ORD_TABLE_0_LAST
1763};
43f66a6c
JK
1764
1765#define IPW_RSSI_TO_DBM 112
1766
1767/* Table 1 Entries
1768 */
1769enum {
1770 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1771};
1772
1773/*
1774 * Table 2 Entries
1775 *
1776 * FW_VERSION: 16 byte string
1777 * FW_DATE: 16 byte string (only 14 bytes used)
1778 * UCODE_VERSION: 4 byte version code
1779 * UCODE_DATE: 5 bytes code code
1780 * ADDAPTER_MAC: 6 byte MAC address
1781 * RTC: 4 byte clock
1782 */
bf79451e 1783enum {
43f66a6c 1784 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
bf79451e 1785 IPW_ORD_STAT_FW_DATE,
43f66a6c 1786 IPW_ORD_STAT_UCODE_VERSION,
bf79451e
JG
1787 IPW_ORD_STAT_UCODE_DATE,
1788 IPW_ORD_STAT_ADAPTER_MAC,
1789 IPW_ORD_STAT_RTC,
1790 IPW_ORD_TABLE_2_LAST
1791};
43f66a6c
JK
1792
1793/* Table 3 */
1794enum {
1795 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1796 IPW_ORD_STAT_TX_PACKET_FAILURE,
1797 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1798 IPW_ORD_STAT_TX_PACKET_ABORTED,
1799 IPW_ORD_TABLE_3_LAST
1800};
1801
1802/* Table 4 */
1803enum {
1804 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1805};
1806
1807/* Table 5 */
1808enum {
1809 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1810 IPW_ORD_STAT_AP_ASSNS,
1811 IPW_ORD_STAT_ROAM,
1812 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1813 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1814 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1815 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1816 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1817 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1818 IPW_ORD_STAT_LINK_UP,
1819 IPW_ORD_STAT_LINK_DOWN,
1820 IPW_ORD_ANTENNA_DIVERSITY,
1821 IPW_ORD_CURR_FREQ,
1822 IPW_ORD_TABLE_5_LAST
1823};
1824
1825/* Table 6 */
1826enum {
1827 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1828 IPW_ORD_CURR_BSSID,
1829 IPW_ORD_CURR_SSID,
1830 IPW_ORD_TABLE_6_LAST
1831};
1832
1833/* Table 7 */
1834enum {
1835 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1836 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1837 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1838 IPW_ORD_STAT_CURR_RSSI_DBM,
1839 IPW_ORD_TABLE_7_LAST
1840};
1841
b39860c6 1842#define IPW_ERROR_LOG (IPW_SHARED_LOWER_BOUND + 0x410)
b095c381
JK
1843#define IPW_EVENT_LOG (IPW_SHARED_LOWER_BOUND + 0x414)
1844#define IPW_ORDINALS_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0x500)
1845#define IPW_ORDINALS_TABLE_0 (IPW_SHARED_LOWER_BOUND + 0x180)
1846#define IPW_ORDINALS_TABLE_1 (IPW_SHARED_LOWER_BOUND + 0x184)
1847#define IPW_ORDINALS_TABLE_2 (IPW_SHARED_LOWER_BOUND + 0x188)
1848#define IPW_MEM_FIXED_OVERRIDE (IPW_SHARED_LOWER_BOUND + 0x41C)
43f66a6c
JK
1849
1850struct ipw_fixed_rate {
1851 u16 tx_rates;
1852 u16 reserved;
1853} __attribute__ ((packed));
1854
b095c381 1855#define IPW_INDIRECT_ADDR_MASK (~0x3ul)
43f66a6c
JK
1856
1857struct host_cmd {
1858 u8 cmd;
1859 u8 len;
1860 u16 reserved;
1861 u32 param[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
1862} __attribute__ ((packed));
1863
f6c5cb7c
JK
1864struct ipw_cmd_log {
1865 unsigned long jiffies;
1866 int retcode;
1867 struct host_cmd cmd;
1868};
1869
43f66a6c
JK
1870#define CFG_BT_COEXISTENCE_MIN 0x00
1871#define CFG_BT_COEXISTENCE_DEFER 0x02
1872#define CFG_BT_COEXISTENCE_KILL 0x04
1873#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08
1874#define CFG_BT_COEXISTENCE_OOB 0x10
1875#define CFG_BT_COEXISTENCE_MAX 0xFF
0edd5b44 1876#define CFG_BT_COEXISTENCE_DEF 0x80 /* read Bt from EEPROM */
43f66a6c
JK
1877
1878#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x0
1879#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x1
1880#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1881
1882#define CFG_SYS_ANTENNA_BOTH 0x000
1883#define CFG_SYS_ANTENNA_A 0x001
1884#define CFG_SYS_ANTENNA_B 0x003
1885
1886/*
bf79451e 1887 * The definitions below were lifted off the ipw2100 driver, which only
43f66a6c 1888 * supports 'b' mode, so I'm sure these are not exactly correct.
bf79451e 1889 *
43f66a6c
JK
1890 * Somebody fix these!!
1891 */
1892#define REG_MIN_CHANNEL 0
1893#define REG_MAX_CHANNEL 14
1894
1895#define REG_CHANNEL_MASK 0x00003FFF
1896#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
1897
43f66a6c
JK
1898#define IPW_MAX_CONFIG_RETRIES 10
1899
0dacca1f 1900static inline u32 frame_hdr_len(struct ieee80211_hdr_4addr *hdr)
43f66a6c
JK
1901{
1902 u32 retval;
1903 u16 fc;
1904
0dacca1f 1905 retval = sizeof(struct ieee80211_hdr_3addr);
43f66a6c
JK
1906 fc = le16_to_cpu(hdr->frame_ctl);
1907
1908 /*
0edd5b44
JG
1909 * Function ToDS FromDS
1910 * IBSS 0 0
1911 * To AP 1 0
1912 * From AP 0 1
1913 * WDS (bridge) 1 1
43f66a6c
JK
1914 *
1915 * Only WDS frames use Address4 among them. --YZ
1916 */
1917 if (!(fc & IEEE80211_FCTL_TODS) || !(fc & IEEE80211_FCTL_FROMDS))
1918 retval -= ETH_ALEN;
1919
1920 return retval;
1921}
1922
0edd5b44 1923#endif /* __ipw2200_h__ */