[PATCH] ipw2200: Set a meaningful silence threshold value
[linux-2.6-block.git] / drivers / net / wireless / ipw2200.h
CommitLineData
43f66a6c 1/******************************************************************************
bf79451e 2
a0e04ab3 3 Copyright(c) 2003 - 2005 Intel Corporation. All rights reserved.
bf79451e
JG
4
5 This program is free software; you can redistribute it and/or modify it
6 under the terms of version 2 of the GNU General Public License as
43f66a6c 7 published by the Free Software Foundation.
bf79451e
JG
8
9 This program is distributed in the hope that it will be useful, but WITHOUT
10 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
43f66a6c 12 more details.
bf79451e 13
43f66a6c 14 You should have received a copy of the GNU General Public License along with
bf79451e 15 this program; if not, write to the Free Software Foundation, Inc., 59
43f66a6c 16 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
bf79451e 17
43f66a6c
JK
18 The full GNU General Public License is included in this distribution in the
19 file called LICENSE.
bf79451e 20
43f66a6c
JK
21 Contact Information:
22 James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24
25******************************************************************************/
26
27#ifndef __ipw2200_h__
28#define __ipw2200_h__
29
30#define WEXT_USECHANNELS 1
31
32#include <linux/module.h>
33#include <linux/moduleparam.h>
34#include <linux/config.h>
35#include <linux/init.h>
4644151b 36#include <linux/mutex.h>
43f66a6c 37
43f66a6c
JK
38#include <linux/pci.h>
39#include <linux/netdevice.h>
40#include <linux/ethtool.h>
41#include <linux/skbuff.h>
42#include <linux/etherdevice.h>
43#include <linux/delay.h>
44#include <linux/random.h>
843684a2 45#include <linux/dma-mapping.h>
43f66a6c
JK
46
47#include <linux/firmware.h>
48#include <linux/wireless.h>
3da54c5b 49#include <linux/dma-mapping.h>
c7b6a674 50#include <linux/jiffies.h>
43f66a6c
JK
51#include <asm/io.h>
52
53#include <net/ieee80211.h>
24a47dbd 54#include <net/ieee80211_radiotap.h>
43f66a6c
JK
55
56#define DRV_NAME "ipw2200"
57
58#include <linux/workqueue.h>
59
43f66a6c 60/* Authentication and Association States */
0edd5b44 61enum connection_manager_assoc_states {
43f66a6c
JK
62 CMAS_INIT = 0,
63 CMAS_TX_AUTH_SEQ_1,
64 CMAS_RX_AUTH_SEQ_2,
65 CMAS_AUTH_SEQ_1_PASS,
66 CMAS_AUTH_SEQ_1_FAIL,
67 CMAS_TX_AUTH_SEQ_3,
68 CMAS_RX_AUTH_SEQ_4,
69 CMAS_AUTH_SEQ_2_PASS,
70 CMAS_AUTH_SEQ_2_FAIL,
71 CMAS_AUTHENTICATED,
72 CMAS_TX_ASSOC,
73 CMAS_RX_ASSOC_RESP,
74 CMAS_ASSOCIATED,
75 CMAS_LAST
76};
77
43f66a6c
JK
78#define IPW_WAIT (1<<0)
79#define IPW_QUIET (1<<1)
80#define IPW_ROAMING (1<<2)
81
82#define IPW_POWER_MODE_CAM 0x00 //(always on)
83#define IPW_POWER_INDEX_1 0x01
84#define IPW_POWER_INDEX_2 0x02
85#define IPW_POWER_INDEX_3 0x03
86#define IPW_POWER_INDEX_4 0x04
87#define IPW_POWER_INDEX_5 0x05
88#define IPW_POWER_AC 0x06
89#define IPW_POWER_BATTERY 0x07
90#define IPW_POWER_LIMIT 0x07
91#define IPW_POWER_MASK 0x0F
92#define IPW_POWER_ENABLED 0x10
93#define IPW_POWER_LEVEL(x) ((x) & IPW_POWER_MASK)
94
95#define IPW_CMD_HOST_COMPLETE 2
96#define IPW_CMD_POWER_DOWN 4
97#define IPW_CMD_SYSTEM_CONFIG 6
98#define IPW_CMD_MULTICAST_ADDRESS 7
99#define IPW_CMD_SSID 8
100#define IPW_CMD_ADAPTER_ADDRESS 11
101#define IPW_CMD_PORT_TYPE 12
102#define IPW_CMD_RTS_THRESHOLD 15
103#define IPW_CMD_FRAG_THRESHOLD 16
104#define IPW_CMD_POWER_MODE 17
105#define IPW_CMD_WEP_KEY 18
106#define IPW_CMD_TGI_TX_KEY 19
107#define IPW_CMD_SCAN_REQUEST 20
108#define IPW_CMD_ASSOCIATE 21
109#define IPW_CMD_SUPPORTED_RATES 22
110#define IPW_CMD_SCAN_ABORT 23
111#define IPW_CMD_TX_FLUSH 24
112#define IPW_CMD_QOS_PARAMETERS 25
113#define IPW_CMD_SCAN_REQUEST_EXT 26
114#define IPW_CMD_DINO_CONFIG 30
115#define IPW_CMD_RSN_CAPABILITIES 31
116#define IPW_CMD_RX_KEY 32
117#define IPW_CMD_CARD_DISABLE 33
118#define IPW_CMD_SEED_NUMBER 34
119#define IPW_CMD_TX_POWER 35
120#define IPW_CMD_COUNTRY_INFO 36
121#define IPW_CMD_AIRONET_INFO 37
122#define IPW_CMD_AP_TX_POWER 38
123#define IPW_CMD_CCKM_INFO 39
124#define IPW_CMD_CCX_VER_INFO 40
125#define IPW_CMD_SET_CALIBRATION 41
126#define IPW_CMD_SENSITIVITY_CALIB 42
127#define IPW_CMD_RETRY_LIMIT 51
128#define IPW_CMD_IPW_PRE_POWER_DOWN 58
129#define IPW_CMD_VAP_BEACON_TEMPLATE 60
130#define IPW_CMD_VAP_DTIM_PERIOD 61
131#define IPW_CMD_EXT_SUPPORTED_RATES 62
132#define IPW_CMD_VAP_LOCAL_TX_PWR_CONSTRAINT 63
133#define IPW_CMD_VAP_QUIET_INTERVALS 64
134#define IPW_CMD_VAP_CHANNEL_SWITCH 65
135#define IPW_CMD_VAP_MANDATORY_CHANNELS 66
136#define IPW_CMD_VAP_CELL_PWR_LIMIT 67
137#define IPW_CMD_VAP_CF_PARAM_SET 68
138#define IPW_CMD_VAP_SET_BEACONING_STATE 69
139#define IPW_CMD_MEASUREMENT 80
140#define IPW_CMD_POWER_CAPABILITY 81
141#define IPW_CMD_SUPPORTED_CHANNELS 82
142#define IPW_CMD_TPC_REPORT 83
143#define IPW_CMD_WME_INFO 84
144#define IPW_CMD_PRODUCTION_COMMAND 85
145#define IPW_CMD_LINKSYS_EOU_INFO 90
146
147#define RFD_SIZE 4
148#define NUM_TFD_CHUNKS 6
149
150#define TX_QUEUE_SIZE 32
151#define RX_QUEUE_SIZE 32
152
153#define DINO_CMD_WEP_KEY 0x08
154#define DINO_CMD_TX 0x0B
155#define DCT_ANTENNA_A 0x01
156#define DCT_ANTENNA_B 0x02
157
158#define IPW_A_MODE 0
159#define IPW_B_MODE 1
160#define IPW_G_MODE 2
161
bf79451e
JG
162/*
163 * TX Queue Flag Definitions
43f66a6c
JK
164 */
165
b095c381
JK
166/* tx wep key definition */
167#define DCT_WEP_KEY_NOT_IMMIDIATE 0x00
168#define DCT_WEP_KEY_64Bit 0x40
169#define DCT_WEP_KEY_128Bit 0x80
170#define DCT_WEP_KEY_128bitIV 0xC0
171#define DCT_WEP_KEY_SIZE_MASK 0xC0
172
173#define DCT_WEP_KEY_INDEX_MASK 0x0F
174#define DCT_WEP_INDEX_USE_IMMEDIATE 0x20
175
43f66a6c 176/* abort attempt if mgmt frame is rx'd */
bf79451e
JG
177#define DCT_FLAG_ABORT_MGMT 0x01
178
43f66a6c
JK
179/* require CTS */
180#define DCT_FLAG_CTS_REQUIRED 0x02
181
182/* use short preamble */
ea2b26e0
JK
183#define DCT_FLAG_LONG_PREAMBLE 0x00
184#define DCT_FLAG_SHORT_PREAMBLE 0x04
43f66a6c
JK
185
186/* RTS/CTS first */
187#define DCT_FLAG_RTS_REQD 0x08
188
189/* dont calculate duration field */
190#define DCT_FLAG_DUR_SET 0x10
191
192/* even if MAC WEP set (allows pre-encrypt) */
193#define DCT_FLAG_NO_WEP 0x20
8d45ff7d 194
43f66a6c
JK
195/* overwrite TSF field */
196#define DCT_FLAG_TSF_REQD 0x40
197
198/* ACK rx is expected to follow */
bf79451e 199#define DCT_FLAG_ACK_REQD 0x80
43f66a6c 200
b095c381 201/* TX flags extension */
43f66a6c
JK
202#define DCT_FLAG_EXT_MODE_CCK 0x01
203#define DCT_FLAG_EXT_MODE_OFDM 0x00
204
b095c381
JK
205#define DCT_FLAG_EXT_SECURITY_WEP 0x00
206#define DCT_FLAG_EXT_SECURITY_NO DCT_FLAG_EXT_SECURITY_WEP
207#define DCT_FLAG_EXT_SECURITY_CKIP 0x04
208#define DCT_FLAG_EXT_SECURITY_CCM 0x08
209#define DCT_FLAG_EXT_SECURITY_TKIP 0x0C
210#define DCT_FLAG_EXT_SECURITY_MASK 0x0C
211
212#define DCT_FLAG_EXT_QOS_ENABLED 0x10
213
214#define DCT_FLAG_EXT_HC_NO_SIFS_PIFS 0x00
215#define DCT_FLAG_EXT_HC_SIFS 0x20
216#define DCT_FLAG_EXT_HC_PIFS 0x40
217
43f66a6c
JK
218#define TX_RX_TYPE_MASK 0xFF
219#define TX_FRAME_TYPE 0x00
220#define TX_HOST_COMMAND_TYPE 0x01
221#define RX_FRAME_TYPE 0x09
222#define RX_HOST_NOTIFICATION_TYPE 0x03
223#define RX_HOST_CMD_RESPONSE_TYPE 0x04
224#define RX_TX_FRAME_RESPONSE_TYPE 0x05
225#define TFD_NEED_IRQ_MASK 0x04
226
227#define HOST_CMD_DINO_CONFIG 30
228
229#define HOST_NOTIFICATION_STATUS_ASSOCIATED 10
230#define HOST_NOTIFICATION_STATUS_AUTHENTICATE 11
231#define HOST_NOTIFICATION_STATUS_SCAN_CHANNEL_RESULT 12
232#define HOST_NOTIFICATION_STATUS_SCAN_COMPLETED 13
233#define HOST_NOTIFICATION_STATUS_FRAG_LENGTH 14
234#define HOST_NOTIFICATION_STATUS_LINK_DETERIORATION 15
235#define HOST_NOTIFICATION_DINO_CONFIG_RESPONSE 16
236#define HOST_NOTIFICATION_STATUS_BEACON_STATE 17
237#define HOST_NOTIFICATION_STATUS_TGI_TX_KEY 18
238#define HOST_NOTIFICATION_TX_STATUS 19
239#define HOST_NOTIFICATION_CALIB_KEEP_RESULTS 20
240#define HOST_NOTIFICATION_MEASUREMENT_STARTED 21
241#define HOST_NOTIFICATION_MEASUREMENT_ENDED 22
242#define HOST_NOTIFICATION_CHANNEL_SWITCHED 23
243#define HOST_NOTIFICATION_RX_DURING_QUIET_PERIOD 24
244#define HOST_NOTIFICATION_NOISE_STATS 25
bf79451e 245#define HOST_NOTIFICATION_S36_MEASUREMENT_ACCEPTED 30
43f66a6c
JK
246#define HOST_NOTIFICATION_S36_MEASUREMENT_REFUSED 31
247
248#define HOST_NOTIFICATION_STATUS_BEACON_MISSING 1
249#define IPW_MB_DISASSOCIATE_THRESHOLD_DEFAULT 24
250#define IPW_MB_ROAMING_THRESHOLD_DEFAULT 8
bf79451e 251#define IPW_REAL_RATE_RX_PACKET_THRESHOLD 300
43f66a6c
JK
252
253#define MACADRR_BYTE_LEN 6
254
255#define DCR_TYPE_AP 0x01
256#define DCR_TYPE_WLAP 0x02
257#define DCR_TYPE_MU_ESS 0x03
258#define DCR_TYPE_MU_IBSS 0x04
259#define DCR_TYPE_MU_PIBSS 0x05
260#define DCR_TYPE_SNIFFER 0x06
261#define DCR_TYPE_MU_BSS DCR_TYPE_MU_ESS
262
b095c381
JK
263/* QoS definitions */
264
265#define CW_MIN_OFDM 15
266#define CW_MAX_OFDM 1023
267#define CW_MIN_CCK 31
268#define CW_MAX_CCK 1023
269
270#define QOS_TX0_CW_MIN_OFDM CW_MIN_OFDM
271#define QOS_TX1_CW_MIN_OFDM CW_MIN_OFDM
272#define QOS_TX2_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
273#define QOS_TX3_CW_MIN_OFDM ( (CW_MIN_OFDM + 1) / 4 - 1 )
274
275#define QOS_TX0_CW_MIN_CCK CW_MIN_CCK
276#define QOS_TX1_CW_MIN_CCK CW_MIN_CCK
277#define QOS_TX2_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
278#define QOS_TX3_CW_MIN_CCK ( (CW_MIN_CCK + 1) / 4 - 1 )
279
280#define QOS_TX0_CW_MAX_OFDM CW_MAX_OFDM
281#define QOS_TX1_CW_MAX_OFDM CW_MAX_OFDM
282#define QOS_TX2_CW_MAX_OFDM CW_MIN_OFDM
283#define QOS_TX3_CW_MAX_OFDM ( (CW_MIN_OFDM + 1) / 2 - 1 )
284
285#define QOS_TX0_CW_MAX_CCK CW_MAX_CCK
286#define QOS_TX1_CW_MAX_CCK CW_MAX_CCK
287#define QOS_TX2_CW_MAX_CCK CW_MIN_CCK
288#define QOS_TX3_CW_MAX_CCK ( (CW_MIN_CCK + 1) / 2 - 1 )
289
290#define QOS_TX0_AIFS (3 - QOS_AIFSN_MIN_VALUE)
291#define QOS_TX1_AIFS (7 - QOS_AIFSN_MIN_VALUE)
292#define QOS_TX2_AIFS (2 - QOS_AIFSN_MIN_VALUE)
293#define QOS_TX3_AIFS (2 - QOS_AIFSN_MIN_VALUE)
294
295#define QOS_TX0_ACM 0
296#define QOS_TX1_ACM 0
297#define QOS_TX2_ACM 0
298#define QOS_TX3_ACM 0
299
300#define QOS_TX0_TXOP_LIMIT_CCK 0
301#define QOS_TX1_TXOP_LIMIT_CCK 0
302#define QOS_TX2_TXOP_LIMIT_CCK 6016
303#define QOS_TX3_TXOP_LIMIT_CCK 3264
304
305#define QOS_TX0_TXOP_LIMIT_OFDM 0
306#define QOS_TX1_TXOP_LIMIT_OFDM 0
307#define QOS_TX2_TXOP_LIMIT_OFDM 3008
308#define QOS_TX3_TXOP_LIMIT_OFDM 1504
309
310#define DEF_TX0_CW_MIN_OFDM CW_MIN_OFDM
311#define DEF_TX1_CW_MIN_OFDM CW_MIN_OFDM
312#define DEF_TX2_CW_MIN_OFDM CW_MIN_OFDM
313#define DEF_TX3_CW_MIN_OFDM CW_MIN_OFDM
314
315#define DEF_TX0_CW_MIN_CCK CW_MIN_CCK
316#define DEF_TX1_CW_MIN_CCK CW_MIN_CCK
317#define DEF_TX2_CW_MIN_CCK CW_MIN_CCK
318#define DEF_TX3_CW_MIN_CCK CW_MIN_CCK
319
320#define DEF_TX0_CW_MAX_OFDM CW_MAX_OFDM
321#define DEF_TX1_CW_MAX_OFDM CW_MAX_OFDM
322#define DEF_TX2_CW_MAX_OFDM CW_MAX_OFDM
323#define DEF_TX3_CW_MAX_OFDM CW_MAX_OFDM
324
325#define DEF_TX0_CW_MAX_CCK CW_MAX_CCK
326#define DEF_TX1_CW_MAX_CCK CW_MAX_CCK
327#define DEF_TX2_CW_MAX_CCK CW_MAX_CCK
328#define DEF_TX3_CW_MAX_CCK CW_MAX_CCK
329
330#define DEF_TX0_AIFS 0
331#define DEF_TX1_AIFS 0
332#define DEF_TX2_AIFS 0
333#define DEF_TX3_AIFS 0
334
335#define DEF_TX0_ACM 0
336#define DEF_TX1_ACM 0
337#define DEF_TX2_ACM 0
338#define DEF_TX3_ACM 0
339
340#define DEF_TX0_TXOP_LIMIT_CCK 0
341#define DEF_TX1_TXOP_LIMIT_CCK 0
342#define DEF_TX2_TXOP_LIMIT_CCK 0
343#define DEF_TX3_TXOP_LIMIT_CCK 0
344
345#define DEF_TX0_TXOP_LIMIT_OFDM 0
346#define DEF_TX1_TXOP_LIMIT_OFDM 0
347#define DEF_TX2_TXOP_LIMIT_OFDM 0
348#define DEF_TX3_TXOP_LIMIT_OFDM 0
349
350#define QOS_QOS_SETS 3
351#define QOS_PARAM_SET_ACTIVE 0
352#define QOS_PARAM_SET_DEF_CCK 1
353#define QOS_PARAM_SET_DEF_OFDM 2
354
355#define CTRL_QOS_NO_ACK (0x0020)
356
357#define IPW_TX_QUEUE_1 1
358#define IPW_TX_QUEUE_2 2
359#define IPW_TX_QUEUE_3 3
360#define IPW_TX_QUEUE_4 4
361
362/* QoS sturctures */
363struct ipw_qos_info {
364 int qos_enable;
365 struct ieee80211_qos_parameters *def_qos_parm_OFDM;
366 struct ieee80211_qos_parameters *def_qos_parm_CCK;
367 u32 burst_duration_CCK;
368 u32 burst_duration_OFDM;
369 u16 qos_no_ack_mask;
370 int burst_enable;
371};
372
373/**************************************************************/
43f66a6c
JK
374/**
375 * Generic queue structure
bf79451e 376 *
43f66a6c
JK
377 * Contains common data for Rx and Tx queues
378 */
379struct clx2_queue {
0edd5b44
JG
380 int n_bd; /**< number of BDs in this queue */
381 int first_empty; /**< 1-st empty entry (index) */
382 int last_used; /**< last used entry (index) */
383 u32 reg_w; /**< 'write' reg (queue head), addr in domain 1 */
384 u32 reg_r; /**< 'read' reg (queue tail), addr in domain 1 */
385 dma_addr_t dma_addr; /**< physical addr for BD's */
386 int low_mark; /**< low watermark, resume queue if free space more than this */
387 int high_mark; /**< high watermark, stop queue if free space less than this */
43f66a6c
JK
388} __attribute__ ((packed));
389
0edd5b44 390struct machdr32 {
43f66a6c 391 u16 frame_ctl;
0edd5b44
JG
392 u16 duration; // watch out for endians!
393 u8 addr1[MACADRR_BYTE_LEN];
394 u8 addr2[MACADRR_BYTE_LEN];
395 u8 addr3[MACADRR_BYTE_LEN];
396 u16 seq_ctrl; // more endians!
397 u8 addr4[MACADRR_BYTE_LEN];
43f66a6c 398 u16 qos_ctrl;
0edd5b44 399} __attribute__ ((packed));
43f66a6c 400
0edd5b44 401struct machdr30 {
43f66a6c 402 u16 frame_ctl;
0edd5b44
JG
403 u16 duration; // watch out for endians!
404 u8 addr1[MACADRR_BYTE_LEN];
405 u8 addr2[MACADRR_BYTE_LEN];
406 u8 addr3[MACADRR_BYTE_LEN];
407 u16 seq_ctrl; // more endians!
408 u8 addr4[MACADRR_BYTE_LEN];
409} __attribute__ ((packed));
410
411struct machdr26 {
43f66a6c 412 u16 frame_ctl;
0edd5b44
JG
413 u16 duration; // watch out for endians!
414 u8 addr1[MACADRR_BYTE_LEN];
415 u8 addr2[MACADRR_BYTE_LEN];
416 u8 addr3[MACADRR_BYTE_LEN];
417 u16 seq_ctrl; // more endians!
43f66a6c 418 u16 qos_ctrl;
0edd5b44 419} __attribute__ ((packed));
43f66a6c 420
0edd5b44 421struct machdr24 {
43f66a6c 422 u16 frame_ctl;
0edd5b44
JG
423 u16 duration; // watch out for endians!
424 u8 addr1[MACADRR_BYTE_LEN];
425 u8 addr2[MACADRR_BYTE_LEN];
426 u8 addr3[MACADRR_BYTE_LEN];
427 u16 seq_ctrl; // more endians!
428} __attribute__ ((packed));
43f66a6c
JK
429
430// TX TFD with 32 byte MAC Header
0edd5b44
JG
431struct tx_tfd_32 {
432 struct machdr32 mchdr; // 32
433 u32 uivplaceholder[2]; // 8
434} __attribute__ ((packed));
43f66a6c
JK
435
436// TX TFD with 30 byte MAC Header
0edd5b44
JG
437struct tx_tfd_30 {
438 struct machdr30 mchdr; // 30
439 u8 reserved[2]; // 2
440 u32 uivplaceholder[2]; // 8
441} __attribute__ ((packed));
43f66a6c
JK
442
443// tx tfd with 26 byte mac header
0edd5b44
JG
444struct tx_tfd_26 {
445 struct machdr26 mchdr; // 26
446 u8 reserved1[2]; // 2
447 u32 uivplaceholder[2]; // 8
448 u8 reserved2[4]; // 4
449} __attribute__ ((packed));
43f66a6c
JK
450
451// tx tfd with 24 byte mac header
0edd5b44
JG
452struct tx_tfd_24 {
453 struct machdr24 mchdr; // 24
454 u32 uivplaceholder[2]; // 8
455 u8 reserved[8]; // 8
456} __attribute__ ((packed));
43f66a6c
JK
457
458#define DCT_WEP_KEY_FIELD_LENGTH 16
459
0edd5b44 460struct tfd_command {
43f66a6c
JK
461 u8 index;
462 u8 length;
463 u16 reserved;
464 u8 payload[0];
0edd5b44 465} __attribute__ ((packed));
43f66a6c
JK
466
467struct tfd_data {
468 /* Header */
469 u32 work_area_ptr;
0edd5b44 470 u8 station_number; /* 0 for BSS */
43f66a6c
JK
471 u8 reserved1;
472 u16 reserved2;
473
474 /* Tx Parameters */
475 u8 cmd_id;
bf79451e
JG
476 u8 seq_num;
477 u16 len;
43f66a6c
JK
478 u8 priority;
479 u8 tx_flags;
480 u8 tx_flags_ext;
481 u8 key_index;
482 u8 wepkey[DCT_WEP_KEY_FIELD_LENGTH];
483 u8 rate;
484 u8 antenna;
485 u16 next_packet_duration;
bf79451e 486 u16 next_frag_len;
0edd5b44 487 u16 back_off_counter; //////txop;
43f66a6c 488 u8 retrylimit;
bf79451e 489 u16 cwcurrent;
43f66a6c
JK
490 u8 reserved3;
491
492 /* 802.11 MAC Header */
0edd5b44 493 union {
43f66a6c
JK
494 struct tx_tfd_24 tfd_24;
495 struct tx_tfd_26 tfd_26;
496 struct tx_tfd_30 tfd_30;
497 struct tx_tfd_32 tfd_32;
498 } tfd;
499
500 /* Payload DMA info */
501 u32 num_chunks;
502 u32 chunk_ptr[NUM_TFD_CHUNKS];
503 u16 chunk_len[NUM_TFD_CHUNKS];
504} __attribute__ ((packed));
505
0edd5b44 506struct txrx_control_flags {
43f66a6c
JK
507 u8 message_type;
508 u8 rx_seq_num;
509 u8 control_bits;
510 u8 reserved;
511} __attribute__ ((packed));
512
513#define TFD_SIZE 128
514#define TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH (TFD_SIZE - sizeof(struct txrx_control_flags))
515
0edd5b44 516struct tfd_frame {
43f66a6c
JK
517 struct txrx_control_flags control_flags;
518 union {
519 struct tfd_data data;
520 struct tfd_command cmd;
521 u8 raw[TFD_CMD_IMMEDIATE_PAYLOAD_LENGTH];
522 } u;
0edd5b44 523} __attribute__ ((packed));
43f66a6c 524
0edd5b44 525typedef void destructor_func(const void *);
43f66a6c
JK
526
527/**
528 * Tx Queue for DMA. Queue consists of circular buffer of
529 * BD's and required locking structures.
530 */
531struct clx2_tx_queue {
532 struct clx2_queue q;
0edd5b44 533 struct tfd_frame *bd;
43f66a6c
JK
534 struct ieee80211_txb **txb;
535};
536
537/*
538 * RX related structures and functions
539 */
540#define RX_FREE_BUFFERS 32
541#define RX_LOW_WATERMARK 8
542
a613bffd
JK
543#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
544#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
545#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
43f66a6c
JK
546
547// Used for passing to driver number of successes and failures per rate
0edd5b44 548struct rate_histogram {
43f66a6c
JK
549 union {
550 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
551 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
552 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
553 } success;
554 union {
555 u32 a[SUP_RATE_11A_MAX_NUM_CHANNELS];
556 u32 b[SUP_RATE_11B_MAX_NUM_CHANNELS];
557 u32 g[SUP_RATE_11G_MAX_NUM_CHANNELS];
558 } failed;
559} __attribute__ ((packed));
560
bf79451e 561/* statistics command response */
43f66a6c
JK
562struct ipw_cmd_stats {
563 u8 cmd_id;
564 u8 seq_num;
bf79451e
JG
565 u16 good_sfd;
566 u16 bad_plcp;
567 u16 wrong_bssid;
568 u16 valid_mpdu;
569 u16 bad_mac_header;
570 u16 reserved_frame_types;
571 u16 rx_ina;
572 u16 bad_crc32;
573 u16 invalid_cts;
574 u16 invalid_acks;
575 u16 long_distance_ina_fina;
43f66a6c 576 u16 dsp_silence_unreachable;
bf79451e
JG
577 u16 accumulated_rssi;
578 u16 rx_ovfl_frame_tossed;
43f66a6c
JK
579 u16 rssi_silence_threshold;
580 u16 rx_ovfl_frame_supplied;
bf79451e
JG
581 u16 last_rx_frame_signal;
582 u16 last_rx_frame_noise;
583 u16 rx_autodetec_no_ofdm;
43f66a6c
JK
584 u16 rx_autodetec_no_barker;
585 u16 reserved;
586} __attribute__ ((packed));
587
588struct notif_channel_result {
589 u8 channel_num;
590 struct ipw_cmd_stats stats;
591 u8 uReserved;
592} __attribute__ ((packed));
593
e7582561
BC
594#define SCAN_COMPLETED_STATUS_COMPLETE 1
595#define SCAN_COMPLETED_STATUS_ABORTED 2
596
43f66a6c
JK
597struct notif_scan_complete {
598 u8 scan_type;
599 u8 num_channels;
600 u8 status;
601 u8 reserved;
0edd5b44 602} __attribute__ ((packed));
43f66a6c
JK
603
604struct notif_frag_length {
605 u16 frag_length;
606 u16 reserved;
0edd5b44 607} __attribute__ ((packed));
43f66a6c
JK
608
609struct notif_beacon_state {
610 u32 state;
611 u32 number;
612} __attribute__ ((packed));
613
614struct notif_tgi_tx_key {
615 u8 key_state;
616 u8 security_type;
617 u8 station_index;
618 u8 reserved;
619} __attribute__ ((packed));
620
12977154
CB
621#define SILENCE_OVER_THRESH (1)
622#define SILENCE_UNDER_THRESH (2)
623
43f66a6c
JK
624struct notif_link_deterioration {
625 struct ipw_cmd_stats stats;
626 u8 rate;
627 u8 modulation;
628 struct rate_histogram histogram;
12977154
CB
629 u8 silence_notification_type; /* SILENCE_OVER/UNDER_THRESH */
630 u16 silence_count;
43f66a6c
JK
631} __attribute__ ((packed));
632
633struct notif_association {
634 u8 state;
635} __attribute__ ((packed));
636
637struct notif_authenticate {
638 u8 state;
639 struct machdr24 addr;
640 u16 status;
641} __attribute__ ((packed));
642
43f66a6c
JK
643struct notif_calibration {
644 u8 data[104];
645} __attribute__ ((packed));
646
647struct notif_noise {
648 u32 value;
649} __attribute__ ((packed));
650
651struct ipw_rx_notification {
652 u8 reserved[8];
653 u8 subtype;
654 u8 flags;
655 u16 size;
656 union {
657 struct notif_association assoc;
658 struct notif_authenticate auth;
659 struct notif_channel_result channel_result;
660 struct notif_scan_complete scan_complete;
661 struct notif_frag_length frag_len;
662 struct notif_beacon_state beacon_state;
663 struct notif_tgi_tx_key tgi_tx_key;
664 struct notif_link_deterioration link_deterioration;
665 struct notif_calibration calibration;
666 struct notif_noise noise;
667 u8 raw[0];
668 } u;
669} __attribute__ ((packed));
670
671struct ipw_rx_frame {
bf79451e 672 u32 reserved1;
0edd5b44
JG
673 u8 parent_tsf[4]; // fw_use[0] is boolean for OUR_TSF_IS_GREATER
674 u8 received_channel; // The channel that this frame was received on.
675 // Note that for .11b this does not have to be
676 // the same as the channel that it was sent.
677 // Filled by LMAC
43f66a6c
JK
678 u8 frameStatus;
679 u8 rate;
680 u8 rssi;
681 u8 agc;
682 u8 rssi_dbm;
683 u16 signal;
684 u16 noise;
685 u8 antennaAndPhy;
0edd5b44
JG
686 u8 control; // control bit should be on in bg
687 u8 rtscts_rate; // rate of rts or cts (in rts cts sequence rate
688 // is identical)
689 u8 rtscts_seen; // 0x1 RTS seen ; 0x2 CTS seen
43f66a6c
JK
690 u16 length;
691 u8 data[0];
692} __attribute__ ((packed));
bf79451e 693
43f66a6c
JK
694struct ipw_rx_header {
695 u8 message_type;
696 u8 rx_seq_num;
697 u8 control_bits;
698 u8 reserved;
699} __attribute__ ((packed));
700
0edd5b44 701struct ipw_rx_packet {
43f66a6c
JK
702 struct ipw_rx_header header;
703 union {
704 struct ipw_rx_frame frame;
705 struct ipw_rx_notification notification;
706 } u;
707} __attribute__ ((packed));
708
709#define IPW_RX_NOTIFICATION_SIZE sizeof(struct ipw_rx_header) + 12
afbf30a2
JK
710#define IPW_RX_FRAME_SIZE (unsigned int)(sizeof(struct ipw_rx_header) + \
711 sizeof(struct ipw_rx_frame))
43f66a6c
JK
712
713struct ipw_rx_mem_buffer {
714 dma_addr_t dma_addr;
715 struct ipw_rx_buffer *rxb;
716 struct sk_buff *skb;
717 struct list_head list;
0edd5b44 718}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
719
720struct ipw_rx_queue {
721 struct ipw_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
722 struct ipw_rx_mem_buffer *queue[RX_QUEUE_SIZE];
0edd5b44
JG
723 u32 processed; /* Internal index to last handled Rx packet */
724 u32 read; /* Shared index to newest available Rx buffer */
725 u32 write; /* Shared index to oldest written Rx packet */
726 u32 free_count; /* Number of pre-allocated buffers in rx_free */
43f66a6c 727 /* Each of these lists is used as a FIFO for ipw_rx_mem_buffers */
0edd5b44
JG
728 struct list_head rx_free; /* Own an SKBs */
729 struct list_head rx_used; /* No SKB allocated */
43f66a6c 730 spinlock_t lock;
0edd5b44 731}; /* Not transferred over network, so not __attribute__ ((packed)) */
43f66a6c
JK
732
733struct alive_command_responce {
734 u8 alive_command;
735 u8 sequence_number;
736 u16 software_revision;
737 u8 device_identifier;
738 u8 reserved1[5];
739 u16 reserved2;
740 u16 reserved3;
741 u16 clock_settle_time;
742 u16 powerup_settle_time;
743 u16 reserved4;
744 u8 time_stamp[5]; /* month, day, year, hours, minutes */
745 u8 ucode_valid;
746} __attribute__ ((packed));
747
748#define IPW_MAX_RATES 12
749
750struct ipw_rates {
751 u8 num_rates;
752 u8 rates[IPW_MAX_RATES];
753} __attribute__ ((packed));
754
0edd5b44 755struct command_block {
43f66a6c
JK
756 unsigned int control;
757 u32 source_addr;
758 u32 dest_addr;
759 unsigned int status;
760} __attribute__ ((packed));
761
762#define CB_NUMBER_OF_ELEMENTS_SMALL 64
0edd5b44 763struct fw_image_desc {
43f66a6c
JK
764 unsigned long last_cb_index;
765 unsigned long current_cb_index;
766 struct command_block cb_list[CB_NUMBER_OF_ELEMENTS_SMALL];
0edd5b44 767 void *v_addr;
43f66a6c
JK
768 unsigned long p_addr;
769 unsigned long len;
770};
771
0edd5b44 772struct ipw_sys_config {
43f66a6c
JK
773 u8 bt_coexistence;
774 u8 reserved1;
775 u8 answer_broadcast_ssid_probe;
776 u8 accept_all_data_frames;
777 u8 accept_non_directed_frames;
778 u8 exclude_unicast_unencrypted;
779 u8 disable_unicast_decryption;
780 u8 exclude_multicast_unencrypted;
781 u8 disable_multicast_decryption;
782 u8 antenna_diversity;
783 u8 pass_crc_to_host;
784 u8 dot11g_auto_detection;
785 u8 enable_cts_to_self;
786 u8 enable_multicast_filtering;
787 u8 bt_coexist_collision_thr;
12977154 788 u8 silence_threshold;
43f66a6c
JK
789 u8 accept_all_mgmt_bcpr;
790 u8 accept_all_mgtm_frames;
791 u8 pass_noise_stats_to_host;
792 u8 reserved3;
793} __attribute__ ((packed));
794
0edd5b44 795struct ipw_multicast_addr {
43f66a6c
JK
796 u8 num_of_multicast_addresses;
797 u8 reserved[3];
798 u8 mac1[6];
799 u8 mac2[6];
800 u8 mac3[6];
801 u8 mac4[6];
802} __attribute__ ((packed));
803
b095c381
JK
804#define DCW_WEP_KEY_INDEX_MASK 0x03 /* bits [0:1] */
805#define DCW_WEP_KEY_SEC_TYPE_MASK 0x30 /* bits [4:5] */
806
807#define DCW_WEP_KEY_SEC_TYPE_WEP 0x00
808#define DCW_WEP_KEY_SEC_TYPE_CCM 0x20
809#define DCW_WEP_KEY_SEC_TYPE_TKIP 0x30
810
811#define DCW_WEP_KEY_INVALID_SIZE 0x00 /* 0 = Invalid key */
812#define DCW_WEP_KEY64Bit_SIZE 0x05 /* 64-bit encryption */
813#define DCW_WEP_KEY128Bit_SIZE 0x0D /* 128-bit encryption */
814#define DCW_CCM_KEY128Bit_SIZE 0x10 /* 128-bit key */
815//#define DCW_WEP_KEY128BitIV_SIZE 0x10 /* 128-bit key and 128-bit IV */
816
0edd5b44 817struct ipw_wep_key {
43f66a6c
JK
818 u8 cmd_id;
819 u8 seq_num;
820 u8 key_index;
821 u8 key_size;
822 u8 key[16];
823} __attribute__ ((packed));
824
0edd5b44 825struct ipw_tgi_tx_key {
bf79451e 826 u8 key_id;
43f66a6c
JK
827 u8 security_type;
828 u8 station_index;
829 u8 flags;
830 u8 key[16];
831 u32 tx_counter[2];
832} __attribute__ ((packed));
833
834#define IPW_SCAN_CHANNELS 54
835
0edd5b44 836struct ipw_scan_request {
43f66a6c
JK
837 u8 scan_type;
838 u16 dwell_time;
839 u8 channels_list[IPW_SCAN_CHANNELS];
840 u8 channels_reserved[3];
841} __attribute__ ((packed));
842
843enum {
844 IPW_SCAN_PASSIVE_TILL_FIRST_BEACON_SCAN = 0,
845 IPW_SCAN_PASSIVE_FULL_DWELL_SCAN,
846 IPW_SCAN_ACTIVE_DIRECT_SCAN,
847 IPW_SCAN_ACTIVE_BROADCAST_SCAN,
848 IPW_SCAN_ACTIVE_BROADCAST_AND_DIRECT_SCAN,
849 IPW_SCAN_TYPES
850};
851
0edd5b44 852struct ipw_scan_request_ext {
43f66a6c
JK
853 u32 full_scan_index;
854 u8 channels_list[IPW_SCAN_CHANNELS];
855 u8 scan_type[IPW_SCAN_CHANNELS / 2];
856 u8 reserved;
857 u16 dwell_time[IPW_SCAN_TYPES];
858} __attribute__ ((packed));
859
a73e22b2 860static inline u8 ipw_get_scan_type(struct ipw_scan_request_ext *scan, u8 index)
43f66a6c
JK
861{
862 if (index % 2)
863 return scan->scan_type[index / 2] & 0x0F;
864 else
865 return (scan->scan_type[index / 2] & 0xF0) >> 4;
866}
867
a73e22b2 868static inline void ipw_set_scan_type(struct ipw_scan_request_ext *scan,
43f66a6c
JK
869 u8 index, u8 scan_type)
870{
bf79451e
JG
871 if (index % 2)
872 scan->scan_type[index / 2] =
0edd5b44 873 (scan->scan_type[index / 2] & 0xF0) | (scan_type & 0x0F);
43f66a6c 874 else
bf79451e 875 scan->scan_type[index / 2] =
0edd5b44
JG
876 (scan->scan_type[index / 2] & 0x0F) |
877 ((scan_type & 0x0F) << 4);
43f66a6c
JK
878}
879
0edd5b44 880struct ipw_associate {
43f66a6c 881 u8 channel;
0edd5b44 882 u8 auth_type:4, auth_key:4;
43f66a6c
JK
883 u8 assoc_type;
884 u8 reserved;
885 u16 policy_support;
886 u8 preamble_length;
887 u8 ieee_mode;
888 u8 bssid[ETH_ALEN];
889 u32 assoc_tsf_msw;
890 u32 assoc_tsf_lsw;
891 u16 capability;
892 u16 listen_interval;
893 u16 beacon_interval;
894 u8 dest[ETH_ALEN];
895 u16 atim_window;
896 u8 smr;
897 u8 reserved1;
898 u16 reserved2;
899} __attribute__ ((packed));
900
0edd5b44 901struct ipw_supported_rates {
43f66a6c
JK
902 u8 ieee_mode;
903 u8 num_rates;
904 u8 purpose;
905 u8 reserved;
906 u8 supported_rates[IPW_MAX_RATES];
907} __attribute__ ((packed));
908
0edd5b44 909struct ipw_rts_threshold {
43f66a6c
JK
910 u16 rts_threshold;
911 u16 reserved;
912} __attribute__ ((packed));
913
0edd5b44 914struct ipw_frag_threshold {
43f66a6c
JK
915 u16 frag_threshold;
916 u16 reserved;
917} __attribute__ ((packed));
918
0edd5b44 919struct ipw_retry_limit {
43f66a6c
JK
920 u8 short_retry_limit;
921 u8 long_retry_limit;
922 u16 reserved;
923} __attribute__ ((packed));
924
0edd5b44 925struct ipw_dino_config {
43f66a6c
JK
926 u32 dino_config_addr;
927 u16 dino_config_size;
928 u8 dino_response;
929 u8 reserved;
930} __attribute__ ((packed));
931
0edd5b44 932struct ipw_aironet_info {
43f66a6c
JK
933 u8 id;
934 u8 length;
935 u16 reserved;
936} __attribute__ ((packed));
937
0edd5b44 938struct ipw_rx_key {
43f66a6c
JK
939 u8 station_index;
940 u8 key_type;
941 u8 key_id;
942 u8 key_flag;
943 u8 key[16];
944 u8 station_address[6];
945 u8 key_index;
946 u8 reserved;
947} __attribute__ ((packed));
948
0edd5b44 949struct ipw_country_channel_info {
43f66a6c
JK
950 u8 first_channel;
951 u8 no_channels;
952 s8 max_tx_power;
953} __attribute__ ((packed));
954
0edd5b44 955struct ipw_country_info {
43f66a6c
JK
956 u8 id;
957 u8 length;
958 u8 country_str[3];
959 struct ipw_country_channel_info groups[7];
960} __attribute__ ((packed));
961
0edd5b44 962struct ipw_channel_tx_power {
43f66a6c
JK
963 u8 channel_number;
964 s8 tx_power;
965} __attribute__ ((packed));
966
967#define SCAN_ASSOCIATED_INTERVAL (HZ)
968#define SCAN_INTERVAL (HZ / 10)
969#define MAX_A_CHANNELS 37
970#define MAX_B_CHANNELS 14
971
0edd5b44 972struct ipw_tx_power {
43f66a6c
JK
973 u8 num_channels;
974 u8 ieee_mode;
975 struct ipw_channel_tx_power channels_tx_power[MAX_A_CHANNELS];
976} __attribute__ ((packed));
977
0edd5b44 978struct ipw_rsn_capabilities {
43f66a6c
JK
979 u8 id;
980 u8 length;
981 u16 version;
982} __attribute__ ((packed));
983
0edd5b44 984struct ipw_sensitivity_calib {
43f66a6c
JK
985 u16 beacon_rssi_raw;
986 u16 reserved;
987} __attribute__ ((packed));
988
989/**
990 * Host command structure.
bf79451e 991 *
43f66a6c
JK
992 * On input, the following fields should be filled:
993 * - cmd
994 * - len
995 * - status_len
996 * - param (if needed)
bf79451e
JG
997 *
998 * On output,
43f66a6c
JK
999 * - \a status contains status;
1000 * - \a param filled with status parameters.
1001 */
1002struct ipw_cmd {
0edd5b44
JG
1003 u32 cmd; /**< Host command */
1004 u32 status;/**< Status */
1005 u32 status_len;
1006 /**< How many 32 bit parameters in the status */
1007 u32 len; /**< incoming parameters length, bytes */
43f66a6c 1008 /**
bf79451e
JG
1009 * command parameters.
1010 * There should be enough space for incoming and
43f66a6c
JK
1011 * outcoming parameters.
1012 * Incoming parameters listed 1-st, followed by outcoming params.
1013 * nParams=(len+3)/4+status_len
1014 */
0edd5b44 1015 u32 param[0];
43f66a6c
JK
1016} __attribute__ ((packed));
1017
0edd5b44 1018#define STATUS_HCMD_ACTIVE (1<<0) /**< host command in progress */
43f66a6c
JK
1019
1020#define STATUS_INT_ENABLED (1<<1)
1021#define STATUS_RF_KILL_HW (1<<2)
1022#define STATUS_RF_KILL_SW (1<<3)
1023#define STATUS_RF_KILL_MASK (STATUS_RF_KILL_HW | STATUS_RF_KILL_SW)
1024
1025#define STATUS_INIT (1<<5)
1026#define STATUS_AUTH (1<<6)
1027#define STATUS_ASSOCIATED (1<<7)
1028#define STATUS_STATE_MASK (STATUS_INIT | STATUS_AUTH | STATUS_ASSOCIATED)
1029
1030#define STATUS_ASSOCIATING (1<<8)
1031#define STATUS_DISASSOCIATING (1<<9)
1032#define STATUS_ROAMING (1<<10)
1033#define STATUS_EXIT_PENDING (1<<11)
1034#define STATUS_DISASSOC_PENDING (1<<12)
1035#define STATUS_STATE_PENDING (1<<13)
1036
1037#define STATUS_SCAN_PENDING (1<<20)
bf79451e
JG
1038#define STATUS_SCANNING (1<<21)
1039#define STATUS_SCAN_ABORTING (1<<22)
afbf30a2 1040#define STATUS_SCAN_FORCED (1<<23)
43f66a6c 1041
a613bffd
JK
1042#define STATUS_LED_LINK_ON (1<<24)
1043#define STATUS_LED_ACT_ON (1<<25)
43f66a6c 1044
0edd5b44
JG
1045#define STATUS_INDIRECT_BYTE (1<<28) /* sysfs entry configured for access */
1046#define STATUS_INDIRECT_DWORD (1<<29) /* sysfs entry configured for access */
1047#define STATUS_DIRECT_DWORD (1<<30) /* sysfs entry configured for access */
43f66a6c 1048
0edd5b44 1049#define STATUS_SECURITY_UPDATED (1<<31) /* Security sync needed */
43f66a6c 1050
0edd5b44
JG
1051#define CFG_STATIC_CHANNEL (1<<0) /* Restrict assoc. to single channel */
1052#define CFG_STATIC_ESSID (1<<1) /* Restrict assoc. to single SSID */
1053#define CFG_STATIC_BSSID (1<<2) /* Restrict assoc. to single BSSID */
43f66a6c 1054#define CFG_CUSTOM_MAC (1<<3)
ea2b26e0 1055#define CFG_PREAMBLE_LONG (1<<4)
43f66a6c
JK
1056#define CFG_ADHOC_PERSIST (1<<5)
1057#define CFG_ASSOCIATE (1<<6)
1058#define CFG_FIXED_RATE (1<<7)
1059#define CFG_ADHOC_CREATE (1<<8)
a613bffd
JK
1060#define CFG_NO_LED (1<<9)
1061#define CFG_BACKGROUND_SCAN (1<<10)
b095c381
JK
1062#define CFG_SPEED_SCAN (1<<11)
1063#define CFG_NET_STATS (1<<12)
43f66a6c 1064
0edd5b44
JG
1065#define CAP_SHARED_KEY (1<<0) /* Off = OPEN */
1066#define CAP_PRIVACY_ON (1<<1) /* Off = No privacy */
43f66a6c
JK
1067
1068#define MAX_STATIONS 32
1069#define IPW_INVALID_STATION (0xff)
1070
1071struct ipw_station_entry {
1072 u8 mac_addr[ETH_ALEN];
1073 u8 reserved;
1074 u8 support_mode;
1075};
1076
1077#define AVG_ENTRIES 8
1078struct average {
1079 s16 entries[AVG_ENTRIES];
1080 u8 pos;
1081 u8 init;
1082 s32 sum;
1083};
1084
b095c381 1085#define MAX_SPEED_SCAN 100
afbf30a2
JK
1086#define IPW_IBSS_MAC_HASH_SIZE 31
1087
1088struct ipw_ibss_seq {
1089 u8 mac[ETH_ALEN];
1090 u16 seq_num;
1091 u16 frag_num;
1092 unsigned long packet_time;
1093 struct list_head list;
1094};
b095c381 1095
b39860c6
JK
1096struct ipw_error_elem {
1097 u32 desc;
1098 u32 time;
1099 u32 blink1;
1100 u32 blink2;
1101 u32 link1;
1102 u32 link2;
1103 u32 data;
1104};
1105
1106struct ipw_event {
1107 u32 event;
1108 u32 time;
1109 u32 data;
1110} __attribute__ ((packed));
1111
1112struct ipw_fw_error {
f6c5cb7c 1113 unsigned long jiffies;
b39860c6
JK
1114 u32 status;
1115 u32 config;
1116 u32 elem_len;
1117 u32 log_len;
1118 struct ipw_error_elem *elem;
1119 struct ipw_event *log;
1120 u8 payload[0];
1121} __attribute__ ((packed));
1122
43f66a6c
JK
1123struct ipw_priv {
1124 /* ieee device used by generic ieee processing code */
1125 struct ieee80211_device *ieee;
43f66a6c 1126
43f66a6c 1127 spinlock_t lock;
4644151b 1128 struct mutex mutex;
43f66a6c
JK
1129
1130 /* basic pci-network driver stuff */
1131 struct pci_dev *pci_dev;
1132 struct net_device *net_dev;
1133
1134 /* pci hardware address support */
1135 void __iomem *hw_base;
1136 unsigned long hw_len;
bf79451e 1137
43f66a6c
JK
1138 struct fw_image_desc sram_desc;
1139
1140 /* result of ucode download */
1141 struct alive_command_responce dino_alive;
1142
0edd5b44
JG
1143 wait_queue_head_t wait_command_queue;
1144 wait_queue_head_t wait_state;
43f66a6c
JK
1145
1146 /* Rx and Tx DMA processing queues */
1147 struct ipw_rx_queue *rxq;
1148 struct clx2_tx_queue txq_cmd;
1149 struct clx2_tx_queue txq[4];
1150 u32 status;
1151 u32 config;
1152 u32 capability;
1153
1154 u8 last_rx_rssi;
1155 u8 last_noise;
1156 struct average average_missed_beacons;
1157 struct average average_rssi;
1158 struct average average_noise;
1159 u32 port_type;
0edd5b44
JG
1160 int rx_bufs_min; /**< minimum number of bufs in Rx queue */
1161 int rx_pend_max; /**< maximum pending buffers for one IRQ */
1162 u32 hcmd_seq; /**< sequence number for hcmd */
afbf30a2 1163 u32 disassociate_threshold;
bf79451e 1164 u32 roaming_threshold;
43f66a6c
JK
1165
1166 struct ipw_associate assoc_request;
1167 struct ieee80211_network *assoc_network;
1168
1169 unsigned long ts_scan_abort;
1170 struct ipw_supported_rates rates;
0edd5b44
JG
1171 struct ipw_rates phy[3]; /**< PHY restrictions, per band */
1172 struct ipw_rates supp; /**< software defined */
1173 struct ipw_rates extended; /**< use for corresp. IE, AP only */
43f66a6c
JK
1174
1175 struct notif_link_deterioration last_link_deterioration; /** for statistics */
0edd5b44 1176 struct ipw_cmd *hcmd; /**< host command currently executed */
43f66a6c
JK
1177
1178 wait_queue_head_t hcmd_wq; /**< host command waits for execution */
0edd5b44 1179 u32 tsf_bcn[2]; /**< TSF from latest beacon */
43f66a6c 1180
0edd5b44 1181 struct notif_calibration calib; /**< last calibration */
43f66a6c
JK
1182
1183 /* ordinal interface with firmware */
1184 u32 table0_addr;
1185 u32 table0_len;
1186 u32 table1_addr;
1187 u32 table1_len;
1188 u32 table2_addr;
1189 u32 table2_len;
1190
1191 /* context information */
1192 u8 essid[IW_ESSID_MAX_SIZE];
1193 u8 essid_len;
1194 u8 nick[IW_ESSID_MAX_SIZE];
1195 u16 rates_mask;
1196 u8 channel;
1197 struct ipw_sys_config sys_config;
1198 u32 power_mode;
bf79451e 1199 u8 bssid[ETH_ALEN];
43f66a6c
JK
1200 u16 rts_threshold;
1201 u8 mac_addr[ETH_ALEN];
1202 u8 num_stations;
bf79451e 1203 u8 stations[MAX_STATIONS][ETH_ALEN];
afbf30a2
JK
1204 u8 short_retry_limit;
1205 u8 long_retry_limit;
43f66a6c
JK
1206
1207 u32 notif_missed_beacons;
1208
1209 /* Statistics and counters normalized with each association */
1210 u32 last_missed_beacons;
1211 u32 last_tx_packets;
1212 u32 last_rx_packets;
1213 u32 last_tx_failures;
1214 u32 last_rx_err;
1215 u32 last_rate;
1216
1217 u32 missed_adhoc_beacons;
1218 u32 missed_beacons;
1219 u32 rx_packets;
1220 u32 tx_packets;
1221 u32 quality;
1222
b095c381
JK
1223 u8 speed_scan[MAX_SPEED_SCAN];
1224 u8 speed_scan_pos;
1225
afbf30a2
JK
1226 u16 last_seq_num;
1227 u16 last_frag_num;
1228 unsigned long last_packet_time;
1229 struct list_head ibss_mac_hash[IPW_IBSS_MAC_HASH_SIZE];
1230
0edd5b44
JG
1231 /* eeprom */
1232 u8 eeprom[0x100]; /* 256 bytes of eeprom */
afbf30a2 1233 u8 country[4];
43f66a6c
JK
1234 int eeprom_delay;
1235
bf79451e 1236 struct iw_statistics wstats;
43f66a6c 1237
97a78ca9
BB
1238 struct iw_public_data wireless_data;
1239
43f66a6c 1240 struct workqueue_struct *workqueue;
bf79451e 1241
43f66a6c
JK
1242 struct work_struct adhoc_check;
1243 struct work_struct associate;
1244 struct work_struct disassociate;
d8bad6df 1245 struct work_struct system_config;
43f66a6c
JK
1246 struct work_struct rx_replenish;
1247 struct work_struct request_scan;
1248 struct work_struct adapter_restart;
1249 struct work_struct rf_kill;
1250 struct work_struct up;
1251 struct work_struct down;
1252 struct work_struct gather_stats;
1253 struct work_struct abort_scan;
1254 struct work_struct roam;
1255 struct work_struct scan_check;
a613bffd
JK
1256 struct work_struct link_up;
1257 struct work_struct link_down;
43f66a6c
JK
1258
1259 struct tasklet_struct irq_tasklet;
1260
a613bffd
JK
1261 /* LED related variables and work_struct */
1262 u8 nic_type;
1263 u32 led_activity_on;
1264 u32 led_activity_off;
1265 u32 led_association_on;
1266 u32 led_association_off;
1267 u32 led_ofdm_on;
1268 u32 led_ofdm_off;
1269
1270 struct work_struct led_link_on;
1271 struct work_struct led_link_off;
1272 struct work_struct led_act_off;
c848d0af 1273 struct work_struct merge_networks;
a613bffd 1274
f6c5cb7c
JK
1275 struct ipw_cmd_log *cmdlog;
1276 int cmdlog_len;
1277 int cmdlog_pos;
1278
43f66a6c
JK
1279#define IPW_2200BG 1
1280#define IPW_2915ABG 2
1281 u8 adapter;
1282
b095c381 1283 s8 tx_power;
43f66a6c 1284
bf79451e 1285#ifdef CONFIG_PM
43f66a6c
JK
1286 u32 pm_state[16];
1287#endif
1288
b39860c6
JK
1289 struct ipw_fw_error *error;
1290
43f66a6c
JK
1291 /* network state */
1292
1293 /* Used to pass the current INTA value from ISR to Tasklet */
1294 u32 isr_inta;
1295
b095c381
JK
1296 /* QoS */
1297 struct ipw_qos_info qos_data;
1298 struct work_struct qos_activate;
1299 /*********************************/
1300
43f66a6c
JK
1301 /* debugging info */
1302 u32 indirect_dword;
1303 u32 direct_dword;
1304 u32 indirect_byte;
1305}; /*ipw_priv */
1306
43f66a6c
JK
1307/* debug macros */
1308
0f52bf90 1309#ifdef CONFIG_IPW2200_DEBUG
43f66a6c
JK
1310#define IPW_DEBUG(level, fmt, args...) \
1311do { if (ipw_debug_level & (level)) \
1312 printk(KERN_DEBUG DRV_NAME": %c %s " fmt, \
1313 in_interrupt() ? 'I' : 'U', __FUNCTION__ , ## args); } while (0)
1314#else
1315#define IPW_DEBUG(level, fmt, args...) do {} while (0)
0f52bf90 1316#endif /* CONFIG_IPW2200_DEBUG */
43f66a6c
JK
1317
1318/*
1319 * To use the debug system;
1320 *
1321 * If you are defining a new debug classification, simply add it to the #define
1322 * list here in the form of:
1323 *
1324 * #define IPW_DL_xxxx VALUE
bf79451e 1325 *
43f66a6c
JK
1326 * shifting value to the left one bit from the previous entry. xxxx should be
1327 * the name of the classification (for example, WEP)
1328 *
1329 * You then need to either add a IPW_xxxx_DEBUG() macro definition for your
1330 * classification, or use IPW_DEBUG(IPW_DL_xxxx, ...) whenever you want
1331 * to send output to that classification.
1332 *
1333 * To add your debug level to the list of levels seen when you perform
1334 *
1335 * % cat /proc/net/ipw/debug_level
1336 *
1337 * you simply need to add your entry to the ipw_debug_levels array.
1338 *
bf79451e 1339 * If you do not see debug_level in /proc/net/ipw then you do not have
0f52bf90 1340 * CONFIG_IPW2200_DEBUG defined in your kernel configuration
43f66a6c
JK
1341 *
1342 */
1343
1344#define IPW_DL_ERROR (1<<0)
1345#define IPW_DL_WARNING (1<<1)
1346#define IPW_DL_INFO (1<<2)
1347#define IPW_DL_WX (1<<3)
1348#define IPW_DL_HOST_COMMAND (1<<5)
1349#define IPW_DL_STATE (1<<6)
1350
1351#define IPW_DL_NOTIF (1<<10)
1352#define IPW_DL_SCAN (1<<11)
1353#define IPW_DL_ASSOC (1<<12)
1354#define IPW_DL_DROP (1<<13)
1355#define IPW_DL_IOCTL (1<<14)
1356
1357#define IPW_DL_MANAGE (1<<15)
1358#define IPW_DL_FW (1<<16)
1359#define IPW_DL_RF_KILL (1<<17)
1360#define IPW_DL_FW_ERRORS (1<<18)
1361
a613bffd
JK
1362#define IPW_DL_LED (1<<19)
1363
43f66a6c
JK
1364#define IPW_DL_ORD (1<<20)
1365
1366#define IPW_DL_FRAG (1<<21)
1367#define IPW_DL_WEP (1<<22)
1368#define IPW_DL_TX (1<<23)
1369#define IPW_DL_RX (1<<24)
1370#define IPW_DL_ISR (1<<25)
1371#define IPW_DL_FW_INFO (1<<26)
1372#define IPW_DL_IO (1<<27)
1373#define IPW_DL_TRACE (1<<28)
1374
1375#define IPW_DL_STATS (1<<29)
c848d0af 1376#define IPW_DL_MERGE (1<<30)
b095c381 1377#define IPW_DL_QOS (1<<31)
43f66a6c 1378
43f66a6c
JK
1379#define IPW_ERROR(f, a...) printk(KERN_ERR DRV_NAME ": " f, ## a)
1380#define IPW_WARNING(f, a...) printk(KERN_WARNING DRV_NAME ": " f, ## a)
1381#define IPW_DEBUG_INFO(f, a...) IPW_DEBUG(IPW_DL_INFO, f, ## a)
1382
1383#define IPW_DEBUG_WX(f, a...) IPW_DEBUG(IPW_DL_WX, f, ## a)
1384#define IPW_DEBUG_SCAN(f, a...) IPW_DEBUG(IPW_DL_SCAN, f, ## a)
1385#define IPW_DEBUG_STATUS(f, a...) IPW_DEBUG(IPW_DL_STATUS, f, ## a)
1386#define IPW_DEBUG_TRACE(f, a...) IPW_DEBUG(IPW_DL_TRACE, f, ## a)
1387#define IPW_DEBUG_RX(f, a...) IPW_DEBUG(IPW_DL_RX, f, ## a)
1388#define IPW_DEBUG_TX(f, a...) IPW_DEBUG(IPW_DL_TX, f, ## a)
1389#define IPW_DEBUG_ISR(f, a...) IPW_DEBUG(IPW_DL_ISR, f, ## a)
1390#define IPW_DEBUG_MANAGEMENT(f, a...) IPW_DEBUG(IPW_DL_MANAGE, f, ## a)
a613bffd 1391#define IPW_DEBUG_LED(f, a...) IPW_DEBUG(IPW_DL_LED, f, ## a)
43f66a6c
JK
1392#define IPW_DEBUG_WEP(f, a...) IPW_DEBUG(IPW_DL_WEP, f, ## a)
1393#define IPW_DEBUG_HC(f, a...) IPW_DEBUG(IPW_DL_HOST_COMMAND, f, ## a)
1394#define IPW_DEBUG_FRAG(f, a...) IPW_DEBUG(IPW_DL_FRAG, f, ## a)
1395#define IPW_DEBUG_FW(f, a...) IPW_DEBUG(IPW_DL_FW, f, ## a)
1396#define IPW_DEBUG_RF_KILL(f, a...) IPW_DEBUG(IPW_DL_RF_KILL, f, ## a)
1397#define IPW_DEBUG_DROP(f, a...) IPW_DEBUG(IPW_DL_DROP, f, ## a)
1398#define IPW_DEBUG_IO(f, a...) IPW_DEBUG(IPW_DL_IO, f, ## a)
1399#define IPW_DEBUG_ORD(f, a...) IPW_DEBUG(IPW_DL_ORD, f, ## a)
1400#define IPW_DEBUG_FW_INFO(f, a...) IPW_DEBUG(IPW_DL_FW_INFO, f, ## a)
1401#define IPW_DEBUG_NOTIF(f, a...) IPW_DEBUG(IPW_DL_NOTIF, f, ## a)
1402#define IPW_DEBUG_STATE(f, a...) IPW_DEBUG(IPW_DL_STATE | IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1403#define IPW_DEBUG_ASSOC(f, a...) IPW_DEBUG(IPW_DL_ASSOC | IPW_DL_INFO, f, ## a)
1404#define IPW_DEBUG_STATS(f, a...) IPW_DEBUG(IPW_DL_STATS, f, ## a)
c848d0af 1405#define IPW_DEBUG_MERGE(f, a...) IPW_DEBUG(IPW_DL_MERGE, f, ## a)
b095c381 1406#define IPW_DEBUG_QOS(f, a...) IPW_DEBUG(IPW_DL_QOS, f, ## a)
43f66a6c
JK
1407
1408#include <linux/ctype.h>
1409
1410/*
1411* Register bit definitions
1412*/
1413
b095c381
JK
1414#define IPW_INTA_RW 0x00000008
1415#define IPW_INTA_MASK_R 0x0000000C
1416#define IPW_INDIRECT_ADDR 0x00000010
1417#define IPW_INDIRECT_DATA 0x00000014
1418#define IPW_AUTOINC_ADDR 0x00000018
1419#define IPW_AUTOINC_DATA 0x0000001C
1420#define IPW_RESET_REG 0x00000020
1421#define IPW_GP_CNTRL_RW 0x00000024
43f66a6c 1422
b095c381 1423#define IPW_READ_INT_REGISTER 0xFF4
43f66a6c 1424
b095c381 1425#define IPW_GP_CNTRL_BIT_INIT_DONE 0x00000004
43f66a6c 1426
b095c381
JK
1427#define IPW_REGISTER_DOMAIN1_END 0x00001000
1428#define IPW_SRAM_READ_INT_REGISTER 0x00000ff4
43f66a6c 1429
b095c381
JK
1430#define IPW_SHARED_LOWER_BOUND 0x00000200
1431#define IPW_INTERRUPT_AREA_LOWER_BOUND 0x00000f80
43f66a6c 1432
b095c381
JK
1433#define IPW_NIC_SRAM_LOWER_BOUND 0x00000000
1434#define IPW_NIC_SRAM_UPPER_BOUND 0x00030000
43f66a6c 1435
b095c381
JK
1436#define IPW_BIT_INT_HOST_SRAM_READ_INT_REGISTER (1 << 29)
1437#define IPW_GP_CNTRL_BIT_CLOCK_READY 0x00000001
1438#define IPW_GP_CNTRL_BIT_HOST_ALLOWS_STANDBY 0x00000002
43f66a6c
JK
1439
1440/*
1441 * RESET Register Bit Indexes
1442 */
ea2b26e0 1443#define CBD_RESET_REG_PRINCETON_RESET (1<<0)
b095c381
JK
1444#define IPW_START_STANDBY (1<<2)
1445#define IPW_ACTIVITY_LED (1<<4)
1446#define IPW_ASSOCIATED_LED (1<<5)
1447#define IPW_OFDM_LED (1<<6)
1448#define IPW_RESET_REG_SW_RESET (1<<7)
1449#define IPW_RESET_REG_MASTER_DISABLED (1<<8)
1450#define IPW_RESET_REG_STOP_MASTER (1<<9)
1451#define IPW_GATE_ODMA (1<<25)
1452#define IPW_GATE_IDMA (1<<26)
1453#define IPW_ARC_KESHET_CONFIG (1<<27)
1454#define IPW_GATE_ADMA (1<<29)
1455
1456#define IPW_CSR_CIS_UPPER_BOUND 0x00000200
1457#define IPW_DOMAIN_0_END 0x1000
43f66a6c
JK
1458#define CLX_MEM_BAR_SIZE 0x1000
1459
c8fe6679
ZY
1460/* Dino/baseband control registers bits */
1461
2638bc39
ZY
1462#define DINO_ENABLE_SYSTEM 0x80 /* 1 = baseband processor on, 0 = reset */
1463#define DINO_ENABLE_CS 0x40 /* 1 = enable ucode load */
1464#define DINO_RXFIFO_DATA 0x01 /* 1 = data available */
b095c381
JK
1465#define IPW_BASEBAND_CONTROL_STATUS 0X00200000
1466#define IPW_BASEBAND_TX_FIFO_WRITE 0X00200004
1467#define IPW_BASEBAND_RX_FIFO_READ 0X00200004
1468#define IPW_BASEBAND_CONTROL_STORE 0X00200010
43f66a6c 1469
b095c381
JK
1470#define IPW_INTERNAL_CMD_EVENT 0X00300004
1471#define IPW_BASEBAND_POWER_DOWN 0x00000001
43f66a6c 1472
b095c381 1473#define IPW_MEM_HALT_AND_RESET 0x003000e0
43f66a6c
JK
1474
1475/* defgroup bits_halt_reset MEM_HALT_AND_RESET register bits */
b095c381
JK
1476#define IPW_BIT_HALT_RESET_ON 0x80000000
1477#define IPW_BIT_HALT_RESET_OFF 0x00000000
43f66a6c
JK
1478
1479#define CB_LAST_VALID 0x20000000
1480#define CB_INT_ENABLED 0x40000000
1481#define CB_VALID 0x80000000
1482#define CB_SRC_LE 0x08000000
1483#define CB_DEST_LE 0x04000000
1484#define CB_SRC_AUTOINC 0x00800000
1485#define CB_SRC_IO_GATED 0x00400000
1486#define CB_DEST_AUTOINC 0x00080000
1487#define CB_SRC_SIZE_LONG 0x00200000
1488#define CB_DEST_SIZE_LONG 0x00020000
1489
43f66a6c
JK
1490/* DMA DEFINES */
1491
1492#define DMA_CONTROL_SMALL_CB_CONST_VALUE 0x00540000
1493#define DMA_CB_STOP_AND_ABORT 0x00000C00
bf79451e 1494#define DMA_CB_START 0x00000100
43f66a6c 1495
b095c381
JK
1496#define IPW_SHARED_SRAM_SIZE 0x00030000
1497#define IPW_SHARED_SRAM_DMA_CONTROL 0x00027000
43f66a6c
JK
1498#define CB_MAX_LENGTH 0x1FFF
1499
b095c381
JK
1500#define IPW_HOST_EEPROM_DATA_SRAM_SIZE 0xA18
1501#define IPW_EEPROM_IMAGE_SIZE 0x100
43f66a6c 1502
43f66a6c 1503/* DMA defs */
b095c381
JK
1504#define IPW_DMA_I_CURRENT_CB 0x003000D0
1505#define IPW_DMA_O_CURRENT_CB 0x003000D4
1506#define IPW_DMA_I_DMA_CONTROL 0x003000A4
1507#define IPW_DMA_I_CB_BASE 0x003000A0
1508
1509#define IPW_TX_CMD_QUEUE_BD_BASE 0x00000200
1510#define IPW_TX_CMD_QUEUE_BD_SIZE 0x00000204
1511#define IPW_TX_QUEUE_0_BD_BASE 0x00000208
1512#define IPW_TX_QUEUE_0_BD_SIZE (0x0000020C)
1513#define IPW_TX_QUEUE_1_BD_BASE 0x00000210
1514#define IPW_TX_QUEUE_1_BD_SIZE 0x00000214
1515#define IPW_TX_QUEUE_2_BD_BASE 0x00000218
1516#define IPW_TX_QUEUE_2_BD_SIZE (0x0000021C)
1517#define IPW_TX_QUEUE_3_BD_BASE 0x00000220
1518#define IPW_TX_QUEUE_3_BD_SIZE 0x00000224
1519#define IPW_RX_BD_BASE 0x00000240
1520#define IPW_RX_BD_SIZE 0x00000244
1521#define IPW_RFDS_TABLE_LOWER 0x00000500
1522
1523#define IPW_TX_CMD_QUEUE_READ_INDEX 0x00000280
1524#define IPW_TX_QUEUE_0_READ_INDEX 0x00000284
1525#define IPW_TX_QUEUE_1_READ_INDEX 0x00000288
1526#define IPW_TX_QUEUE_2_READ_INDEX (0x0000028C)
1527#define IPW_TX_QUEUE_3_READ_INDEX 0x00000290
1528#define IPW_RX_READ_INDEX (0x000002A0)
1529
1530#define IPW_TX_CMD_QUEUE_WRITE_INDEX (0x00000F80)
1531#define IPW_TX_QUEUE_0_WRITE_INDEX (0x00000F84)
1532#define IPW_TX_QUEUE_1_WRITE_INDEX (0x00000F88)
1533#define IPW_TX_QUEUE_2_WRITE_INDEX (0x00000F8C)
1534#define IPW_TX_QUEUE_3_WRITE_INDEX (0x00000F90)
1535#define IPW_RX_WRITE_INDEX (0x00000FA0)
43f66a6c
JK
1536
1537/*
1538 * EEPROM Related Definitions
1539 */
1540
b095c381
JK
1541#define IPW_EEPROM_DATA_SRAM_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x814)
1542#define IPW_EEPROM_DATA_SRAM_SIZE (IPW_SHARED_LOWER_BOUND + 0x818)
1543#define IPW_EEPROM_LOAD_DISABLE (IPW_SHARED_LOWER_BOUND + 0x81C)
1544#define IPW_EEPROM_DATA (IPW_SHARED_LOWER_BOUND + 0x820)
1545#define IPW_EEPROM_UPPER_ADDRESS (IPW_SHARED_LOWER_BOUND + 0x9E0)
43f66a6c 1546
b095c381
JK
1547#define IPW_STATION_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0xA0C)
1548#define IPW_STATION_TABLE_UPPER (IPW_SHARED_LOWER_BOUND + 0xB0C)
1549#define IPW_REQUEST_ATIM (IPW_SHARED_LOWER_BOUND + 0xB0C)
1550#define IPW_ATIM_SENT (IPW_SHARED_LOWER_BOUND + 0xB10)
1551#define IPW_WHO_IS_AWAKE (IPW_SHARED_LOWER_BOUND + 0xB14)
1552#define IPW_DURING_ATIM_WINDOW (IPW_SHARED_LOWER_BOUND + 0xB18)
43f66a6c 1553
43f66a6c
JK
1554#define MSB 1
1555#define LSB 0
1556#define WORD_TO_BYTE(_word) ((_word) * sizeof(u16))
1557
1558#define GET_EEPROM_ADDR(_wordoffset,_byteoffset) \
1559 ( WORD_TO_BYTE(_wordoffset) + (_byteoffset) )
1560
1561/* EEPROM access by BYTE */
0edd5b44
JG
1562#define EEPROM_PME_CAPABILITY (GET_EEPROM_ADDR(0x09,MSB)) /* 1 byte */
1563#define EEPROM_MAC_ADDRESS (GET_EEPROM_ADDR(0x21,LSB)) /* 6 byte */
1564#define EEPROM_VERSION (GET_EEPROM_ADDR(0x24,MSB)) /* 1 byte */
1565#define EEPROM_NIC_TYPE (GET_EEPROM_ADDR(0x25,LSB)) /* 1 byte */
1566#define EEPROM_SKU_CAPABILITY (GET_EEPROM_ADDR(0x25,MSB)) /* 1 byte */
1567#define EEPROM_COUNTRY_CODE (GET_EEPROM_ADDR(0x26,LSB)) /* 3 bytes */
1568#define EEPROM_IBSS_CHANNELS_BG (GET_EEPROM_ADDR(0x28,LSB)) /* 2 bytes */
1569#define EEPROM_IBSS_CHANNELS_A (GET_EEPROM_ADDR(0x29,MSB)) /* 5 bytes */
1570#define EEPROM_BSS_CHANNELS_BG (GET_EEPROM_ADDR(0x2c,LSB)) /* 2 bytes */
1571#define EEPROM_HW_VERSION (GET_EEPROM_ADDR(0x72,LSB)) /* 2 bytes */
43f66a6c 1572
810dabd4 1573/* NIC type as found in the one byte EEPROM_NIC_TYPE offset */
a613bffd
JK
1574#define EEPROM_NIC_TYPE_0 0
1575#define EEPROM_NIC_TYPE_1 1
1576#define EEPROM_NIC_TYPE_2 2
1577#define EEPROM_NIC_TYPE_3 3
1578#define EEPROM_NIC_TYPE_4 4
43f66a6c 1579
810dabd4 1580/* Bluetooth Coexistence capabilities as found in EEPROM_SKU_CAPABILITY */
2638bc39
ZY
1581#define EEPROM_SKU_CAP_BT_CHANNEL_SIG 0x01 /* we can tell BT our channel # */
1582#define EEPROM_SKU_CAP_BT_PRIORITY 0x02 /* BT can take priority over us */
1583#define EEPROM_SKU_CAP_BT_OOB 0x04 /* we can signal BT out-of-band */
810dabd4 1584
43f66a6c 1585#define FW_MEM_REG_LOWER_BOUND 0x00300000
bf79451e 1586#define FW_MEM_REG_EEPROM_ACCESS (FW_MEM_REG_LOWER_BOUND + 0x40)
b095c381 1587#define IPW_EVENT_REG (FW_MEM_REG_LOWER_BOUND + 0x04)
43f66a6c
JK
1588#define EEPROM_BIT_SK (1<<0)
1589#define EEPROM_BIT_CS (1<<1)
1590#define EEPROM_BIT_DI (1<<2)
1591#define EEPROM_BIT_DO (1<<4)
1592
1593#define EEPROM_CMD_READ 0x2
1594
1595/* Interrupts masks */
b095c381 1596#define IPW_INTA_NONE 0x00000000
43f66a6c 1597
b095c381
JK
1598#define IPW_INTA_BIT_RX_TRANSFER 0x00000002
1599#define IPW_INTA_BIT_STATUS_CHANGE 0x00000010
1600#define IPW_INTA_BIT_BEACON_PERIOD_EXPIRED 0x00000020
43f66a6c
JK
1601
1602//Inta Bits for CF
b095c381
JK
1603#define IPW_INTA_BIT_TX_CMD_QUEUE 0x00000800
1604#define IPW_INTA_BIT_TX_QUEUE_1 0x00001000
1605#define IPW_INTA_BIT_TX_QUEUE_2 0x00002000
1606#define IPW_INTA_BIT_TX_QUEUE_3 0x00004000
1607#define IPW_INTA_BIT_TX_QUEUE_4 0x00008000
43f66a6c 1608
b095c381 1609#define IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE 0x00010000
43f66a6c 1610
b095c381
JK
1611#define IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN 0x00100000
1612#define IPW_INTA_BIT_POWER_DOWN 0x00200000
43f66a6c 1613
b095c381
JK
1614#define IPW_INTA_BIT_FW_INITIALIZATION_DONE 0x01000000
1615#define IPW_INTA_BIT_FW_CARD_DISABLE_PHY_OFF_DONE 0x02000000
1616#define IPW_INTA_BIT_RF_KILL_DONE 0x04000000
1617#define IPW_INTA_BIT_FATAL_ERROR 0x40000000
1618#define IPW_INTA_BIT_PARITY_ERROR 0x80000000
43f66a6c
JK
1619
1620/* Interrupts enabled at init time. */
b095c381
JK
1621#define IPW_INTA_MASK_ALL \
1622 (IPW_INTA_BIT_TX_QUEUE_1 | \
1623 IPW_INTA_BIT_TX_QUEUE_2 | \
1624 IPW_INTA_BIT_TX_QUEUE_3 | \
1625 IPW_INTA_BIT_TX_QUEUE_4 | \
1626 IPW_INTA_BIT_TX_CMD_QUEUE | \
1627 IPW_INTA_BIT_RX_TRANSFER | \
1628 IPW_INTA_BIT_FATAL_ERROR | \
1629 IPW_INTA_BIT_PARITY_ERROR | \
1630 IPW_INTA_BIT_STATUS_CHANGE | \
1631 IPW_INTA_BIT_FW_INITIALIZATION_DONE | \
1632 IPW_INTA_BIT_BEACON_PERIOD_EXPIRED | \
1633 IPW_INTA_BIT_SLAVE_MODE_HOST_CMD_DONE | \
1634 IPW_INTA_BIT_PREPARE_FOR_POWER_DOWN | \
1635 IPW_INTA_BIT_POWER_DOWN | \
1636 IPW_INTA_BIT_RF_KILL_DONE )
43f66a6c
JK
1637
1638/* FW event log definitions */
1639#define EVENT_ELEM_SIZE (3 * sizeof(u32))
1640#define EVENT_START_OFFSET (1 * sizeof(u32) + 2 * sizeof(u16))
1641
1642/* FW error log definitions */
1643#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1644#define ERROR_START_OFFSET (1 * sizeof(u32))
1645
b095c381
JK
1646/* TX power level (dbm) */
1647#define IPW_TX_POWER_MIN -12
1648#define IPW_TX_POWER_MAX 20
1649#define IPW_TX_POWER_DEFAULT IPW_TX_POWER_MAX
1650
43f66a6c
JK
1651enum {
1652 IPW_FW_ERROR_OK = 0,
1653 IPW_FW_ERROR_FAIL,
1654 IPW_FW_ERROR_MEMORY_UNDERFLOW,
1655 IPW_FW_ERROR_MEMORY_OVERFLOW,
1656 IPW_FW_ERROR_BAD_PARAM,
1657 IPW_FW_ERROR_BAD_CHECKSUM,
1658 IPW_FW_ERROR_NMI_INTERRUPT,
1659 IPW_FW_ERROR_BAD_DATABASE,
1660 IPW_FW_ERROR_ALLOC_FAIL,
1661 IPW_FW_ERROR_DMA_UNDERRUN,
1662 IPW_FW_ERROR_DMA_STATUS,
b095c381
JK
1663 IPW_FW_ERROR_DINO_ERROR,
1664 IPW_FW_ERROR_EEPROM_ERROR,
43f66a6c
JK
1665 IPW_FW_ERROR_SYSASSERT,
1666 IPW_FW_ERROR_FATAL_ERROR
1667};
1668
3e234b4e
ZY
1669#define AUTH_OPEN 0
1670#define AUTH_SHARED_KEY 1
1671#define AUTH_LEAP 2
1672#define AUTH_IGNORE 3
43f66a6c
JK
1673
1674#define HC_ASSOCIATE 0
1675#define HC_REASSOCIATE 1
1676#define HC_DISASSOCIATE 2
1677#define HC_IBSS_START 3
1678#define HC_IBSS_RECONF 4
1679#define HC_DISASSOC_QUIET 5
1680
b095c381
JK
1681#define HC_QOS_SUPPORT_ASSOC 0x01
1682
43f66a6c
JK
1683#define IPW_RATE_CAPABILITIES 1
1684#define IPW_RATE_CONNECT 0
1685
bf79451e
JG
1686/*
1687 * Rate values and masks
43f66a6c
JK
1688 */
1689#define IPW_TX_RATE_1MB 0x0A
1690#define IPW_TX_RATE_2MB 0x14
1691#define IPW_TX_RATE_5MB 0x37
1692#define IPW_TX_RATE_6MB 0x0D
1693#define IPW_TX_RATE_9MB 0x0F
bf79451e 1694#define IPW_TX_RATE_11MB 0x6E
43f66a6c
JK
1695#define IPW_TX_RATE_12MB 0x05
1696#define IPW_TX_RATE_18MB 0x07
1697#define IPW_TX_RATE_24MB 0x09
1698#define IPW_TX_RATE_36MB 0x0B
1699#define IPW_TX_RATE_48MB 0x01
1700#define IPW_TX_RATE_54MB 0x03
1701
1702#define IPW_ORD_TABLE_ID_MASK 0x0000FF00
1703#define IPW_ORD_TABLE_VALUE_MASK 0x000000FF
1704
bf79451e
JG
1705#define IPW_ORD_TABLE_0_MASK 0x0000F000
1706#define IPW_ORD_TABLE_1_MASK 0x0000F100
1707#define IPW_ORD_TABLE_2_MASK 0x0000F200
1708#define IPW_ORD_TABLE_3_MASK 0x0000F300
1709#define IPW_ORD_TABLE_4_MASK 0x0000F400
1710#define IPW_ORD_TABLE_5_MASK 0x0000F500
1711#define IPW_ORD_TABLE_6_MASK 0x0000F600
1712#define IPW_ORD_TABLE_7_MASK 0x0000F700
43f66a6c
JK
1713
1714/*
1715 * Table 0 Entries (all entries are 32 bits)
1716 */
bf79451e 1717enum {
43f66a6c
JK
1718 IPW_ORD_STAT_TX_CURR_RATE = IPW_ORD_TABLE_0_MASK + 1,
1719 IPW_ORD_STAT_FRAG_TRESHOLD,
1720 IPW_ORD_STAT_RTS_THRESHOLD,
bf79451e
JG
1721 IPW_ORD_STAT_TX_HOST_REQUESTS,
1722 IPW_ORD_STAT_TX_HOST_COMPLETE,
1723 IPW_ORD_STAT_TX_DIR_DATA,
43f66a6c
JK
1724 IPW_ORD_STAT_TX_DIR_DATA_B_1,
1725 IPW_ORD_STAT_TX_DIR_DATA_B_2,
1726 IPW_ORD_STAT_TX_DIR_DATA_B_5_5,
1727 IPW_ORD_STAT_TX_DIR_DATA_B_11,
1728 /* Hole */
1729
43f66a6c
JK
1730 IPW_ORD_STAT_TX_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 19,
1731 IPW_ORD_STAT_TX_DIR_DATA_G_2,
1732 IPW_ORD_STAT_TX_DIR_DATA_G_5_5,
1733 IPW_ORD_STAT_TX_DIR_DATA_G_6,
1734 IPW_ORD_STAT_TX_DIR_DATA_G_9,
bf79451e 1735 IPW_ORD_STAT_TX_DIR_DATA_G_11,
43f66a6c
JK
1736 IPW_ORD_STAT_TX_DIR_DATA_G_12,
1737 IPW_ORD_STAT_TX_DIR_DATA_G_18,
1738 IPW_ORD_STAT_TX_DIR_DATA_G_24,
1739 IPW_ORD_STAT_TX_DIR_DATA_G_36,
1740 IPW_ORD_STAT_TX_DIR_DATA_G_48,
1741 IPW_ORD_STAT_TX_DIR_DATA_G_54,
bf79451e 1742 IPW_ORD_STAT_TX_NON_DIR_DATA,
43f66a6c
JK
1743 IPW_ORD_STAT_TX_NON_DIR_DATA_B_1,
1744 IPW_ORD_STAT_TX_NON_DIR_DATA_B_2,
1745 IPW_ORD_STAT_TX_NON_DIR_DATA_B_5_5,
bf79451e 1746 IPW_ORD_STAT_TX_NON_DIR_DATA_B_11,
43f66a6c
JK
1747 /* Hole */
1748
43f66a6c
JK
1749 IPW_ORD_STAT_TX_NON_DIR_DATA_G_1 = IPW_ORD_TABLE_0_MASK + 44,
1750 IPW_ORD_STAT_TX_NON_DIR_DATA_G_2,
1751 IPW_ORD_STAT_TX_NON_DIR_DATA_G_5_5,
1752 IPW_ORD_STAT_TX_NON_DIR_DATA_G_6,
1753 IPW_ORD_STAT_TX_NON_DIR_DATA_G_9,
bf79451e 1754 IPW_ORD_STAT_TX_NON_DIR_DATA_G_11,
43f66a6c
JK
1755 IPW_ORD_STAT_TX_NON_DIR_DATA_G_12,
1756 IPW_ORD_STAT_TX_NON_DIR_DATA_G_18,
1757 IPW_ORD_STAT_TX_NON_DIR_DATA_G_24,
1758 IPW_ORD_STAT_TX_NON_DIR_DATA_G_36,
1759 IPW_ORD_STAT_TX_NON_DIR_DATA_G_48,
1760 IPW_ORD_STAT_TX_NON_DIR_DATA_G_54,
1761 IPW_ORD_STAT_TX_RETRY,
1762 IPW_ORD_STAT_TX_FAILURE,
1763 IPW_ORD_STAT_RX_ERR_CRC,
1764 IPW_ORD_STAT_RX_ERR_ICV,
1765 IPW_ORD_STAT_RX_NO_BUFFER,
1766 IPW_ORD_STAT_FULL_SCANS,
1767 IPW_ORD_STAT_PARTIAL_SCANS,
1768 IPW_ORD_STAT_TGH_ABORTED_SCANS,
bf79451e 1769 IPW_ORD_STAT_TX_TOTAL_BYTES,
43f66a6c
JK
1770 IPW_ORD_STAT_CURR_RSSI_RAW,
1771 IPW_ORD_STAT_RX_BEACON,
1772 IPW_ORD_STAT_MISSED_BEACONS,
bf79451e
JG
1773 IPW_ORD_TABLE_0_LAST
1774};
43f66a6c
JK
1775
1776#define IPW_RSSI_TO_DBM 112
1777
1778/* Table 1 Entries
1779 */
1780enum {
1781 IPW_ORD_TABLE_1_LAST = IPW_ORD_TABLE_1_MASK | 1,
1782};
1783
1784/*
1785 * Table 2 Entries
1786 *
1787 * FW_VERSION: 16 byte string
1788 * FW_DATE: 16 byte string (only 14 bytes used)
1789 * UCODE_VERSION: 4 byte version code
1790 * UCODE_DATE: 5 bytes code code
1791 * ADDAPTER_MAC: 6 byte MAC address
1792 * RTC: 4 byte clock
1793 */
bf79451e 1794enum {
43f66a6c 1795 IPW_ORD_STAT_FW_VERSION = IPW_ORD_TABLE_2_MASK | 1,
bf79451e 1796 IPW_ORD_STAT_FW_DATE,
43f66a6c 1797 IPW_ORD_STAT_UCODE_VERSION,
bf79451e
JG
1798 IPW_ORD_STAT_UCODE_DATE,
1799 IPW_ORD_STAT_ADAPTER_MAC,
1800 IPW_ORD_STAT_RTC,
1801 IPW_ORD_TABLE_2_LAST
1802};
43f66a6c
JK
1803
1804/* Table 3 */
1805enum {
1806 IPW_ORD_STAT_TX_PACKET = IPW_ORD_TABLE_3_MASK | 0,
1807 IPW_ORD_STAT_TX_PACKET_FAILURE,
1808 IPW_ORD_STAT_TX_PACKET_SUCCESS,
1809 IPW_ORD_STAT_TX_PACKET_ABORTED,
1810 IPW_ORD_TABLE_3_LAST
1811};
1812
1813/* Table 4 */
1814enum {
1815 IPW_ORD_TABLE_4_LAST = IPW_ORD_TABLE_4_MASK
1816};
1817
1818/* Table 5 */
1819enum {
1820 IPW_ORD_STAT_AVAILABLE_AP_COUNT = IPW_ORD_TABLE_5_MASK,
1821 IPW_ORD_STAT_AP_ASSNS,
1822 IPW_ORD_STAT_ROAM,
1823 IPW_ORD_STAT_ROAM_CAUSE_MISSED_BEACONS,
1824 IPW_ORD_STAT_ROAM_CAUSE_UNASSOC,
1825 IPW_ORD_STAT_ROAM_CAUSE_RSSI,
1826 IPW_ORD_STAT_ROAM_CAUSE_LINK_QUALITY,
1827 IPW_ORD_STAT_ROAM_CAUSE_AP_LOAD_BALANCE,
1828 IPW_ORD_STAT_ROAM_CAUSE_AP_NO_TX,
1829 IPW_ORD_STAT_LINK_UP,
1830 IPW_ORD_STAT_LINK_DOWN,
1831 IPW_ORD_ANTENNA_DIVERSITY,
1832 IPW_ORD_CURR_FREQ,
1833 IPW_ORD_TABLE_5_LAST
1834};
1835
1836/* Table 6 */
1837enum {
1838 IPW_ORD_COUNTRY_CODE = IPW_ORD_TABLE_6_MASK,
1839 IPW_ORD_CURR_BSSID,
1840 IPW_ORD_CURR_SSID,
1841 IPW_ORD_TABLE_6_LAST
1842};
1843
1844/* Table 7 */
1845enum {
1846 IPW_ORD_STAT_PERCENT_MISSED_BEACONS = IPW_ORD_TABLE_7_MASK,
1847 IPW_ORD_STAT_PERCENT_TX_RETRIES,
1848 IPW_ORD_STAT_PERCENT_LINK_QUALITY,
1849 IPW_ORD_STAT_CURR_RSSI_DBM,
1850 IPW_ORD_TABLE_7_LAST
1851};
1852
b39860c6 1853#define IPW_ERROR_LOG (IPW_SHARED_LOWER_BOUND + 0x410)
b095c381
JK
1854#define IPW_EVENT_LOG (IPW_SHARED_LOWER_BOUND + 0x414)
1855#define IPW_ORDINALS_TABLE_LOWER (IPW_SHARED_LOWER_BOUND + 0x500)
1856#define IPW_ORDINALS_TABLE_0 (IPW_SHARED_LOWER_BOUND + 0x180)
1857#define IPW_ORDINALS_TABLE_1 (IPW_SHARED_LOWER_BOUND + 0x184)
1858#define IPW_ORDINALS_TABLE_2 (IPW_SHARED_LOWER_BOUND + 0x188)
1859#define IPW_MEM_FIXED_OVERRIDE (IPW_SHARED_LOWER_BOUND + 0x41C)
43f66a6c
JK
1860
1861struct ipw_fixed_rate {
1862 u16 tx_rates;
1863 u16 reserved;
1864} __attribute__ ((packed));
1865
b095c381 1866#define IPW_INDIRECT_ADDR_MASK (~0x3ul)
43f66a6c
JK
1867
1868struct host_cmd {
1869 u8 cmd;
1870 u8 len;
1871 u16 reserved;
0a7bcf26 1872 u32 *param;
43f66a6c
JK
1873} __attribute__ ((packed));
1874
f6c5cb7c
JK
1875struct ipw_cmd_log {
1876 unsigned long jiffies;
1877 int retcode;
1878 struct host_cmd cmd;
1879};
1880
810dabd4
ZY
1881/* SysConfig command parameters ... */
1882/* bt_coexistence param */
2638bc39
ZY
1883#define CFG_BT_COEXISTENCE_SIGNAL_CHNL 0x01 /* tell BT our chnl # */
1884#define CFG_BT_COEXISTENCE_DEFER 0x02 /* defer our Tx if BT traffic */
1885#define CFG_BT_COEXISTENCE_KILL 0x04 /* kill our Tx if BT traffic */
1886#define CFG_BT_COEXISTENCE_WME_OVER_BT 0x08 /* multimedia extensions */
1887#define CFG_BT_COEXISTENCE_OOB 0x10 /* signal BT via out-of-band */
810dabd4
ZY
1888
1889/* clear-to-send to self param */
1890#define CFG_CTS_TO_ITSELF_ENABLED_MIN 0x00
1891#define CFG_CTS_TO_ITSELF_ENABLED_MAX 0x01
43f66a6c
JK
1892#define CFG_CTS_TO_ITSELF_ENABLED_DEF CFG_CTS_TO_ITSELF_ENABLED_MIN
1893
810dabd4 1894/* Antenna diversity param (h/w can select best antenna, based on signal) */
2638bc39
ZY
1895#define CFG_SYS_ANTENNA_BOTH 0x00 /* NIC selects best antenna */
1896#define CFG_SYS_ANTENNA_A 0x01 /* force antenna A */
1897#define CFG_SYS_ANTENNA_B 0x03 /* force antenna B */
43f66a6c
JK
1898
1899/*
bf79451e 1900 * The definitions below were lifted off the ipw2100 driver, which only
43f66a6c 1901 * supports 'b' mode, so I'm sure these are not exactly correct.
bf79451e 1902 *
43f66a6c
JK
1903 * Somebody fix these!!
1904 */
1905#define REG_MIN_CHANNEL 0
1906#define REG_MAX_CHANNEL 14
1907
1908#define REG_CHANNEL_MASK 0x00003FFF
1909#define IPW_IBSS_11B_DEFAULT_MASK 0x87ff
1910
43f66a6c
JK
1911#define IPW_MAX_CONFIG_RETRIES 10
1912
0edd5b44 1913#endif /* __ipw2200_h__ */