tg3: Migrate phy preprocessor defs to system defs
[linux-2.6-block.git] / drivers / net / tg3.c
CommitLineData
1da177e4
LT
1/*
2 * tg3.c: Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
b86fb2cf 7 * Copyright (C) 2005-2011 Broadcom Corporation.
1da177e4
LT
8 *
9 * Firmware is:
49cabf49
MC
10 * Derived from proprietary unpublished source code,
11 * Copyright (C) 2000-2003 Broadcom Corporation.
12 *
13 * Permission is hereby granted for the distribution of this firmware
14 * data in hexadecimal or equivalent format, provided this copyright
15 * notice is accompanying it.
1da177e4
LT
16 */
17
1da177e4
LT
18
19#include <linux/module.h>
20#include <linux/moduleparam.h>
6867c843 21#include <linux/stringify.h>
1da177e4
LT
22#include <linux/kernel.h>
23#include <linux/types.h>
24#include <linux/compiler.h>
25#include <linux/slab.h>
26#include <linux/delay.h>
14c85021 27#include <linux/in.h>
1da177e4 28#include <linux/init.h>
a6b7a407 29#include <linux/interrupt.h>
1da177e4
LT
30#include <linux/ioport.h>
31#include <linux/pci.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/skbuff.h>
35#include <linux/ethtool.h>
3110f5f5 36#include <linux/mdio.h>
1da177e4 37#include <linux/mii.h>
158d7abd 38#include <linux/phy.h>
a9daf367 39#include <linux/brcmphy.h>
1da177e4
LT
40#include <linux/if_vlan.h>
41#include <linux/ip.h>
42#include <linux/tcp.h>
43#include <linux/workqueue.h>
61487480 44#include <linux/prefetch.h>
f9a5f7d3 45#include <linux/dma-mapping.h>
077f849d 46#include <linux/firmware.h>
1da177e4
LT
47
48#include <net/checksum.h>
c9bdd4b5 49#include <net/ip.h>
1da177e4
LT
50
51#include <asm/system.h>
27fd9de8 52#include <linux/io.h>
1da177e4 53#include <asm/byteorder.h>
27fd9de8 54#include <linux/uaccess.h>
1da177e4 55
49b6e95f 56#ifdef CONFIG_SPARC
1da177e4 57#include <asm/idprom.h>
49b6e95f 58#include <asm/prom.h>
1da177e4
LT
59#endif
60
63532394
MC
61#define BAR_0 0
62#define BAR_2 2
63
1da177e4
LT
64#include "tg3.h"
65
63c3a66f
JP
66/* Functions & macros to verify TG3_FLAGS types */
67
68static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
69{
70 return test_bit(flag, bits);
71}
72
73static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
74{
75 set_bit(flag, bits);
76}
77
78static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
79{
80 clear_bit(flag, bits);
81}
82
83#define tg3_flag(tp, flag) \
84 _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
85#define tg3_flag_set(tp, flag) \
86 _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
87#define tg3_flag_clear(tp, flag) \
88 _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
89
1da177e4 90#define DRV_MODULE_NAME "tg3"
6867c843 91#define TG3_MAJ_NUM 3
43a5f002 92#define TG3_MIN_NUM 119
6867c843
MC
93#define DRV_MODULE_VERSION \
94 __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
43a5f002 95#define DRV_MODULE_RELDATE "May 18, 2011"
1da177e4
LT
96
97#define TG3_DEF_MAC_MODE 0
98#define TG3_DEF_RX_MODE 0
99#define TG3_DEF_TX_MODE 0
100#define TG3_DEF_MSG_ENABLE \
101 (NETIF_MSG_DRV | \
102 NETIF_MSG_PROBE | \
103 NETIF_MSG_LINK | \
104 NETIF_MSG_TIMER | \
105 NETIF_MSG_IFDOWN | \
106 NETIF_MSG_IFUP | \
107 NETIF_MSG_RX_ERR | \
108 NETIF_MSG_TX_ERR)
109
110/* length of time before we decide the hardware is borked,
111 * and dev->tx_timeout() should be called to fix the problem
112 */
63c3a66f 113
1da177e4
LT
114#define TG3_TX_TIMEOUT (5 * HZ)
115
116/* hardware minimum and maximum for a single frame's data payload */
117#define TG3_MIN_MTU 60
118#define TG3_MAX_MTU(tp) \
63c3a66f 119 (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
1da177e4
LT
120
121/* These numbers seem to be hard coded in the NIC firmware somehow.
122 * You can't change the ring sizes, but you can change where you place
123 * them in the NIC onboard memory.
124 */
7cb32cf2 125#define TG3_RX_STD_RING_SIZE(tp) \
63c3a66f 126 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 127 TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
1da177e4 128#define TG3_DEF_RX_RING_PENDING 200
7cb32cf2 129#define TG3_RX_JMB_RING_SIZE(tp) \
63c3a66f 130 (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
de9f5230 131 TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
1da177e4 132#define TG3_DEF_RX_JUMBO_RING_PENDING 100
c6cdf436 133#define TG3_RSS_INDIR_TBL_SIZE 128
1da177e4
LT
134
135/* Do not place this n-ring entries value into the tp struct itself,
136 * we really want to expose these constants to GCC so that modulo et
137 * al. operations are done with shifts and masks instead of with
138 * hw multiply/modulo instructions. Another solution would be to
139 * replace things like '% foo' with '& (foo - 1)'.
140 */
1da177e4
LT
141
142#define TG3_TX_RING_SIZE 512
143#define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
144
2c49a44d
MC
145#define TG3_RX_STD_RING_BYTES(tp) \
146 (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
147#define TG3_RX_JMB_RING_BYTES(tp) \
148 (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
149#define TG3_RX_RCB_RING_BYTES(tp) \
7cb32cf2 150 (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
1da177e4
LT
151#define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
152 TG3_TX_RING_SIZE)
1da177e4
LT
153#define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
154
287be12e
MC
155#define TG3_DMA_BYTE_ENAB 64
156
157#define TG3_RX_STD_DMA_SZ 1536
158#define TG3_RX_JMB_DMA_SZ 9046
159
160#define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
161
162#define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
163#define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
1da177e4 164
2c49a44d
MC
165#define TG3_RX_STD_BUFF_RING_SIZE(tp) \
166 (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
2b2cdb65 167
2c49a44d
MC
168#define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
169 (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
2b2cdb65 170
d2757fc4
MC
171/* Due to a hardware bug, the 5701 can only DMA to memory addresses
172 * that are at least dword aligned when used in PCIX mode. The driver
173 * works around this bug by double copying the packet. This workaround
174 * is built into the normal double copy length check for efficiency.
175 *
176 * However, the double copy is only necessary on those architectures
177 * where unaligned memory accesses are inefficient. For those architectures
178 * where unaligned memory accesses incur little penalty, we can reintegrate
179 * the 5701 in the normal rx path. Doing so saves a device structure
180 * dereference by hardcoding the double copy threshold in place.
181 */
182#define TG3_RX_COPY_THRESHOLD 256
183#if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
184 #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
185#else
186 #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
187#endif
188
1da177e4 189/* minimum number of free TX descriptors required to wake up TX process */
f3f3f27e 190#define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
1da177e4 191
ad829268
MC
192#define TG3_RAW_IP_ALIGN 2
193
c6cdf436
MC
194#define TG3_FW_UPDATE_TIMEOUT_SEC 5
195
077f849d
JSR
196#define FIRMWARE_TG3 "tigon/tg3.bin"
197#define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
198#define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
199
1da177e4 200static char version[] __devinitdata =
05dbe005 201 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
1da177e4
LT
202
203MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
204MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
205MODULE_LICENSE("GPL");
206MODULE_VERSION(DRV_MODULE_VERSION);
077f849d
JSR
207MODULE_FIRMWARE(FIRMWARE_TG3);
208MODULE_FIRMWARE(FIRMWARE_TG3TSO);
209MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
210
1da177e4
LT
211static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
212module_param(tg3_debug, int, 0);
213MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
214
a3aa1884 215static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
13185217
HK
216 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
217 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
218 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
219 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
220 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
221 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
222 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
223 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
224 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
225 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
226 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
227 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
228 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
229 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
230 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
231 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
232 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
233 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
234 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
235 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
236 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
237 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
13185217 238 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
126a3368 239 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
13185217 240 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
13185217
HK
241 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
242 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
243 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
244 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
245 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
246 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
247 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
248 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
249 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
250 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
251 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
126a3368 252 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
13185217
HK
253 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
254 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
255 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
676917d4 256 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
13185217
HK
257 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
258 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
259 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
260 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
261 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
262 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
263 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
b5d3772c
MC
264 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
265 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
d30cdd28
MC
266 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
267 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
6c7af27c 268 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
9936bcf6
MC
269 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
270 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
c88e668b
MC
271 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
272 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
2befdcea
MC
273 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
274 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
321d32a0
MC
275 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
276 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
277 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
5e7ccf20 278 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
5001e2f6
MC
279 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
280 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
b0f75221
MC
281 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
282 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
283 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
284 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
285 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
286 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
302b500b 287 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
ba1f3c76 288 {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
13185217
HK
289 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
290 {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
291 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
292 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
293 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
294 {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
295 {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
1dcb14d9 296 {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
13185217 297 {}
1da177e4
LT
298};
299
300MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
301
50da859d 302static const struct {
1da177e4 303 const char string[ETH_GSTRING_LEN];
48fa55a0 304} ethtool_stats_keys[] = {
1da177e4
LT
305 { "rx_octets" },
306 { "rx_fragments" },
307 { "rx_ucast_packets" },
308 { "rx_mcast_packets" },
309 { "rx_bcast_packets" },
310 { "rx_fcs_errors" },
311 { "rx_align_errors" },
312 { "rx_xon_pause_rcvd" },
313 { "rx_xoff_pause_rcvd" },
314 { "rx_mac_ctrl_rcvd" },
315 { "rx_xoff_entered" },
316 { "rx_frame_too_long_errors" },
317 { "rx_jabbers" },
318 { "rx_undersize_packets" },
319 { "rx_in_length_errors" },
320 { "rx_out_length_errors" },
321 { "rx_64_or_less_octet_packets" },
322 { "rx_65_to_127_octet_packets" },
323 { "rx_128_to_255_octet_packets" },
324 { "rx_256_to_511_octet_packets" },
325 { "rx_512_to_1023_octet_packets" },
326 { "rx_1024_to_1522_octet_packets" },
327 { "rx_1523_to_2047_octet_packets" },
328 { "rx_2048_to_4095_octet_packets" },
329 { "rx_4096_to_8191_octet_packets" },
330 { "rx_8192_to_9022_octet_packets" },
331
332 { "tx_octets" },
333 { "tx_collisions" },
334
335 { "tx_xon_sent" },
336 { "tx_xoff_sent" },
337 { "tx_flow_control" },
338 { "tx_mac_errors" },
339 { "tx_single_collisions" },
340 { "tx_mult_collisions" },
341 { "tx_deferred" },
342 { "tx_excessive_collisions" },
343 { "tx_late_collisions" },
344 { "tx_collide_2times" },
345 { "tx_collide_3times" },
346 { "tx_collide_4times" },
347 { "tx_collide_5times" },
348 { "tx_collide_6times" },
349 { "tx_collide_7times" },
350 { "tx_collide_8times" },
351 { "tx_collide_9times" },
352 { "tx_collide_10times" },
353 { "tx_collide_11times" },
354 { "tx_collide_12times" },
355 { "tx_collide_13times" },
356 { "tx_collide_14times" },
357 { "tx_collide_15times" },
358 { "tx_ucast_packets" },
359 { "tx_mcast_packets" },
360 { "tx_bcast_packets" },
361 { "tx_carrier_sense_errors" },
362 { "tx_discards" },
363 { "tx_errors" },
364
365 { "dma_writeq_full" },
366 { "dma_write_prioq_full" },
367 { "rxbds_empty" },
368 { "rx_discards" },
369 { "rx_errors" },
370 { "rx_threshold_hit" },
371
372 { "dma_readq_full" },
373 { "dma_read_prioq_full" },
374 { "tx_comp_queue_full" },
375
376 { "ring_set_send_prod_index" },
377 { "ring_status_update" },
378 { "nic_irqs" },
379 { "nic_avoided_irqs" },
4452d099
MC
380 { "nic_tx_threshold_hit" },
381
382 { "mbuf_lwm_thresh_hit" },
1da177e4
LT
383};
384
48fa55a0
MC
385#define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
386
387
50da859d 388static const struct {
4cafd3f5 389 const char string[ETH_GSTRING_LEN];
48fa55a0 390} ethtool_test_keys[] = {
4cafd3f5
MC
391 { "nvram test (online) " },
392 { "link test (online) " },
393 { "register test (offline)" },
394 { "memory test (offline)" },
395 { "loopback test (offline)" },
396 { "interrupt test (offline)" },
397};
398
48fa55a0
MC
399#define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
400
401
b401e9e2
MC
402static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
403{
404 writel(val, tp->regs + off);
405}
406
407static u32 tg3_read32(struct tg3 *tp, u32 off)
408{
de6f31eb 409 return readl(tp->regs + off);
b401e9e2
MC
410}
411
0d3031d9
MC
412static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
413{
414 writel(val, tp->aperegs + off);
415}
416
417static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
418{
de6f31eb 419 return readl(tp->aperegs + off);
0d3031d9
MC
420}
421
1da177e4
LT
422static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
423{
6892914f
MC
424 unsigned long flags;
425
426 spin_lock_irqsave(&tp->indirect_lock, flags);
1ee582d8
MC
427 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
428 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
6892914f 429 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1ee582d8
MC
430}
431
432static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
433{
434 writel(val, tp->regs + off);
435 readl(tp->regs + off);
1da177e4
LT
436}
437
6892914f 438static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
1da177e4 439{
6892914f
MC
440 unsigned long flags;
441 u32 val;
442
443 spin_lock_irqsave(&tp->indirect_lock, flags);
444 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
445 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
446 spin_unlock_irqrestore(&tp->indirect_lock, flags);
447 return val;
448}
449
450static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
451{
452 unsigned long flags;
453
454 if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
455 pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
456 TG3_64BIT_REG_LOW, val);
457 return;
458 }
66711e66 459 if (off == TG3_RX_STD_PROD_IDX_REG) {
6892914f
MC
460 pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
461 TG3_64BIT_REG_LOW, val);
462 return;
1da177e4 463 }
6892914f
MC
464
465 spin_lock_irqsave(&tp->indirect_lock, flags);
466 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
467 pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
468 spin_unlock_irqrestore(&tp->indirect_lock, flags);
469
470 /* In indirect mode when disabling interrupts, we also need
471 * to clear the interrupt bit in the GRC local ctrl register.
472 */
473 if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
474 (val == 0x1)) {
475 pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
476 tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
477 }
478}
479
480static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
481{
482 unsigned long flags;
483 u32 val;
484
485 spin_lock_irqsave(&tp->indirect_lock, flags);
486 pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
487 pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
488 spin_unlock_irqrestore(&tp->indirect_lock, flags);
489 return val;
490}
491
b401e9e2
MC
492/* usec_wait specifies the wait time in usec when writing to certain registers
493 * where it is unsafe to read back the register without some delay.
494 * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
495 * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
496 */
497static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
6892914f 498{
63c3a66f 499 if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
b401e9e2
MC
500 /* Non-posted methods */
501 tp->write32(tp, off, val);
502 else {
503 /* Posted method */
504 tg3_write32(tp, off, val);
505 if (usec_wait)
506 udelay(usec_wait);
507 tp->read32(tp, off);
508 }
509 /* Wait again after the read for the posted method to guarantee that
510 * the wait time is met.
511 */
512 if (usec_wait)
513 udelay(usec_wait);
1da177e4
LT
514}
515
09ee929c
MC
516static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
517{
518 tp->write32_mbox(tp, off, val);
63c3a66f 519 if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
6892914f 520 tp->read32_mbox(tp, off);
09ee929c
MC
521}
522
20094930 523static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
1da177e4
LT
524{
525 void __iomem *mbox = tp->regs + off;
526 writel(val, mbox);
63c3a66f 527 if (tg3_flag(tp, TXD_MBOX_HWBUG))
1da177e4 528 writel(val, mbox);
63c3a66f 529 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1da177e4
LT
530 readl(mbox);
531}
532
b5d3772c
MC
533static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
534{
de6f31eb 535 return readl(tp->regs + off + GRCMBOX_BASE);
b5d3772c
MC
536}
537
538static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
539{
540 writel(val, tp->regs + off + GRCMBOX_BASE);
541}
542
c6cdf436 543#define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
09ee929c 544#define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
c6cdf436
MC
545#define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
546#define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
547#define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
20094930 548
c6cdf436
MC
549#define tw32(reg, val) tp->write32(tp, reg, val)
550#define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
551#define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
552#define tr32(reg) tp->read32(tp, reg)
1da177e4
LT
553
554static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
555{
6892914f
MC
556 unsigned long flags;
557
6ff6f81d 558 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
559 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
560 return;
561
6892914f 562 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 563 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
564 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
565 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 566
bbadf503
MC
567 /* Always leave this as zero. */
568 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
569 } else {
570 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
571 tw32_f(TG3PCI_MEM_WIN_DATA, val);
28fbef78 572
bbadf503
MC
573 /* Always leave this as zero. */
574 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
575 }
576 spin_unlock_irqrestore(&tp->indirect_lock, flags);
758a6139
DM
577}
578
1da177e4
LT
579static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
580{
6892914f
MC
581 unsigned long flags;
582
6ff6f81d 583 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
b5d3772c
MC
584 (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
585 *val = 0;
586 return;
587 }
588
6892914f 589 spin_lock_irqsave(&tp->indirect_lock, flags);
63c3a66f 590 if (tg3_flag(tp, SRAM_USE_CONFIG)) {
bbadf503
MC
591 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
592 pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
1da177e4 593
bbadf503
MC
594 /* Always leave this as zero. */
595 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
596 } else {
597 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
598 *val = tr32(TG3PCI_MEM_WIN_DATA);
599
600 /* Always leave this as zero. */
601 tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
602 }
6892914f 603 spin_unlock_irqrestore(&tp->indirect_lock, flags);
1da177e4
LT
604}
605
0d3031d9
MC
606static void tg3_ape_lock_init(struct tg3 *tp)
607{
608 int i;
f92d9dc1
MC
609 u32 regbase;
610
611 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
612 regbase = TG3_APE_LOCK_GRANT;
613 else
614 regbase = TG3_APE_PER_LOCK_GRANT;
0d3031d9
MC
615
616 /* Make sure the driver hasn't any stale locks. */
617 for (i = 0; i < 8; i++)
f92d9dc1 618 tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
619}
620
621static int tg3_ape_lock(struct tg3 *tp, int locknum)
622{
623 int i, off;
624 int ret = 0;
f92d9dc1 625 u32 status, req, gnt;
0d3031d9 626
63c3a66f 627 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
628 return 0;
629
630 switch (locknum) {
33f401ae
MC
631 case TG3_APE_LOCK_GRC:
632 case TG3_APE_LOCK_MEM:
633 break;
634 default:
635 return -EINVAL;
0d3031d9
MC
636 }
637
f92d9dc1
MC
638 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
639 req = TG3_APE_LOCK_REQ;
640 gnt = TG3_APE_LOCK_GRANT;
641 } else {
642 req = TG3_APE_PER_LOCK_REQ;
643 gnt = TG3_APE_PER_LOCK_GRANT;
644 }
645
0d3031d9
MC
646 off = 4 * locknum;
647
f92d9dc1 648 tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
0d3031d9
MC
649
650 /* Wait for up to 1 millisecond to acquire lock. */
651 for (i = 0; i < 100; i++) {
f92d9dc1 652 status = tg3_ape_read32(tp, gnt + off);
0d3031d9
MC
653 if (status == APE_LOCK_GRANT_DRIVER)
654 break;
655 udelay(10);
656 }
657
658 if (status != APE_LOCK_GRANT_DRIVER) {
659 /* Revoke the lock request. */
f92d9dc1 660 tg3_ape_write32(tp, gnt + off,
0d3031d9
MC
661 APE_LOCK_GRANT_DRIVER);
662
663 ret = -EBUSY;
664 }
665
666 return ret;
667}
668
669static void tg3_ape_unlock(struct tg3 *tp, int locknum)
670{
f92d9dc1 671 u32 gnt;
0d3031d9 672
63c3a66f 673 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
674 return;
675
676 switch (locknum) {
33f401ae
MC
677 case TG3_APE_LOCK_GRC:
678 case TG3_APE_LOCK_MEM:
679 break;
680 default:
681 return;
0d3031d9
MC
682 }
683
f92d9dc1
MC
684 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
685 gnt = TG3_APE_LOCK_GRANT;
686 else
687 gnt = TG3_APE_PER_LOCK_GRANT;
688
689 tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
0d3031d9
MC
690}
691
1da177e4
LT
692static void tg3_disable_ints(struct tg3 *tp)
693{
89aeb3bc
MC
694 int i;
695
1da177e4
LT
696 tw32(TG3PCI_MISC_HOST_CTRL,
697 (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc
MC
698 for (i = 0; i < tp->irq_max; i++)
699 tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
1da177e4
LT
700}
701
1da177e4
LT
702static void tg3_enable_ints(struct tg3 *tp)
703{
89aeb3bc 704 int i;
89aeb3bc 705
bbe832c0
MC
706 tp->irq_sync = 0;
707 wmb();
708
1da177e4
LT
709 tw32(TG3PCI_MISC_HOST_CTRL,
710 (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
89aeb3bc 711
f89f38b8 712 tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
89aeb3bc
MC
713 for (i = 0; i < tp->irq_cnt; i++) {
714 struct tg3_napi *tnapi = &tp->napi[i];
c6cdf436 715
898a56f8 716 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
63c3a66f 717 if (tg3_flag(tp, 1SHOT_MSI))
89aeb3bc 718 tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
f19af9c2 719
f89f38b8 720 tp->coal_now |= tnapi->coal_now;
89aeb3bc 721 }
f19af9c2
MC
722
723 /* Force an initial interrupt */
63c3a66f 724 if (!tg3_flag(tp, TAGGED_STATUS) &&
f19af9c2
MC
725 (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
726 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
727 else
f89f38b8
MC
728 tw32(HOSTCC_MODE, tp->coal_now);
729
730 tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
1da177e4
LT
731}
732
17375d25 733static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
04237ddd 734{
17375d25 735 struct tg3 *tp = tnapi->tp;
898a56f8 736 struct tg3_hw_status *sblk = tnapi->hw_status;
04237ddd
MC
737 unsigned int work_exists = 0;
738
739 /* check for phy events */
63c3a66f 740 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
04237ddd
MC
741 if (sblk->status & SD_STATUS_LINK_CHG)
742 work_exists = 1;
743 }
744 /* check for RX/TX work to do */
f3f3f27e 745 if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
8d9d7cfc 746 *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
04237ddd
MC
747 work_exists = 1;
748
749 return work_exists;
750}
751
17375d25 752/* tg3_int_reenable
04237ddd
MC
753 * similar to tg3_enable_ints, but it accurately determines whether there
754 * is new work pending and can return without flushing the PIO write
6aa20a22 755 * which reenables interrupts
1da177e4 756 */
17375d25 757static void tg3_int_reenable(struct tg3_napi *tnapi)
1da177e4 758{
17375d25
MC
759 struct tg3 *tp = tnapi->tp;
760
898a56f8 761 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
1da177e4
LT
762 mmiowb();
763
fac9b83e
DM
764 /* When doing tagged status, this work check is unnecessary.
765 * The last_tag we write above tells the chip which piece of
766 * work we've completed.
767 */
63c3a66f 768 if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
04237ddd 769 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 770 HOSTCC_MODE_ENABLE | tnapi->coal_now);
1da177e4
LT
771}
772
1da177e4
LT
773static void tg3_switch_clocks(struct tg3 *tp)
774{
f6eb9b1f 775 u32 clock_ctrl;
1da177e4
LT
776 u32 orig_clock_ctrl;
777
63c3a66f 778 if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
4cf78e4f
MC
779 return;
780
f6eb9b1f
MC
781 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
782
1da177e4
LT
783 orig_clock_ctrl = clock_ctrl;
784 clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
785 CLOCK_CTRL_CLKRUN_OENABLE |
786 0x1f);
787 tp->pci_clock_ctrl = clock_ctrl;
788
63c3a66f 789 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4 790 if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
b401e9e2
MC
791 tw32_wait_f(TG3PCI_CLOCK_CTRL,
792 clock_ctrl | CLOCK_CTRL_625_CORE, 40);
1da177e4
LT
793 }
794 } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
b401e9e2
MC
795 tw32_wait_f(TG3PCI_CLOCK_CTRL,
796 clock_ctrl |
797 (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
798 40);
799 tw32_wait_f(TG3PCI_CLOCK_CTRL,
800 clock_ctrl | (CLOCK_CTRL_ALTCLK),
801 40);
1da177e4 802 }
b401e9e2 803 tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
1da177e4
LT
804}
805
806#define PHY_BUSY_LOOPS 5000
807
808static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
809{
810 u32 frame_val;
811 unsigned int loops;
812 int ret;
813
814 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
815 tw32_f(MAC_MI_MODE,
816 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
817 udelay(80);
818 }
819
820 *val = 0x0;
821
882e9793 822 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
823 MI_COM_PHY_ADDR_MASK);
824 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
825 MI_COM_REG_ADDR_MASK);
826 frame_val |= (MI_COM_CMD_READ | MI_COM_START);
6aa20a22 827
1da177e4
LT
828 tw32_f(MAC_MI_COM, frame_val);
829
830 loops = PHY_BUSY_LOOPS;
831 while (loops != 0) {
832 udelay(10);
833 frame_val = tr32(MAC_MI_COM);
834
835 if ((frame_val & MI_COM_BUSY) == 0) {
836 udelay(5);
837 frame_val = tr32(MAC_MI_COM);
838 break;
839 }
840 loops -= 1;
841 }
842
843 ret = -EBUSY;
844 if (loops != 0) {
845 *val = frame_val & MI_COM_DATA_MASK;
846 ret = 0;
847 }
848
849 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
850 tw32_f(MAC_MI_MODE, tp->mi_mode);
851 udelay(80);
852 }
853
854 return ret;
855}
856
857static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
858{
859 u32 frame_val;
860 unsigned int loops;
861 int ret;
862
f07e9af3 863 if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
221c5637 864 (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
b5d3772c
MC
865 return 0;
866
1da177e4
LT
867 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
868 tw32_f(MAC_MI_MODE,
869 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
870 udelay(80);
871 }
872
882e9793 873 frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
1da177e4
LT
874 MI_COM_PHY_ADDR_MASK);
875 frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
876 MI_COM_REG_ADDR_MASK);
877 frame_val |= (val & MI_COM_DATA_MASK);
878 frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
6aa20a22 879
1da177e4
LT
880 tw32_f(MAC_MI_COM, frame_val);
881
882 loops = PHY_BUSY_LOOPS;
883 while (loops != 0) {
884 udelay(10);
885 frame_val = tr32(MAC_MI_COM);
886 if ((frame_val & MI_COM_BUSY) == 0) {
887 udelay(5);
888 frame_val = tr32(MAC_MI_COM);
889 break;
890 }
891 loops -= 1;
892 }
893
894 ret = -EBUSY;
895 if (loops != 0)
896 ret = 0;
897
898 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
899 tw32_f(MAC_MI_MODE, tp->mi_mode);
900 udelay(80);
901 }
902
903 return ret;
904}
905
b0988c15
MC
906static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
907{
908 int err;
909
910 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
911 if (err)
912 goto done;
913
914 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
915 if (err)
916 goto done;
917
918 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
919 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
920 if (err)
921 goto done;
922
923 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
924
925done:
926 return err;
927}
928
929static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
930{
931 int err;
932
933 err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
934 if (err)
935 goto done;
936
937 err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
938 if (err)
939 goto done;
940
941 err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
942 MII_TG3_MMD_CTRL_DATA_NOINC | devad);
943 if (err)
944 goto done;
945
946 err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
947
948done:
949 return err;
950}
951
952static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
953{
954 int err;
955
956 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
957 if (!err)
958 err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
959
960 return err;
961}
962
963static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
964{
965 int err;
966
967 err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
968 if (!err)
969 err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
970
971 return err;
972}
973
15ee95c3
MC
974static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
975{
976 int err;
977
978 err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
979 (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
980 MII_TG3_AUXCTL_SHDWSEL_MISC);
981 if (!err)
982 err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
983
984 return err;
985}
986
b4bd2929
MC
987static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
988{
989 if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
990 set |= MII_TG3_AUXCTL_MISC_WREN;
991
992 return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
993}
994
1d36ba45
MC
995#define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
996 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
997 MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
998 MII_TG3_AUXCTL_ACTL_TX_6DB)
999
1000#define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
1001 tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
1002 MII_TG3_AUXCTL_ACTL_TX_6DB);
1003
95e2869a
MC
1004static int tg3_bmcr_reset(struct tg3 *tp)
1005{
1006 u32 phy_control;
1007 int limit, err;
1008
1009 /* OK, reset it, and poll the BMCR_RESET bit until it
1010 * clears or we time out.
1011 */
1012 phy_control = BMCR_RESET;
1013 err = tg3_writephy(tp, MII_BMCR, phy_control);
1014 if (err != 0)
1015 return -EBUSY;
1016
1017 limit = 5000;
1018 while (limit--) {
1019 err = tg3_readphy(tp, MII_BMCR, &phy_control);
1020 if (err != 0)
1021 return -EBUSY;
1022
1023 if ((phy_control & BMCR_RESET) == 0) {
1024 udelay(40);
1025 break;
1026 }
1027 udelay(10);
1028 }
d4675b52 1029 if (limit < 0)
95e2869a
MC
1030 return -EBUSY;
1031
1032 return 0;
1033}
1034
158d7abd
MC
1035static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
1036{
3d16543d 1037 struct tg3 *tp = bp->priv;
158d7abd
MC
1038 u32 val;
1039
24bb4fb6 1040 spin_lock_bh(&tp->lock);
158d7abd
MC
1041
1042 if (tg3_readphy(tp, reg, &val))
24bb4fb6
MC
1043 val = -EIO;
1044
1045 spin_unlock_bh(&tp->lock);
158d7abd
MC
1046
1047 return val;
1048}
1049
1050static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
1051{
3d16543d 1052 struct tg3 *tp = bp->priv;
24bb4fb6 1053 u32 ret = 0;
158d7abd 1054
24bb4fb6 1055 spin_lock_bh(&tp->lock);
158d7abd
MC
1056
1057 if (tg3_writephy(tp, reg, val))
24bb4fb6 1058 ret = -EIO;
158d7abd 1059
24bb4fb6
MC
1060 spin_unlock_bh(&tp->lock);
1061
1062 return ret;
158d7abd
MC
1063}
1064
1065static int tg3_mdio_reset(struct mii_bus *bp)
1066{
1067 return 0;
1068}
1069
9c61d6bc 1070static void tg3_mdio_config_5785(struct tg3 *tp)
a9daf367
MC
1071{
1072 u32 val;
fcb389df 1073 struct phy_device *phydev;
a9daf367 1074
3f0e3ad7 1075 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
fcb389df 1076 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f
MC
1077 case PHY_ID_BCM50610:
1078 case PHY_ID_BCM50610M:
fcb389df
MC
1079 val = MAC_PHYCFG2_50610_LED_MODES;
1080 break;
6a443a0f 1081 case PHY_ID_BCMAC131:
fcb389df
MC
1082 val = MAC_PHYCFG2_AC131_LED_MODES;
1083 break;
6a443a0f 1084 case PHY_ID_RTL8211C:
fcb389df
MC
1085 val = MAC_PHYCFG2_RTL8211C_LED_MODES;
1086 break;
6a443a0f 1087 case PHY_ID_RTL8201E:
fcb389df
MC
1088 val = MAC_PHYCFG2_RTL8201E_LED_MODES;
1089 break;
1090 default:
a9daf367 1091 return;
fcb389df
MC
1092 }
1093
1094 if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
1095 tw32(MAC_PHYCFG2, val);
1096
1097 val = tr32(MAC_PHYCFG1);
bb85fbb6
MC
1098 val &= ~(MAC_PHYCFG1_RGMII_INT |
1099 MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
1100 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
fcb389df
MC
1101 tw32(MAC_PHYCFG1, val);
1102
1103 return;
1104 }
1105
63c3a66f 1106 if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
fcb389df
MC
1107 val |= MAC_PHYCFG2_EMODE_MASK_MASK |
1108 MAC_PHYCFG2_FMODE_MASK_MASK |
1109 MAC_PHYCFG2_GMODE_MASK_MASK |
1110 MAC_PHYCFG2_ACT_MASK_MASK |
1111 MAC_PHYCFG2_QUAL_MASK_MASK |
1112 MAC_PHYCFG2_INBAND_ENABLE;
1113
1114 tw32(MAC_PHYCFG2, val);
a9daf367 1115
bb85fbb6
MC
1116 val = tr32(MAC_PHYCFG1);
1117 val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
1118 MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
63c3a66f
JP
1119 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1120 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1121 val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
63c3a66f 1122 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1123 val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
1124 }
bb85fbb6
MC
1125 val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
1126 MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
1127 tw32(MAC_PHYCFG1, val);
a9daf367 1128
a9daf367
MC
1129 val = tr32(MAC_EXT_RGMII_MODE);
1130 val &= ~(MAC_RGMII_MODE_RX_INT_B |
1131 MAC_RGMII_MODE_RX_QUALITY |
1132 MAC_RGMII_MODE_RX_ACTIVITY |
1133 MAC_RGMII_MODE_RX_ENG_DET |
1134 MAC_RGMII_MODE_TX_ENABLE |
1135 MAC_RGMII_MODE_TX_LOWPWR |
1136 MAC_RGMII_MODE_TX_RESET);
63c3a66f
JP
1137 if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
1138 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367
MC
1139 val |= MAC_RGMII_MODE_RX_INT_B |
1140 MAC_RGMII_MODE_RX_QUALITY |
1141 MAC_RGMII_MODE_RX_ACTIVITY |
1142 MAC_RGMII_MODE_RX_ENG_DET;
63c3a66f 1143 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367
MC
1144 val |= MAC_RGMII_MODE_TX_ENABLE |
1145 MAC_RGMII_MODE_TX_LOWPWR |
1146 MAC_RGMII_MODE_TX_RESET;
1147 }
1148 tw32(MAC_EXT_RGMII_MODE, val);
1149}
1150
158d7abd
MC
1151static void tg3_mdio_start(struct tg3 *tp)
1152{
158d7abd
MC
1153 tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
1154 tw32_f(MAC_MI_MODE, tp->mi_mode);
1155 udelay(80);
a9daf367 1156
63c3a66f 1157 if (tg3_flag(tp, MDIOBUS_INITED) &&
9ea4818d
MC
1158 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1159 tg3_mdio_config_5785(tp);
1160}
1161
1162static int tg3_mdio_init(struct tg3 *tp)
1163{
1164 int i;
1165 u32 reg;
1166 struct phy_device *phydev;
1167
63c3a66f 1168 if (tg3_flag(tp, 5717_PLUS)) {
9c7df915 1169 u32 is_serdes;
882e9793 1170
9c7df915 1171 tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
882e9793 1172
d1ec96af
MC
1173 if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
1174 is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
1175 else
1176 is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
1177 TG3_CPMU_PHY_STRAP_IS_SERDES;
882e9793
MC
1178 if (is_serdes)
1179 tp->phy_addr += 7;
1180 } else
3f0e3ad7 1181 tp->phy_addr = TG3_PHY_MII_ADDR;
882e9793 1182
158d7abd
MC
1183 tg3_mdio_start(tp);
1184
63c3a66f 1185 if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
158d7abd
MC
1186 return 0;
1187
298cf9be
LB
1188 tp->mdio_bus = mdiobus_alloc();
1189 if (tp->mdio_bus == NULL)
1190 return -ENOMEM;
158d7abd 1191
298cf9be
LB
1192 tp->mdio_bus->name = "tg3 mdio bus";
1193 snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
158d7abd 1194 (tp->pdev->bus->number << 8) | tp->pdev->devfn);
298cf9be
LB
1195 tp->mdio_bus->priv = tp;
1196 tp->mdio_bus->parent = &tp->pdev->dev;
1197 tp->mdio_bus->read = &tg3_mdio_read;
1198 tp->mdio_bus->write = &tg3_mdio_write;
1199 tp->mdio_bus->reset = &tg3_mdio_reset;
3f0e3ad7 1200 tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
298cf9be 1201 tp->mdio_bus->irq = &tp->mdio_irq[0];
158d7abd
MC
1202
1203 for (i = 0; i < PHY_MAX_ADDR; i++)
298cf9be 1204 tp->mdio_bus->irq[i] = PHY_POLL;
158d7abd
MC
1205
1206 /* The bus registration will look for all the PHYs on the mdio bus.
1207 * Unfortunately, it does not ensure the PHY is powered up before
1208 * accessing the PHY ID registers. A chip reset is the
1209 * quickest way to bring the device back to an operational state..
1210 */
1211 if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
1212 tg3_bmcr_reset(tp);
1213
298cf9be 1214 i = mdiobus_register(tp->mdio_bus);
a9daf367 1215 if (i) {
ab96b241 1216 dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
9c61d6bc 1217 mdiobus_free(tp->mdio_bus);
a9daf367
MC
1218 return i;
1219 }
158d7abd 1220
3f0e3ad7 1221 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
a9daf367 1222
9c61d6bc 1223 if (!phydev || !phydev->drv) {
ab96b241 1224 dev_warn(&tp->pdev->dev, "No PHY devices\n");
9c61d6bc
MC
1225 mdiobus_unregister(tp->mdio_bus);
1226 mdiobus_free(tp->mdio_bus);
1227 return -ENODEV;
1228 }
1229
1230 switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
6a443a0f 1231 case PHY_ID_BCM57780:
321d32a0 1232 phydev->interface = PHY_INTERFACE_MODE_GMII;
c704dc23 1233 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
321d32a0 1234 break;
6a443a0f
MC
1235 case PHY_ID_BCM50610:
1236 case PHY_ID_BCM50610M:
32e5a8d6 1237 phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
c704dc23 1238 PHY_BRCM_RX_REFCLK_UNUSED |
52fae083 1239 PHY_BRCM_DIS_TXCRXC_NOENRGY |
c704dc23 1240 PHY_BRCM_AUTO_PWRDWN_ENABLE;
63c3a66f 1241 if (tg3_flag(tp, RGMII_INBAND_DISABLE))
a9daf367 1242 phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
63c3a66f 1243 if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
a9daf367 1244 phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
63c3a66f 1245 if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
a9daf367 1246 phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
fcb389df 1247 /* fallthru */
6a443a0f 1248 case PHY_ID_RTL8211C:
fcb389df 1249 phydev->interface = PHY_INTERFACE_MODE_RGMII;
a9daf367 1250 break;
6a443a0f
MC
1251 case PHY_ID_RTL8201E:
1252 case PHY_ID_BCMAC131:
a9daf367 1253 phydev->interface = PHY_INTERFACE_MODE_MII;
cdd4e09d 1254 phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
f07e9af3 1255 tp->phy_flags |= TG3_PHYFLG_IS_FET;
a9daf367
MC
1256 break;
1257 }
1258
63c3a66f 1259 tg3_flag_set(tp, MDIOBUS_INITED);
9c61d6bc
MC
1260
1261 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1262 tg3_mdio_config_5785(tp);
a9daf367
MC
1263
1264 return 0;
158d7abd
MC
1265}
1266
1267static void tg3_mdio_fini(struct tg3 *tp)
1268{
63c3a66f
JP
1269 if (tg3_flag(tp, MDIOBUS_INITED)) {
1270 tg3_flag_clear(tp, MDIOBUS_INITED);
298cf9be
LB
1271 mdiobus_unregister(tp->mdio_bus);
1272 mdiobus_free(tp->mdio_bus);
158d7abd
MC
1273 }
1274}
1275
4ba526ce
MC
1276/* tp->lock is held. */
1277static inline void tg3_generate_fw_event(struct tg3 *tp)
1278{
1279 u32 val;
1280
1281 val = tr32(GRC_RX_CPU_EVENT);
1282 val |= GRC_RX_CPU_DRIVER_EVENT;
1283 tw32_f(GRC_RX_CPU_EVENT, val);
1284
1285 tp->last_event_jiffies = jiffies;
1286}
1287
1288#define TG3_FW_EVENT_TIMEOUT_USEC 2500
1289
95e2869a
MC
1290/* tp->lock is held. */
1291static void tg3_wait_for_event_ack(struct tg3 *tp)
1292{
1293 int i;
4ba526ce
MC
1294 unsigned int delay_cnt;
1295 long time_remain;
1296
1297 /* If enough time has passed, no wait is necessary. */
1298 time_remain = (long)(tp->last_event_jiffies + 1 +
1299 usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
1300 (long)jiffies;
1301 if (time_remain < 0)
1302 return;
1303
1304 /* Check if we can shorten the wait time. */
1305 delay_cnt = jiffies_to_usecs(time_remain);
1306 if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
1307 delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
1308 delay_cnt = (delay_cnt >> 3) + 1;
95e2869a 1309
4ba526ce 1310 for (i = 0; i < delay_cnt; i++) {
95e2869a
MC
1311 if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
1312 break;
4ba526ce 1313 udelay(8);
95e2869a
MC
1314 }
1315}
1316
1317/* tp->lock is held. */
1318static void tg3_ump_link_report(struct tg3 *tp)
1319{
1320 u32 reg;
1321 u32 val;
1322
63c3a66f 1323 if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
95e2869a
MC
1324 return;
1325
1326 tg3_wait_for_event_ack(tp);
1327
1328 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
1329
1330 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
1331
1332 val = 0;
1333 if (!tg3_readphy(tp, MII_BMCR, &reg))
1334 val = reg << 16;
1335 if (!tg3_readphy(tp, MII_BMSR, &reg))
1336 val |= (reg & 0xffff);
1337 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
1338
1339 val = 0;
1340 if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
1341 val = reg << 16;
1342 if (!tg3_readphy(tp, MII_LPA, &reg))
1343 val |= (reg & 0xffff);
1344 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
1345
1346 val = 0;
f07e9af3 1347 if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
95e2869a
MC
1348 if (!tg3_readphy(tp, MII_CTRL1000, &reg))
1349 val = reg << 16;
1350 if (!tg3_readphy(tp, MII_STAT1000, &reg))
1351 val |= (reg & 0xffff);
1352 }
1353 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
1354
1355 if (!tg3_readphy(tp, MII_PHYADDR, &reg))
1356 val = reg << 16;
1357 else
1358 val = 0;
1359 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
1360
4ba526ce 1361 tg3_generate_fw_event(tp);
95e2869a
MC
1362}
1363
1364static void tg3_link_report(struct tg3 *tp)
1365{
1366 if (!netif_carrier_ok(tp->dev)) {
05dbe005 1367 netif_info(tp, link, tp->dev, "Link is down\n");
95e2869a
MC
1368 tg3_ump_link_report(tp);
1369 } else if (netif_msg_link(tp)) {
05dbe005
JP
1370 netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
1371 (tp->link_config.active_speed == SPEED_1000 ?
1372 1000 :
1373 (tp->link_config.active_speed == SPEED_100 ?
1374 100 : 10)),
1375 (tp->link_config.active_duplex == DUPLEX_FULL ?
1376 "full" : "half"));
1377
1378 netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
1379 (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
1380 "on" : "off",
1381 (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
1382 "on" : "off");
47007831
MC
1383
1384 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
1385 netdev_info(tp->dev, "EEE is %s\n",
1386 tp->setlpicnt ? "enabled" : "disabled");
1387
95e2869a
MC
1388 tg3_ump_link_report(tp);
1389 }
1390}
1391
1392static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
1393{
1394 u16 miireg;
1395
e18ce346 1396 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1397 miireg = ADVERTISE_PAUSE_CAP;
e18ce346 1398 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1399 miireg = ADVERTISE_PAUSE_ASYM;
e18ce346 1400 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1401 miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1402 else
1403 miireg = 0;
1404
1405 return miireg;
1406}
1407
1408static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
1409{
1410 u16 miireg;
1411
e18ce346 1412 if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
95e2869a 1413 miireg = ADVERTISE_1000XPAUSE;
e18ce346 1414 else if (flow_ctrl & FLOW_CTRL_TX)
95e2869a 1415 miireg = ADVERTISE_1000XPSE_ASYM;
e18ce346 1416 else if (flow_ctrl & FLOW_CTRL_RX)
95e2869a
MC
1417 miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1418 else
1419 miireg = 0;
1420
1421 return miireg;
1422}
1423
95e2869a
MC
1424static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
1425{
1426 u8 cap = 0;
1427
1428 if (lcladv & ADVERTISE_1000XPAUSE) {
1429 if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1430 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1431 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a 1432 else if (rmtadv & LPA_1000XPAUSE_ASYM)
e18ce346 1433 cap = FLOW_CTRL_RX;
95e2869a
MC
1434 } else {
1435 if (rmtadv & LPA_1000XPAUSE)
e18ce346 1436 cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
95e2869a
MC
1437 }
1438 } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
1439 if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
e18ce346 1440 cap = FLOW_CTRL_TX;
95e2869a
MC
1441 }
1442
1443 return cap;
1444}
1445
f51f3562 1446static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
95e2869a 1447{
b02fd9e3 1448 u8 autoneg;
f51f3562 1449 u8 flowctrl = 0;
95e2869a
MC
1450 u32 old_rx_mode = tp->rx_mode;
1451 u32 old_tx_mode = tp->tx_mode;
1452
63c3a66f 1453 if (tg3_flag(tp, USE_PHYLIB))
3f0e3ad7 1454 autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
b02fd9e3
MC
1455 else
1456 autoneg = tp->link_config.autoneg;
1457
63c3a66f 1458 if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
f07e9af3 1459 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
f51f3562 1460 flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
95e2869a 1461 else
bc02ff95 1462 flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
f51f3562
MC
1463 } else
1464 flowctrl = tp->link_config.flowctrl;
95e2869a 1465
f51f3562 1466 tp->link_config.active_flowctrl = flowctrl;
95e2869a 1467
e18ce346 1468 if (flowctrl & FLOW_CTRL_RX)
95e2869a
MC
1469 tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
1470 else
1471 tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
1472
f51f3562 1473 if (old_rx_mode != tp->rx_mode)
95e2869a 1474 tw32_f(MAC_RX_MODE, tp->rx_mode);
95e2869a 1475
e18ce346 1476 if (flowctrl & FLOW_CTRL_TX)
95e2869a
MC
1477 tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
1478 else
1479 tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
1480
f51f3562 1481 if (old_tx_mode != tp->tx_mode)
95e2869a 1482 tw32_f(MAC_TX_MODE, tp->tx_mode);
95e2869a
MC
1483}
1484
b02fd9e3
MC
1485static void tg3_adjust_link(struct net_device *dev)
1486{
1487 u8 oldflowctrl, linkmesg = 0;
1488 u32 mac_mode, lcl_adv, rmt_adv;
1489 struct tg3 *tp = netdev_priv(dev);
3f0e3ad7 1490 struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1491
24bb4fb6 1492 spin_lock_bh(&tp->lock);
b02fd9e3
MC
1493
1494 mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
1495 MAC_MODE_HALF_DUPLEX);
1496
1497 oldflowctrl = tp->link_config.active_flowctrl;
1498
1499 if (phydev->link) {
1500 lcl_adv = 0;
1501 rmt_adv = 0;
1502
1503 if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
1504 mac_mode |= MAC_MODE_PORT_MODE_MII;
c3df0748
MC
1505 else if (phydev->speed == SPEED_1000 ||
1506 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
b02fd9e3 1507 mac_mode |= MAC_MODE_PORT_MODE_GMII;
c3df0748
MC
1508 else
1509 mac_mode |= MAC_MODE_PORT_MODE_MII;
b02fd9e3
MC
1510
1511 if (phydev->duplex == DUPLEX_HALF)
1512 mac_mode |= MAC_MODE_HALF_DUPLEX;
1513 else {
1514 lcl_adv = tg3_advert_flowctrl_1000T(
1515 tp->link_config.flowctrl);
1516
1517 if (phydev->pause)
1518 rmt_adv = LPA_PAUSE_CAP;
1519 if (phydev->asym_pause)
1520 rmt_adv |= LPA_PAUSE_ASYM;
1521 }
1522
1523 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1524 } else
1525 mac_mode |= MAC_MODE_PORT_MODE_GMII;
1526
1527 if (mac_mode != tp->mac_mode) {
1528 tp->mac_mode = mac_mode;
1529 tw32_f(MAC_MODE, tp->mac_mode);
1530 udelay(40);
1531 }
1532
fcb389df
MC
1533 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
1534 if (phydev->speed == SPEED_10)
1535 tw32(MAC_MI_STAT,
1536 MAC_MI_STAT_10MBPS_MODE |
1537 MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1538 else
1539 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
1540 }
1541
b02fd9e3
MC
1542 if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
1543 tw32(MAC_TX_LENGTHS,
1544 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1545 (6 << TX_LENGTHS_IPG_SHIFT) |
1546 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
1547 else
1548 tw32(MAC_TX_LENGTHS,
1549 ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
1550 (6 << TX_LENGTHS_IPG_SHIFT) |
1551 (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
1552
1553 if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
1554 (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
1555 phydev->speed != tp->link_config.active_speed ||
1556 phydev->duplex != tp->link_config.active_duplex ||
1557 oldflowctrl != tp->link_config.active_flowctrl)
c6cdf436 1558 linkmesg = 1;
b02fd9e3
MC
1559
1560 tp->link_config.active_speed = phydev->speed;
1561 tp->link_config.active_duplex = phydev->duplex;
1562
24bb4fb6 1563 spin_unlock_bh(&tp->lock);
b02fd9e3
MC
1564
1565 if (linkmesg)
1566 tg3_link_report(tp);
1567}
1568
1569static int tg3_phy_init(struct tg3 *tp)
1570{
1571 struct phy_device *phydev;
1572
f07e9af3 1573 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
b02fd9e3
MC
1574 return 0;
1575
1576 /* Bring the PHY back to a known state. */
1577 tg3_bmcr_reset(tp);
1578
3f0e3ad7 1579 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3
MC
1580
1581 /* Attach the MAC to the PHY. */
fb28ad35 1582 phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
a9daf367 1583 phydev->dev_flags, phydev->interface);
b02fd9e3 1584 if (IS_ERR(phydev)) {
ab96b241 1585 dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
b02fd9e3
MC
1586 return PTR_ERR(phydev);
1587 }
1588
b02fd9e3 1589 /* Mask with MAC supported features. */
9c61d6bc
MC
1590 switch (phydev->interface) {
1591 case PHY_INTERFACE_MODE_GMII:
1592 case PHY_INTERFACE_MODE_RGMII:
f07e9af3 1593 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
321d32a0
MC
1594 phydev->supported &= (PHY_GBIT_FEATURES |
1595 SUPPORTED_Pause |
1596 SUPPORTED_Asym_Pause);
1597 break;
1598 }
1599 /* fallthru */
9c61d6bc
MC
1600 case PHY_INTERFACE_MODE_MII:
1601 phydev->supported &= (PHY_BASIC_FEATURES |
1602 SUPPORTED_Pause |
1603 SUPPORTED_Asym_Pause);
1604 break;
1605 default:
3f0e3ad7 1606 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
9c61d6bc
MC
1607 return -EINVAL;
1608 }
1609
f07e9af3 1610 tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1611
1612 phydev->advertising = phydev->supported;
1613
b02fd9e3
MC
1614 return 0;
1615}
1616
1617static void tg3_phy_start(struct tg3 *tp)
1618{
1619 struct phy_device *phydev;
1620
f07e9af3 1621 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1622 return;
1623
3f0e3ad7 1624 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 1625
80096068
MC
1626 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
1627 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
1628 phydev->speed = tp->link_config.orig_speed;
1629 phydev->duplex = tp->link_config.orig_duplex;
1630 phydev->autoneg = tp->link_config.orig_autoneg;
1631 phydev->advertising = tp->link_config.orig_advertising;
1632 }
1633
1634 phy_start(phydev);
1635
1636 phy_start_aneg(phydev);
1637}
1638
1639static void tg3_phy_stop(struct tg3 *tp)
1640{
f07e9af3 1641 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3
MC
1642 return;
1643
3f0e3ad7 1644 phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
1645}
1646
1647static void tg3_phy_fini(struct tg3 *tp)
1648{
f07e9af3 1649 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7 1650 phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
f07e9af3 1651 tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
b02fd9e3
MC
1652 }
1653}
1654
7f97a4bd
MC
1655static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
1656{
1657 u32 phytest;
1658
1659 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
1660 u32 phy;
1661
1662 tg3_writephy(tp, MII_TG3_FET_TEST,
1663 phytest | MII_TG3_FET_SHADOW_EN);
1664 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
1665 if (enable)
1666 phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
1667 else
1668 phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
1669 tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
1670 }
1671 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
1672 }
1673}
1674
6833c043
MC
1675static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
1676{
1677 u32 reg;
1678
63c3a66f
JP
1679 if (!tg3_flag(tp, 5705_PLUS) ||
1680 (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 1681 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
6833c043
MC
1682 return;
1683
f07e9af3 1684 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd
MC
1685 tg3_phy_fet_toggle_apd(tp, enable);
1686 return;
1687 }
1688
6833c043
MC
1689 reg = MII_TG3_MISC_SHDW_WREN |
1690 MII_TG3_MISC_SHDW_SCR5_SEL |
1691 MII_TG3_MISC_SHDW_SCR5_LPED |
1692 MII_TG3_MISC_SHDW_SCR5_DLPTLM |
1693 MII_TG3_MISC_SHDW_SCR5_SDTL |
1694 MII_TG3_MISC_SHDW_SCR5_C125OE;
1695 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
1696 reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
1697
1698 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1699
1700
1701 reg = MII_TG3_MISC_SHDW_WREN |
1702 MII_TG3_MISC_SHDW_APD_SEL |
1703 MII_TG3_MISC_SHDW_APD_WKTM_84MS;
1704 if (enable)
1705 reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
1706
1707 tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
1708}
1709
9ef8ca99
MC
1710static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
1711{
1712 u32 phy;
1713
63c3a66f 1714 if (!tg3_flag(tp, 5705_PLUS) ||
f07e9af3 1715 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
9ef8ca99
MC
1716 return;
1717
f07e9af3 1718 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
9ef8ca99
MC
1719 u32 ephy;
1720
535ef6e1
MC
1721 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
1722 u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
1723
1724 tg3_writephy(tp, MII_TG3_FET_TEST,
1725 ephy | MII_TG3_FET_SHADOW_EN);
1726 if (!tg3_readphy(tp, reg, &phy)) {
9ef8ca99 1727 if (enable)
535ef6e1 1728 phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
9ef8ca99 1729 else
535ef6e1
MC
1730 phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
1731 tg3_writephy(tp, reg, phy);
9ef8ca99 1732 }
535ef6e1 1733 tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
9ef8ca99
MC
1734 }
1735 } else {
15ee95c3
MC
1736 int ret;
1737
1738 ret = tg3_phy_auxctl_read(tp,
1739 MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
1740 if (!ret) {
9ef8ca99
MC
1741 if (enable)
1742 phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
1743 else
1744 phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
b4bd2929
MC
1745 tg3_phy_auxctl_write(tp,
1746 MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
9ef8ca99
MC
1747 }
1748 }
1749}
1750
1da177e4
LT
1751static void tg3_phy_set_wirespeed(struct tg3 *tp)
1752{
15ee95c3 1753 int ret;
1da177e4
LT
1754 u32 val;
1755
f07e9af3 1756 if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
1da177e4
LT
1757 return;
1758
15ee95c3
MC
1759 ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
1760 if (!ret)
b4bd2929
MC
1761 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
1762 val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
1da177e4
LT
1763}
1764
b2a5c19c
MC
1765static void tg3_phy_apply_otp(struct tg3 *tp)
1766{
1767 u32 otp, phy;
1768
1769 if (!tp->phy_otp)
1770 return;
1771
1772 otp = tp->phy_otp;
1773
1d36ba45
MC
1774 if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
1775 return;
b2a5c19c
MC
1776
1777 phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
1778 phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
1779 tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
1780
1781 phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
1782 ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
1783 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
1784
1785 phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
1786 phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
1787 tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
1788
1789 phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
1790 tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
1791
1792 phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
1793 tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
1794
1795 phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
1796 ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
1797 tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
1798
1d36ba45 1799 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
b2a5c19c
MC
1800}
1801
52b02d04
MC
1802static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
1803{
1804 u32 val;
1805
1806 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
1807 return;
1808
1809 tp->setlpicnt = 0;
1810
1811 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
1812 current_link_up == 1 &&
a6b68dab
MC
1813 tp->link_config.active_duplex == DUPLEX_FULL &&
1814 (tp->link_config.active_speed == SPEED_100 ||
1815 tp->link_config.active_speed == SPEED_1000)) {
52b02d04
MC
1816 u32 eeectl;
1817
1818 if (tp->link_config.active_speed == SPEED_1000)
1819 eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
1820 else
1821 eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
1822
1823 tw32(TG3_CPMU_EEE_CTRL, eeectl);
1824
3110f5f5
MC
1825 tg3_phy_cl45_read(tp, MDIO_MMD_AN,
1826 TG3_CL45_D7_EEERES_STAT, &val);
52b02d04 1827
b0c5943f
MC
1828 if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
1829 val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
52b02d04
MC
1830 tp->setlpicnt = 2;
1831 }
1832
1833 if (!tp->setlpicnt) {
1834 val = tr32(TG3_CPMU_EEE_MODE);
1835 tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
1836 }
1837}
1838
b0c5943f
MC
1839static void tg3_phy_eee_enable(struct tg3 *tp)
1840{
1841 u32 val;
1842
1843 if (tp->link_config.active_speed == SPEED_1000 &&
1844 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
1845 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
1846 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
1847 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
1848 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
1849 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1850 }
1851
1852 val = tr32(TG3_CPMU_EEE_MODE);
1853 tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
1854}
1855
1da177e4
LT
1856static int tg3_wait_macro_done(struct tg3 *tp)
1857{
1858 int limit = 100;
1859
1860 while (limit--) {
1861 u32 tmp32;
1862
f08aa1a8 1863 if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
1da177e4
LT
1864 if ((tmp32 & 0x1000) == 0)
1865 break;
1866 }
1867 }
d4675b52 1868 if (limit < 0)
1da177e4
LT
1869 return -EBUSY;
1870
1871 return 0;
1872}
1873
1874static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
1875{
1876 static const u32 test_pat[4][6] = {
1877 { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
1878 { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
1879 { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
1880 { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
1881 };
1882 int chan;
1883
1884 for (chan = 0; chan < 4; chan++) {
1885 int i;
1886
1887 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1888 (chan * 0x2000) | 0x0200);
f08aa1a8 1889 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1890
1891 for (i = 0; i < 6; i++)
1892 tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
1893 test_pat[chan][i]);
1894
f08aa1a8 1895 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1896 if (tg3_wait_macro_done(tp)) {
1897 *resetp = 1;
1898 return -EBUSY;
1899 }
1900
1901 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1902 (chan * 0x2000) | 0x0200);
f08aa1a8 1903 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
1da177e4
LT
1904 if (tg3_wait_macro_done(tp)) {
1905 *resetp = 1;
1906 return -EBUSY;
1907 }
1908
f08aa1a8 1909 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
1da177e4
LT
1910 if (tg3_wait_macro_done(tp)) {
1911 *resetp = 1;
1912 return -EBUSY;
1913 }
1914
1915 for (i = 0; i < 6; i += 2) {
1916 u32 low, high;
1917
1918 if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
1919 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
1920 tg3_wait_macro_done(tp)) {
1921 *resetp = 1;
1922 return -EBUSY;
1923 }
1924 low &= 0x7fff;
1925 high &= 0x000f;
1926 if (low != test_pat[chan][i] ||
1927 high != test_pat[chan][i+1]) {
1928 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
1929 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
1930 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
1931
1932 return -EBUSY;
1933 }
1934 }
1935 }
1936
1937 return 0;
1938}
1939
1940static int tg3_phy_reset_chanpat(struct tg3 *tp)
1941{
1942 int chan;
1943
1944 for (chan = 0; chan < 4; chan++) {
1945 int i;
1946
1947 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
1948 (chan * 0x2000) | 0x0200);
f08aa1a8 1949 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
1da177e4
LT
1950 for (i = 0; i < 6; i++)
1951 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
f08aa1a8 1952 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
1da177e4
LT
1953 if (tg3_wait_macro_done(tp))
1954 return -EBUSY;
1955 }
1956
1957 return 0;
1958}
1959
1960static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
1961{
1962 u32 reg32, phy9_orig;
1963 int retries, do_phy_reset, err;
1964
1965 retries = 10;
1966 do_phy_reset = 1;
1967 do {
1968 if (do_phy_reset) {
1969 err = tg3_bmcr_reset(tp);
1970 if (err)
1971 return err;
1972 do_phy_reset = 0;
1973 }
1974
1975 /* Disable transmitter and interrupt. */
1976 if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
1977 continue;
1978
1979 reg32 |= 0x3000;
1980 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
1981
1982 /* Set full-duplex, 1000 mbps. */
1983 tg3_writephy(tp, MII_BMCR,
221c5637 1984 BMCR_FULLDPLX | BMCR_SPEED1000);
1da177e4
LT
1985
1986 /* Set to master mode. */
221c5637 1987 if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
1da177e4
LT
1988 continue;
1989
221c5637
MC
1990 tg3_writephy(tp, MII_CTRL1000,
1991 CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
1da177e4 1992
1d36ba45
MC
1993 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
1994 if (err)
1995 return err;
1da177e4
LT
1996
1997 /* Block the PHY control access. */
6ee7c0a0 1998 tg3_phydsp_write(tp, 0x8005, 0x0800);
1da177e4
LT
1999
2000 err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
2001 if (!err)
2002 break;
2003 } while (--retries);
2004
2005 err = tg3_phy_reset_chanpat(tp);
2006 if (err)
2007 return err;
2008
6ee7c0a0 2009 tg3_phydsp_write(tp, 0x8005, 0x0000);
1da177e4
LT
2010
2011 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
f08aa1a8 2012 tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
1da177e4 2013
1d36ba45 2014 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2015
221c5637 2016 tg3_writephy(tp, MII_CTRL1000, phy9_orig);
1da177e4
LT
2017
2018 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
2019 reg32 &= ~0x3000;
2020 tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
2021 } else if (!err)
2022 err = -EBUSY;
2023
2024 return err;
2025}
2026
2027/* This will reset the tigon3 PHY if there is no valid
2028 * link unless the FORCE argument is non-zero.
2029 */
2030static int tg3_phy_reset(struct tg3 *tp)
2031{
f833c4c1 2032 u32 val, cpmuctrl;
1da177e4
LT
2033 int err;
2034
60189ddf 2035 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2036 val = tr32(GRC_MISC_CFG);
2037 tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
2038 udelay(40);
2039 }
f833c4c1
MC
2040 err = tg3_readphy(tp, MII_BMSR, &val);
2041 err |= tg3_readphy(tp, MII_BMSR, &val);
1da177e4
LT
2042 if (err != 0)
2043 return -EBUSY;
2044
c8e1e82b
MC
2045 if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
2046 netif_carrier_off(tp->dev);
2047 tg3_link_report(tp);
2048 }
2049
1da177e4
LT
2050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2051 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2052 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
2053 err = tg3_phy_reset_5703_4_5(tp);
2054 if (err)
2055 return err;
2056 goto out;
2057 }
2058
b2a5c19c
MC
2059 cpmuctrl = 0;
2060 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
2061 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
2062 cpmuctrl = tr32(TG3_CPMU_CTRL);
2063 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
2064 tw32(TG3_CPMU_CTRL,
2065 cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
2066 }
2067
1da177e4
LT
2068 err = tg3_bmcr_reset(tp);
2069 if (err)
2070 return err;
2071
b2a5c19c 2072 if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
f833c4c1
MC
2073 val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
2074 tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
b2a5c19c
MC
2075
2076 tw32(TG3_CPMU_CTRL, cpmuctrl);
2077 }
2078
bcb37f6c
MC
2079 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2080 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2081 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2082 if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
2083 CPMU_LSPD_1000MB_MACCLK_12_5) {
2084 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2085 udelay(40);
2086 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2087 }
2088 }
2089
63c3a66f 2090 if (tg3_flag(tp, 5717_PLUS) &&
f07e9af3 2091 (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
ecf1410b
MC
2092 return 0;
2093
b2a5c19c
MC
2094 tg3_phy_apply_otp(tp);
2095
f07e9af3 2096 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
2097 tg3_phy_toggle_apd(tp, true);
2098 else
2099 tg3_phy_toggle_apd(tp, false);
2100
1da177e4 2101out:
1d36ba45
MC
2102 if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
2103 !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
6ee7c0a0
MC
2104 tg3_phydsp_write(tp, 0x201f, 0x2aaa);
2105 tg3_phydsp_write(tp, 0x000a, 0x0323);
1d36ba45 2106 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
1da177e4 2107 }
1d36ba45 2108
f07e9af3 2109 if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
f08aa1a8
MC
2110 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
2111 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
1da177e4 2112 }
1d36ba45 2113
f07e9af3 2114 if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
1d36ba45
MC
2115 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2116 tg3_phydsp_write(tp, 0x000a, 0x310b);
2117 tg3_phydsp_write(tp, 0x201f, 0x9506);
2118 tg3_phydsp_write(tp, 0x401f, 0x14e2);
2119 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2120 }
f07e9af3 2121 } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
1d36ba45
MC
2122 if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
2123 tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
2124 if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
2125 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
2126 tg3_writephy(tp, MII_TG3_TEST1,
2127 MII_TG3_TEST1_TRIM_EN | 0x4);
2128 } else
2129 tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
2130
2131 TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
2132 }
c424cb24 2133 }
1d36ba45 2134
1da177e4
LT
2135 /* Set Extended packet length bit (bit 14) on all chips that */
2136 /* support jumbo frames */
79eb6904 2137 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4 2138 /* Cannot do read-modify-write on 5401 */
b4bd2929 2139 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
63c3a66f 2140 } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
1da177e4 2141 /* Set bit 14 with read-modify-write to preserve other bits */
15ee95c3
MC
2142 err = tg3_phy_auxctl_read(tp,
2143 MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
2144 if (!err)
b4bd2929
MC
2145 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
2146 val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
1da177e4
LT
2147 }
2148
2149 /* Set phy register 0x10 bit 0 to high fifo elasticity to support
2150 * jumbo frames transmission.
2151 */
63c3a66f 2152 if (tg3_flag(tp, JUMBO_CAPABLE)) {
f833c4c1 2153 if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
c6cdf436 2154 tg3_writephy(tp, MII_TG3_EXT_CTRL,
f833c4c1 2155 val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
1da177e4
LT
2156 }
2157
715116a1 2158 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
715116a1 2159 /* adjust output voltage */
535ef6e1 2160 tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
715116a1
MC
2161 }
2162
9ef8ca99 2163 tg3_phy_toggle_automdix(tp, 1);
1da177e4
LT
2164 tg3_phy_set_wirespeed(tp);
2165 return 0;
2166}
2167
2168static void tg3_frob_aux_power(struct tg3 *tp)
2169{
683644b7 2170 bool need_vaux = false;
1da177e4 2171
334355aa 2172 /* The GPIOs do something completely different on 57765. */
63c3a66f 2173 if (!tg3_flag(tp, IS_NIC) ||
a50d0796 2174 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
334355aa 2175 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
1da177e4
LT
2176 return;
2177
683644b7
MC
2178 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2179 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
2180 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
2181 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
683644b7 2182 tp->pdev_peer != tp->pdev) {
8c2dc7e1
MC
2183 struct net_device *dev_peer;
2184
2185 dev_peer = pci_get_drvdata(tp->pdev_peer);
683644b7 2186
bc1c7567 2187 /* remove_one() may have been run on the peer. */
683644b7
MC
2188 if (dev_peer) {
2189 struct tg3 *tp_peer = netdev_priv(dev_peer);
2190
63c3a66f 2191 if (tg3_flag(tp_peer, INIT_COMPLETE))
683644b7
MC
2192 return;
2193
63c3a66f
JP
2194 if (tg3_flag(tp_peer, WOL_ENABLE) ||
2195 tg3_flag(tp_peer, ENABLE_ASF))
683644b7
MC
2196 need_vaux = true;
2197 }
1da177e4
LT
2198 }
2199
63c3a66f 2200 if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
683644b7
MC
2201 need_vaux = true;
2202
2203 if (need_vaux) {
1da177e4
LT
2204 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2205 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
b401e9e2
MC
2206 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2207 (GRC_LCLCTRL_GPIO_OE0 |
2208 GRC_LCLCTRL_GPIO_OE1 |
2209 GRC_LCLCTRL_GPIO_OE2 |
2210 GRC_LCLCTRL_GPIO_OUTPUT0 |
2211 GRC_LCLCTRL_GPIO_OUTPUT1),
2212 100);
8d519ab2
MC
2213 } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
2214 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
2215 /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
2216 u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
2217 GRC_LCLCTRL_GPIO_OE1 |
2218 GRC_LCLCTRL_GPIO_OE2 |
2219 GRC_LCLCTRL_GPIO_OUTPUT0 |
2220 GRC_LCLCTRL_GPIO_OUTPUT1 |
2221 tp->grc_local_ctrl;
2222 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2223
2224 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
2225 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
2226
2227 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
2228 tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
1da177e4
LT
2229 } else {
2230 u32 no_gpio2;
dc56b7d4 2231 u32 grc_local_ctrl = 0;
1da177e4 2232
dc56b7d4
MC
2233 /* Workaround to prevent overdrawing Amps. */
2234 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2235 ASIC_REV_5714) {
2236 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
b401e9e2
MC
2237 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2238 grc_local_ctrl, 100);
dc56b7d4
MC
2239 }
2240
1da177e4
LT
2241 /* On 5753 and variants, GPIO2 cannot be used. */
2242 no_gpio2 = tp->nic_sram_data_cfg &
2243 NIC_SRAM_DATA_CFG_NO_GPIO2;
2244
dc56b7d4 2245 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
1da177e4
LT
2246 GRC_LCLCTRL_GPIO_OE1 |
2247 GRC_LCLCTRL_GPIO_OE2 |
2248 GRC_LCLCTRL_GPIO_OUTPUT1 |
2249 GRC_LCLCTRL_GPIO_OUTPUT2;
2250 if (no_gpio2) {
2251 grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
2252 GRC_LCLCTRL_GPIO_OUTPUT2);
2253 }
b401e9e2
MC
2254 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2255 grc_local_ctrl, 100);
1da177e4
LT
2256
2257 grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
2258
b401e9e2
MC
2259 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2260 grc_local_ctrl, 100);
1da177e4
LT
2261
2262 if (!no_gpio2) {
2263 grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
b401e9e2
MC
2264 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2265 grc_local_ctrl, 100);
1da177e4
LT
2266 }
2267 }
2268 } else {
2269 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
2270 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
b401e9e2
MC
2271 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2272 (GRC_LCLCTRL_GPIO_OE1 |
2273 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4 2274
b401e9e2
MC
2275 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2276 GRC_LCLCTRL_GPIO_OE1, 100);
1da177e4 2277
b401e9e2
MC
2278 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
2279 (GRC_LCLCTRL_GPIO_OE1 |
2280 GRC_LCLCTRL_GPIO_OUTPUT1), 100);
1da177e4
LT
2281 }
2282 }
2283}
2284
e8f3f6ca
MC
2285static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
2286{
2287 if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
2288 return 1;
79eb6904 2289 else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
e8f3f6ca
MC
2290 if (speed != SPEED_10)
2291 return 1;
2292 } else if (speed == SPEED_10)
2293 return 1;
2294
2295 return 0;
2296}
2297
1da177e4
LT
2298static int tg3_setup_phy(struct tg3 *, int);
2299
2300#define RESET_KIND_SHUTDOWN 0
2301#define RESET_KIND_INIT 1
2302#define RESET_KIND_SUSPEND 2
2303
2304static void tg3_write_sig_post_reset(struct tg3 *, int);
2305static int tg3_halt_cpu(struct tg3 *, u32);
2306
0a459aac 2307static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
15c3b696 2308{
ce057f01
MC
2309 u32 val;
2310
f07e9af3 2311 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
5129724a
MC
2312 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2313 u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
2314 u32 serdes_cfg = tr32(MAC_SERDES_CFG);
2315
2316 sg_dig_ctrl |=
2317 SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
2318 tw32(SG_DIG_CTRL, sg_dig_ctrl);
2319 tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
2320 }
3f7045c1 2321 return;
5129724a 2322 }
3f7045c1 2323
60189ddf 2324 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
60189ddf
MC
2325 tg3_bmcr_reset(tp);
2326 val = tr32(GRC_MISC_CFG);
2327 tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
2328 udelay(40);
2329 return;
f07e9af3 2330 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
0e5f784c
MC
2331 u32 phytest;
2332 if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
2333 u32 phy;
2334
2335 tg3_writephy(tp, MII_ADVERTISE, 0);
2336 tg3_writephy(tp, MII_BMCR,
2337 BMCR_ANENABLE | BMCR_ANRESTART);
2338
2339 tg3_writephy(tp, MII_TG3_FET_TEST,
2340 phytest | MII_TG3_FET_SHADOW_EN);
2341 if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
2342 phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
2343 tg3_writephy(tp,
2344 MII_TG3_FET_SHDW_AUXMODE4,
2345 phy);
2346 }
2347 tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
2348 }
2349 return;
0a459aac 2350 } else if (do_low_power) {
715116a1
MC
2351 tg3_writephy(tp, MII_TG3_EXT_CTRL,
2352 MII_TG3_EXT_CTRL_FORCE_LED_OFF);
0a459aac 2353
b4bd2929
MC
2354 val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2355 MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
2356 MII_TG3_AUXCTL_PCTL_VREG_11V;
2357 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
715116a1 2358 }
3f7045c1 2359
15c3b696
MC
2360 /* The PHY should not be powered down on some chips because
2361 * of bugs.
2362 */
2363 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2364 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
2365 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
f07e9af3 2366 (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
15c3b696 2367 return;
ce057f01 2368
bcb37f6c
MC
2369 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
2370 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
ce057f01
MC
2371 val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
2372 val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
2373 val |= CPMU_LSPD_1000MB_MACCLK_12_5;
2374 tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
2375 }
2376
15c3b696
MC
2377 tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
2378}
2379
ffbcfed4
MC
2380/* tp->lock is held. */
2381static int tg3_nvram_lock(struct tg3 *tp)
2382{
63c3a66f 2383 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2384 int i;
2385
2386 if (tp->nvram_lock_cnt == 0) {
2387 tw32(NVRAM_SWARB, SWARB_REQ_SET1);
2388 for (i = 0; i < 8000; i++) {
2389 if (tr32(NVRAM_SWARB) & SWARB_GNT1)
2390 break;
2391 udelay(20);
2392 }
2393 if (i == 8000) {
2394 tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
2395 return -ENODEV;
2396 }
2397 }
2398 tp->nvram_lock_cnt++;
2399 }
2400 return 0;
2401}
2402
2403/* tp->lock is held. */
2404static void tg3_nvram_unlock(struct tg3 *tp)
2405{
63c3a66f 2406 if (tg3_flag(tp, NVRAM)) {
ffbcfed4
MC
2407 if (tp->nvram_lock_cnt > 0)
2408 tp->nvram_lock_cnt--;
2409 if (tp->nvram_lock_cnt == 0)
2410 tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
2411 }
2412}
2413
2414/* tp->lock is held. */
2415static void tg3_enable_nvram_access(struct tg3 *tp)
2416{
63c3a66f 2417 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2418 u32 nvaccess = tr32(NVRAM_ACCESS);
2419
2420 tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
2421 }
2422}
2423
2424/* tp->lock is held. */
2425static void tg3_disable_nvram_access(struct tg3 *tp)
2426{
63c3a66f 2427 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
ffbcfed4
MC
2428 u32 nvaccess = tr32(NVRAM_ACCESS);
2429
2430 tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
2431 }
2432}
2433
2434static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
2435 u32 offset, u32 *val)
2436{
2437 u32 tmp;
2438 int i;
2439
2440 if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
2441 return -EINVAL;
2442
2443 tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
2444 EEPROM_ADDR_DEVID_MASK |
2445 EEPROM_ADDR_READ);
2446 tw32(GRC_EEPROM_ADDR,
2447 tmp |
2448 (0 << EEPROM_ADDR_DEVID_SHIFT) |
2449 ((offset << EEPROM_ADDR_ADDR_SHIFT) &
2450 EEPROM_ADDR_ADDR_MASK) |
2451 EEPROM_ADDR_READ | EEPROM_ADDR_START);
2452
2453 for (i = 0; i < 1000; i++) {
2454 tmp = tr32(GRC_EEPROM_ADDR);
2455
2456 if (tmp & EEPROM_ADDR_COMPLETE)
2457 break;
2458 msleep(1);
2459 }
2460 if (!(tmp & EEPROM_ADDR_COMPLETE))
2461 return -EBUSY;
2462
62cedd11
MC
2463 tmp = tr32(GRC_EEPROM_DATA);
2464
2465 /*
2466 * The data will always be opposite the native endian
2467 * format. Perform a blind byteswap to compensate.
2468 */
2469 *val = swab32(tmp);
2470
ffbcfed4
MC
2471 return 0;
2472}
2473
2474#define NVRAM_CMD_TIMEOUT 10000
2475
2476static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
2477{
2478 int i;
2479
2480 tw32(NVRAM_CMD, nvram_cmd);
2481 for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
2482 udelay(10);
2483 if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
2484 udelay(10);
2485 break;
2486 }
2487 }
2488
2489 if (i == NVRAM_CMD_TIMEOUT)
2490 return -EBUSY;
2491
2492 return 0;
2493}
2494
2495static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
2496{
63c3a66f
JP
2497 if (tg3_flag(tp, NVRAM) &&
2498 tg3_flag(tp, NVRAM_BUFFERED) &&
2499 tg3_flag(tp, FLASH) &&
2500 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2501 (tp->nvram_jedecnum == JEDEC_ATMEL))
2502
2503 addr = ((addr / tp->nvram_pagesize) <<
2504 ATMEL_AT45DB0X1B_PAGE_POS) +
2505 (addr % tp->nvram_pagesize);
2506
2507 return addr;
2508}
2509
2510static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
2511{
63c3a66f
JP
2512 if (tg3_flag(tp, NVRAM) &&
2513 tg3_flag(tp, NVRAM_BUFFERED) &&
2514 tg3_flag(tp, FLASH) &&
2515 !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
ffbcfed4
MC
2516 (tp->nvram_jedecnum == JEDEC_ATMEL))
2517
2518 addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
2519 tp->nvram_pagesize) +
2520 (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
2521
2522 return addr;
2523}
2524
e4f34110
MC
2525/* NOTE: Data read in from NVRAM is byteswapped according to
2526 * the byteswapping settings for all other register accesses.
2527 * tg3 devices are BE devices, so on a BE machine, the data
2528 * returned will be exactly as it is seen in NVRAM. On a LE
2529 * machine, the 32-bit value will be byteswapped.
2530 */
ffbcfed4
MC
2531static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
2532{
2533 int ret;
2534
63c3a66f 2535 if (!tg3_flag(tp, NVRAM))
ffbcfed4
MC
2536 return tg3_nvram_read_using_eeprom(tp, offset, val);
2537
2538 offset = tg3_nvram_phys_addr(tp, offset);
2539
2540 if (offset > NVRAM_ADDR_MSK)
2541 return -EINVAL;
2542
2543 ret = tg3_nvram_lock(tp);
2544 if (ret)
2545 return ret;
2546
2547 tg3_enable_nvram_access(tp);
2548
2549 tw32(NVRAM_ADDR, offset);
2550 ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
2551 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
2552
2553 if (ret == 0)
e4f34110 2554 *val = tr32(NVRAM_RDDATA);
ffbcfed4
MC
2555
2556 tg3_disable_nvram_access(tp);
2557
2558 tg3_nvram_unlock(tp);
2559
2560 return ret;
2561}
2562
a9dc529d
MC
2563/* Ensures NVRAM data is in bytestream format. */
2564static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
ffbcfed4
MC
2565{
2566 u32 v;
a9dc529d 2567 int res = tg3_nvram_read(tp, offset, &v);
ffbcfed4 2568 if (!res)
a9dc529d 2569 *val = cpu_to_be32(v);
ffbcfed4
MC
2570 return res;
2571}
2572
3f007891
MC
2573/* tp->lock is held. */
2574static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
2575{
2576 u32 addr_high, addr_low;
2577 int i;
2578
2579 addr_high = ((tp->dev->dev_addr[0] << 8) |
2580 tp->dev->dev_addr[1]);
2581 addr_low = ((tp->dev->dev_addr[2] << 24) |
2582 (tp->dev->dev_addr[3] << 16) |
2583 (tp->dev->dev_addr[4] << 8) |
2584 (tp->dev->dev_addr[5] << 0));
2585 for (i = 0; i < 4; i++) {
2586 if (i == 1 && skip_mac_1)
2587 continue;
2588 tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
2589 tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
2590 }
2591
2592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
2593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
2594 for (i = 0; i < 12; i++) {
2595 tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
2596 tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
2597 }
2598 }
2599
2600 addr_high = (tp->dev->dev_addr[0] +
2601 tp->dev->dev_addr[1] +
2602 tp->dev->dev_addr[2] +
2603 tp->dev->dev_addr[3] +
2604 tp->dev->dev_addr[4] +
2605 tp->dev->dev_addr[5]) &
2606 TX_BACKOFF_SEED_MASK;
2607 tw32(MAC_TX_BACKOFF_SEED, addr_high);
2608}
2609
c866b7ea 2610static void tg3_enable_register_access(struct tg3 *tp)
1da177e4 2611{
c866b7ea
RW
2612 /*
2613 * Make sure register accesses (indirect or otherwise) will function
2614 * correctly.
1da177e4
LT
2615 */
2616 pci_write_config_dword(tp->pdev,
c866b7ea
RW
2617 TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
2618}
1da177e4 2619
c866b7ea
RW
2620static int tg3_power_up(struct tg3 *tp)
2621{
2622 tg3_enable_register_access(tp);
8c6bda1a 2623
c866b7ea 2624 pci_set_power_state(tp->pdev, PCI_D0);
1da177e4 2625
c866b7ea 2626 /* Switch out of Vaux if it is a NIC */
63c3a66f 2627 if (tg3_flag(tp, IS_NIC))
c866b7ea 2628 tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
1da177e4 2629
c866b7ea
RW
2630 return 0;
2631}
1da177e4 2632
c866b7ea
RW
2633static int tg3_power_down_prepare(struct tg3 *tp)
2634{
2635 u32 misc_host_ctrl;
2636 bool device_should_wake, do_low_power;
2637
2638 tg3_enable_register_access(tp);
5e7dfd0f
MC
2639
2640 /* Restore the CLKREQ setting. */
63c3a66f 2641 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
2642 u16 lnkctl;
2643
2644 pci_read_config_word(tp->pdev,
2645 tp->pcie_cap + PCI_EXP_LNKCTL,
2646 &lnkctl);
2647 lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
2648 pci_write_config_word(tp->pdev,
2649 tp->pcie_cap + PCI_EXP_LNKCTL,
2650 lnkctl);
2651 }
2652
1da177e4
LT
2653 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
2654 tw32(TG3PCI_MISC_HOST_CTRL,
2655 misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
2656
c866b7ea 2657 device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 2658 tg3_flag(tp, WOL_ENABLE);
05ac4cb7 2659
63c3a66f 2660 if (tg3_flag(tp, USE_PHYLIB)) {
0a459aac 2661 do_low_power = false;
f07e9af3 2662 if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
80096068 2663 !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
b02fd9e3 2664 struct phy_device *phydev;
0a459aac 2665 u32 phyid, advertising;
b02fd9e3 2666
3f0e3ad7 2667 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
b02fd9e3 2668
80096068 2669 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
b02fd9e3
MC
2670
2671 tp->link_config.orig_speed = phydev->speed;
2672 tp->link_config.orig_duplex = phydev->duplex;
2673 tp->link_config.orig_autoneg = phydev->autoneg;
2674 tp->link_config.orig_advertising = phydev->advertising;
2675
2676 advertising = ADVERTISED_TP |
2677 ADVERTISED_Pause |
2678 ADVERTISED_Autoneg |
2679 ADVERTISED_10baseT_Half;
2680
63c3a66f
JP
2681 if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
2682 if (tg3_flag(tp, WOL_SPEED_100MB))
b02fd9e3
MC
2683 advertising |=
2684 ADVERTISED_100baseT_Half |
2685 ADVERTISED_100baseT_Full |
2686 ADVERTISED_10baseT_Full;
2687 else
2688 advertising |= ADVERTISED_10baseT_Full;
2689 }
2690
2691 phydev->advertising = advertising;
2692
2693 phy_start_aneg(phydev);
0a459aac
MC
2694
2695 phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
6a443a0f
MC
2696 if (phyid != PHY_ID_BCMAC131) {
2697 phyid &= PHY_BCM_OUI_MASK;
2698 if (phyid == PHY_BCM_OUI_1 ||
2699 phyid == PHY_BCM_OUI_2 ||
2700 phyid == PHY_BCM_OUI_3)
0a459aac
MC
2701 do_low_power = true;
2702 }
b02fd9e3 2703 }
dd477003 2704 } else {
2023276e 2705 do_low_power = true;
0a459aac 2706
80096068
MC
2707 if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
2708 tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
2709 tp->link_config.orig_speed = tp->link_config.speed;
2710 tp->link_config.orig_duplex = tp->link_config.duplex;
2711 tp->link_config.orig_autoneg = tp->link_config.autoneg;
2712 }
1da177e4 2713
f07e9af3 2714 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
dd477003
MC
2715 tp->link_config.speed = SPEED_10;
2716 tp->link_config.duplex = DUPLEX_HALF;
2717 tp->link_config.autoneg = AUTONEG_ENABLE;
2718 tg3_setup_phy(tp, 0);
2719 }
1da177e4
LT
2720 }
2721
b5d3772c
MC
2722 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
2723 u32 val;
2724
2725 val = tr32(GRC_VCPU_EXT_CTRL);
2726 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
63c3a66f 2727 } else if (!tg3_flag(tp, ENABLE_ASF)) {
6921d201
MC
2728 int i;
2729 u32 val;
2730
2731 for (i = 0; i < 200; i++) {
2732 tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
2733 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
2734 break;
2735 msleep(1);
2736 }
2737 }
63c3a66f 2738 if (tg3_flag(tp, WOL_CAP))
a85feb8c
GZ
2739 tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
2740 WOL_DRV_STATE_SHUTDOWN |
2741 WOL_DRV_WOL |
2742 WOL_SET_MAGIC_PKT);
6921d201 2743
05ac4cb7 2744 if (device_should_wake) {
1da177e4
LT
2745 u32 mac_mode;
2746
f07e9af3 2747 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
b4bd2929
MC
2748 if (do_low_power &&
2749 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
2750 tg3_phy_auxctl_write(tp,
2751 MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
2752 MII_TG3_AUXCTL_PCTL_WOL_EN |
2753 MII_TG3_AUXCTL_PCTL_100TX_LPWR |
2754 MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
dd477003
MC
2755 udelay(40);
2756 }
1da177e4 2757
f07e9af3 2758 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
3f7045c1
MC
2759 mac_mode = MAC_MODE_PORT_MODE_GMII;
2760 else
2761 mac_mode = MAC_MODE_PORT_MODE_MII;
1da177e4 2762
e8f3f6ca
MC
2763 mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
2764 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
2765 ASIC_REV_5700) {
63c3a66f 2766 u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
e8f3f6ca
MC
2767 SPEED_100 : SPEED_10;
2768 if (tg3_5700_link_polarity(tp, speed))
2769 mac_mode |= MAC_MODE_LINK_POLARITY;
2770 else
2771 mac_mode &= ~MAC_MODE_LINK_POLARITY;
2772 }
1da177e4
LT
2773 } else {
2774 mac_mode = MAC_MODE_PORT_MODE_TBI;
2775 }
2776
63c3a66f 2777 if (!tg3_flag(tp, 5750_PLUS))
1da177e4
LT
2778 tw32(MAC_LED_CTRL, tp->led_ctrl);
2779
05ac4cb7 2780 mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
63c3a66f
JP
2781 if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
2782 (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
05ac4cb7 2783 mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
1da177e4 2784
63c3a66f 2785 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
2786 mac_mode |= MAC_MODE_APE_TX_EN |
2787 MAC_MODE_APE_RX_EN |
2788 MAC_MODE_TDE_ENABLE;
3bda1258 2789
1da177e4
LT
2790 tw32_f(MAC_MODE, mac_mode);
2791 udelay(100);
2792
2793 tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
2794 udelay(10);
2795 }
2796
63c3a66f 2797 if (!tg3_flag(tp, WOL_SPEED_100MB) &&
1da177e4
LT
2798 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2799 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
2800 u32 base_val;
2801
2802 base_val = tp->pci_clock_ctrl;
2803 base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
2804 CLOCK_CTRL_TXCLK_DISABLE);
2805
b401e9e2
MC
2806 tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
2807 CLOCK_CTRL_PWRDOWN_PLL133, 40);
63c3a66f
JP
2808 } else if (tg3_flag(tp, 5780_CLASS) ||
2809 tg3_flag(tp, CPMU_PRESENT) ||
6ff6f81d 2810 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
4cf78e4f 2811 /* do nothing */
63c3a66f 2812 } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
1da177e4
LT
2813 u32 newbits1, newbits2;
2814
2815 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2816 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2817 newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
2818 CLOCK_CTRL_TXCLK_DISABLE |
2819 CLOCK_CTRL_ALTCLK);
2820 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
63c3a66f 2821 } else if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2822 newbits1 = CLOCK_CTRL_625_CORE;
2823 newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
2824 } else {
2825 newbits1 = CLOCK_CTRL_ALTCLK;
2826 newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
2827 }
2828
b401e9e2
MC
2829 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
2830 40);
1da177e4 2831
b401e9e2
MC
2832 tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
2833 40);
1da177e4 2834
63c3a66f 2835 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
2836 u32 newbits3;
2837
2838 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
2839 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
2840 newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
2841 CLOCK_CTRL_TXCLK_DISABLE |
2842 CLOCK_CTRL_44MHZ_CORE);
2843 } else {
2844 newbits3 = CLOCK_CTRL_44MHZ_CORE;
2845 }
2846
b401e9e2
MC
2847 tw32_wait_f(TG3PCI_CLOCK_CTRL,
2848 tp->pci_clock_ctrl | newbits3, 40);
1da177e4
LT
2849 }
2850 }
2851
63c3a66f 2852 if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
0a459aac 2853 tg3_power_down_phy(tp, do_low_power);
6921d201 2854
1da177e4
LT
2855 tg3_frob_aux_power(tp);
2856
2857 /* Workaround for unstable PLL clock */
2858 if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
2859 (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
2860 u32 val = tr32(0x7d00);
2861
2862 val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
2863 tw32(0x7d00, val);
63c3a66f 2864 if (!tg3_flag(tp, ENABLE_ASF)) {
ec41c7df
MC
2865 int err;
2866
2867 err = tg3_nvram_lock(tp);
1da177e4 2868 tg3_halt_cpu(tp, RX_CPU_BASE);
ec41c7df
MC
2869 if (!err)
2870 tg3_nvram_unlock(tp);
6921d201 2871 }
1da177e4
LT
2872 }
2873
bbadf503
MC
2874 tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
2875
c866b7ea
RW
2876 return 0;
2877}
12dac075 2878
c866b7ea
RW
2879static void tg3_power_down(struct tg3 *tp)
2880{
2881 tg3_power_down_prepare(tp);
1da177e4 2882
63c3a66f 2883 pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
c866b7ea 2884 pci_set_power_state(tp->pdev, PCI_D3hot);
1da177e4
LT
2885}
2886
1da177e4
LT
2887static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
2888{
2889 switch (val & MII_TG3_AUX_STAT_SPDMASK) {
2890 case MII_TG3_AUX_STAT_10HALF:
2891 *speed = SPEED_10;
2892 *duplex = DUPLEX_HALF;
2893 break;
2894
2895 case MII_TG3_AUX_STAT_10FULL:
2896 *speed = SPEED_10;
2897 *duplex = DUPLEX_FULL;
2898 break;
2899
2900 case MII_TG3_AUX_STAT_100HALF:
2901 *speed = SPEED_100;
2902 *duplex = DUPLEX_HALF;
2903 break;
2904
2905 case MII_TG3_AUX_STAT_100FULL:
2906 *speed = SPEED_100;
2907 *duplex = DUPLEX_FULL;
2908 break;
2909
2910 case MII_TG3_AUX_STAT_1000HALF:
2911 *speed = SPEED_1000;
2912 *duplex = DUPLEX_HALF;
2913 break;
2914
2915 case MII_TG3_AUX_STAT_1000FULL:
2916 *speed = SPEED_1000;
2917 *duplex = DUPLEX_FULL;
2918 break;
2919
2920 default:
f07e9af3 2921 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
715116a1
MC
2922 *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
2923 SPEED_10;
2924 *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
2925 DUPLEX_HALF;
2926 break;
2927 }
1da177e4
LT
2928 *speed = SPEED_INVALID;
2929 *duplex = DUPLEX_INVALID;
2930 break;
855e1111 2931 }
1da177e4
LT
2932}
2933
42b64a45 2934static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
1da177e4 2935{
42b64a45
MC
2936 int err = 0;
2937 u32 val, new_adv;
1da177e4 2938
42b64a45
MC
2939 new_adv = ADVERTISE_CSMA;
2940 if (advertise & ADVERTISED_10baseT_Half)
2941 new_adv |= ADVERTISE_10HALF;
2942 if (advertise & ADVERTISED_10baseT_Full)
2943 new_adv |= ADVERTISE_10FULL;
2944 if (advertise & ADVERTISED_100baseT_Half)
2945 new_adv |= ADVERTISE_100HALF;
2946 if (advertise & ADVERTISED_100baseT_Full)
2947 new_adv |= ADVERTISE_100FULL;
1da177e4 2948
42b64a45 2949 new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
1da177e4 2950
42b64a45
MC
2951 err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
2952 if (err)
2953 goto done;
ba4d07a8 2954
42b64a45
MC
2955 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
2956 goto done;
1da177e4 2957
42b64a45
MC
2958 new_adv = 0;
2959 if (advertise & ADVERTISED_1000baseT_Half)
221c5637 2960 new_adv |= ADVERTISE_1000HALF;
42b64a45 2961 if (advertise & ADVERTISED_1000baseT_Full)
221c5637 2962 new_adv |= ADVERTISE_1000FULL;
ba4d07a8 2963
42b64a45
MC
2964 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
2965 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
221c5637 2966 new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
ba4d07a8 2967
221c5637 2968 err = tg3_writephy(tp, MII_CTRL1000, new_adv);
42b64a45
MC
2969 if (err)
2970 goto done;
1da177e4 2971
42b64a45
MC
2972 if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
2973 goto done;
52b02d04 2974
42b64a45
MC
2975 tw32(TG3_CPMU_EEE_MODE,
2976 tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
52b02d04 2977
42b64a45
MC
2978 err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
2979 if (!err) {
2980 u32 err2;
52b02d04 2981
21a00ab2
MC
2982 switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
2983 case ASIC_REV_5717:
2984 case ASIC_REV_57765:
2985 if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
2986 tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
2987 MII_TG3_DSP_CH34TP2_HIBW01);
2988 /* Fall through */
2989 case ASIC_REV_5719:
2990 val = MII_TG3_DSP_TAP26_ALNOKO |
2991 MII_TG3_DSP_TAP26_RMRXSTO |
2992 MII_TG3_DSP_TAP26_OPCSINPT;
2993 tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
2994 }
52b02d04 2995
a6b68dab 2996 val = 0;
42b64a45
MC
2997 /* Advertise 100-BaseTX EEE ability */
2998 if (advertise & ADVERTISED_100baseT_Full)
2999 val |= MDIO_AN_EEE_ADV_100TX;
3000 /* Advertise 1000-BaseT EEE ability */
3001 if (advertise & ADVERTISED_1000baseT_Full)
3002 val |= MDIO_AN_EEE_ADV_1000T;
3003 err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
3004
3005 err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
3006 if (!err)
3007 err = err2;
3008 }
3009
3010done:
3011 return err;
3012}
3013
3014static void tg3_phy_copper_begin(struct tg3 *tp)
3015{
3016 u32 new_adv;
3017 int i;
3018
3019 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
3020 new_adv = ADVERTISED_10baseT_Half |
3021 ADVERTISED_10baseT_Full;
3022 if (tg3_flag(tp, WOL_SPEED_100MB))
3023 new_adv |= ADVERTISED_100baseT_Half |
3024 ADVERTISED_100baseT_Full;
3025
3026 tg3_phy_autoneg_cfg(tp, new_adv,
3027 FLOW_CTRL_TX | FLOW_CTRL_RX);
3028 } else if (tp->link_config.speed == SPEED_INVALID) {
3029 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3030 tp->link_config.advertising &=
3031 ~(ADVERTISED_1000baseT_Half |
3032 ADVERTISED_1000baseT_Full);
3033
3034 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
3035 tp->link_config.flowctrl);
3036 } else {
3037 /* Asking for a specific link mode. */
3038 if (tp->link_config.speed == SPEED_1000) {
3039 if (tp->link_config.duplex == DUPLEX_FULL)
3040 new_adv = ADVERTISED_1000baseT_Full;
3041 else
3042 new_adv = ADVERTISED_1000baseT_Half;
3043 } else if (tp->link_config.speed == SPEED_100) {
3044 if (tp->link_config.duplex == DUPLEX_FULL)
3045 new_adv = ADVERTISED_100baseT_Full;
3046 else
3047 new_adv = ADVERTISED_100baseT_Half;
3048 } else {
3049 if (tp->link_config.duplex == DUPLEX_FULL)
3050 new_adv = ADVERTISED_10baseT_Full;
3051 else
3052 new_adv = ADVERTISED_10baseT_Half;
52b02d04 3053 }
52b02d04 3054
42b64a45
MC
3055 tg3_phy_autoneg_cfg(tp, new_adv,
3056 tp->link_config.flowctrl);
52b02d04
MC
3057 }
3058
1da177e4
LT
3059 if (tp->link_config.autoneg == AUTONEG_DISABLE &&
3060 tp->link_config.speed != SPEED_INVALID) {
3061 u32 bmcr, orig_bmcr;
3062
3063 tp->link_config.active_speed = tp->link_config.speed;
3064 tp->link_config.active_duplex = tp->link_config.duplex;
3065
3066 bmcr = 0;
3067 switch (tp->link_config.speed) {
3068 default:
3069 case SPEED_10:
3070 break;
3071
3072 case SPEED_100:
3073 bmcr |= BMCR_SPEED100;
3074 break;
3075
3076 case SPEED_1000:
221c5637 3077 bmcr |= BMCR_SPEED1000;
1da177e4 3078 break;
855e1111 3079 }
1da177e4
LT
3080
3081 if (tp->link_config.duplex == DUPLEX_FULL)
3082 bmcr |= BMCR_FULLDPLX;
3083
3084 if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
3085 (bmcr != orig_bmcr)) {
3086 tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
3087 for (i = 0; i < 1500; i++) {
3088 u32 tmp;
3089
3090 udelay(10);
3091 if (tg3_readphy(tp, MII_BMSR, &tmp) ||
3092 tg3_readphy(tp, MII_BMSR, &tmp))
3093 continue;
3094 if (!(tmp & BMSR_LSTATUS)) {
3095 udelay(40);
3096 break;
3097 }
3098 }
3099 tg3_writephy(tp, MII_BMCR, bmcr);
3100 udelay(40);
3101 }
3102 } else {
3103 tg3_writephy(tp, MII_BMCR,
3104 BMCR_ANENABLE | BMCR_ANRESTART);
3105 }
3106}
3107
3108static int tg3_init_5401phy_dsp(struct tg3 *tp)
3109{
3110 int err;
3111
3112 /* Turn off tap power management. */
3113 /* Set Extended packet length bit */
b4bd2929 3114 err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
1da177e4 3115
6ee7c0a0
MC
3116 err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
3117 err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
3118 err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
3119 err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
3120 err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
1da177e4
LT
3121
3122 udelay(40);
3123
3124 return err;
3125}
3126
3600d918 3127static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
1da177e4 3128{
3600d918
MC
3129 u32 adv_reg, all_mask = 0;
3130
3131 if (mask & ADVERTISED_10baseT_Half)
3132 all_mask |= ADVERTISE_10HALF;
3133 if (mask & ADVERTISED_10baseT_Full)
3134 all_mask |= ADVERTISE_10FULL;
3135 if (mask & ADVERTISED_100baseT_Half)
3136 all_mask |= ADVERTISE_100HALF;
3137 if (mask & ADVERTISED_100baseT_Full)
3138 all_mask |= ADVERTISE_100FULL;
1da177e4
LT
3139
3140 if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
3141 return 0;
3142
1da177e4
LT
3143 if ((adv_reg & all_mask) != all_mask)
3144 return 0;
f07e9af3 3145 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
1da177e4
LT
3146 u32 tg3_ctrl;
3147
3600d918
MC
3148 all_mask = 0;
3149 if (mask & ADVERTISED_1000baseT_Half)
3150 all_mask |= ADVERTISE_1000HALF;
3151 if (mask & ADVERTISED_1000baseT_Full)
3152 all_mask |= ADVERTISE_1000FULL;
3153
221c5637 3154 if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
1da177e4
LT
3155 return 0;
3156
1da177e4
LT
3157 if ((tg3_ctrl & all_mask) != all_mask)
3158 return 0;
3159 }
3160 return 1;
3161}
3162
ef167e27
MC
3163static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
3164{
3165 u32 curadv, reqadv;
3166
3167 if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
3168 return 1;
3169
3170 curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3171 reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
3172
3173 if (tp->link_config.active_duplex == DUPLEX_FULL) {
3174 if (curadv != reqadv)
3175 return 0;
3176
63c3a66f 3177 if (tg3_flag(tp, PAUSE_AUTONEG))
ef167e27
MC
3178 tg3_readphy(tp, MII_LPA, rmtadv);
3179 } else {
3180 /* Reprogram the advertisement register, even if it
3181 * does not affect the current link. If the link
3182 * gets renegotiated in the future, we can save an
3183 * additional renegotiation cycle by advertising
3184 * it correctly in the first place.
3185 */
3186 if (curadv != reqadv) {
3187 *lcladv &= ~(ADVERTISE_PAUSE_CAP |
3188 ADVERTISE_PAUSE_ASYM);
3189 tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
3190 }
3191 }
3192
3193 return 1;
3194}
3195
1da177e4
LT
3196static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
3197{
3198 int current_link_up;
f833c4c1 3199 u32 bmsr, val;
ef167e27 3200 u32 lcl_adv, rmt_adv;
1da177e4
LT
3201 u16 current_speed;
3202 u8 current_duplex;
3203 int i, err;
3204
3205 tw32(MAC_EVENT, 0);
3206
3207 tw32_f(MAC_STATUS,
3208 (MAC_STATUS_SYNC_CHANGED |
3209 MAC_STATUS_CFG_CHANGED |
3210 MAC_STATUS_MI_COMPLETION |
3211 MAC_STATUS_LNKSTATE_CHANGED));
3212 udelay(40);
3213
8ef21428
MC
3214 if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
3215 tw32_f(MAC_MI_MODE,
3216 (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
3217 udelay(80);
3218 }
1da177e4 3219
b4bd2929 3220 tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
1da177e4
LT
3221
3222 /* Some third-party PHYs need to be reset on link going
3223 * down.
3224 */
3225 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
3226 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
3227 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
3228 netif_carrier_ok(tp->dev)) {
3229 tg3_readphy(tp, MII_BMSR, &bmsr);
3230 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3231 !(bmsr & BMSR_LSTATUS))
3232 force_reset = 1;
3233 }
3234 if (force_reset)
3235 tg3_phy_reset(tp);
3236
79eb6904 3237 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
3238 tg3_readphy(tp, MII_BMSR, &bmsr);
3239 if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
63c3a66f 3240 !tg3_flag(tp, INIT_COMPLETE))
1da177e4
LT
3241 bmsr = 0;
3242
3243 if (!(bmsr & BMSR_LSTATUS)) {
3244 err = tg3_init_5401phy_dsp(tp);
3245 if (err)
3246 return err;
3247
3248 tg3_readphy(tp, MII_BMSR, &bmsr);
3249 for (i = 0; i < 1000; i++) {
3250 udelay(10);
3251 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3252 (bmsr & BMSR_LSTATUS)) {
3253 udelay(40);
3254 break;
3255 }
3256 }
3257
79eb6904
MC
3258 if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
3259 TG3_PHY_REV_BCM5401_B0 &&
1da177e4
LT
3260 !(bmsr & BMSR_LSTATUS) &&
3261 tp->link_config.active_speed == SPEED_1000) {
3262 err = tg3_phy_reset(tp);
3263 if (!err)
3264 err = tg3_init_5401phy_dsp(tp);
3265 if (err)
3266 return err;
3267 }
3268 }
3269 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
3270 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
3271 /* 5701 {A0,B0} CRC bug workaround */
3272 tg3_writephy(tp, 0x15, 0x0a75);
f08aa1a8
MC
3273 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
3274 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
3275 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
1da177e4
LT
3276 }
3277
3278 /* Clear pending interrupts... */
f833c4c1
MC
3279 tg3_readphy(tp, MII_TG3_ISTAT, &val);
3280 tg3_readphy(tp, MII_TG3_ISTAT, &val);
1da177e4 3281
f07e9af3 3282 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
1da177e4 3283 tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
f07e9af3 3284 else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
1da177e4
LT
3285 tg3_writephy(tp, MII_TG3_IMASK, ~0);
3286
3287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
3288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
3289 if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
3290 tg3_writephy(tp, MII_TG3_EXT_CTRL,
3291 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
3292 else
3293 tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
3294 }
3295
3296 current_link_up = 0;
3297 current_speed = SPEED_INVALID;
3298 current_duplex = DUPLEX_INVALID;
3299
f07e9af3 3300 if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
15ee95c3
MC
3301 err = tg3_phy_auxctl_read(tp,
3302 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3303 &val);
3304 if (!err && !(val & (1 << 10))) {
b4bd2929
MC
3305 tg3_phy_auxctl_write(tp,
3306 MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
3307 val | (1 << 10));
1da177e4
LT
3308 goto relink;
3309 }
3310 }
3311
3312 bmsr = 0;
3313 for (i = 0; i < 100; i++) {
3314 tg3_readphy(tp, MII_BMSR, &bmsr);
3315 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
3316 (bmsr & BMSR_LSTATUS))
3317 break;
3318 udelay(40);
3319 }
3320
3321 if (bmsr & BMSR_LSTATUS) {
3322 u32 aux_stat, bmcr;
3323
3324 tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
3325 for (i = 0; i < 2000; i++) {
3326 udelay(10);
3327 if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
3328 aux_stat)
3329 break;
3330 }
3331
3332 tg3_aux_stat_to_speed_duplex(tp, aux_stat,
3333 &current_speed,
3334 &current_duplex);
3335
3336 bmcr = 0;
3337 for (i = 0; i < 200; i++) {
3338 tg3_readphy(tp, MII_BMCR, &bmcr);
3339 if (tg3_readphy(tp, MII_BMCR, &bmcr))
3340 continue;
3341 if (bmcr && bmcr != 0x7fff)
3342 break;
3343 udelay(10);
3344 }
3345
ef167e27
MC
3346 lcl_adv = 0;
3347 rmt_adv = 0;
1da177e4 3348
ef167e27
MC
3349 tp->link_config.active_speed = current_speed;
3350 tp->link_config.active_duplex = current_duplex;
3351
3352 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
3353 if ((bmcr & BMCR_ANENABLE) &&
3354 tg3_copper_is_advertising_all(tp,
3355 tp->link_config.advertising)) {
3356 if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
3357 &rmt_adv))
3358 current_link_up = 1;
1da177e4
LT
3359 }
3360 } else {
3361 if (!(bmcr & BMCR_ANENABLE) &&
3362 tp->link_config.speed == current_speed &&
ef167e27
MC
3363 tp->link_config.duplex == current_duplex &&
3364 tp->link_config.flowctrl ==
3365 tp->link_config.active_flowctrl) {
1da177e4 3366 current_link_up = 1;
1da177e4
LT
3367 }
3368 }
3369
ef167e27
MC
3370 if (current_link_up == 1 &&
3371 tp->link_config.active_duplex == DUPLEX_FULL)
3372 tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
1da177e4
LT
3373 }
3374
1da177e4 3375relink:
80096068 3376 if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
1da177e4
LT
3377 tg3_phy_copper_begin(tp);
3378
f833c4c1 3379 tg3_readphy(tp, MII_BMSR, &bmsr);
06c03c02
MB
3380 if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
3381 (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
1da177e4
LT
3382 current_link_up = 1;
3383 }
3384
3385 tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
3386 if (current_link_up == 1) {
3387 if (tp->link_config.active_speed == SPEED_100 ||
3388 tp->link_config.active_speed == SPEED_10)
3389 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3390 else
3391 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
f07e9af3 3392 } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
7f97a4bd
MC
3393 tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
3394 else
1da177e4
LT
3395 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
3396
3397 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
3398 if (tp->link_config.active_duplex == DUPLEX_HALF)
3399 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
3400
1da177e4 3401 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
e8f3f6ca
MC
3402 if (current_link_up == 1 &&
3403 tg3_5700_link_polarity(tp, tp->link_config.active_speed))
1da177e4 3404 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
e8f3f6ca
MC
3405 else
3406 tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
1da177e4
LT
3407 }
3408
3409 /* ??? Without this setting Netgear GA302T PHY does not
3410 * ??? send/receive packets...
3411 */
79eb6904 3412 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
1da177e4
LT
3413 tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
3414 tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
3415 tw32_f(MAC_MI_MODE, tp->mi_mode);
3416 udelay(80);
3417 }
3418
3419 tw32_f(MAC_MODE, tp->mac_mode);
3420 udelay(40);
3421
52b02d04
MC
3422 tg3_phy_eee_adjust(tp, current_link_up);
3423
63c3a66f 3424 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
3425 /* Polled via timer. */
3426 tw32_f(MAC_EVENT, 0);
3427 } else {
3428 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3429 }
3430 udelay(40);
3431
3432 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
3433 current_link_up == 1 &&
3434 tp->link_config.active_speed == SPEED_1000 &&
63c3a66f 3435 (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
1da177e4
LT
3436 udelay(120);
3437 tw32_f(MAC_STATUS,
3438 (MAC_STATUS_SYNC_CHANGED |
3439 MAC_STATUS_CFG_CHANGED));
3440 udelay(40);
3441 tg3_write_mem(tp,
3442 NIC_SRAM_FIRMWARE_MBOX,
3443 NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
3444 }
3445
5e7dfd0f 3446 /* Prevent send BD corruption. */
63c3a66f 3447 if (tg3_flag(tp, CLKREQ_BUG)) {
5e7dfd0f
MC
3448 u16 oldlnkctl, newlnkctl;
3449
3450 pci_read_config_word(tp->pdev,
3451 tp->pcie_cap + PCI_EXP_LNKCTL,
3452 &oldlnkctl);
3453 if (tp->link_config.active_speed == SPEED_100 ||
3454 tp->link_config.active_speed == SPEED_10)
3455 newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
3456 else
3457 newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
3458 if (newlnkctl != oldlnkctl)
3459 pci_write_config_word(tp->pdev,
3460 tp->pcie_cap + PCI_EXP_LNKCTL,
3461 newlnkctl);
3462 }
3463
1da177e4
LT
3464 if (current_link_up != netif_carrier_ok(tp->dev)) {
3465 if (current_link_up)
3466 netif_carrier_on(tp->dev);
3467 else
3468 netif_carrier_off(tp->dev);
3469 tg3_link_report(tp);
3470 }
3471
3472 return 0;
3473}
3474
3475struct tg3_fiber_aneginfo {
3476 int state;
3477#define ANEG_STATE_UNKNOWN 0
3478#define ANEG_STATE_AN_ENABLE 1
3479#define ANEG_STATE_RESTART_INIT 2
3480#define ANEG_STATE_RESTART 3
3481#define ANEG_STATE_DISABLE_LINK_OK 4
3482#define ANEG_STATE_ABILITY_DETECT_INIT 5
3483#define ANEG_STATE_ABILITY_DETECT 6
3484#define ANEG_STATE_ACK_DETECT_INIT 7
3485#define ANEG_STATE_ACK_DETECT 8
3486#define ANEG_STATE_COMPLETE_ACK_INIT 9
3487#define ANEG_STATE_COMPLETE_ACK 10
3488#define ANEG_STATE_IDLE_DETECT_INIT 11
3489#define ANEG_STATE_IDLE_DETECT 12
3490#define ANEG_STATE_LINK_OK 13
3491#define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
3492#define ANEG_STATE_NEXT_PAGE_WAIT 15
3493
3494 u32 flags;
3495#define MR_AN_ENABLE 0x00000001
3496#define MR_RESTART_AN 0x00000002
3497#define MR_AN_COMPLETE 0x00000004
3498#define MR_PAGE_RX 0x00000008
3499#define MR_NP_LOADED 0x00000010
3500#define MR_TOGGLE_TX 0x00000020
3501#define MR_LP_ADV_FULL_DUPLEX 0x00000040
3502#define MR_LP_ADV_HALF_DUPLEX 0x00000080
3503#define MR_LP_ADV_SYM_PAUSE 0x00000100
3504#define MR_LP_ADV_ASYM_PAUSE 0x00000200
3505#define MR_LP_ADV_REMOTE_FAULT1 0x00000400
3506#define MR_LP_ADV_REMOTE_FAULT2 0x00000800
3507#define MR_LP_ADV_NEXT_PAGE 0x00001000
3508#define MR_TOGGLE_RX 0x00002000
3509#define MR_NP_RX 0x00004000
3510
3511#define MR_LINK_OK 0x80000000
3512
3513 unsigned long link_time, cur_time;
3514
3515 u32 ability_match_cfg;
3516 int ability_match_count;
3517
3518 char ability_match, idle_match, ack_match;
3519
3520 u32 txconfig, rxconfig;
3521#define ANEG_CFG_NP 0x00000080
3522#define ANEG_CFG_ACK 0x00000040
3523#define ANEG_CFG_RF2 0x00000020
3524#define ANEG_CFG_RF1 0x00000010
3525#define ANEG_CFG_PS2 0x00000001
3526#define ANEG_CFG_PS1 0x00008000
3527#define ANEG_CFG_HD 0x00004000
3528#define ANEG_CFG_FD 0x00002000
3529#define ANEG_CFG_INVAL 0x00001f06
3530
3531};
3532#define ANEG_OK 0
3533#define ANEG_DONE 1
3534#define ANEG_TIMER_ENAB 2
3535#define ANEG_FAILED -1
3536
3537#define ANEG_STATE_SETTLE_TIME 10000
3538
3539static int tg3_fiber_aneg_smachine(struct tg3 *tp,
3540 struct tg3_fiber_aneginfo *ap)
3541{
5be73b47 3542 u16 flowctrl;
1da177e4
LT
3543 unsigned long delta;
3544 u32 rx_cfg_reg;
3545 int ret;
3546
3547 if (ap->state == ANEG_STATE_UNKNOWN) {
3548 ap->rxconfig = 0;
3549 ap->link_time = 0;
3550 ap->cur_time = 0;
3551 ap->ability_match_cfg = 0;
3552 ap->ability_match_count = 0;
3553 ap->ability_match = 0;
3554 ap->idle_match = 0;
3555 ap->ack_match = 0;
3556 }
3557 ap->cur_time++;
3558
3559 if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
3560 rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
3561
3562 if (rx_cfg_reg != ap->ability_match_cfg) {
3563 ap->ability_match_cfg = rx_cfg_reg;
3564 ap->ability_match = 0;
3565 ap->ability_match_count = 0;
3566 } else {
3567 if (++ap->ability_match_count > 1) {
3568 ap->ability_match = 1;
3569 ap->ability_match_cfg = rx_cfg_reg;
3570 }
3571 }
3572 if (rx_cfg_reg & ANEG_CFG_ACK)
3573 ap->ack_match = 1;
3574 else
3575 ap->ack_match = 0;
3576
3577 ap->idle_match = 0;
3578 } else {
3579 ap->idle_match = 1;
3580 ap->ability_match_cfg = 0;
3581 ap->ability_match_count = 0;
3582 ap->ability_match = 0;
3583 ap->ack_match = 0;
3584
3585 rx_cfg_reg = 0;
3586 }
3587
3588 ap->rxconfig = rx_cfg_reg;
3589 ret = ANEG_OK;
3590
33f401ae 3591 switch (ap->state) {
1da177e4
LT
3592 case ANEG_STATE_UNKNOWN:
3593 if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
3594 ap->state = ANEG_STATE_AN_ENABLE;
3595
3596 /* fallthru */
3597 case ANEG_STATE_AN_ENABLE:
3598 ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
3599 if (ap->flags & MR_AN_ENABLE) {
3600 ap->link_time = 0;
3601 ap->cur_time = 0;
3602 ap->ability_match_cfg = 0;
3603 ap->ability_match_count = 0;
3604 ap->ability_match = 0;
3605 ap->idle_match = 0;
3606 ap->ack_match = 0;
3607
3608 ap->state = ANEG_STATE_RESTART_INIT;
3609 } else {
3610 ap->state = ANEG_STATE_DISABLE_LINK_OK;
3611 }
3612 break;
3613
3614 case ANEG_STATE_RESTART_INIT:
3615 ap->link_time = ap->cur_time;
3616 ap->flags &= ~(MR_NP_LOADED);
3617 ap->txconfig = 0;
3618 tw32(MAC_TX_AUTO_NEG, 0);
3619 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3620 tw32_f(MAC_MODE, tp->mac_mode);
3621 udelay(40);
3622
3623 ret = ANEG_TIMER_ENAB;
3624 ap->state = ANEG_STATE_RESTART;
3625
3626 /* fallthru */
3627 case ANEG_STATE_RESTART:
3628 delta = ap->cur_time - ap->link_time;
859a5887 3629 if (delta > ANEG_STATE_SETTLE_TIME)
1da177e4 3630 ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
859a5887 3631 else
1da177e4 3632 ret = ANEG_TIMER_ENAB;
1da177e4
LT
3633 break;
3634
3635 case ANEG_STATE_DISABLE_LINK_OK:
3636 ret = ANEG_DONE;
3637 break;
3638
3639 case ANEG_STATE_ABILITY_DETECT_INIT:
3640 ap->flags &= ~(MR_TOGGLE_TX);
5be73b47
MC
3641 ap->txconfig = ANEG_CFG_FD;
3642 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3643 if (flowctrl & ADVERTISE_1000XPAUSE)
3644 ap->txconfig |= ANEG_CFG_PS1;
3645 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3646 ap->txconfig |= ANEG_CFG_PS2;
1da177e4
LT
3647 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3648 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3649 tw32_f(MAC_MODE, tp->mac_mode);
3650 udelay(40);
3651
3652 ap->state = ANEG_STATE_ABILITY_DETECT;
3653 break;
3654
3655 case ANEG_STATE_ABILITY_DETECT:
859a5887 3656 if (ap->ability_match != 0 && ap->rxconfig != 0)
1da177e4 3657 ap->state = ANEG_STATE_ACK_DETECT_INIT;
1da177e4
LT
3658 break;
3659
3660 case ANEG_STATE_ACK_DETECT_INIT:
3661 ap->txconfig |= ANEG_CFG_ACK;
3662 tw32(MAC_TX_AUTO_NEG, ap->txconfig);
3663 tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
3664 tw32_f(MAC_MODE, tp->mac_mode);
3665 udelay(40);
3666
3667 ap->state = ANEG_STATE_ACK_DETECT;
3668
3669 /* fallthru */
3670 case ANEG_STATE_ACK_DETECT:
3671 if (ap->ack_match != 0) {
3672 if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
3673 (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
3674 ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
3675 } else {
3676 ap->state = ANEG_STATE_AN_ENABLE;
3677 }
3678 } else if (ap->ability_match != 0 &&
3679 ap->rxconfig == 0) {
3680 ap->state = ANEG_STATE_AN_ENABLE;
3681 }
3682 break;
3683
3684 case ANEG_STATE_COMPLETE_ACK_INIT:
3685 if (ap->rxconfig & ANEG_CFG_INVAL) {
3686 ret = ANEG_FAILED;
3687 break;
3688 }
3689 ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
3690 MR_LP_ADV_HALF_DUPLEX |
3691 MR_LP_ADV_SYM_PAUSE |
3692 MR_LP_ADV_ASYM_PAUSE |
3693 MR_LP_ADV_REMOTE_FAULT1 |
3694 MR_LP_ADV_REMOTE_FAULT2 |
3695 MR_LP_ADV_NEXT_PAGE |
3696 MR_TOGGLE_RX |
3697 MR_NP_RX);
3698 if (ap->rxconfig & ANEG_CFG_FD)
3699 ap->flags |= MR_LP_ADV_FULL_DUPLEX;
3700 if (ap->rxconfig & ANEG_CFG_HD)
3701 ap->flags |= MR_LP_ADV_HALF_DUPLEX;
3702 if (ap->rxconfig & ANEG_CFG_PS1)
3703 ap->flags |= MR_LP_ADV_SYM_PAUSE;
3704 if (ap->rxconfig & ANEG_CFG_PS2)
3705 ap->flags |= MR_LP_ADV_ASYM_PAUSE;
3706 if (ap->rxconfig & ANEG_CFG_RF1)
3707 ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
3708 if (ap->rxconfig & ANEG_CFG_RF2)
3709 ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
3710 if (ap->rxconfig & ANEG_CFG_NP)
3711 ap->flags |= MR_LP_ADV_NEXT_PAGE;
3712
3713 ap->link_time = ap->cur_time;
3714
3715 ap->flags ^= (MR_TOGGLE_TX);
3716 if (ap->rxconfig & 0x0008)
3717 ap->flags |= MR_TOGGLE_RX;
3718 if (ap->rxconfig & ANEG_CFG_NP)
3719 ap->flags |= MR_NP_RX;
3720 ap->flags |= MR_PAGE_RX;
3721
3722 ap->state = ANEG_STATE_COMPLETE_ACK;
3723 ret = ANEG_TIMER_ENAB;
3724 break;
3725
3726 case ANEG_STATE_COMPLETE_ACK:
3727 if (ap->ability_match != 0 &&
3728 ap->rxconfig == 0) {
3729 ap->state = ANEG_STATE_AN_ENABLE;
3730 break;
3731 }
3732 delta = ap->cur_time - ap->link_time;
3733 if (delta > ANEG_STATE_SETTLE_TIME) {
3734 if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
3735 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3736 } else {
3737 if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
3738 !(ap->flags & MR_NP_RX)) {
3739 ap->state = ANEG_STATE_IDLE_DETECT_INIT;
3740 } else {
3741 ret = ANEG_FAILED;
3742 }
3743 }
3744 }
3745 break;
3746
3747 case ANEG_STATE_IDLE_DETECT_INIT:
3748 ap->link_time = ap->cur_time;
3749 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3750 tw32_f(MAC_MODE, tp->mac_mode);
3751 udelay(40);
3752
3753 ap->state = ANEG_STATE_IDLE_DETECT;
3754 ret = ANEG_TIMER_ENAB;
3755 break;
3756
3757 case ANEG_STATE_IDLE_DETECT:
3758 if (ap->ability_match != 0 &&
3759 ap->rxconfig == 0) {
3760 ap->state = ANEG_STATE_AN_ENABLE;
3761 break;
3762 }
3763 delta = ap->cur_time - ap->link_time;
3764 if (delta > ANEG_STATE_SETTLE_TIME) {
3765 /* XXX another gem from the Broadcom driver :( */
3766 ap->state = ANEG_STATE_LINK_OK;
3767 }
3768 break;
3769
3770 case ANEG_STATE_LINK_OK:
3771 ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
3772 ret = ANEG_DONE;
3773 break;
3774
3775 case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
3776 /* ??? unimplemented */
3777 break;
3778
3779 case ANEG_STATE_NEXT_PAGE_WAIT:
3780 /* ??? unimplemented */
3781 break;
3782
3783 default:
3784 ret = ANEG_FAILED;
3785 break;
855e1111 3786 }
1da177e4
LT
3787
3788 return ret;
3789}
3790
5be73b47 3791static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
1da177e4
LT
3792{
3793 int res = 0;
3794 struct tg3_fiber_aneginfo aninfo;
3795 int status = ANEG_FAILED;
3796 unsigned int tick;
3797 u32 tmp;
3798
3799 tw32_f(MAC_TX_AUTO_NEG, 0);
3800
3801 tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
3802 tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
3803 udelay(40);
3804
3805 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
3806 udelay(40);
3807
3808 memset(&aninfo, 0, sizeof(aninfo));
3809 aninfo.flags |= MR_AN_ENABLE;
3810 aninfo.state = ANEG_STATE_UNKNOWN;
3811 aninfo.cur_time = 0;
3812 tick = 0;
3813 while (++tick < 195000) {
3814 status = tg3_fiber_aneg_smachine(tp, &aninfo);
3815 if (status == ANEG_DONE || status == ANEG_FAILED)
3816 break;
3817
3818 udelay(1);
3819 }
3820
3821 tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
3822 tw32_f(MAC_MODE, tp->mac_mode);
3823 udelay(40);
3824
5be73b47
MC
3825 *txflags = aninfo.txconfig;
3826 *rxflags = aninfo.flags;
1da177e4
LT
3827
3828 if (status == ANEG_DONE &&
3829 (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
3830 MR_LP_ADV_FULL_DUPLEX)))
3831 res = 1;
3832
3833 return res;
3834}
3835
3836static void tg3_init_bcm8002(struct tg3 *tp)
3837{
3838 u32 mac_status = tr32(MAC_STATUS);
3839 int i;
3840
3841 /* Reset when initting first time or we have a link. */
63c3a66f 3842 if (tg3_flag(tp, INIT_COMPLETE) &&
1da177e4
LT
3843 !(mac_status & MAC_STATUS_PCS_SYNCED))
3844 return;
3845
3846 /* Set PLL lock range. */
3847 tg3_writephy(tp, 0x16, 0x8007);
3848
3849 /* SW reset */
3850 tg3_writephy(tp, MII_BMCR, BMCR_RESET);
3851
3852 /* Wait for reset to complete. */
3853 /* XXX schedule_timeout() ... */
3854 for (i = 0; i < 500; i++)
3855 udelay(10);
3856
3857 /* Config mode; select PMA/Ch 1 regs. */
3858 tg3_writephy(tp, 0x10, 0x8411);
3859
3860 /* Enable auto-lock and comdet, select txclk for tx. */
3861 tg3_writephy(tp, 0x11, 0x0a10);
3862
3863 tg3_writephy(tp, 0x18, 0x00a0);
3864 tg3_writephy(tp, 0x16, 0x41ff);
3865
3866 /* Assert and deassert POR. */
3867 tg3_writephy(tp, 0x13, 0x0400);
3868 udelay(40);
3869 tg3_writephy(tp, 0x13, 0x0000);
3870
3871 tg3_writephy(tp, 0x11, 0x0a50);
3872 udelay(40);
3873 tg3_writephy(tp, 0x11, 0x0a10);
3874
3875 /* Wait for signal to stabilize */
3876 /* XXX schedule_timeout() ... */
3877 for (i = 0; i < 15000; i++)
3878 udelay(10);
3879
3880 /* Deselect the channel register so we can read the PHYID
3881 * later.
3882 */
3883 tg3_writephy(tp, 0x10, 0x8011);
3884}
3885
3886static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
3887{
82cd3d11 3888 u16 flowctrl;
1da177e4
LT
3889 u32 sg_dig_ctrl, sg_dig_status;
3890 u32 serdes_cfg, expected_sg_dig_ctrl;
3891 int workaround, port_a;
3892 int current_link_up;
3893
3894 serdes_cfg = 0;
3895 expected_sg_dig_ctrl = 0;
3896 workaround = 0;
3897 port_a = 1;
3898 current_link_up = 0;
3899
3900 if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
3901 tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
3902 workaround = 1;
3903 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
3904 port_a = 0;
3905
3906 /* preserve bits 0-11,13,14 for signal pre-emphasis */
3907 /* preserve bits 20-23 for voltage regulator */
3908 serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
3909 }
3910
3911 sg_dig_ctrl = tr32(SG_DIG_CTRL);
3912
3913 if (tp->link_config.autoneg != AUTONEG_ENABLE) {
c98f6e3b 3914 if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
1da177e4
LT
3915 if (workaround) {
3916 u32 val = serdes_cfg;
3917
3918 if (port_a)
3919 val |= 0xc010000;
3920 else
3921 val |= 0x4010000;
3922 tw32_f(MAC_SERDES_CFG, val);
3923 }
c98f6e3b
MC
3924
3925 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
3926 }
3927 if (mac_status & MAC_STATUS_PCS_SYNCED) {
3928 tg3_setup_flow_control(tp, 0, 0);
3929 current_link_up = 1;
3930 }
3931 goto out;
3932 }
3933
3934 /* Want auto-negotiation. */
c98f6e3b 3935 expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
1da177e4 3936
82cd3d11
MC
3937 flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
3938 if (flowctrl & ADVERTISE_1000XPAUSE)
3939 expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
3940 if (flowctrl & ADVERTISE_1000XPSE_ASYM)
3941 expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
1da177e4
LT
3942
3943 if (sg_dig_ctrl != expected_sg_dig_ctrl) {
f07e9af3 3944 if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
3d3ebe74
MC
3945 tp->serdes_counter &&
3946 ((mac_status & (MAC_STATUS_PCS_SYNCED |
3947 MAC_STATUS_RCVD_CFG)) ==
3948 MAC_STATUS_PCS_SYNCED)) {
3949 tp->serdes_counter--;
3950 current_link_up = 1;
3951 goto out;
3952 }
3953restart_autoneg:
1da177e4
LT
3954 if (workaround)
3955 tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
c98f6e3b 3956 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
1da177e4
LT
3957 udelay(5);
3958 tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
3959
3d3ebe74 3960 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 3961 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
3962 } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
3963 MAC_STATUS_SIGNAL_DET)) {
3d3ebe74 3964 sg_dig_status = tr32(SG_DIG_STATUS);
1da177e4
LT
3965 mac_status = tr32(MAC_STATUS);
3966
c98f6e3b 3967 if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
1da177e4 3968 (mac_status & MAC_STATUS_PCS_SYNCED)) {
82cd3d11
MC
3969 u32 local_adv = 0, remote_adv = 0;
3970
3971 if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
3972 local_adv |= ADVERTISE_1000XPAUSE;
3973 if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
3974 local_adv |= ADVERTISE_1000XPSE_ASYM;
1da177e4 3975
c98f6e3b 3976 if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
82cd3d11 3977 remote_adv |= LPA_1000XPAUSE;
c98f6e3b 3978 if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
82cd3d11 3979 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
3980
3981 tg3_setup_flow_control(tp, local_adv, remote_adv);
3982 current_link_up = 1;
3d3ebe74 3983 tp->serdes_counter = 0;
f07e9af3 3984 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c98f6e3b 3985 } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
3d3ebe74
MC
3986 if (tp->serdes_counter)
3987 tp->serdes_counter--;
1da177e4
LT
3988 else {
3989 if (workaround) {
3990 u32 val = serdes_cfg;
3991
3992 if (port_a)
3993 val |= 0xc010000;
3994 else
3995 val |= 0x4010000;
3996
3997 tw32_f(MAC_SERDES_CFG, val);
3998 }
3999
c98f6e3b 4000 tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
1da177e4
LT
4001 udelay(40);
4002
4003 /* Link parallel detection - link is up */
4004 /* only if we have PCS_SYNC and not */
4005 /* receiving config code words */
4006 mac_status = tr32(MAC_STATUS);
4007 if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
4008 !(mac_status & MAC_STATUS_RCVD_CFG)) {
4009 tg3_setup_flow_control(tp, 0, 0);
4010 current_link_up = 1;
f07e9af3
MC
4011 tp->phy_flags |=
4012 TG3_PHYFLG_PARALLEL_DETECT;
3d3ebe74
MC
4013 tp->serdes_counter =
4014 SERDES_PARALLEL_DET_TIMEOUT;
4015 } else
4016 goto restart_autoneg;
1da177e4
LT
4017 }
4018 }
3d3ebe74
MC
4019 } else {
4020 tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
f07e9af3 4021 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
1da177e4
LT
4022 }
4023
4024out:
4025 return current_link_up;
4026}
4027
4028static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
4029{
4030 int current_link_up = 0;
4031
5cf64b8a 4032 if (!(mac_status & MAC_STATUS_PCS_SYNCED))
1da177e4 4033 goto out;
1da177e4
LT
4034
4035 if (tp->link_config.autoneg == AUTONEG_ENABLE) {
5be73b47 4036 u32 txflags, rxflags;
1da177e4 4037 int i;
6aa20a22 4038
5be73b47
MC
4039 if (fiber_autoneg(tp, &txflags, &rxflags)) {
4040 u32 local_adv = 0, remote_adv = 0;
1da177e4 4041
5be73b47
MC
4042 if (txflags & ANEG_CFG_PS1)
4043 local_adv |= ADVERTISE_1000XPAUSE;
4044 if (txflags & ANEG_CFG_PS2)
4045 local_adv |= ADVERTISE_1000XPSE_ASYM;
4046
4047 if (rxflags & MR_LP_ADV_SYM_PAUSE)
4048 remote_adv |= LPA_1000XPAUSE;
4049 if (rxflags & MR_LP_ADV_ASYM_PAUSE)
4050 remote_adv |= LPA_1000XPAUSE_ASYM;
1da177e4
LT
4051
4052 tg3_setup_flow_control(tp, local_adv, remote_adv);
4053
1da177e4
LT
4054 current_link_up = 1;
4055 }
4056 for (i = 0; i < 30; i++) {
4057 udelay(20);
4058 tw32_f(MAC_STATUS,
4059 (MAC_STATUS_SYNC_CHANGED |
4060 MAC_STATUS_CFG_CHANGED));
4061 udelay(40);
4062 if ((tr32(MAC_STATUS) &
4063 (MAC_STATUS_SYNC_CHANGED |
4064 MAC_STATUS_CFG_CHANGED)) == 0)
4065 break;
4066 }
4067
4068 mac_status = tr32(MAC_STATUS);
4069 if (current_link_up == 0 &&
4070 (mac_status & MAC_STATUS_PCS_SYNCED) &&
4071 !(mac_status & MAC_STATUS_RCVD_CFG))
4072 current_link_up = 1;
4073 } else {
5be73b47
MC
4074 tg3_setup_flow_control(tp, 0, 0);
4075
1da177e4
LT
4076 /* Forcing 1000FD link up. */
4077 current_link_up = 1;
1da177e4
LT
4078
4079 tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
4080 udelay(40);
e8f3f6ca
MC
4081
4082 tw32_f(MAC_MODE, tp->mac_mode);
4083 udelay(40);
1da177e4
LT
4084 }
4085
4086out:
4087 return current_link_up;
4088}
4089
4090static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
4091{
4092 u32 orig_pause_cfg;
4093 u16 orig_active_speed;
4094 u8 orig_active_duplex;
4095 u32 mac_status;
4096 int current_link_up;
4097 int i;
4098
8d018621 4099 orig_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4100 orig_active_speed = tp->link_config.active_speed;
4101 orig_active_duplex = tp->link_config.active_duplex;
4102
63c3a66f 4103 if (!tg3_flag(tp, HW_AUTONEG) &&
1da177e4 4104 netif_carrier_ok(tp->dev) &&
63c3a66f 4105 tg3_flag(tp, INIT_COMPLETE)) {
1da177e4
LT
4106 mac_status = tr32(MAC_STATUS);
4107 mac_status &= (MAC_STATUS_PCS_SYNCED |
4108 MAC_STATUS_SIGNAL_DET |
4109 MAC_STATUS_CFG_CHANGED |
4110 MAC_STATUS_RCVD_CFG);
4111 if (mac_status == (MAC_STATUS_PCS_SYNCED |
4112 MAC_STATUS_SIGNAL_DET)) {
4113 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4114 MAC_STATUS_CFG_CHANGED));
4115 return 0;
4116 }
4117 }
4118
4119 tw32_f(MAC_TX_AUTO_NEG, 0);
4120
4121 tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
4122 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
4123 tw32_f(MAC_MODE, tp->mac_mode);
4124 udelay(40);
4125
79eb6904 4126 if (tp->phy_id == TG3_PHY_ID_BCM8002)
1da177e4
LT
4127 tg3_init_bcm8002(tp);
4128
4129 /* Enable link change event even when serdes polling. */
4130 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4131 udelay(40);
4132
4133 current_link_up = 0;
4134 mac_status = tr32(MAC_STATUS);
4135
63c3a66f 4136 if (tg3_flag(tp, HW_AUTONEG))
1da177e4
LT
4137 current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
4138 else
4139 current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
4140
898a56f8 4141 tp->napi[0].hw_status->status =
1da177e4 4142 (SD_STATUS_UPDATED |
898a56f8 4143 (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
1da177e4
LT
4144
4145 for (i = 0; i < 100; i++) {
4146 tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
4147 MAC_STATUS_CFG_CHANGED));
4148 udelay(5);
4149 if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
3d3ebe74
MC
4150 MAC_STATUS_CFG_CHANGED |
4151 MAC_STATUS_LNKSTATE_CHANGED)) == 0)
1da177e4
LT
4152 break;
4153 }
4154
4155 mac_status = tr32(MAC_STATUS);
4156 if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
4157 current_link_up = 0;
3d3ebe74
MC
4158 if (tp->link_config.autoneg == AUTONEG_ENABLE &&
4159 tp->serdes_counter == 0) {
1da177e4
LT
4160 tw32_f(MAC_MODE, (tp->mac_mode |
4161 MAC_MODE_SEND_CONFIGS));
4162 udelay(1);
4163 tw32_f(MAC_MODE, tp->mac_mode);
4164 }
4165 }
4166
4167 if (current_link_up == 1) {
4168 tp->link_config.active_speed = SPEED_1000;
4169 tp->link_config.active_duplex = DUPLEX_FULL;
4170 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4171 LED_CTRL_LNKLED_OVERRIDE |
4172 LED_CTRL_1000MBPS_ON));
4173 } else {
4174 tp->link_config.active_speed = SPEED_INVALID;
4175 tp->link_config.active_duplex = DUPLEX_INVALID;
4176 tw32(MAC_LED_CTRL, (tp->led_ctrl |
4177 LED_CTRL_LNKLED_OVERRIDE |
4178 LED_CTRL_TRAFFIC_OVERRIDE));
4179 }
4180
4181 if (current_link_up != netif_carrier_ok(tp->dev)) {
4182 if (current_link_up)
4183 netif_carrier_on(tp->dev);
4184 else
4185 netif_carrier_off(tp->dev);
4186 tg3_link_report(tp);
4187 } else {
8d018621 4188 u32 now_pause_cfg = tp->link_config.active_flowctrl;
1da177e4
LT
4189 if (orig_pause_cfg != now_pause_cfg ||
4190 orig_active_speed != tp->link_config.active_speed ||
4191 orig_active_duplex != tp->link_config.active_duplex)
4192 tg3_link_report(tp);
4193 }
4194
4195 return 0;
4196}
4197
747e8f8b
MC
4198static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
4199{
4200 int current_link_up, err = 0;
4201 u32 bmsr, bmcr;
4202 u16 current_speed;
4203 u8 current_duplex;
ef167e27 4204 u32 local_adv, remote_adv;
747e8f8b
MC
4205
4206 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
4207 tw32_f(MAC_MODE, tp->mac_mode);
4208 udelay(40);
4209
4210 tw32(MAC_EVENT, 0);
4211
4212 tw32_f(MAC_STATUS,
4213 (MAC_STATUS_SYNC_CHANGED |
4214 MAC_STATUS_CFG_CHANGED |
4215 MAC_STATUS_MI_COMPLETION |
4216 MAC_STATUS_LNKSTATE_CHANGED));
4217 udelay(40);
4218
4219 if (force_reset)
4220 tg3_phy_reset(tp);
4221
4222 current_link_up = 0;
4223 current_speed = SPEED_INVALID;
4224 current_duplex = DUPLEX_INVALID;
4225
4226 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4227 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4228 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
4229 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4230 bmsr |= BMSR_LSTATUS;
4231 else
4232 bmsr &= ~BMSR_LSTATUS;
4233 }
747e8f8b
MC
4234
4235 err |= tg3_readphy(tp, MII_BMCR, &bmcr);
4236
4237 if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
f07e9af3 4238 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4239 /* do nothing, just check for link up at the end */
4240 } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
4241 u32 adv, new_adv;
4242
4243 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4244 new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
4245 ADVERTISE_1000XPAUSE |
4246 ADVERTISE_1000XPSE_ASYM |
4247 ADVERTISE_SLCT);
4248
ba4d07a8 4249 new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
747e8f8b
MC
4250
4251 if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
4252 new_adv |= ADVERTISE_1000XHALF;
4253 if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
4254 new_adv |= ADVERTISE_1000XFULL;
4255
4256 if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
4257 tg3_writephy(tp, MII_ADVERTISE, new_adv);
4258 bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
4259 tg3_writephy(tp, MII_BMCR, bmcr);
4260
4261 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
3d3ebe74 4262 tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
f07e9af3 4263 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4264
4265 return err;
4266 }
4267 } else {
4268 u32 new_bmcr;
4269
4270 bmcr &= ~BMCR_SPEED1000;
4271 new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
4272
4273 if (tp->link_config.duplex == DUPLEX_FULL)
4274 new_bmcr |= BMCR_FULLDPLX;
4275
4276 if (new_bmcr != bmcr) {
4277 /* BMCR_SPEED1000 is a reserved bit that needs
4278 * to be set on write.
4279 */
4280 new_bmcr |= BMCR_SPEED1000;
4281
4282 /* Force a linkdown */
4283 if (netif_carrier_ok(tp->dev)) {
4284 u32 adv;
4285
4286 err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
4287 adv &= ~(ADVERTISE_1000XFULL |
4288 ADVERTISE_1000XHALF |
4289 ADVERTISE_SLCT);
4290 tg3_writephy(tp, MII_ADVERTISE, adv);
4291 tg3_writephy(tp, MII_BMCR, bmcr |
4292 BMCR_ANRESTART |
4293 BMCR_ANENABLE);
4294 udelay(10);
4295 netif_carrier_off(tp->dev);
4296 }
4297 tg3_writephy(tp, MII_BMCR, new_bmcr);
4298 bmcr = new_bmcr;
4299 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
4300 err |= tg3_readphy(tp, MII_BMSR, &bmsr);
d4d2c558
MC
4301 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
4302 ASIC_REV_5714) {
4303 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
4304 bmsr |= BMSR_LSTATUS;
4305 else
4306 bmsr &= ~BMSR_LSTATUS;
4307 }
f07e9af3 4308 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4309 }
4310 }
4311
4312 if (bmsr & BMSR_LSTATUS) {
4313 current_speed = SPEED_1000;
4314 current_link_up = 1;
4315 if (bmcr & BMCR_FULLDPLX)
4316 current_duplex = DUPLEX_FULL;
4317 else
4318 current_duplex = DUPLEX_HALF;
4319
ef167e27
MC
4320 local_adv = 0;
4321 remote_adv = 0;
4322
747e8f8b 4323 if (bmcr & BMCR_ANENABLE) {
ef167e27 4324 u32 common;
747e8f8b
MC
4325
4326 err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
4327 err |= tg3_readphy(tp, MII_LPA, &remote_adv);
4328 common = local_adv & remote_adv;
4329 if (common & (ADVERTISE_1000XHALF |
4330 ADVERTISE_1000XFULL)) {
4331 if (common & ADVERTISE_1000XFULL)
4332 current_duplex = DUPLEX_FULL;
4333 else
4334 current_duplex = DUPLEX_HALF;
63c3a66f 4335 } else if (!tg3_flag(tp, 5780_CLASS)) {
57d8b880 4336 /* Link is up via parallel detect */
859a5887 4337 } else {
747e8f8b 4338 current_link_up = 0;
859a5887 4339 }
747e8f8b
MC
4340 }
4341 }
4342
ef167e27
MC
4343 if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
4344 tg3_setup_flow_control(tp, local_adv, remote_adv);
4345
747e8f8b
MC
4346 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
4347 if (tp->link_config.active_duplex == DUPLEX_HALF)
4348 tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
4349
4350 tw32_f(MAC_MODE, tp->mac_mode);
4351 udelay(40);
4352
4353 tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
4354
4355 tp->link_config.active_speed = current_speed;
4356 tp->link_config.active_duplex = current_duplex;
4357
4358 if (current_link_up != netif_carrier_ok(tp->dev)) {
4359 if (current_link_up)
4360 netif_carrier_on(tp->dev);
4361 else {
4362 netif_carrier_off(tp->dev);
f07e9af3 4363 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4364 }
4365 tg3_link_report(tp);
4366 }
4367 return err;
4368}
4369
4370static void tg3_serdes_parallel_detect(struct tg3 *tp)
4371{
3d3ebe74 4372 if (tp->serdes_counter) {
747e8f8b 4373 /* Give autoneg time to complete. */
3d3ebe74 4374 tp->serdes_counter--;
747e8f8b
MC
4375 return;
4376 }
c6cdf436 4377
747e8f8b
MC
4378 if (!netif_carrier_ok(tp->dev) &&
4379 (tp->link_config.autoneg == AUTONEG_ENABLE)) {
4380 u32 bmcr;
4381
4382 tg3_readphy(tp, MII_BMCR, &bmcr);
4383 if (bmcr & BMCR_ANENABLE) {
4384 u32 phy1, phy2;
4385
4386 /* Select shadow register 0x1f */
f08aa1a8
MC
4387 tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
4388 tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
747e8f8b
MC
4389
4390 /* Select expansion interrupt status register */
f08aa1a8
MC
4391 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4392 MII_TG3_DSP_EXP1_INT_STAT);
4393 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
4394 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4395
4396 if ((phy1 & 0x10) && !(phy2 & 0x20)) {
4397 /* We have signal detect and not receiving
4398 * config code words, link is up by parallel
4399 * detection.
4400 */
4401
4402 bmcr &= ~BMCR_ANENABLE;
4403 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
4404 tg3_writephy(tp, MII_BMCR, bmcr);
f07e9af3 4405 tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4406 }
4407 }
859a5887
MC
4408 } else if (netif_carrier_ok(tp->dev) &&
4409 (tp->link_config.autoneg == AUTONEG_ENABLE) &&
f07e9af3 4410 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
747e8f8b
MC
4411 u32 phy2;
4412
4413 /* Select expansion interrupt status register */
f08aa1a8
MC
4414 tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
4415 MII_TG3_DSP_EXP1_INT_STAT);
4416 tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
747e8f8b
MC
4417 if (phy2 & 0x20) {
4418 u32 bmcr;
4419
4420 /* Config code words received, turn on autoneg. */
4421 tg3_readphy(tp, MII_BMCR, &bmcr);
4422 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
4423
f07e9af3 4424 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
747e8f8b
MC
4425
4426 }
4427 }
4428}
4429
1da177e4
LT
4430static int tg3_setup_phy(struct tg3 *tp, int force_reset)
4431{
f2096f94 4432 u32 val;
1da177e4
LT
4433 int err;
4434
f07e9af3 4435 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4 4436 err = tg3_setup_fiber_phy(tp, force_reset);
f07e9af3 4437 else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
747e8f8b 4438 err = tg3_setup_fiber_mii_phy(tp, force_reset);
859a5887 4439 else
1da177e4 4440 err = tg3_setup_copper_phy(tp, force_reset);
1da177e4 4441
bcb37f6c 4442 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
f2096f94 4443 u32 scale;
aa6c91fe
MC
4444
4445 val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
4446 if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
4447 scale = 65;
4448 else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
4449 scale = 6;
4450 else
4451 scale = 12;
4452
4453 val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
4454 val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
4455 tw32(GRC_MISC_CFG, val);
4456 }
4457
f2096f94
MC
4458 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
4459 (6 << TX_LENGTHS_IPG_SHIFT);
4460 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
4461 val |= tr32(MAC_TX_LENGTHS) &
4462 (TX_LENGTHS_JMB_FRM_LEN_MSK |
4463 TX_LENGTHS_CNT_DWN_VAL_MSK);
4464
1da177e4
LT
4465 if (tp->link_config.active_speed == SPEED_1000 &&
4466 tp->link_config.active_duplex == DUPLEX_HALF)
f2096f94
MC
4467 tw32(MAC_TX_LENGTHS, val |
4468 (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4469 else
f2096f94
MC
4470 tw32(MAC_TX_LENGTHS, val |
4471 (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
1da177e4 4472
63c3a66f 4473 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
4474 if (netif_carrier_ok(tp->dev)) {
4475 tw32(HOSTCC_STAT_COAL_TICKS,
15f9850d 4476 tp->coal.stats_block_coalesce_usecs);
1da177e4
LT
4477 } else {
4478 tw32(HOSTCC_STAT_COAL_TICKS, 0);
4479 }
4480 }
4481
63c3a66f 4482 if (tg3_flag(tp, ASPM_WORKAROUND)) {
f2096f94 4483 val = tr32(PCIE_PWR_MGMT_THRESH);
8ed5d97e
MC
4484 if (!netif_carrier_ok(tp->dev))
4485 val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
4486 tp->pwrmgmt_thresh;
4487 else
4488 val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
4489 tw32(PCIE_PWR_MGMT_THRESH, val);
4490 }
4491
1da177e4
LT
4492 return err;
4493}
4494
66cfd1bd
MC
4495static inline int tg3_irq_sync(struct tg3 *tp)
4496{
4497 return tp->irq_sync;
4498}
4499
97bd8e49
MC
4500static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
4501{
4502 int i;
4503
4504 dst = (u32 *)((u8 *)dst + off);
4505 for (i = 0; i < len; i += sizeof(u32))
4506 *dst++ = tr32(off + i);
4507}
4508
4509static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
4510{
4511 tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
4512 tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
4513 tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
4514 tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
4515 tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
4516 tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
4517 tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
4518 tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
4519 tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
4520 tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
4521 tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
4522 tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
4523 tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
4524 tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
4525 tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
4526 tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
4527 tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
4528 tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
4529 tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
4530
63c3a66f 4531 if (tg3_flag(tp, SUPPORT_MSIX))
97bd8e49
MC
4532 tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
4533
4534 tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
4535 tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
4536 tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
4537 tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
4538 tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
4539 tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
4540 tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
4541 tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
4542
63c3a66f 4543 if (!tg3_flag(tp, 5705_PLUS)) {
97bd8e49
MC
4544 tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
4545 tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
4546 tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
4547 }
4548
4549 tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
4550 tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
4551 tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
4552 tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
4553 tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
4554
63c3a66f 4555 if (tg3_flag(tp, NVRAM))
97bd8e49
MC
4556 tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
4557}
4558
4559static void tg3_dump_state(struct tg3 *tp)
4560{
4561 int i;
4562 u32 *regs;
4563
4564 regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
4565 if (!regs) {
4566 netdev_err(tp->dev, "Failed allocating register dump buffer\n");
4567 return;
4568 }
4569
63c3a66f 4570 if (tg3_flag(tp, PCI_EXPRESS)) {
97bd8e49
MC
4571 /* Read up to but not including private PCI registers */
4572 for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
4573 regs[i / sizeof(u32)] = tr32(i);
4574 } else
4575 tg3_dump_legacy_regs(tp, regs);
4576
4577 for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
4578 if (!regs[i + 0] && !regs[i + 1] &&
4579 !regs[i + 2] && !regs[i + 3])
4580 continue;
4581
4582 netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
4583 i * 4,
4584 regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
4585 }
4586
4587 kfree(regs);
4588
4589 for (i = 0; i < tp->irq_cnt; i++) {
4590 struct tg3_napi *tnapi = &tp->napi[i];
4591
4592 /* SW status block */
4593 netdev_err(tp->dev,
4594 "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
4595 i,
4596 tnapi->hw_status->status,
4597 tnapi->hw_status->status_tag,
4598 tnapi->hw_status->rx_jumbo_consumer,
4599 tnapi->hw_status->rx_consumer,
4600 tnapi->hw_status->rx_mini_consumer,
4601 tnapi->hw_status->idx[0].rx_producer,
4602 tnapi->hw_status->idx[0].tx_consumer);
4603
4604 netdev_err(tp->dev,
4605 "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
4606 i,
4607 tnapi->last_tag, tnapi->last_irq_tag,
4608 tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
4609 tnapi->rx_rcb_ptr,
4610 tnapi->prodring.rx_std_prod_idx,
4611 tnapi->prodring.rx_std_cons_idx,
4612 tnapi->prodring.rx_jmb_prod_idx,
4613 tnapi->prodring.rx_jmb_cons_idx);
4614 }
4615}
4616
df3e6548
MC
4617/* This is called whenever we suspect that the system chipset is re-
4618 * ordering the sequence of MMIO to the tx send mailbox. The symptom
4619 * is bogus tx completions. We try to recover by setting the
4620 * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
4621 * in the workqueue.
4622 */
4623static void tg3_tx_recover(struct tg3 *tp)
4624{
63c3a66f 4625 BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
df3e6548
MC
4626 tp->write32_tx_mbox == tg3_write_indirect_mbox);
4627
5129c3a3
MC
4628 netdev_warn(tp->dev,
4629 "The system may be re-ordering memory-mapped I/O "
4630 "cycles to the network device, attempting to recover. "
4631 "Please report the problem to the driver maintainer "
4632 "and include system chipset information.\n");
df3e6548
MC
4633
4634 spin_lock(&tp->lock);
63c3a66f 4635 tg3_flag_set(tp, TX_RECOVERY_PENDING);
df3e6548
MC
4636 spin_unlock(&tp->lock);
4637}
4638
f3f3f27e 4639static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
1b2a7205 4640{
f65aac16
MC
4641 /* Tell compiler to fetch tx indices from memory. */
4642 barrier();
f3f3f27e
MC
4643 return tnapi->tx_pending -
4644 ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
1b2a7205
MC
4645}
4646
1da177e4
LT
4647/* Tigon3 never reports partial packet sends. So we do not
4648 * need special logic to handle SKBs that have not had all
4649 * of their frags sent yet, like SunGEM does.
4650 */
17375d25 4651static void tg3_tx(struct tg3_napi *tnapi)
1da177e4 4652{
17375d25 4653 struct tg3 *tp = tnapi->tp;
898a56f8 4654 u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
f3f3f27e 4655 u32 sw_idx = tnapi->tx_cons;
fe5f5787
MC
4656 struct netdev_queue *txq;
4657 int index = tnapi - tp->napi;
4658
63c3a66f 4659 if (tg3_flag(tp, ENABLE_TSS))
fe5f5787
MC
4660 index--;
4661
4662 txq = netdev_get_tx_queue(tp->dev, index);
1da177e4
LT
4663
4664 while (sw_idx != hw_idx) {
f4188d8a 4665 struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
1da177e4 4666 struct sk_buff *skb = ri->skb;
df3e6548
MC
4667 int i, tx_bug = 0;
4668
4669 if (unlikely(skb == NULL)) {
4670 tg3_tx_recover(tp);
4671 return;
4672 }
1da177e4 4673
f4188d8a 4674 pci_unmap_single(tp->pdev,
4e5e4f0d 4675 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4676 skb_headlen(skb),
4677 PCI_DMA_TODEVICE);
1da177e4
LT
4678
4679 ri->skb = NULL;
4680
4681 sw_idx = NEXT_TX(sw_idx);
4682
4683 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
f3f3f27e 4684 ri = &tnapi->tx_buffers[sw_idx];
df3e6548
MC
4685 if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
4686 tx_bug = 1;
f4188d8a
AD
4687
4688 pci_unmap_page(tp->pdev,
4e5e4f0d 4689 dma_unmap_addr(ri, mapping),
f4188d8a
AD
4690 skb_shinfo(skb)->frags[i].size,
4691 PCI_DMA_TODEVICE);
1da177e4
LT
4692 sw_idx = NEXT_TX(sw_idx);
4693 }
4694
f47c11ee 4695 dev_kfree_skb(skb);
df3e6548
MC
4696
4697 if (unlikely(tx_bug)) {
4698 tg3_tx_recover(tp);
4699 return;
4700 }
1da177e4
LT
4701 }
4702
f3f3f27e 4703 tnapi->tx_cons = sw_idx;
1da177e4 4704
1b2a7205
MC
4705 /* Need to make the tx_cons update visible to tg3_start_xmit()
4706 * before checking for netif_queue_stopped(). Without the
4707 * memory barrier, there is a small possibility that tg3_start_xmit()
4708 * will miss it and cause the queue to be stopped forever.
4709 */
4710 smp_mb();
4711
fe5f5787 4712 if (unlikely(netif_tx_queue_stopped(txq) &&
f3f3f27e 4713 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
fe5f5787
MC
4714 __netif_tx_lock(txq, smp_processor_id());
4715 if (netif_tx_queue_stopped(txq) &&
f3f3f27e 4716 (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
fe5f5787
MC
4717 netif_tx_wake_queue(txq);
4718 __netif_tx_unlock(txq);
51b91468 4719 }
1da177e4
LT
4720}
4721
2b2cdb65
MC
4722static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
4723{
4724 if (!ri->skb)
4725 return;
4726
4e5e4f0d 4727 pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
2b2cdb65
MC
4728 map_sz, PCI_DMA_FROMDEVICE);
4729 dev_kfree_skb_any(ri->skb);
4730 ri->skb = NULL;
4731}
4732
1da177e4
LT
4733/* Returns size of skb allocated or < 0 on error.
4734 *
4735 * We only need to fill in the address because the other members
4736 * of the RX descriptor are invariant, see tg3_init_rings.
4737 *
4738 * Note the purposeful assymetry of cpu vs. chip accesses. For
4739 * posting buffers we only dirty the first cache line of the RX
4740 * descriptor (containing the address). Whereas for the RX status
4741 * buffers the cpu only reads the last cacheline of the RX descriptor
4742 * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
4743 */
86b21e59 4744static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
a3896167 4745 u32 opaque_key, u32 dest_idx_unmasked)
1da177e4
LT
4746{
4747 struct tg3_rx_buffer_desc *desc;
f94e290e 4748 struct ring_info *map;
1da177e4
LT
4749 struct sk_buff *skb;
4750 dma_addr_t mapping;
4751 int skb_size, dest_idx;
4752
1da177e4
LT
4753 switch (opaque_key) {
4754 case RXD_OPAQUE_RING_STD:
2c49a44d 4755 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
21f581a5
MC
4756 desc = &tpr->rx_std[dest_idx];
4757 map = &tpr->rx_std_buffers[dest_idx];
287be12e 4758 skb_size = tp->rx_pkt_map_sz;
1da177e4
LT
4759 break;
4760
4761 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4762 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
79ed5ac7 4763 desc = &tpr->rx_jmb[dest_idx].std;
21f581a5 4764 map = &tpr->rx_jmb_buffers[dest_idx];
287be12e 4765 skb_size = TG3_RX_JMB_MAP_SZ;
1da177e4
LT
4766 break;
4767
4768 default:
4769 return -EINVAL;
855e1111 4770 }
1da177e4
LT
4771
4772 /* Do not overwrite any of the map or rp information
4773 * until we are sure we can commit to a new buffer.
4774 *
4775 * Callers depend upon this behavior and assume that
4776 * we leave everything unchanged if we fail.
4777 */
287be12e 4778 skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
1da177e4
LT
4779 if (skb == NULL)
4780 return -ENOMEM;
4781
1da177e4
LT
4782 skb_reserve(skb, tp->rx_offset);
4783
287be12e 4784 mapping = pci_map_single(tp->pdev, skb->data, skb_size,
1da177e4 4785 PCI_DMA_FROMDEVICE);
a21771dd
MC
4786 if (pci_dma_mapping_error(tp->pdev, mapping)) {
4787 dev_kfree_skb(skb);
4788 return -EIO;
4789 }
1da177e4
LT
4790
4791 map->skb = skb;
4e5e4f0d 4792 dma_unmap_addr_set(map, mapping, mapping);
1da177e4 4793
1da177e4
LT
4794 desc->addr_hi = ((u64)mapping >> 32);
4795 desc->addr_lo = ((u64)mapping & 0xffffffff);
4796
4797 return skb_size;
4798}
4799
4800/* We only need to move over in the address because the other
4801 * members of the RX descriptor are invariant. See notes above
4802 * tg3_alloc_rx_skb for full details.
4803 */
a3896167
MC
4804static void tg3_recycle_rx(struct tg3_napi *tnapi,
4805 struct tg3_rx_prodring_set *dpr,
4806 u32 opaque_key, int src_idx,
4807 u32 dest_idx_unmasked)
1da177e4 4808{
17375d25 4809 struct tg3 *tp = tnapi->tp;
1da177e4
LT
4810 struct tg3_rx_buffer_desc *src_desc, *dest_desc;
4811 struct ring_info *src_map, *dest_map;
8fea32b9 4812 struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
c6cdf436 4813 int dest_idx;
1da177e4
LT
4814
4815 switch (opaque_key) {
4816 case RXD_OPAQUE_RING_STD:
2c49a44d 4817 dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
a3896167
MC
4818 dest_desc = &dpr->rx_std[dest_idx];
4819 dest_map = &dpr->rx_std_buffers[dest_idx];
4820 src_desc = &spr->rx_std[src_idx];
4821 src_map = &spr->rx_std_buffers[src_idx];
1da177e4
LT
4822 break;
4823
4824 case RXD_OPAQUE_RING_JUMBO:
2c49a44d 4825 dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
a3896167
MC
4826 dest_desc = &dpr->rx_jmb[dest_idx].std;
4827 dest_map = &dpr->rx_jmb_buffers[dest_idx];
4828 src_desc = &spr->rx_jmb[src_idx].std;
4829 src_map = &spr->rx_jmb_buffers[src_idx];
1da177e4
LT
4830 break;
4831
4832 default:
4833 return;
855e1111 4834 }
1da177e4
LT
4835
4836 dest_map->skb = src_map->skb;
4e5e4f0d
FT
4837 dma_unmap_addr_set(dest_map, mapping,
4838 dma_unmap_addr(src_map, mapping));
1da177e4
LT
4839 dest_desc->addr_hi = src_desc->addr_hi;
4840 dest_desc->addr_lo = src_desc->addr_lo;
e92967bf
MC
4841
4842 /* Ensure that the update to the skb happens after the physical
4843 * addresses have been transferred to the new BD location.
4844 */
4845 smp_wmb();
4846
1da177e4
LT
4847 src_map->skb = NULL;
4848}
4849
1da177e4
LT
4850/* The RX ring scheme is composed of multiple rings which post fresh
4851 * buffers to the chip, and one special ring the chip uses to report
4852 * status back to the host.
4853 *
4854 * The special ring reports the status of received packets to the
4855 * host. The chip does not write into the original descriptor the
4856 * RX buffer was obtained from. The chip simply takes the original
4857 * descriptor as provided by the host, updates the status and length
4858 * field, then writes this into the next status ring entry.
4859 *
4860 * Each ring the host uses to post buffers to the chip is described
4861 * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
4862 * it is first placed into the on-chip ram. When the packet's length
4863 * is known, it walks down the TG3_BDINFO entries to select the ring.
4864 * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
4865 * which is within the range of the new packet's length is chosen.
4866 *
4867 * The "separate ring for rx status" scheme may sound queer, but it makes
4868 * sense from a cache coherency perspective. If only the host writes
4869 * to the buffer post rings, and only the chip writes to the rx status
4870 * rings, then cache lines never move beyond shared-modified state.
4871 * If both the host and chip were to write into the same ring, cache line
4872 * eviction could occur since both entities want it in an exclusive state.
4873 */
17375d25 4874static int tg3_rx(struct tg3_napi *tnapi, int budget)
1da177e4 4875{
17375d25 4876 struct tg3 *tp = tnapi->tp;
f92905de 4877 u32 work_mask, rx_std_posted = 0;
4361935a 4878 u32 std_prod_idx, jmb_prod_idx;
72334482 4879 u32 sw_idx = tnapi->rx_rcb_ptr;
483ba50b 4880 u16 hw_idx;
1da177e4 4881 int received;
8fea32b9 4882 struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
1da177e4 4883
8d9d7cfc 4884 hw_idx = *(tnapi->rx_rcb_prod_idx);
1da177e4
LT
4885 /*
4886 * We need to order the read of hw_idx and the read of
4887 * the opaque cookie.
4888 */
4889 rmb();
1da177e4
LT
4890 work_mask = 0;
4891 received = 0;
4361935a
MC
4892 std_prod_idx = tpr->rx_std_prod_idx;
4893 jmb_prod_idx = tpr->rx_jmb_prod_idx;
1da177e4 4894 while (sw_idx != hw_idx && budget > 0) {
afc081f8 4895 struct ring_info *ri;
72334482 4896 struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
1da177e4
LT
4897 unsigned int len;
4898 struct sk_buff *skb;
4899 dma_addr_t dma_addr;
4900 u32 opaque_key, desc_idx, *post_ptr;
4901
4902 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
4903 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
4904 if (opaque_key == RXD_OPAQUE_RING_STD) {
8fea32b9 4905 ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
4e5e4f0d 4906 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4907 skb = ri->skb;
4361935a 4908 post_ptr = &std_prod_idx;
f92905de 4909 rx_std_posted++;
1da177e4 4910 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
8fea32b9 4911 ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
4e5e4f0d 4912 dma_addr = dma_unmap_addr(ri, mapping);
21f581a5 4913 skb = ri->skb;
4361935a 4914 post_ptr = &jmb_prod_idx;
21f581a5 4915 } else
1da177e4 4916 goto next_pkt_nopost;
1da177e4
LT
4917
4918 work_mask |= opaque_key;
4919
4920 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
4921 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
4922 drop_it:
a3896167 4923 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4924 desc_idx, *post_ptr);
4925 drop_it_no_recycle:
4926 /* Other statistics kept track of by card. */
b0057c51 4927 tp->rx_dropped++;
1da177e4
LT
4928 goto next_pkt;
4929 }
4930
ad829268
MC
4931 len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
4932 ETH_FCS_LEN;
1da177e4 4933
d2757fc4 4934 if (len > TG3_RX_COPY_THRESH(tp)) {
1da177e4
LT
4935 int skb_size;
4936
86b21e59 4937 skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
afc081f8 4938 *post_ptr);
1da177e4
LT
4939 if (skb_size < 0)
4940 goto drop_it;
4941
287be12e 4942 pci_unmap_single(tp->pdev, dma_addr, skb_size,
1da177e4
LT
4943 PCI_DMA_FROMDEVICE);
4944
61e800cf
MC
4945 /* Ensure that the update to the skb happens
4946 * after the usage of the old DMA mapping.
4947 */
4948 smp_wmb();
4949
4950 ri->skb = NULL;
4951
1da177e4
LT
4952 skb_put(skb, len);
4953 } else {
4954 struct sk_buff *copy_skb;
4955
a3896167 4956 tg3_recycle_rx(tnapi, tpr, opaque_key,
1da177e4
LT
4957 desc_idx, *post_ptr);
4958
bf933c80 4959 copy_skb = netdev_alloc_skb(tp->dev, len +
9dc7a113 4960 TG3_RAW_IP_ALIGN);
1da177e4
LT
4961 if (copy_skb == NULL)
4962 goto drop_it_no_recycle;
4963
bf933c80 4964 skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
1da177e4
LT
4965 skb_put(copy_skb, len);
4966 pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
d626f62b 4967 skb_copy_from_linear_data(skb, copy_skb->data, len);
1da177e4
LT
4968 pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
4969
4970 /* We'll reuse the original ring buffer. */
4971 skb = copy_skb;
4972 }
4973
dc668910 4974 if ((tp->dev->features & NETIF_F_RXCSUM) &&
1da177e4
LT
4975 (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
4976 (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
4977 >> RXD_TCPCSUM_SHIFT) == 0xffff))
4978 skb->ip_summed = CHECKSUM_UNNECESSARY;
4979 else
bc8acf2c 4980 skb_checksum_none_assert(skb);
1da177e4
LT
4981
4982 skb->protocol = eth_type_trans(skb, tp->dev);
f7b493e0
MC
4983
4984 if (len > (tp->dev->mtu + ETH_HLEN) &&
4985 skb->protocol != htons(ETH_P_8021Q)) {
4986 dev_kfree_skb(skb);
b0057c51 4987 goto drop_it_no_recycle;
f7b493e0
MC
4988 }
4989
9dc7a113 4990 if (desc->type_flags & RXD_FLAG_VLAN &&
bf933c80
MC
4991 !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
4992 __vlan_hwaccel_put_tag(skb,
4993 desc->err_vlan & RXD_VLAN_MASK);
9dc7a113 4994
bf933c80 4995 napi_gro_receive(&tnapi->napi, skb);
1da177e4 4996
1da177e4
LT
4997 received++;
4998 budget--;
4999
5000next_pkt:
5001 (*post_ptr)++;
f92905de
MC
5002
5003 if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
2c49a44d
MC
5004 tpr->rx_std_prod_idx = std_prod_idx &
5005 tp->rx_std_ring_mask;
86cfe4ff
MC
5006 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5007 tpr->rx_std_prod_idx);
f92905de
MC
5008 work_mask &= ~RXD_OPAQUE_RING_STD;
5009 rx_std_posted = 0;
5010 }
1da177e4 5011next_pkt_nopost:
483ba50b 5012 sw_idx++;
7cb32cf2 5013 sw_idx &= tp->rx_ret_ring_mask;
52f6d697
MC
5014
5015 /* Refresh hw_idx to see if there is new work */
5016 if (sw_idx == hw_idx) {
8d9d7cfc 5017 hw_idx = *(tnapi->rx_rcb_prod_idx);
52f6d697
MC
5018 rmb();
5019 }
1da177e4
LT
5020 }
5021
5022 /* ACK the status ring. */
72334482
MC
5023 tnapi->rx_rcb_ptr = sw_idx;
5024 tw32_rx_mbox(tnapi->consmbox, sw_idx);
1da177e4
LT
5025
5026 /* Refill RX ring(s). */
63c3a66f 5027 if (!tg3_flag(tp, ENABLE_RSS)) {
b196c7e4 5028 if (work_mask & RXD_OPAQUE_RING_STD) {
2c49a44d
MC
5029 tpr->rx_std_prod_idx = std_prod_idx &
5030 tp->rx_std_ring_mask;
b196c7e4
MC
5031 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5032 tpr->rx_std_prod_idx);
5033 }
5034 if (work_mask & RXD_OPAQUE_RING_JUMBO) {
2c49a44d
MC
5035 tpr->rx_jmb_prod_idx = jmb_prod_idx &
5036 tp->rx_jmb_ring_mask;
b196c7e4
MC
5037 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5038 tpr->rx_jmb_prod_idx);
5039 }
5040 mmiowb();
5041 } else if (work_mask) {
5042 /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
5043 * updated before the producer indices can be updated.
5044 */
5045 smp_wmb();
5046
2c49a44d
MC
5047 tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
5048 tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
b196c7e4 5049
e4af1af9
MC
5050 if (tnapi != &tp->napi[1])
5051 napi_schedule(&tp->napi[1].napi);
1da177e4 5052 }
1da177e4
LT
5053
5054 return received;
5055}
5056
35f2d7d0 5057static void tg3_poll_link(struct tg3 *tp)
1da177e4 5058{
1da177e4 5059 /* handle link change and other phy events */
63c3a66f 5060 if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
35f2d7d0
MC
5061 struct tg3_hw_status *sblk = tp->napi[0].hw_status;
5062
1da177e4
LT
5063 if (sblk->status & SD_STATUS_LINK_CHG) {
5064 sblk->status = SD_STATUS_UPDATED |
35f2d7d0 5065 (sblk->status & ~SD_STATUS_LINK_CHG);
f47c11ee 5066 spin_lock(&tp->lock);
63c3a66f 5067 if (tg3_flag(tp, USE_PHYLIB)) {
dd477003
MC
5068 tw32_f(MAC_STATUS,
5069 (MAC_STATUS_SYNC_CHANGED |
5070 MAC_STATUS_CFG_CHANGED |
5071 MAC_STATUS_MI_COMPLETION |
5072 MAC_STATUS_LNKSTATE_CHANGED));
5073 udelay(40);
5074 } else
5075 tg3_setup_phy(tp, 0);
f47c11ee 5076 spin_unlock(&tp->lock);
1da177e4
LT
5077 }
5078 }
35f2d7d0
MC
5079}
5080
f89f38b8
MC
5081static int tg3_rx_prodring_xfer(struct tg3 *tp,
5082 struct tg3_rx_prodring_set *dpr,
5083 struct tg3_rx_prodring_set *spr)
b196c7e4
MC
5084{
5085 u32 si, di, cpycnt, src_prod_idx;
f89f38b8 5086 int i, err = 0;
b196c7e4
MC
5087
5088 while (1) {
5089 src_prod_idx = spr->rx_std_prod_idx;
5090
5091 /* Make sure updates to the rx_std_buffers[] entries and the
5092 * standard producer index are seen in the correct order.
5093 */
5094 smp_rmb();
5095
5096 if (spr->rx_std_cons_idx == src_prod_idx)
5097 break;
5098
5099 if (spr->rx_std_cons_idx < src_prod_idx)
5100 cpycnt = src_prod_idx - spr->rx_std_cons_idx;
5101 else
2c49a44d
MC
5102 cpycnt = tp->rx_std_ring_mask + 1 -
5103 spr->rx_std_cons_idx;
b196c7e4 5104
2c49a44d
MC
5105 cpycnt = min(cpycnt,
5106 tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
b196c7e4
MC
5107
5108 si = spr->rx_std_cons_idx;
5109 di = dpr->rx_std_prod_idx;
5110
e92967bf
MC
5111 for (i = di; i < di + cpycnt; i++) {
5112 if (dpr->rx_std_buffers[i].skb) {
5113 cpycnt = i - di;
f89f38b8 5114 err = -ENOSPC;
e92967bf
MC
5115 break;
5116 }
5117 }
5118
5119 if (!cpycnt)
5120 break;
5121
5122 /* Ensure that updates to the rx_std_buffers ring and the
5123 * shadowed hardware producer ring from tg3_recycle_skb() are
5124 * ordered correctly WRT the skb check above.
5125 */
5126 smp_rmb();
5127
b196c7e4
MC
5128 memcpy(&dpr->rx_std_buffers[di],
5129 &spr->rx_std_buffers[si],
5130 cpycnt * sizeof(struct ring_info));
5131
5132 for (i = 0; i < cpycnt; i++, di++, si++) {
5133 struct tg3_rx_buffer_desc *sbd, *dbd;
5134 sbd = &spr->rx_std[si];
5135 dbd = &dpr->rx_std[di];
5136 dbd->addr_hi = sbd->addr_hi;
5137 dbd->addr_lo = sbd->addr_lo;
5138 }
5139
2c49a44d
MC
5140 spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
5141 tp->rx_std_ring_mask;
5142 dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
5143 tp->rx_std_ring_mask;
b196c7e4
MC
5144 }
5145
5146 while (1) {
5147 src_prod_idx = spr->rx_jmb_prod_idx;
5148
5149 /* Make sure updates to the rx_jmb_buffers[] entries and
5150 * the jumbo producer index are seen in the correct order.
5151 */
5152 smp_rmb();
5153
5154 if (spr->rx_jmb_cons_idx == src_prod_idx)
5155 break;
5156
5157 if (spr->rx_jmb_cons_idx < src_prod_idx)
5158 cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
5159 else
2c49a44d
MC
5160 cpycnt = tp->rx_jmb_ring_mask + 1 -
5161 spr->rx_jmb_cons_idx;
b196c7e4
MC
5162
5163 cpycnt = min(cpycnt,
2c49a44d 5164 tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
b196c7e4
MC
5165
5166 si = spr->rx_jmb_cons_idx;
5167 di = dpr->rx_jmb_prod_idx;
5168
e92967bf
MC
5169 for (i = di; i < di + cpycnt; i++) {
5170 if (dpr->rx_jmb_buffers[i].skb) {
5171 cpycnt = i - di;
f89f38b8 5172 err = -ENOSPC;
e92967bf
MC
5173 break;
5174 }
5175 }
5176
5177 if (!cpycnt)
5178 break;
5179
5180 /* Ensure that updates to the rx_jmb_buffers ring and the
5181 * shadowed hardware producer ring from tg3_recycle_skb() are
5182 * ordered correctly WRT the skb check above.
5183 */
5184 smp_rmb();
5185
b196c7e4
MC
5186 memcpy(&dpr->rx_jmb_buffers[di],
5187 &spr->rx_jmb_buffers[si],
5188 cpycnt * sizeof(struct ring_info));
5189
5190 for (i = 0; i < cpycnt; i++, di++, si++) {
5191 struct tg3_rx_buffer_desc *sbd, *dbd;
5192 sbd = &spr->rx_jmb[si].std;
5193 dbd = &dpr->rx_jmb[di].std;
5194 dbd->addr_hi = sbd->addr_hi;
5195 dbd->addr_lo = sbd->addr_lo;
5196 }
5197
2c49a44d
MC
5198 spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
5199 tp->rx_jmb_ring_mask;
5200 dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
5201 tp->rx_jmb_ring_mask;
b196c7e4 5202 }
f89f38b8
MC
5203
5204 return err;
b196c7e4
MC
5205}
5206
35f2d7d0
MC
5207static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
5208{
5209 struct tg3 *tp = tnapi->tp;
1da177e4
LT
5210
5211 /* run TX completion thread */
f3f3f27e 5212 if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
17375d25 5213 tg3_tx(tnapi);
63c3a66f 5214 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
4fd7ab59 5215 return work_done;
1da177e4
LT
5216 }
5217
1da177e4
LT
5218 /* run RX thread, within the bounds set by NAPI.
5219 * All RX "locking" is done by ensuring outside
bea3348e 5220 * code synchronizes with tg3->napi.poll()
1da177e4 5221 */
8d9d7cfc 5222 if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
17375d25 5223 work_done += tg3_rx(tnapi, budget - work_done);
1da177e4 5224
63c3a66f 5225 if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
8fea32b9 5226 struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
f89f38b8 5227 int i, err = 0;
e4af1af9
MC
5228 u32 std_prod_idx = dpr->rx_std_prod_idx;
5229 u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
b196c7e4 5230
e4af1af9 5231 for (i = 1; i < tp->irq_cnt; i++)
f89f38b8 5232 err |= tg3_rx_prodring_xfer(tp, dpr,
8fea32b9 5233 &tp->napi[i].prodring);
b196c7e4
MC
5234
5235 wmb();
5236
e4af1af9
MC
5237 if (std_prod_idx != dpr->rx_std_prod_idx)
5238 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
5239 dpr->rx_std_prod_idx);
b196c7e4 5240
e4af1af9
MC
5241 if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
5242 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
5243 dpr->rx_jmb_prod_idx);
b196c7e4
MC
5244
5245 mmiowb();
f89f38b8
MC
5246
5247 if (err)
5248 tw32_f(HOSTCC_MODE, tp->coal_now);
b196c7e4
MC
5249 }
5250
6f535763
DM
5251 return work_done;
5252}
5253
35f2d7d0
MC
5254static int tg3_poll_msix(struct napi_struct *napi, int budget)
5255{
5256 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5257 struct tg3 *tp = tnapi->tp;
5258 int work_done = 0;
5259 struct tg3_hw_status *sblk = tnapi->hw_status;
5260
5261 while (1) {
5262 work_done = tg3_poll_work(tnapi, work_done, budget);
5263
63c3a66f 5264 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
35f2d7d0
MC
5265 goto tx_recovery;
5266
5267 if (unlikely(work_done >= budget))
5268 break;
5269
c6cdf436 5270 /* tp->last_tag is used in tg3_int_reenable() below
35f2d7d0
MC
5271 * to tell the hw how much work has been processed,
5272 * so we must read it before checking for more work.
5273 */
5274 tnapi->last_tag = sblk->status_tag;
5275 tnapi->last_irq_tag = tnapi->last_tag;
5276 rmb();
5277
5278 /* check for RX/TX work to do */
6d40db7b
MC
5279 if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
5280 *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
35f2d7d0
MC
5281 napi_complete(napi);
5282 /* Reenable interrupts. */
5283 tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
5284 mmiowb();
5285 break;
5286 }
5287 }
5288
5289 return work_done;
5290
5291tx_recovery:
5292 /* work_done is guaranteed to be less than budget. */
5293 napi_complete(napi);
5294 schedule_work(&tp->reset_task);
5295 return work_done;
5296}
5297
e64de4e6
MC
5298static void tg3_process_error(struct tg3 *tp)
5299{
5300 u32 val;
5301 bool real_error = false;
5302
63c3a66f 5303 if (tg3_flag(tp, ERROR_PROCESSED))
e64de4e6
MC
5304 return;
5305
5306 /* Check Flow Attention register */
5307 val = tr32(HOSTCC_FLOW_ATTN);
5308 if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
5309 netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
5310 real_error = true;
5311 }
5312
5313 if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
5314 netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
5315 real_error = true;
5316 }
5317
5318 if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
5319 netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
5320 real_error = true;
5321 }
5322
5323 if (!real_error)
5324 return;
5325
5326 tg3_dump_state(tp);
5327
63c3a66f 5328 tg3_flag_set(tp, ERROR_PROCESSED);
e64de4e6
MC
5329 schedule_work(&tp->reset_task);
5330}
5331
6f535763
DM
5332static int tg3_poll(struct napi_struct *napi, int budget)
5333{
8ef0442f
MC
5334 struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
5335 struct tg3 *tp = tnapi->tp;
6f535763 5336 int work_done = 0;
898a56f8 5337 struct tg3_hw_status *sblk = tnapi->hw_status;
6f535763
DM
5338
5339 while (1) {
e64de4e6
MC
5340 if (sblk->status & SD_STATUS_ERROR)
5341 tg3_process_error(tp);
5342
35f2d7d0
MC
5343 tg3_poll_link(tp);
5344
17375d25 5345 work_done = tg3_poll_work(tnapi, work_done, budget);
6f535763 5346
63c3a66f 5347 if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
6f535763
DM
5348 goto tx_recovery;
5349
5350 if (unlikely(work_done >= budget))
5351 break;
5352
63c3a66f 5353 if (tg3_flag(tp, TAGGED_STATUS)) {
17375d25 5354 /* tp->last_tag is used in tg3_int_reenable() below
4fd7ab59
MC
5355 * to tell the hw how much work has been processed,
5356 * so we must read it before checking for more work.
5357 */
898a56f8
MC
5358 tnapi->last_tag = sblk->status_tag;
5359 tnapi->last_irq_tag = tnapi->last_tag;
4fd7ab59
MC
5360 rmb();
5361 } else
5362 sblk->status &= ~SD_STATUS_UPDATED;
6f535763 5363
17375d25 5364 if (likely(!tg3_has_work(tnapi))) {
288379f0 5365 napi_complete(napi);
17375d25 5366 tg3_int_reenable(tnapi);
6f535763
DM
5367 break;
5368 }
1da177e4
LT
5369 }
5370
bea3348e 5371 return work_done;
6f535763
DM
5372
5373tx_recovery:
4fd7ab59 5374 /* work_done is guaranteed to be less than budget. */
288379f0 5375 napi_complete(napi);
6f535763 5376 schedule_work(&tp->reset_task);
4fd7ab59 5377 return work_done;
1da177e4
LT
5378}
5379
66cfd1bd
MC
5380static void tg3_napi_disable(struct tg3 *tp)
5381{
5382 int i;
5383
5384 for (i = tp->irq_cnt - 1; i >= 0; i--)
5385 napi_disable(&tp->napi[i].napi);
5386}
5387
5388static void tg3_napi_enable(struct tg3 *tp)
5389{
5390 int i;
5391
5392 for (i = 0; i < tp->irq_cnt; i++)
5393 napi_enable(&tp->napi[i].napi);
5394}
5395
5396static void tg3_napi_init(struct tg3 *tp)
5397{
5398 int i;
5399
5400 netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
5401 for (i = 1; i < tp->irq_cnt; i++)
5402 netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
5403}
5404
5405static void tg3_napi_fini(struct tg3 *tp)
5406{
5407 int i;
5408
5409 for (i = 0; i < tp->irq_cnt; i++)
5410 netif_napi_del(&tp->napi[i].napi);
5411}
5412
5413static inline void tg3_netif_stop(struct tg3 *tp)
5414{
5415 tp->dev->trans_start = jiffies; /* prevent tx timeout */
5416 tg3_napi_disable(tp);
5417 netif_tx_disable(tp->dev);
5418}
5419
5420static inline void tg3_netif_start(struct tg3 *tp)
5421{
5422 /* NOTE: unconditional netif_tx_wake_all_queues is only
5423 * appropriate so long as all callers are assured to
5424 * have free tx slots (such as after tg3_init_hw)
5425 */
5426 netif_tx_wake_all_queues(tp->dev);
5427
5428 tg3_napi_enable(tp);
5429 tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
5430 tg3_enable_ints(tp);
5431}
5432
f47c11ee
DM
5433static void tg3_irq_quiesce(struct tg3 *tp)
5434{
4f125f42
MC
5435 int i;
5436
f47c11ee
DM
5437 BUG_ON(tp->irq_sync);
5438
5439 tp->irq_sync = 1;
5440 smp_mb();
5441
4f125f42
MC
5442 for (i = 0; i < tp->irq_cnt; i++)
5443 synchronize_irq(tp->napi[i].irq_vec);
f47c11ee
DM
5444}
5445
f47c11ee
DM
5446/* Fully shutdown all tg3 driver activity elsewhere in the system.
5447 * If irq_sync is non-zero, then the IRQ handler must be synchronized
5448 * with as well. Most of the time, this is not necessary except when
5449 * shutting down the device.
5450 */
5451static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
5452{
46966545 5453 spin_lock_bh(&tp->lock);
f47c11ee
DM
5454 if (irq_sync)
5455 tg3_irq_quiesce(tp);
f47c11ee
DM
5456}
5457
5458static inline void tg3_full_unlock(struct tg3 *tp)
5459{
f47c11ee
DM
5460 spin_unlock_bh(&tp->lock);
5461}
5462
fcfa0a32
MC
5463/* One-shot MSI handler - Chip automatically disables interrupt
5464 * after sending MSI so driver doesn't have to do it.
5465 */
7d12e780 5466static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
fcfa0a32 5467{
09943a18
MC
5468 struct tg3_napi *tnapi = dev_id;
5469 struct tg3 *tp = tnapi->tp;
fcfa0a32 5470
898a56f8 5471 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5472 if (tnapi->rx_rcb)
5473 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
fcfa0a32
MC
5474
5475 if (likely(!tg3_irq_sync(tp)))
09943a18 5476 napi_schedule(&tnapi->napi);
fcfa0a32
MC
5477
5478 return IRQ_HANDLED;
5479}
5480
88b06bc2
MC
5481/* MSI ISR - No need to check for interrupt sharing and no need to
5482 * flush status block and interrupt mailbox. PCI ordering rules
5483 * guarantee that MSI will arrive after the status block.
5484 */
7d12e780 5485static irqreturn_t tg3_msi(int irq, void *dev_id)
88b06bc2 5486{
09943a18
MC
5487 struct tg3_napi *tnapi = dev_id;
5488 struct tg3 *tp = tnapi->tp;
88b06bc2 5489
898a56f8 5490 prefetch(tnapi->hw_status);
0c1d0e2b
MC
5491 if (tnapi->rx_rcb)
5492 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
88b06bc2 5493 /*
fac9b83e 5494 * Writing any value to intr-mbox-0 clears PCI INTA# and
88b06bc2 5495 * chip-internal interrupt pending events.
fac9b83e 5496 * Writing non-zero to intr-mbox-0 additional tells the
88b06bc2
MC
5497 * NIC to stop sending us irqs, engaging "in-intr-handler"
5498 * event coalescing.
5499 */
5500 tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
61487480 5501 if (likely(!tg3_irq_sync(tp)))
09943a18 5502 napi_schedule(&tnapi->napi);
61487480 5503
88b06bc2
MC
5504 return IRQ_RETVAL(1);
5505}
5506
7d12e780 5507static irqreturn_t tg3_interrupt(int irq, void *dev_id)
1da177e4 5508{
09943a18
MC
5509 struct tg3_napi *tnapi = dev_id;
5510 struct tg3 *tp = tnapi->tp;
898a56f8 5511 struct tg3_hw_status *sblk = tnapi->hw_status;
1da177e4
LT
5512 unsigned int handled = 1;
5513
1da177e4
LT
5514 /* In INTx mode, it is possible for the interrupt to arrive at
5515 * the CPU before the status block posted prior to the interrupt.
5516 * Reading the PCI State register will confirm whether the
5517 * interrupt is ours and will flush the status block.
5518 */
d18edcb2 5519 if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
63c3a66f 5520 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5521 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5522 handled = 0;
f47c11ee 5523 goto out;
fac9b83e 5524 }
d18edcb2
MC
5525 }
5526
5527 /*
5528 * Writing any value to intr-mbox-0 clears PCI INTA# and
5529 * chip-internal interrupt pending events.
5530 * Writing non-zero to intr-mbox-0 additional tells the
5531 * NIC to stop sending us irqs, engaging "in-intr-handler"
5532 * event coalescing.
c04cb347
MC
5533 *
5534 * Flush the mailbox to de-assert the IRQ immediately to prevent
5535 * spurious interrupts. The flush impacts performance but
5536 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5537 */
c04cb347 5538 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
d18edcb2
MC
5539 if (tg3_irq_sync(tp))
5540 goto out;
5541 sblk->status &= ~SD_STATUS_UPDATED;
17375d25 5542 if (likely(tg3_has_work(tnapi))) {
72334482 5543 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
09943a18 5544 napi_schedule(&tnapi->napi);
d18edcb2
MC
5545 } else {
5546 /* No work, shared interrupt perhaps? re-enable
5547 * interrupts, and flush that PCI write
5548 */
5549 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
5550 0x00000000);
fac9b83e 5551 }
f47c11ee 5552out:
fac9b83e
DM
5553 return IRQ_RETVAL(handled);
5554}
5555
7d12e780 5556static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
fac9b83e 5557{
09943a18
MC
5558 struct tg3_napi *tnapi = dev_id;
5559 struct tg3 *tp = tnapi->tp;
898a56f8 5560 struct tg3_hw_status *sblk = tnapi->hw_status;
fac9b83e
DM
5561 unsigned int handled = 1;
5562
fac9b83e
DM
5563 /* In INTx mode, it is possible for the interrupt to arrive at
5564 * the CPU before the status block posted prior to the interrupt.
5565 * Reading the PCI State register will confirm whether the
5566 * interrupt is ours and will flush the status block.
5567 */
898a56f8 5568 if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
63c3a66f 5569 if (tg3_flag(tp, CHIP_RESETTING) ||
d18edcb2
MC
5570 (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
5571 handled = 0;
f47c11ee 5572 goto out;
1da177e4 5573 }
d18edcb2
MC
5574 }
5575
5576 /*
5577 * writing any value to intr-mbox-0 clears PCI INTA# and
5578 * chip-internal interrupt pending events.
5579 * writing non-zero to intr-mbox-0 additional tells the
5580 * NIC to stop sending us irqs, engaging "in-intr-handler"
5581 * event coalescing.
c04cb347
MC
5582 *
5583 * Flush the mailbox to de-assert the IRQ immediately to prevent
5584 * spurious interrupts. The flush impacts performance but
5585 * excessive spurious interrupts can be worse in some cases.
d18edcb2 5586 */
c04cb347 5587 tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
624f8e50
MC
5588
5589 /*
5590 * In a shared interrupt configuration, sometimes other devices'
5591 * interrupts will scream. We record the current status tag here
5592 * so that the above check can report that the screaming interrupts
5593 * are unhandled. Eventually they will be silenced.
5594 */
898a56f8 5595 tnapi->last_irq_tag = sblk->status_tag;
624f8e50 5596
d18edcb2
MC
5597 if (tg3_irq_sync(tp))
5598 goto out;
624f8e50 5599
72334482 5600 prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
624f8e50 5601
09943a18 5602 napi_schedule(&tnapi->napi);
624f8e50 5603
f47c11ee 5604out:
1da177e4
LT
5605 return IRQ_RETVAL(handled);
5606}
5607
7938109f 5608/* ISR for interrupt test */
7d12e780 5609static irqreturn_t tg3_test_isr(int irq, void *dev_id)
7938109f 5610{
09943a18
MC
5611 struct tg3_napi *tnapi = dev_id;
5612 struct tg3 *tp = tnapi->tp;
898a56f8 5613 struct tg3_hw_status *sblk = tnapi->hw_status;
7938109f 5614
f9804ddb
MC
5615 if ((sblk->status & SD_STATUS_UPDATED) ||
5616 !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
b16250e3 5617 tg3_disable_ints(tp);
7938109f
MC
5618 return IRQ_RETVAL(1);
5619 }
5620 return IRQ_RETVAL(0);
5621}
5622
8e7a22e3 5623static int tg3_init_hw(struct tg3 *, int);
944d980e 5624static int tg3_halt(struct tg3 *, int, int);
1da177e4 5625
b9ec6c1b
MC
5626/* Restart hardware after configuration changes, self-test, etc.
5627 * Invoked with tp->lock held.
5628 */
5629static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
78c6146f
ED
5630 __releases(tp->lock)
5631 __acquires(tp->lock)
b9ec6c1b
MC
5632{
5633 int err;
5634
5635 err = tg3_init_hw(tp, reset_phy);
5636 if (err) {
5129c3a3
MC
5637 netdev_err(tp->dev,
5638 "Failed to re-initialize device, aborting\n");
b9ec6c1b
MC
5639 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
5640 tg3_full_unlock(tp);
5641 del_timer_sync(&tp->timer);
5642 tp->irq_sync = 0;
fed97810 5643 tg3_napi_enable(tp);
b9ec6c1b
MC
5644 dev_close(tp->dev);
5645 tg3_full_lock(tp, 0);
5646 }
5647 return err;
5648}
5649
1da177e4
LT
5650#ifdef CONFIG_NET_POLL_CONTROLLER
5651static void tg3_poll_controller(struct net_device *dev)
5652{
4f125f42 5653 int i;
88b06bc2
MC
5654 struct tg3 *tp = netdev_priv(dev);
5655
4f125f42 5656 for (i = 0; i < tp->irq_cnt; i++)
fe234f0e 5657 tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
1da177e4
LT
5658}
5659#endif
5660
c4028958 5661static void tg3_reset_task(struct work_struct *work)
1da177e4 5662{
c4028958 5663 struct tg3 *tp = container_of(work, struct tg3, reset_task);
b02fd9e3 5664 int err;
1da177e4
LT
5665 unsigned int restart_timer;
5666
7faa006f 5667 tg3_full_lock(tp, 0);
7faa006f
MC
5668
5669 if (!netif_running(tp->dev)) {
7faa006f
MC
5670 tg3_full_unlock(tp);
5671 return;
5672 }
5673
5674 tg3_full_unlock(tp);
5675
b02fd9e3
MC
5676 tg3_phy_stop(tp);
5677
1da177e4
LT
5678 tg3_netif_stop(tp);
5679
f47c11ee 5680 tg3_full_lock(tp, 1);
1da177e4 5681
63c3a66f
JP
5682 restart_timer = tg3_flag(tp, RESTART_TIMER);
5683 tg3_flag_clear(tp, RESTART_TIMER);
1da177e4 5684
63c3a66f 5685 if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
df3e6548
MC
5686 tp->write32_tx_mbox = tg3_write32_tx_mbox;
5687 tp->write32_rx_mbox = tg3_write_flush_reg32;
63c3a66f
JP
5688 tg3_flag_set(tp, MBOX_WRITE_REORDER);
5689 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
df3e6548
MC
5690 }
5691
944d980e 5692 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
b02fd9e3
MC
5693 err = tg3_init_hw(tp, 1);
5694 if (err)
b9ec6c1b 5695 goto out;
1da177e4
LT
5696
5697 tg3_netif_start(tp);
5698
1da177e4
LT
5699 if (restart_timer)
5700 mod_timer(&tp->timer, jiffies + 1);
7faa006f 5701
b9ec6c1b 5702out:
7faa006f 5703 tg3_full_unlock(tp);
b02fd9e3
MC
5704
5705 if (!err)
5706 tg3_phy_start(tp);
1da177e4
LT
5707}
5708
5709static void tg3_tx_timeout(struct net_device *dev)
5710{
5711 struct tg3 *tp = netdev_priv(dev);
5712
b0408751 5713 if (netif_msg_tx_err(tp)) {
05dbe005 5714 netdev_err(dev, "transmit timed out, resetting\n");
97bd8e49 5715 tg3_dump_state(tp);
b0408751 5716 }
1da177e4
LT
5717
5718 schedule_work(&tp->reset_task);
5719}
5720
c58ec932
MC
5721/* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
5722static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
5723{
5724 u32 base = (u32) mapping & 0xffffffff;
5725
807540ba 5726 return (base > 0xffffdcc0) && (base + len + 8 < base);
c58ec932
MC
5727}
5728
72f2afb8
MC
5729/* Test for DMA addresses > 40-bit */
5730static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
5731 int len)
5732{
5733#if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
63c3a66f 5734 if (tg3_flag(tp, 40BIT_DMA_BUG))
807540ba 5735 return ((u64) mapping + len) > DMA_BIT_MASK(40);
72f2afb8
MC
5736 return 0;
5737#else
5738 return 0;
5739#endif
5740}
5741
2ffcc981
MC
5742static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
5743 dma_addr_t mapping, int len, u32 flags,
5744 u32 mss_and_is_end)
5745{
5746 struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
5747 int is_end = (mss_and_is_end & 0x1);
5748 u32 mss = (mss_and_is_end >> 1);
5749 u32 vlan_tag = 0;
5750
5751 if (is_end)
5752 flags |= TXD_FLAG_END;
5753 if (flags & TXD_FLAG_VLAN) {
5754 vlan_tag = flags >> 16;
5755 flags &= 0xffff;
5756 }
5757 vlan_tag |= (mss << TXD_MSS_SHIFT);
5758
5759 txd->addr_hi = ((u64) mapping >> 32);
5760 txd->addr_lo = ((u64) mapping & 0xffffffff);
5761 txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
5762 txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
5763}
1da177e4 5764
432aa7ed
MC
5765static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
5766 struct sk_buff *skb, int last)
5767{
5768 int i;
5769 u32 entry = tnapi->tx_prod;
5770 struct ring_info *txb = &tnapi->tx_buffers[entry];
5771
5772 pci_unmap_single(tnapi->tp->pdev,
5773 dma_unmap_addr(txb, mapping),
5774 skb_headlen(skb),
5775 PCI_DMA_TODEVICE);
9a2e0fb0 5776 for (i = 0; i < last; i++) {
432aa7ed
MC
5777 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
5778
5779 entry = NEXT_TX(entry);
5780 txb = &tnapi->tx_buffers[entry];
5781
5782 pci_unmap_page(tnapi->tp->pdev,
5783 dma_unmap_addr(txb, mapping),
5784 frag->size, PCI_DMA_TODEVICE);
5785 }
5786}
5787
72f2afb8 5788/* Workaround 4GB and 40-bit hardware DMA bugs. */
24f4efd4 5789static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
432aa7ed
MC
5790 struct sk_buff *skb,
5791 u32 base_flags, u32 mss)
1da177e4 5792{
24f4efd4 5793 struct tg3 *tp = tnapi->tp;
41588ba1 5794 struct sk_buff *new_skb;
c58ec932 5795 dma_addr_t new_addr = 0;
432aa7ed
MC
5796 u32 entry = tnapi->tx_prod;
5797 int ret = 0;
1da177e4 5798
41588ba1
MC
5799 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
5800 new_skb = skb_copy(skb, GFP_ATOMIC);
5801 else {
5802 int more_headroom = 4 - ((unsigned long)skb->data & 3);
5803
5804 new_skb = skb_copy_expand(skb,
5805 skb_headroom(skb) + more_headroom,
5806 skb_tailroom(skb), GFP_ATOMIC);
5807 }
5808
1da177e4 5809 if (!new_skb) {
c58ec932
MC
5810 ret = -1;
5811 } else {
5812 /* New SKB is guaranteed to be linear. */
f4188d8a
AD
5813 new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
5814 PCI_DMA_TODEVICE);
5815 /* Make sure the mapping succeeded */
5816 if (pci_dma_mapping_error(tp->pdev, new_addr)) {
5817 ret = -1;
5818 dev_kfree_skb(new_skb);
90079ce8 5819
c58ec932
MC
5820 /* Make sure new skb does not cross any 4G boundaries.
5821 * Drop the packet if it does.
5822 */
eb69d564 5823 } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
f4188d8a
AD
5824 pci_unmap_single(tp->pdev, new_addr, new_skb->len,
5825 PCI_DMA_TODEVICE);
c58ec932
MC
5826 ret = -1;
5827 dev_kfree_skb(new_skb);
c58ec932 5828 } else {
432aa7ed
MC
5829 tnapi->tx_buffers[entry].skb = new_skb;
5830 dma_unmap_addr_set(&tnapi->tx_buffers[entry],
5831 mapping, new_addr);
5832
f3f3f27e 5833 tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
c58ec932 5834 base_flags, 1 | (mss << 1));
f4188d8a 5835 }
1da177e4
LT
5836 }
5837
5838 dev_kfree_skb(skb);
5839
c58ec932 5840 return ret;
1da177e4
LT
5841}
5842
2ffcc981 5843static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
52c0fd83
MC
5844
5845/* Use GSO to workaround a rare TSO bug that may be triggered when the
5846 * TSO header is greater than 80 bytes.
5847 */
5848static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
5849{
5850 struct sk_buff *segs, *nskb;
f3f3f27e 5851 u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
52c0fd83
MC
5852
5853 /* Estimate the number of fragments in the worst case */
f3f3f27e 5854 if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
52c0fd83 5855 netif_stop_queue(tp->dev);
f65aac16
MC
5856
5857 /* netif_tx_stop_queue() must be done before checking
5858 * checking tx index in tg3_tx_avail() below, because in
5859 * tg3_tx(), we update tx index before checking for
5860 * netif_tx_queue_stopped().
5861 */
5862 smp_mb();
f3f3f27e 5863 if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
7f62ad5d
MC
5864 return NETDEV_TX_BUSY;
5865
5866 netif_wake_queue(tp->dev);
52c0fd83
MC
5867 }
5868
5869 segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
801678c5 5870 if (IS_ERR(segs))
52c0fd83
MC
5871 goto tg3_tso_bug_end;
5872
5873 do {
5874 nskb = segs;
5875 segs = segs->next;
5876 nskb->next = NULL;
2ffcc981 5877 tg3_start_xmit(nskb, tp->dev);
52c0fd83
MC
5878 } while (segs);
5879
5880tg3_tso_bug_end:
5881 dev_kfree_skb(skb);
5882
5883 return NETDEV_TX_OK;
5884}
52c0fd83 5885
5a6f3074 5886/* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
63c3a66f 5887 * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
5a6f3074 5888 */
2ffcc981 5889static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
1da177e4
LT
5890{
5891 struct tg3 *tp = netdev_priv(dev);
1da177e4 5892 u32 len, entry, base_flags, mss;
432aa7ed 5893 int i = -1, would_hit_hwbug;
90079ce8 5894 dma_addr_t mapping;
24f4efd4
MC
5895 struct tg3_napi *tnapi;
5896 struct netdev_queue *txq;
432aa7ed 5897 unsigned int last;
f4188d8a 5898
24f4efd4
MC
5899 txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
5900 tnapi = &tp->napi[skb_get_queue_mapping(skb)];
63c3a66f 5901 if (tg3_flag(tp, ENABLE_TSS))
24f4efd4 5902 tnapi++;
1da177e4 5903
00b70504 5904 /* We are running in BH disabled context with netif_tx_lock
bea3348e 5905 * and TX reclaim runs via tp->napi.poll inside of a software
f47c11ee
DM
5906 * interrupt. Furthermore, IRQ processing runs lockless so we have
5907 * no IRQ context deadlocks to worry about either. Rejoice!
1da177e4 5908 */
f3f3f27e 5909 if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
24f4efd4
MC
5910 if (!netif_tx_queue_stopped(txq)) {
5911 netif_tx_stop_queue(txq);
1f064a87
SH
5912
5913 /* This is a hard error, log it. */
5129c3a3
MC
5914 netdev_err(dev,
5915 "BUG! Tx Ring full when queue awake!\n");
1f064a87 5916 }
1da177e4
LT
5917 return NETDEV_TX_BUSY;
5918 }
5919
f3f3f27e 5920 entry = tnapi->tx_prod;
1da177e4 5921 base_flags = 0;
84fa7933 5922 if (skb->ip_summed == CHECKSUM_PARTIAL)
1da177e4 5923 base_flags |= TXD_FLAG_TCPUDP_CSUM;
24f4efd4 5924
be98da6a
MC
5925 mss = skb_shinfo(skb)->gso_size;
5926 if (mss) {
eddc9ec5 5927 struct iphdr *iph;
34195c3d 5928 u32 tcp_opt_len, hdr_len;
1da177e4
LT
5929
5930 if (skb_header_cloned(skb) &&
5931 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5932 dev_kfree_skb(skb);
5933 goto out_unlock;
5934 }
5935
34195c3d 5936 iph = ip_hdr(skb);
ab6a5bb6 5937 tcp_opt_len = tcp_optlen(skb);
1da177e4 5938
02e96080 5939 if (skb_is_gso_v6(skb)) {
34195c3d
MC
5940 hdr_len = skb_headlen(skb) - ETH_HLEN;
5941 } else {
5942 u32 ip_tcp_len;
5943
5944 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
5945 hdr_len = ip_tcp_len + tcp_opt_len;
5946
5947 iph->check = 0;
5948 iph->tot_len = htons(mss + hdr_len);
5949 }
5950
52c0fd83 5951 if (unlikely((ETH_HLEN + hdr_len) > 80) &&
63c3a66f 5952 tg3_flag(tp, TSO_BUG))
de6f31eb 5953 return tg3_tso_bug(tp, skb);
52c0fd83 5954
1da177e4
LT
5955 base_flags |= (TXD_FLAG_CPU_PRE_DMA |
5956 TXD_FLAG_CPU_POST_DMA);
5957
63c3a66f
JP
5958 if (tg3_flag(tp, HW_TSO_1) ||
5959 tg3_flag(tp, HW_TSO_2) ||
5960 tg3_flag(tp, HW_TSO_3)) {
aa8223c7 5961 tcp_hdr(skb)->check = 0;
1da177e4 5962 base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
aa8223c7
ACM
5963 } else
5964 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5965 iph->daddr, 0,
5966 IPPROTO_TCP,
5967 0);
1da177e4 5968
63c3a66f 5969 if (tg3_flag(tp, HW_TSO_3)) {
615774fe
MC
5970 mss |= (hdr_len & 0xc) << 12;
5971 if (hdr_len & 0x10)
5972 base_flags |= 0x00000010;
5973 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 5974 } else if (tg3_flag(tp, HW_TSO_2))
92c6b8d1 5975 mss |= hdr_len << 9;
63c3a66f 5976 else if (tg3_flag(tp, HW_TSO_1) ||
92c6b8d1 5977 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
eddc9ec5 5978 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5979 int tsflags;
5980
eddc9ec5 5981 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5982 mss |= (tsflags << 11);
5983 }
5984 } else {
eddc9ec5 5985 if (tcp_opt_len || iph->ihl > 5) {
1da177e4
LT
5986 int tsflags;
5987
eddc9ec5 5988 tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
1da177e4
LT
5989 base_flags |= tsflags << 12;
5990 }
5991 }
5992 }
bf933c80 5993
eab6d18d 5994 if (vlan_tx_tag_present(skb))
1da177e4
LT
5995 base_flags |= (TXD_FLAG_VLAN |
5996 (vlan_tx_tag_get(skb) << 16));
1da177e4 5997
63c3a66f 5998 if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
8fc2f995 5999 !mss && skb->len > VLAN_ETH_FRAME_LEN)
615774fe
MC
6000 base_flags |= TXD_FLAG_JMB_PKT;
6001
f4188d8a
AD
6002 len = skb_headlen(skb);
6003
6004 mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
6005 if (pci_dma_mapping_error(tp->pdev, mapping)) {
90079ce8
DM
6006 dev_kfree_skb(skb);
6007 goto out_unlock;
6008 }
6009
f3f3f27e 6010 tnapi->tx_buffers[entry].skb = skb;
4e5e4f0d 6011 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
1da177e4
LT
6012
6013 would_hit_hwbug = 0;
6014
63c3a66f 6015 if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
92c6b8d1
MC
6016 would_hit_hwbug = 1;
6017
eb69d564 6018 if (tg3_4g_overflow_test(mapping, len))
0e1406dd
MC
6019 would_hit_hwbug = 1;
6020
daf9a553 6021 if (tg3_40bit_overflow_test(tp, mapping, len))
41588ba1 6022 would_hit_hwbug = 1;
0e1406dd 6023
63c3a66f 6024 if (tg3_flag(tp, 5701_DMA_BUG))
c58ec932 6025 would_hit_hwbug = 1;
1da177e4 6026
f3f3f27e 6027 tg3_set_txd(tnapi, entry, mapping, len, base_flags,
1da177e4
LT
6028 (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
6029
6030 entry = NEXT_TX(entry);
6031
6032 /* Now loop through additional data fragments, and queue them. */
6033 if (skb_shinfo(skb)->nr_frags > 0) {
1da177e4
LT
6034 last = skb_shinfo(skb)->nr_frags - 1;
6035 for (i = 0; i <= last; i++) {
6036 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6037
6038 len = frag->size;
f4188d8a
AD
6039 mapping = pci_map_page(tp->pdev,
6040 frag->page,
6041 frag->page_offset,
6042 len, PCI_DMA_TODEVICE);
1da177e4 6043
f3f3f27e 6044 tnapi->tx_buffers[entry].skb = NULL;
4e5e4f0d 6045 dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
f4188d8a
AD
6046 mapping);
6047 if (pci_dma_mapping_error(tp->pdev, mapping))
6048 goto dma_error;
1da177e4 6049
63c3a66f 6050 if (tg3_flag(tp, SHORT_DMA_BUG) &&
92c6b8d1
MC
6051 len <= 8)
6052 would_hit_hwbug = 1;
6053
eb69d564 6054 if (tg3_4g_overflow_test(mapping, len))
c58ec932 6055 would_hit_hwbug = 1;
1da177e4 6056
daf9a553 6057 if (tg3_40bit_overflow_test(tp, mapping, len))
72f2afb8
MC
6058 would_hit_hwbug = 1;
6059
63c3a66f
JP
6060 if (tg3_flag(tp, HW_TSO_1) ||
6061 tg3_flag(tp, HW_TSO_2) ||
6062 tg3_flag(tp, HW_TSO_3))
f3f3f27e 6063 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6064 base_flags, (i == last)|(mss << 1));
6065 else
f3f3f27e 6066 tg3_set_txd(tnapi, entry, mapping, len,
1da177e4
LT
6067 base_flags, (i == last));
6068
6069 entry = NEXT_TX(entry);
6070 }
6071 }
6072
6073 if (would_hit_hwbug) {
432aa7ed 6074 tg3_skb_error_unmap(tnapi, skb, i);
1da177e4
LT
6075
6076 /* If the workaround fails due to memory/mapping
6077 * failure, silently drop this packet.
6078 */
432aa7ed 6079 if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
1da177e4
LT
6080 goto out_unlock;
6081
432aa7ed 6082 entry = NEXT_TX(tnapi->tx_prod);
1da177e4
LT
6083 }
6084
6085 /* Packets are ready, update Tx producer idx local and on card. */
24f4efd4 6086 tw32_tx_mbox(tnapi->prodmbox, entry);
1da177e4 6087
2669069a
RC
6088 skb_tx_timestamp(skb);
6089
f3f3f27e
MC
6090 tnapi->tx_prod = entry;
6091 if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
24f4efd4 6092 netif_tx_stop_queue(txq);
f65aac16
MC
6093
6094 /* netif_tx_stop_queue() must be done before checking
6095 * checking tx index in tg3_tx_avail() below, because in
6096 * tg3_tx(), we update tx index before checking for
6097 * netif_tx_queue_stopped().
6098 */
6099 smp_mb();
f3f3f27e 6100 if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
24f4efd4 6101 netif_tx_wake_queue(txq);
51b91468 6102 }
1da177e4
LT
6103
6104out_unlock:
cdd0db05 6105 mmiowb();
1da177e4
LT
6106
6107 return NETDEV_TX_OK;
f4188d8a
AD
6108
6109dma_error:
432aa7ed 6110 tg3_skb_error_unmap(tnapi, skb, i);
f4188d8a 6111 dev_kfree_skb(skb);
432aa7ed 6112 tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
f4188d8a 6113 return NETDEV_TX_OK;
1da177e4
LT
6114}
6115
06c03c02
MB
6116static void tg3_set_loopback(struct net_device *dev, u32 features)
6117{
6118 struct tg3 *tp = netdev_priv(dev);
6119
6120 if (features & NETIF_F_LOOPBACK) {
6121 if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
6122 return;
6123
6124 /*
6125 * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
6126 * loopback mode if Half-Duplex mode was negotiated earlier.
6127 */
6128 tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
6129
6130 /* Enable internal MAC loopback mode */
6131 tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
6132 spin_lock_bh(&tp->lock);
6133 tw32(MAC_MODE, tp->mac_mode);
6134 netif_carrier_on(tp->dev);
6135 spin_unlock_bh(&tp->lock);
6136 netdev_info(dev, "Internal MAC loopback mode enabled.\n");
6137 } else {
6138 if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
6139 return;
6140
6141 /* Disable internal MAC loopback mode */
6142 tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
6143 spin_lock_bh(&tp->lock);
6144 tw32(MAC_MODE, tp->mac_mode);
6145 /* Force link status check */
6146 tg3_setup_phy(tp, 1);
6147 spin_unlock_bh(&tp->lock);
6148 netdev_info(dev, "Internal MAC loopback mode disabled.\n");
6149 }
6150}
6151
dc668910
MM
6152static u32 tg3_fix_features(struct net_device *dev, u32 features)
6153{
6154 struct tg3 *tp = netdev_priv(dev);
6155
63c3a66f 6156 if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
dc668910
MM
6157 features &= ~NETIF_F_ALL_TSO;
6158
6159 return features;
6160}
6161
06c03c02
MB
6162static int tg3_set_features(struct net_device *dev, u32 features)
6163{
6164 u32 changed = dev->features ^ features;
6165
6166 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
6167 tg3_set_loopback(dev, features);
6168
6169 return 0;
6170}
6171
1da177e4
LT
6172static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
6173 int new_mtu)
6174{
6175 dev->mtu = new_mtu;
6176
ef7f5ec0 6177 if (new_mtu > ETH_DATA_LEN) {
63c3a66f 6178 if (tg3_flag(tp, 5780_CLASS)) {
dc668910 6179 netdev_update_features(dev);
63c3a66f 6180 tg3_flag_clear(tp, TSO_CAPABLE);
859a5887 6181 } else {
63c3a66f 6182 tg3_flag_set(tp, JUMBO_RING_ENABLE);
859a5887 6183 }
ef7f5ec0 6184 } else {
63c3a66f
JP
6185 if (tg3_flag(tp, 5780_CLASS)) {
6186 tg3_flag_set(tp, TSO_CAPABLE);
dc668910
MM
6187 netdev_update_features(dev);
6188 }
63c3a66f 6189 tg3_flag_clear(tp, JUMBO_RING_ENABLE);
ef7f5ec0 6190 }
1da177e4
LT
6191}
6192
6193static int tg3_change_mtu(struct net_device *dev, int new_mtu)
6194{
6195 struct tg3 *tp = netdev_priv(dev);
b9ec6c1b 6196 int err;
1da177e4
LT
6197
6198 if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
6199 return -EINVAL;
6200
6201 if (!netif_running(dev)) {
6202 /* We'll just catch it later when the
6203 * device is up'd.
6204 */
6205 tg3_set_mtu(dev, tp, new_mtu);
6206 return 0;
6207 }
6208
b02fd9e3
MC
6209 tg3_phy_stop(tp);
6210
1da177e4 6211 tg3_netif_stop(tp);
f47c11ee
DM
6212
6213 tg3_full_lock(tp, 1);
1da177e4 6214
944d980e 6215 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
6216
6217 tg3_set_mtu(dev, tp, new_mtu);
6218
b9ec6c1b 6219 err = tg3_restart_hw(tp, 0);
1da177e4 6220
b9ec6c1b
MC
6221 if (!err)
6222 tg3_netif_start(tp);
1da177e4 6223
f47c11ee 6224 tg3_full_unlock(tp);
1da177e4 6225
b02fd9e3
MC
6226 if (!err)
6227 tg3_phy_start(tp);
6228
b9ec6c1b 6229 return err;
1da177e4
LT
6230}
6231
21f581a5
MC
6232static void tg3_rx_prodring_free(struct tg3 *tp,
6233 struct tg3_rx_prodring_set *tpr)
1da177e4 6234{
1da177e4
LT
6235 int i;
6236
8fea32b9 6237 if (tpr != &tp->napi[0].prodring) {
b196c7e4 6238 for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
2c49a44d 6239 i = (i + 1) & tp->rx_std_ring_mask)
b196c7e4
MC
6240 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6241 tp->rx_pkt_map_sz);
6242
63c3a66f 6243 if (tg3_flag(tp, JUMBO_CAPABLE)) {
b196c7e4
MC
6244 for (i = tpr->rx_jmb_cons_idx;
6245 i != tpr->rx_jmb_prod_idx;
2c49a44d 6246 i = (i + 1) & tp->rx_jmb_ring_mask) {
b196c7e4
MC
6247 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6248 TG3_RX_JMB_MAP_SZ);
6249 }
6250 }
6251
2b2cdb65 6252 return;
b196c7e4 6253 }
1da177e4 6254
2c49a44d 6255 for (i = 0; i <= tp->rx_std_ring_mask; i++)
2b2cdb65
MC
6256 tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
6257 tp->rx_pkt_map_sz);
1da177e4 6258
63c3a66f 6259 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6260 for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
2b2cdb65
MC
6261 tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
6262 TG3_RX_JMB_MAP_SZ);
1da177e4
LT
6263 }
6264}
6265
c6cdf436 6266/* Initialize rx rings for packet processing.
1da177e4
LT
6267 *
6268 * The chip has been shut down and the driver detached from
6269 * the networking, so no interrupts or new tx packets will
6270 * end up in the driver. tp->{tx,}lock are held and thus
6271 * we may not sleep.
6272 */
21f581a5
MC
6273static int tg3_rx_prodring_alloc(struct tg3 *tp,
6274 struct tg3_rx_prodring_set *tpr)
1da177e4 6275{
287be12e 6276 u32 i, rx_pkt_dma_sz;
1da177e4 6277
b196c7e4
MC
6278 tpr->rx_std_cons_idx = 0;
6279 tpr->rx_std_prod_idx = 0;
6280 tpr->rx_jmb_cons_idx = 0;
6281 tpr->rx_jmb_prod_idx = 0;
6282
8fea32b9 6283 if (tpr != &tp->napi[0].prodring) {
2c49a44d
MC
6284 memset(&tpr->rx_std_buffers[0], 0,
6285 TG3_RX_STD_BUFF_RING_SIZE(tp));
48035728 6286 if (tpr->rx_jmb_buffers)
2b2cdb65 6287 memset(&tpr->rx_jmb_buffers[0], 0,
2c49a44d 6288 TG3_RX_JMB_BUFF_RING_SIZE(tp));
2b2cdb65
MC
6289 goto done;
6290 }
6291
1da177e4 6292 /* Zero out all descriptors. */
2c49a44d 6293 memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
1da177e4 6294
287be12e 6295 rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
63c3a66f 6296 if (tg3_flag(tp, 5780_CLASS) &&
287be12e
MC
6297 tp->dev->mtu > ETH_DATA_LEN)
6298 rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
6299 tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
7e72aad4 6300
1da177e4
LT
6301 /* Initialize invariants of the rings, we only set this
6302 * stuff once. This works because the card does not
6303 * write into the rx buffer posting rings.
6304 */
2c49a44d 6305 for (i = 0; i <= tp->rx_std_ring_mask; i++) {
1da177e4
LT
6306 struct tg3_rx_buffer_desc *rxd;
6307
21f581a5 6308 rxd = &tpr->rx_std[i];
287be12e 6309 rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
1da177e4
LT
6310 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
6311 rxd->opaque = (RXD_OPAQUE_RING_STD |
6312 (i << RXD_OPAQUE_INDEX_SHIFT));
6313 }
6314
1da177e4
LT
6315 /* Now allocate fresh SKBs for each rx ring. */
6316 for (i = 0; i < tp->rx_pending; i++) {
86b21e59 6317 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
5129c3a3
MC
6318 netdev_warn(tp->dev,
6319 "Using a smaller RX standard ring. Only "
6320 "%d out of %d buffers were allocated "
6321 "successfully\n", i, tp->rx_pending);
32d8c572 6322 if (i == 0)
cf7a7298 6323 goto initfail;
32d8c572 6324 tp->rx_pending = i;
1da177e4 6325 break;
32d8c572 6326 }
1da177e4
LT
6327 }
6328
63c3a66f 6329 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
cf7a7298
MC
6330 goto done;
6331
2c49a44d 6332 memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
cf7a7298 6333
63c3a66f 6334 if (!tg3_flag(tp, JUMBO_RING_ENABLE))
0d86df80 6335 goto done;
cf7a7298 6336
2c49a44d 6337 for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
0d86df80
MC
6338 struct tg3_rx_buffer_desc *rxd;
6339
6340 rxd = &tpr->rx_jmb[i].std;
6341 rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
6342 rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
6343 RXD_FLAG_JUMBO;
6344 rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
6345 (i << RXD_OPAQUE_INDEX_SHIFT));
6346 }
6347
6348 for (i = 0; i < tp->rx_jumbo_pending; i++) {
6349 if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
5129c3a3
MC
6350 netdev_warn(tp->dev,
6351 "Using a smaller RX jumbo ring. Only %d "
6352 "out of %d buffers were allocated "
6353 "successfully\n", i, tp->rx_jumbo_pending);
0d86df80
MC
6354 if (i == 0)
6355 goto initfail;
6356 tp->rx_jumbo_pending = i;
6357 break;
1da177e4
LT
6358 }
6359 }
cf7a7298
MC
6360
6361done:
32d8c572 6362 return 0;
cf7a7298
MC
6363
6364initfail:
21f581a5 6365 tg3_rx_prodring_free(tp, tpr);
cf7a7298 6366 return -ENOMEM;
1da177e4
LT
6367}
6368
21f581a5
MC
6369static void tg3_rx_prodring_fini(struct tg3 *tp,
6370 struct tg3_rx_prodring_set *tpr)
1da177e4 6371{
21f581a5
MC
6372 kfree(tpr->rx_std_buffers);
6373 tpr->rx_std_buffers = NULL;
6374 kfree(tpr->rx_jmb_buffers);
6375 tpr->rx_jmb_buffers = NULL;
6376 if (tpr->rx_std) {
4bae65c8
MC
6377 dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
6378 tpr->rx_std, tpr->rx_std_mapping);
21f581a5 6379 tpr->rx_std = NULL;
1da177e4 6380 }
21f581a5 6381 if (tpr->rx_jmb) {
4bae65c8
MC
6382 dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
6383 tpr->rx_jmb, tpr->rx_jmb_mapping);
21f581a5 6384 tpr->rx_jmb = NULL;
1da177e4 6385 }
cf7a7298
MC
6386}
6387
21f581a5
MC
6388static int tg3_rx_prodring_init(struct tg3 *tp,
6389 struct tg3_rx_prodring_set *tpr)
cf7a7298 6390{
2c49a44d
MC
6391 tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
6392 GFP_KERNEL);
21f581a5 6393 if (!tpr->rx_std_buffers)
cf7a7298
MC
6394 return -ENOMEM;
6395
4bae65c8
MC
6396 tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
6397 TG3_RX_STD_RING_BYTES(tp),
6398 &tpr->rx_std_mapping,
6399 GFP_KERNEL);
21f581a5 6400 if (!tpr->rx_std)
cf7a7298
MC
6401 goto err_out;
6402
63c3a66f 6403 if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
2c49a44d 6404 tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
21f581a5
MC
6405 GFP_KERNEL);
6406 if (!tpr->rx_jmb_buffers)
cf7a7298
MC
6407 goto err_out;
6408
4bae65c8
MC
6409 tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
6410 TG3_RX_JMB_RING_BYTES(tp),
6411 &tpr->rx_jmb_mapping,
6412 GFP_KERNEL);
21f581a5 6413 if (!tpr->rx_jmb)
cf7a7298
MC
6414 goto err_out;
6415 }
6416
6417 return 0;
6418
6419err_out:
21f581a5 6420 tg3_rx_prodring_fini(tp, tpr);
cf7a7298
MC
6421 return -ENOMEM;
6422}
6423
6424/* Free up pending packets in all rx/tx rings.
6425 *
6426 * The chip has been shut down and the driver detached from
6427 * the networking, so no interrupts or new tx packets will
6428 * end up in the driver. tp->{tx,}lock is not held and we are not
6429 * in an interrupt context and thus may sleep.
6430 */
6431static void tg3_free_rings(struct tg3 *tp)
6432{
f77a6a8e 6433 int i, j;
cf7a7298 6434
f77a6a8e
MC
6435 for (j = 0; j < tp->irq_cnt; j++) {
6436 struct tg3_napi *tnapi = &tp->napi[j];
cf7a7298 6437
8fea32b9 6438 tg3_rx_prodring_free(tp, &tnapi->prodring);
b28f6428 6439
0c1d0e2b
MC
6440 if (!tnapi->tx_buffers)
6441 continue;
6442
f77a6a8e 6443 for (i = 0; i < TG3_TX_RING_SIZE; ) {
f4188d8a 6444 struct ring_info *txp;
f77a6a8e 6445 struct sk_buff *skb;
f4188d8a 6446 unsigned int k;
cf7a7298 6447
f77a6a8e
MC
6448 txp = &tnapi->tx_buffers[i];
6449 skb = txp->skb;
cf7a7298 6450
f77a6a8e
MC
6451 if (skb == NULL) {
6452 i++;
6453 continue;
6454 }
cf7a7298 6455
f4188d8a 6456 pci_unmap_single(tp->pdev,
4e5e4f0d 6457 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6458 skb_headlen(skb),
6459 PCI_DMA_TODEVICE);
f77a6a8e 6460 txp->skb = NULL;
cf7a7298 6461
f4188d8a
AD
6462 i++;
6463
6464 for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
6465 txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
6466 pci_unmap_page(tp->pdev,
4e5e4f0d 6467 dma_unmap_addr(txp, mapping),
f4188d8a
AD
6468 skb_shinfo(skb)->frags[k].size,
6469 PCI_DMA_TODEVICE);
6470 i++;
6471 }
f77a6a8e
MC
6472
6473 dev_kfree_skb_any(skb);
6474 }
2b2cdb65 6475 }
cf7a7298
MC
6476}
6477
6478/* Initialize tx/rx rings for packet processing.
6479 *
6480 * The chip has been shut down and the driver detached from
6481 * the networking, so no interrupts or new tx packets will
6482 * end up in the driver. tp->{tx,}lock are held and thus
6483 * we may not sleep.
6484 */
6485static int tg3_init_rings(struct tg3 *tp)
6486{
f77a6a8e 6487 int i;
72334482 6488
cf7a7298
MC
6489 /* Free up all the SKBs. */
6490 tg3_free_rings(tp);
6491
f77a6a8e
MC
6492 for (i = 0; i < tp->irq_cnt; i++) {
6493 struct tg3_napi *tnapi = &tp->napi[i];
6494
6495 tnapi->last_tag = 0;
6496 tnapi->last_irq_tag = 0;
6497 tnapi->hw_status->status = 0;
6498 tnapi->hw_status->status_tag = 0;
6499 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
cf7a7298 6500
f77a6a8e
MC
6501 tnapi->tx_prod = 0;
6502 tnapi->tx_cons = 0;
0c1d0e2b
MC
6503 if (tnapi->tx_ring)
6504 memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
f77a6a8e
MC
6505
6506 tnapi->rx_rcb_ptr = 0;
0c1d0e2b
MC
6507 if (tnapi->rx_rcb)
6508 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
2b2cdb65 6509
8fea32b9 6510 if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
e4af1af9 6511 tg3_free_rings(tp);
2b2cdb65 6512 return -ENOMEM;
e4af1af9 6513 }
f77a6a8e 6514 }
72334482 6515
2b2cdb65 6516 return 0;
cf7a7298
MC
6517}
6518
6519/*
6520 * Must not be invoked with interrupt sources disabled and
6521 * the hardware shutdown down.
6522 */
6523static void tg3_free_consistent(struct tg3 *tp)
6524{
f77a6a8e 6525 int i;
898a56f8 6526
f77a6a8e
MC
6527 for (i = 0; i < tp->irq_cnt; i++) {
6528 struct tg3_napi *tnapi = &tp->napi[i];
6529
6530 if (tnapi->tx_ring) {
4bae65c8 6531 dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
f77a6a8e
MC
6532 tnapi->tx_ring, tnapi->tx_desc_mapping);
6533 tnapi->tx_ring = NULL;
6534 }
6535
6536 kfree(tnapi->tx_buffers);
6537 tnapi->tx_buffers = NULL;
6538
6539 if (tnapi->rx_rcb) {
4bae65c8
MC
6540 dma_free_coherent(&tp->pdev->dev,
6541 TG3_RX_RCB_RING_BYTES(tp),
6542 tnapi->rx_rcb,
6543 tnapi->rx_rcb_mapping);
f77a6a8e
MC
6544 tnapi->rx_rcb = NULL;
6545 }
6546
8fea32b9
MC
6547 tg3_rx_prodring_fini(tp, &tnapi->prodring);
6548
f77a6a8e 6549 if (tnapi->hw_status) {
4bae65c8
MC
6550 dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
6551 tnapi->hw_status,
6552 tnapi->status_mapping);
f77a6a8e
MC
6553 tnapi->hw_status = NULL;
6554 }
1da177e4 6555 }
f77a6a8e 6556
1da177e4 6557 if (tp->hw_stats) {
4bae65c8
MC
6558 dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
6559 tp->hw_stats, tp->stats_mapping);
1da177e4
LT
6560 tp->hw_stats = NULL;
6561 }
6562}
6563
6564/*
6565 * Must not be invoked with interrupt sources disabled and
6566 * the hardware shutdown down. Can sleep.
6567 */
6568static int tg3_alloc_consistent(struct tg3 *tp)
6569{
f77a6a8e 6570 int i;
898a56f8 6571
4bae65c8
MC
6572 tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
6573 sizeof(struct tg3_hw_stats),
6574 &tp->stats_mapping,
6575 GFP_KERNEL);
f77a6a8e 6576 if (!tp->hw_stats)
1da177e4
LT
6577 goto err_out;
6578
f77a6a8e 6579 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
1da177e4 6580
f77a6a8e
MC
6581 for (i = 0; i < tp->irq_cnt; i++) {
6582 struct tg3_napi *tnapi = &tp->napi[i];
8d9d7cfc 6583 struct tg3_hw_status *sblk;
1da177e4 6584
4bae65c8
MC
6585 tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
6586 TG3_HW_STATUS_SIZE,
6587 &tnapi->status_mapping,
6588 GFP_KERNEL);
f77a6a8e
MC
6589 if (!tnapi->hw_status)
6590 goto err_out;
898a56f8 6591
f77a6a8e 6592 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
8d9d7cfc
MC
6593 sblk = tnapi->hw_status;
6594
8fea32b9
MC
6595 if (tg3_rx_prodring_init(tp, &tnapi->prodring))
6596 goto err_out;
6597
19cfaecc
MC
6598 /* If multivector TSS is enabled, vector 0 does not handle
6599 * tx interrupts. Don't allocate any resources for it.
6600 */
63c3a66f
JP
6601 if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
6602 (i && tg3_flag(tp, ENABLE_TSS))) {
19cfaecc
MC
6603 tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
6604 TG3_TX_RING_SIZE,
6605 GFP_KERNEL);
6606 if (!tnapi->tx_buffers)
6607 goto err_out;
6608
4bae65c8
MC
6609 tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
6610 TG3_TX_RING_BYTES,
6611 &tnapi->tx_desc_mapping,
6612 GFP_KERNEL);
19cfaecc
MC
6613 if (!tnapi->tx_ring)
6614 goto err_out;
6615 }
6616
8d9d7cfc
MC
6617 /*
6618 * When RSS is enabled, the status block format changes
6619 * slightly. The "rx_jumbo_consumer", "reserved",
6620 * and "rx_mini_consumer" members get mapped to the
6621 * other three rx return ring producer indexes.
6622 */
6623 switch (i) {
6624 default:
6625 tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
6626 break;
6627 case 2:
6628 tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
6629 break;
6630 case 3:
6631 tnapi->rx_rcb_prod_idx = &sblk->reserved;
6632 break;
6633 case 4:
6634 tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
6635 break;
6636 }
72334482 6637
0c1d0e2b
MC
6638 /*
6639 * If multivector RSS is enabled, vector 0 does not handle
6640 * rx or tx interrupts. Don't allocate any resources for it.
6641 */
63c3a66f 6642 if (!i && tg3_flag(tp, ENABLE_RSS))
0c1d0e2b
MC
6643 continue;
6644
4bae65c8
MC
6645 tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
6646 TG3_RX_RCB_RING_BYTES(tp),
6647 &tnapi->rx_rcb_mapping,
6648 GFP_KERNEL);
f77a6a8e
MC
6649 if (!tnapi->rx_rcb)
6650 goto err_out;
72334482 6651
f77a6a8e 6652 memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
f77a6a8e 6653 }
1da177e4
LT
6654
6655 return 0;
6656
6657err_out:
6658 tg3_free_consistent(tp);
6659 return -ENOMEM;
6660}
6661
6662#define MAX_WAIT_CNT 1000
6663
6664/* To stop a block, clear the enable bit and poll till it
6665 * clears. tp->lock is held.
6666 */
b3b7d6be 6667static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
1da177e4
LT
6668{
6669 unsigned int i;
6670 u32 val;
6671
63c3a66f 6672 if (tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
6673 switch (ofs) {
6674 case RCVLSC_MODE:
6675 case DMAC_MODE:
6676 case MBFREE_MODE:
6677 case BUFMGR_MODE:
6678 case MEMARB_MODE:
6679 /* We can't enable/disable these bits of the
6680 * 5705/5750, just say success.
6681 */
6682 return 0;
6683
6684 default:
6685 break;
855e1111 6686 }
1da177e4
LT
6687 }
6688
6689 val = tr32(ofs);
6690 val &= ~enable_bit;
6691 tw32_f(ofs, val);
6692
6693 for (i = 0; i < MAX_WAIT_CNT; i++) {
6694 udelay(100);
6695 val = tr32(ofs);
6696 if ((val & enable_bit) == 0)
6697 break;
6698 }
6699
b3b7d6be 6700 if (i == MAX_WAIT_CNT && !silent) {
2445e461
MC
6701 dev_err(&tp->pdev->dev,
6702 "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
6703 ofs, enable_bit);
1da177e4
LT
6704 return -ENODEV;
6705 }
6706
6707 return 0;
6708}
6709
6710/* tp->lock is held. */
b3b7d6be 6711static int tg3_abort_hw(struct tg3 *tp, int silent)
1da177e4
LT
6712{
6713 int i, err;
6714
6715 tg3_disable_ints(tp);
6716
6717 tp->rx_mode &= ~RX_MODE_ENABLE;
6718 tw32_f(MAC_RX_MODE, tp->rx_mode);
6719 udelay(10);
6720
b3b7d6be
DM
6721 err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
6722 err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
6723 err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
6724 err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
6725 err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
6726 err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
6727
6728 err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
6729 err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
6730 err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
6731 err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
6732 err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
6733 err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
6734 err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
1da177e4
LT
6735
6736 tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
6737 tw32_f(MAC_MODE, tp->mac_mode);
6738 udelay(40);
6739
6740 tp->tx_mode &= ~TX_MODE_ENABLE;
6741 tw32_f(MAC_TX_MODE, tp->tx_mode);
6742
6743 for (i = 0; i < MAX_WAIT_CNT; i++) {
6744 udelay(100);
6745 if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
6746 break;
6747 }
6748 if (i >= MAX_WAIT_CNT) {
ab96b241
MC
6749 dev_err(&tp->pdev->dev,
6750 "%s timed out, TX_MODE_ENABLE will not clear "
6751 "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
e6de8ad1 6752 err |= -ENODEV;
1da177e4
LT
6753 }
6754
e6de8ad1 6755 err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
b3b7d6be
DM
6756 err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
6757 err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
1da177e4
LT
6758
6759 tw32(FTQ_RESET, 0xffffffff);
6760 tw32(FTQ_RESET, 0x00000000);
6761
b3b7d6be
DM
6762 err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
6763 err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
1da177e4 6764
f77a6a8e
MC
6765 for (i = 0; i < tp->irq_cnt; i++) {
6766 struct tg3_napi *tnapi = &tp->napi[i];
6767 if (tnapi->hw_status)
6768 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
6769 }
1da177e4
LT
6770 if (tp->hw_stats)
6771 memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
6772
1da177e4
LT
6773 return err;
6774}
6775
0d3031d9
MC
6776static void tg3_ape_send_event(struct tg3 *tp, u32 event)
6777{
6778 int i;
6779 u32 apedata;
6780
dc6d0744 6781 /* NCSI does not support APE events */
63c3a66f 6782 if (tg3_flag(tp, APE_HAS_NCSI))
dc6d0744
MC
6783 return;
6784
0d3031d9
MC
6785 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
6786 if (apedata != APE_SEG_SIG_MAGIC)
6787 return;
6788
6789 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
731fd79c 6790 if (!(apedata & APE_FW_STATUS_READY))
0d3031d9
MC
6791 return;
6792
6793 /* Wait for up to 1 millisecond for APE to service previous event. */
6794 for (i = 0; i < 10; i++) {
6795 if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
6796 return;
6797
6798 apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
6799
6800 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6801 tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
6802 event | APE_EVENT_STATUS_EVENT_PENDING);
6803
6804 tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
6805
6806 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6807 break;
6808
6809 udelay(100);
6810 }
6811
6812 if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
6813 tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
6814}
6815
6816static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
6817{
6818 u32 event;
6819 u32 apedata;
6820
63c3a66f 6821 if (!tg3_flag(tp, ENABLE_APE))
0d3031d9
MC
6822 return;
6823
6824 switch (kind) {
33f401ae
MC
6825 case RESET_KIND_INIT:
6826 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
6827 APE_HOST_SEG_SIG_MAGIC);
6828 tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
6829 APE_HOST_SEG_LEN_MAGIC);
6830 apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
6831 tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
6832 tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
6867c843 6833 APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
33f401ae
MC
6834 tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
6835 APE_HOST_BEHAV_NO_PHYLOCK);
dc6d0744
MC
6836 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
6837 TG3_APE_HOST_DRVR_STATE_START);
33f401ae
MC
6838
6839 event = APE_EVENT_STATUS_STATE_START;
6840 break;
6841 case RESET_KIND_SHUTDOWN:
6842 /* With the interface we are currently using,
6843 * APE does not track driver state. Wiping
6844 * out the HOST SEGMENT SIGNATURE forces
6845 * the APE to assume OS absent status.
6846 */
6847 tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
b2aee154 6848
dc6d0744 6849 if (device_may_wakeup(&tp->pdev->dev) &&
63c3a66f 6850 tg3_flag(tp, WOL_ENABLE)) {
dc6d0744
MC
6851 tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
6852 TG3_APE_HOST_WOL_SPEED_AUTO);
6853 apedata = TG3_APE_HOST_DRVR_STATE_WOL;
6854 } else
6855 apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
6856
6857 tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
6858
33f401ae
MC
6859 event = APE_EVENT_STATUS_STATE_UNLOAD;
6860 break;
6861 case RESET_KIND_SUSPEND:
6862 event = APE_EVENT_STATUS_STATE_SUSPEND;
6863 break;
6864 default:
6865 return;
0d3031d9
MC
6866 }
6867
6868 event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
6869
6870 tg3_ape_send_event(tp, event);
6871}
6872
1da177e4
LT
6873/* tp->lock is held. */
6874static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
6875{
f49639e6
DM
6876 tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
6877 NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
1da177e4 6878
63c3a66f 6879 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
6880 switch (kind) {
6881 case RESET_KIND_INIT:
6882 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6883 DRV_STATE_START);
6884 break;
6885
6886 case RESET_KIND_SHUTDOWN:
6887 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6888 DRV_STATE_UNLOAD);
6889 break;
6890
6891 case RESET_KIND_SUSPEND:
6892 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6893 DRV_STATE_SUSPEND);
6894 break;
6895
6896 default:
6897 break;
855e1111 6898 }
1da177e4 6899 }
0d3031d9
MC
6900
6901 if (kind == RESET_KIND_INIT ||
6902 kind == RESET_KIND_SUSPEND)
6903 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6904}
6905
6906/* tp->lock is held. */
6907static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
6908{
63c3a66f 6909 if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
1da177e4
LT
6910 switch (kind) {
6911 case RESET_KIND_INIT:
6912 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6913 DRV_STATE_START_DONE);
6914 break;
6915
6916 case RESET_KIND_SHUTDOWN:
6917 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6918 DRV_STATE_UNLOAD_DONE);
6919 break;
6920
6921 default:
6922 break;
855e1111 6923 }
1da177e4 6924 }
0d3031d9
MC
6925
6926 if (kind == RESET_KIND_SHUTDOWN)
6927 tg3_ape_driver_state_change(tp, kind);
1da177e4
LT
6928}
6929
6930/* tp->lock is held. */
6931static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
6932{
63c3a66f 6933 if (tg3_flag(tp, ENABLE_ASF)) {
1da177e4
LT
6934 switch (kind) {
6935 case RESET_KIND_INIT:
6936 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6937 DRV_STATE_START);
6938 break;
6939
6940 case RESET_KIND_SHUTDOWN:
6941 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6942 DRV_STATE_UNLOAD);
6943 break;
6944
6945 case RESET_KIND_SUSPEND:
6946 tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
6947 DRV_STATE_SUSPEND);
6948 break;
6949
6950 default:
6951 break;
855e1111 6952 }
1da177e4
LT
6953 }
6954}
6955
7a6f4369
MC
6956static int tg3_poll_fw(struct tg3 *tp)
6957{
6958 int i;
6959 u32 val;
6960
b5d3772c 6961 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
0ccead18
GZ
6962 /* Wait up to 20ms for init done. */
6963 for (i = 0; i < 200; i++) {
b5d3772c
MC
6964 if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
6965 return 0;
0ccead18 6966 udelay(100);
b5d3772c
MC
6967 }
6968 return -ENODEV;
6969 }
6970
7a6f4369
MC
6971 /* Wait for firmware initialization to complete. */
6972 for (i = 0; i < 100000; i++) {
6973 tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
6974 if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
6975 break;
6976 udelay(10);
6977 }
6978
6979 /* Chip might not be fitted with firmware. Some Sun onboard
6980 * parts are configured like that. So don't signal the timeout
6981 * of the above loop as an error, but do report the lack of
6982 * running firmware once.
6983 */
63c3a66f
JP
6984 if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
6985 tg3_flag_set(tp, NO_FWARE_REPORTED);
7a6f4369 6986
05dbe005 6987 netdev_info(tp->dev, "No firmware running\n");
7a6f4369
MC
6988 }
6989
6b10c165
MC
6990 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
6991 /* The 57765 A0 needs a little more
6992 * time to do some important work.
6993 */
6994 mdelay(10);
6995 }
6996
7a6f4369
MC
6997 return 0;
6998}
6999
ee6a99b5
MC
7000/* Save PCI command register before chip reset */
7001static void tg3_save_pci_state(struct tg3 *tp)
7002{
8a6eac90 7003 pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
ee6a99b5
MC
7004}
7005
7006/* Restore PCI state after chip reset */
7007static void tg3_restore_pci_state(struct tg3 *tp)
7008{
7009 u32 val;
7010
7011 /* Re-enable indirect register accesses. */
7012 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
7013 tp->misc_host_ctrl);
7014
7015 /* Set MAX PCI retry to zero. */
7016 val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
7017 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 7018 tg3_flag(tp, PCIX_MODE))
ee6a99b5 7019 val |= PCISTATE_RETRY_SAME_DMA;
0d3031d9 7020 /* Allow reads and writes to the APE register and memory space. */
63c3a66f 7021 if (tg3_flag(tp, ENABLE_APE))
0d3031d9 7022 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
7023 PCISTATE_ALLOW_APE_SHMEM_WR |
7024 PCISTATE_ALLOW_APE_PSPACE_WR;
ee6a99b5
MC
7025 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
7026
8a6eac90 7027 pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
ee6a99b5 7028
fcb389df 7029 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
63c3a66f 7030 if (tg3_flag(tp, PCI_EXPRESS))
cf79003d 7031 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
fcb389df
MC
7032 else {
7033 pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
7034 tp->pci_cacheline_sz);
7035 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
7036 tp->pci_lat_timer);
7037 }
114342f2 7038 }
5f5c51e3 7039
ee6a99b5 7040 /* Make sure PCI-X relaxed ordering bit is clear. */
63c3a66f 7041 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
7042 u16 pcix_cmd;
7043
7044 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7045 &pcix_cmd);
7046 pcix_cmd &= ~PCI_X_CMD_ERO;
7047 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
7048 pcix_cmd);
7049 }
ee6a99b5 7050
63c3a66f 7051 if (tg3_flag(tp, 5780_CLASS)) {
ee6a99b5
MC
7052
7053 /* Chip reset on 5780 will reset MSI enable bit,
7054 * so need to restore it.
7055 */
63c3a66f 7056 if (tg3_flag(tp, USING_MSI)) {
ee6a99b5
MC
7057 u16 ctrl;
7058
7059 pci_read_config_word(tp->pdev,
7060 tp->msi_cap + PCI_MSI_FLAGS,
7061 &ctrl);
7062 pci_write_config_word(tp->pdev,
7063 tp->msi_cap + PCI_MSI_FLAGS,
7064 ctrl | PCI_MSI_FLAGS_ENABLE);
7065 val = tr32(MSGINT_MODE);
7066 tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
7067 }
7068 }
7069}
7070
1da177e4
LT
7071static void tg3_stop_fw(struct tg3 *);
7072
7073/* tp->lock is held. */
7074static int tg3_chip_reset(struct tg3 *tp)
7075{
7076 u32 val;
1ee582d8 7077 void (*write_op)(struct tg3 *, u32, u32);
4f125f42 7078 int i, err;
1da177e4 7079
f49639e6
DM
7080 tg3_nvram_lock(tp);
7081
77b483f1
MC
7082 tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
7083
f49639e6
DM
7084 /* No matching tg3_nvram_unlock() after this because
7085 * chip reset below will undo the nvram lock.
7086 */
7087 tp->nvram_lock_cnt = 0;
1da177e4 7088
ee6a99b5
MC
7089 /* GRC_MISC_CFG core clock reset will clear the memory
7090 * enable bit in PCI register 4 and the MSI enable bit
7091 * on some chips, so we save relevant registers here.
7092 */
7093 tg3_save_pci_state(tp);
7094
d9ab5ad1 7095 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
63c3a66f 7096 tg3_flag(tp, 5755_PLUS))
d9ab5ad1
MC
7097 tw32(GRC_FASTBOOT_PC, 0);
7098
1da177e4
LT
7099 /*
7100 * We must avoid the readl() that normally takes place.
7101 * It locks machines, causes machine checks, and other
7102 * fun things. So, temporarily disable the 5701
7103 * hardware workaround, while we do the reset.
7104 */
1ee582d8
MC
7105 write_op = tp->write32;
7106 if (write_op == tg3_write_flush_reg32)
7107 tp->write32 = tg3_write32;
1da177e4 7108
d18edcb2
MC
7109 /* Prevent the irq handler from reading or writing PCI registers
7110 * during chip reset when the memory enable bit in the PCI command
7111 * register may be cleared. The chip does not generate interrupt
7112 * at this time, but the irq handler may still be called due to irq
7113 * sharing or irqpoll.
7114 */
63c3a66f 7115 tg3_flag_set(tp, CHIP_RESETTING);
f77a6a8e
MC
7116 for (i = 0; i < tp->irq_cnt; i++) {
7117 struct tg3_napi *tnapi = &tp->napi[i];
7118 if (tnapi->hw_status) {
7119 tnapi->hw_status->status = 0;
7120 tnapi->hw_status->status_tag = 0;
7121 }
7122 tnapi->last_tag = 0;
7123 tnapi->last_irq_tag = 0;
b8fa2f3a 7124 }
d18edcb2 7125 smp_mb();
4f125f42
MC
7126
7127 for (i = 0; i < tp->irq_cnt; i++)
7128 synchronize_irq(tp->napi[i].irq_vec);
d18edcb2 7129
255ca311
MC
7130 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7131 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7132 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
7133 }
7134
1da177e4
LT
7135 /* do the reset */
7136 val = GRC_MISC_CFG_CORECLK_RESET;
7137
63c3a66f 7138 if (tg3_flag(tp, PCI_EXPRESS)) {
88075d91
MC
7139 /* Force PCIe 1.0a mode */
7140 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7141 !tg3_flag(tp, 57765_PLUS) &&
88075d91
MC
7142 tr32(TG3_PCIE_PHY_TSTCTL) ==
7143 (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
7144 tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
7145
1da177e4
LT
7146 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
7147 tw32(GRC_MISC_CFG, (1 << 29));
7148 val |= (1 << 29);
7149 }
7150 }
7151
b5d3772c
MC
7152 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7153 tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
7154 tw32(GRC_VCPU_EXT_CTRL,
7155 tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
7156 }
7157
f37500d3 7158 /* Manage gphy power for all CPMU absent PCIe devices. */
63c3a66f 7159 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
1da177e4 7160 val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
f37500d3 7161
1da177e4
LT
7162 tw32(GRC_MISC_CFG, val);
7163
1ee582d8
MC
7164 /* restore 5701 hardware bug workaround write method */
7165 tp->write32 = write_op;
1da177e4
LT
7166
7167 /* Unfortunately, we have to delay before the PCI read back.
7168 * Some 575X chips even will not respond to a PCI cfg access
7169 * when the reset command is given to the chip.
7170 *
7171 * How do these hardware designers expect things to work
7172 * properly if the PCI write is posted for a long period
7173 * of time? It is always necessary to have some method by
7174 * which a register read back can occur to push the write
7175 * out which does the reset.
7176 *
7177 * For most tg3 variants the trick below was working.
7178 * Ho hum...
7179 */
7180 udelay(120);
7181
7182 /* Flush PCI posted writes. The normal MMIO registers
7183 * are inaccessible at this time so this is the only
7184 * way to make this reliably (actually, this is no longer
7185 * the case, see above). I tried to use indirect
7186 * register read/write but this upset some 5701 variants.
7187 */
7188 pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
7189
7190 udelay(120);
7191
63c3a66f 7192 if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
e7126997
MC
7193 u16 val16;
7194
1da177e4
LT
7195 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
7196 int i;
7197 u32 cfg_val;
7198
7199 /* Wait for link training to complete. */
7200 for (i = 0; i < 5000; i++)
7201 udelay(100);
7202
7203 pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
7204 pci_write_config_dword(tp->pdev, 0xc4,
7205 cfg_val | (1 << 15));
7206 }
5e7dfd0f 7207
e7126997
MC
7208 /* Clear the "no snoop" and "relaxed ordering" bits. */
7209 pci_read_config_word(tp->pdev,
7210 tp->pcie_cap + PCI_EXP_DEVCTL,
7211 &val16);
7212 val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
7213 PCI_EXP_DEVCTL_NOSNOOP_EN);
7214 /*
7215 * Older PCIe devices only support the 128 byte
7216 * MPS setting. Enforce the restriction.
5e7dfd0f 7217 */
63c3a66f 7218 if (!tg3_flag(tp, CPMU_PRESENT))
e7126997 7219 val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
5e7dfd0f
MC
7220 pci_write_config_word(tp->pdev,
7221 tp->pcie_cap + PCI_EXP_DEVCTL,
e7126997 7222 val16);
5e7dfd0f 7223
cf79003d 7224 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5e7dfd0f
MC
7225
7226 /* Clear error status */
7227 pci_write_config_word(tp->pdev,
7228 tp->pcie_cap + PCI_EXP_DEVSTA,
7229 PCI_EXP_DEVSTA_CED |
7230 PCI_EXP_DEVSTA_NFED |
7231 PCI_EXP_DEVSTA_FED |
7232 PCI_EXP_DEVSTA_URD);
1da177e4
LT
7233 }
7234
ee6a99b5 7235 tg3_restore_pci_state(tp);
1da177e4 7236
63c3a66f
JP
7237 tg3_flag_clear(tp, CHIP_RESETTING);
7238 tg3_flag_clear(tp, ERROR_PROCESSED);
d18edcb2 7239
ee6a99b5 7240 val = 0;
63c3a66f 7241 if (tg3_flag(tp, 5780_CLASS))
4cf78e4f 7242 val = tr32(MEMARB_MODE);
ee6a99b5 7243 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
1da177e4
LT
7244
7245 if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
7246 tg3_stop_fw(tp);
7247 tw32(0x5000, 0x400);
7248 }
7249
7250 tw32(GRC_MODE, tp->grc_mode);
7251
7252 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
ab0049b4 7253 val = tr32(0xc4);
1da177e4
LT
7254
7255 tw32(0xc4, val | (1 << 15));
7256 }
7257
7258 if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
7259 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
7260 tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
7261 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
7262 tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
7263 tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
7264 }
7265
63c3a66f 7266 if (tg3_flag(tp, ENABLE_APE))
d2394e6b
MC
7267 tp->mac_mode = MAC_MODE_APE_TX_EN |
7268 MAC_MODE_APE_RX_EN |
7269 MAC_MODE_TDE_ENABLE;
7270
f07e9af3 7271 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
d2394e6b
MC
7272 tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
7273 val = tp->mac_mode;
f07e9af3 7274 } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
d2394e6b
MC
7275 tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
7276 val = tp->mac_mode;
1da177e4 7277 } else
d2394e6b
MC
7278 val = 0;
7279
7280 tw32_f(MAC_MODE, val);
1da177e4
LT
7281 udelay(40);
7282
77b483f1
MC
7283 tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
7284
7a6f4369
MC
7285 err = tg3_poll_fw(tp);
7286 if (err)
7287 return err;
1da177e4 7288
0a9140cf
MC
7289 tg3_mdio_start(tp);
7290
63c3a66f 7291 if (tg3_flag(tp, PCI_EXPRESS) &&
f6eb9b1f
MC
7292 tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
7293 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 7294 !tg3_flag(tp, 57765_PLUS)) {
ab0049b4 7295 val = tr32(0x7c00);
1da177e4
LT
7296
7297 tw32(0x7c00, val | (1 << 25));
7298 }
7299
d78b59f5
MC
7300 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
7301 val = tr32(TG3_CPMU_CLCK_ORIDE);
7302 tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
7303 }
7304
1da177e4 7305 /* Reprobe ASF enable state. */
63c3a66f
JP
7306 tg3_flag_clear(tp, ENABLE_ASF);
7307 tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7308 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
7309 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
7310 u32 nic_cfg;
7311
7312 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
7313 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f 7314 tg3_flag_set(tp, ENABLE_ASF);
4ba526ce 7315 tp->last_event_jiffies = jiffies;
63c3a66f
JP
7316 if (tg3_flag(tp, 5750_PLUS))
7317 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4
LT
7318 }
7319 }
7320
7321 return 0;
7322}
7323
7324/* tp->lock is held. */
7325static void tg3_stop_fw(struct tg3 *tp)
7326{
63c3a66f 7327 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
7328 /* Wait for RX cpu to ACK the previous event. */
7329 tg3_wait_for_event_ack(tp);
1da177e4
LT
7330
7331 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
4ba526ce
MC
7332
7333 tg3_generate_fw_event(tp);
1da177e4 7334
7c5026aa
MC
7335 /* Wait for RX cpu to ACK this event. */
7336 tg3_wait_for_event_ack(tp);
1da177e4
LT
7337 }
7338}
7339
7340/* tp->lock is held. */
944d980e 7341static int tg3_halt(struct tg3 *tp, int kind, int silent)
1da177e4
LT
7342{
7343 int err;
7344
7345 tg3_stop_fw(tp);
7346
944d980e 7347 tg3_write_sig_pre_reset(tp, kind);
1da177e4 7348
b3b7d6be 7349 tg3_abort_hw(tp, silent);
1da177e4
LT
7350 err = tg3_chip_reset(tp);
7351
daba2a63
MC
7352 __tg3_set_mac_addr(tp, 0);
7353
944d980e
MC
7354 tg3_write_sig_legacy(tp, kind);
7355 tg3_write_sig_post_reset(tp, kind);
1da177e4
LT
7356
7357 if (err)
7358 return err;
7359
7360 return 0;
7361}
7362
1da177e4
LT
7363#define RX_CPU_SCRATCH_BASE 0x30000
7364#define RX_CPU_SCRATCH_SIZE 0x04000
7365#define TX_CPU_SCRATCH_BASE 0x34000
7366#define TX_CPU_SCRATCH_SIZE 0x04000
7367
7368/* tp->lock is held. */
7369static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
7370{
7371 int i;
7372
63c3a66f 7373 BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
1da177e4 7374
b5d3772c
MC
7375 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
7376 u32 val = tr32(GRC_VCPU_EXT_CTRL);
7377
7378 tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
7379 return 0;
7380 }
1da177e4
LT
7381 if (offset == RX_CPU_BASE) {
7382 for (i = 0; i < 10000; i++) {
7383 tw32(offset + CPU_STATE, 0xffffffff);
7384 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7385 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7386 break;
7387 }
7388
7389 tw32(offset + CPU_STATE, 0xffffffff);
7390 tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
7391 udelay(10);
7392 } else {
7393 for (i = 0; i < 10000; i++) {
7394 tw32(offset + CPU_STATE, 0xffffffff);
7395 tw32(offset + CPU_MODE, CPU_MODE_HALT);
7396 if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
7397 break;
7398 }
7399 }
7400
7401 if (i >= 10000) {
05dbe005
JP
7402 netdev_err(tp->dev, "%s timed out, %s CPU\n",
7403 __func__, offset == RX_CPU_BASE ? "RX" : "TX");
1da177e4
LT
7404 return -ENODEV;
7405 }
ec41c7df
MC
7406
7407 /* Clear firmware's nvram arbitration. */
63c3a66f 7408 if (tg3_flag(tp, NVRAM))
ec41c7df 7409 tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
1da177e4
LT
7410 return 0;
7411}
7412
7413struct fw_info {
077f849d
JSR
7414 unsigned int fw_base;
7415 unsigned int fw_len;
7416 const __be32 *fw_data;
1da177e4
LT
7417};
7418
7419/* tp->lock is held. */
7420static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
7421 int cpu_scratch_size, struct fw_info *info)
7422{
ec41c7df 7423 int err, lock_err, i;
1da177e4
LT
7424 void (*write_op)(struct tg3 *, u32, u32);
7425
63c3a66f 7426 if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
5129c3a3
MC
7427 netdev_err(tp->dev,
7428 "%s: Trying to load TX cpu firmware which is 5705\n",
05dbe005 7429 __func__);
1da177e4
LT
7430 return -EINVAL;
7431 }
7432
63c3a66f 7433 if (tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7434 write_op = tg3_write_mem;
7435 else
7436 write_op = tg3_write_indirect_reg32;
7437
1b628151
MC
7438 /* It is possible that bootcode is still loading at this point.
7439 * Get the nvram lock first before halting the cpu.
7440 */
ec41c7df 7441 lock_err = tg3_nvram_lock(tp);
1da177e4 7442 err = tg3_halt_cpu(tp, cpu_base);
ec41c7df
MC
7443 if (!lock_err)
7444 tg3_nvram_unlock(tp);
1da177e4
LT
7445 if (err)
7446 goto out;
7447
7448 for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
7449 write_op(tp, cpu_scratch_base + i, 0);
7450 tw32(cpu_base + CPU_STATE, 0xffffffff);
7451 tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
077f849d 7452 for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
1da177e4 7453 write_op(tp, (cpu_scratch_base +
077f849d 7454 (info->fw_base & 0xffff) +
1da177e4 7455 (i * sizeof(u32))),
077f849d 7456 be32_to_cpu(info->fw_data[i]));
1da177e4
LT
7457
7458 err = 0;
7459
7460out:
1da177e4
LT
7461 return err;
7462}
7463
7464/* tp->lock is held. */
7465static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
7466{
7467 struct fw_info info;
077f849d 7468 const __be32 *fw_data;
1da177e4
LT
7469 int err, i;
7470
077f849d
JSR
7471 fw_data = (void *)tp->fw->data;
7472
7473 /* Firmware blob starts with version numbers, followed by
7474 start address and length. We are setting complete length.
7475 length = end_address_of_bss - start_address_of_text.
7476 Remainder is the blob to be loaded contiguously
7477 from start address. */
7478
7479 info.fw_base = be32_to_cpu(fw_data[1]);
7480 info.fw_len = tp->fw->size - 12;
7481 info.fw_data = &fw_data[3];
1da177e4
LT
7482
7483 err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
7484 RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
7485 &info);
7486 if (err)
7487 return err;
7488
7489 err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
7490 TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
7491 &info);
7492 if (err)
7493 return err;
7494
7495 /* Now startup only the RX cpu. */
7496 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
077f849d 7497 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7498
7499 for (i = 0; i < 5; i++) {
077f849d 7500 if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
1da177e4
LT
7501 break;
7502 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7503 tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
077f849d 7504 tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
1da177e4
LT
7505 udelay(1000);
7506 }
7507 if (i >= 5) {
5129c3a3
MC
7508 netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
7509 "should be %08x\n", __func__,
05dbe005 7510 tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
1da177e4
LT
7511 return -ENODEV;
7512 }
7513 tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
7514 tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
7515
7516 return 0;
7517}
7518
1da177e4
LT
7519/* tp->lock is held. */
7520static int tg3_load_tso_firmware(struct tg3 *tp)
7521{
7522 struct fw_info info;
077f849d 7523 const __be32 *fw_data;
1da177e4
LT
7524 unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
7525 int err, i;
7526
63c3a66f
JP
7527 if (tg3_flag(tp, HW_TSO_1) ||
7528 tg3_flag(tp, HW_TSO_2) ||
7529 tg3_flag(tp, HW_TSO_3))
1da177e4
LT
7530 return 0;
7531
077f849d
JSR
7532 fw_data = (void *)tp->fw->data;
7533
7534 /* Firmware blob starts with version numbers, followed by
7535 start address and length. We are setting complete length.
7536 length = end_address_of_bss - start_address_of_text.
7537 Remainder is the blob to be loaded contiguously
7538 from start address. */
7539
7540 info.fw_base = be32_to_cpu(fw_data[1]);
7541 cpu_scratch_size = tp->fw_len;
7542 info.fw_len = tp->fw->size - 12;
7543 info.fw_data = &fw_data[3];
7544
1da177e4 7545 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
7546 cpu_base = RX_CPU_BASE;
7547 cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
1da177e4 7548 } else {
1da177e4
LT
7549 cpu_base = TX_CPU_BASE;
7550 cpu_scratch_base = TX_CPU_SCRATCH_BASE;
7551 cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
7552 }
7553
7554 err = tg3_load_firmware_cpu(tp, cpu_base,
7555 cpu_scratch_base, cpu_scratch_size,
7556 &info);
7557 if (err)
7558 return err;
7559
7560 /* Now startup the cpu. */
7561 tw32(cpu_base + CPU_STATE, 0xffffffff);
077f849d 7562 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7563
7564 for (i = 0; i < 5; i++) {
077f849d 7565 if (tr32(cpu_base + CPU_PC) == info.fw_base)
1da177e4
LT
7566 break;
7567 tw32(cpu_base + CPU_STATE, 0xffffffff);
7568 tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
077f849d 7569 tw32_f(cpu_base + CPU_PC, info.fw_base);
1da177e4
LT
7570 udelay(1000);
7571 }
7572 if (i >= 5) {
5129c3a3
MC
7573 netdev_err(tp->dev,
7574 "%s fails to set CPU PC, is %08x should be %08x\n",
05dbe005 7575 __func__, tr32(cpu_base + CPU_PC), info.fw_base);
1da177e4
LT
7576 return -ENODEV;
7577 }
7578 tw32(cpu_base + CPU_STATE, 0xffffffff);
7579 tw32_f(cpu_base + CPU_MODE, 0x00000000);
7580 return 0;
7581}
7582
1da177e4 7583
1da177e4
LT
7584static int tg3_set_mac_addr(struct net_device *dev, void *p)
7585{
7586 struct tg3 *tp = netdev_priv(dev);
7587 struct sockaddr *addr = p;
986e0aeb 7588 int err = 0, skip_mac_1 = 0;
1da177e4 7589
f9804ddb
MC
7590 if (!is_valid_ether_addr(addr->sa_data))
7591 return -EINVAL;
7592
1da177e4
LT
7593 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7594
e75f7c90
MC
7595 if (!netif_running(dev))
7596 return 0;
7597
63c3a66f 7598 if (tg3_flag(tp, ENABLE_ASF)) {
986e0aeb 7599 u32 addr0_high, addr0_low, addr1_high, addr1_low;
58712ef9 7600
986e0aeb
MC
7601 addr0_high = tr32(MAC_ADDR_0_HIGH);
7602 addr0_low = tr32(MAC_ADDR_0_LOW);
7603 addr1_high = tr32(MAC_ADDR_1_HIGH);
7604 addr1_low = tr32(MAC_ADDR_1_LOW);
7605
7606 /* Skip MAC addr 1 if ASF is using it. */
7607 if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
7608 !(addr1_high == 0 && addr1_low == 0))
7609 skip_mac_1 = 1;
58712ef9 7610 }
986e0aeb
MC
7611 spin_lock_bh(&tp->lock);
7612 __tg3_set_mac_addr(tp, skip_mac_1);
7613 spin_unlock_bh(&tp->lock);
1da177e4 7614
b9ec6c1b 7615 return err;
1da177e4
LT
7616}
7617
7618/* tp->lock is held. */
7619static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
7620 dma_addr_t mapping, u32 maxlen_flags,
7621 u32 nic_addr)
7622{
7623 tg3_write_mem(tp,
7624 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
7625 ((u64) mapping >> 32));
7626 tg3_write_mem(tp,
7627 (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
7628 ((u64) mapping & 0xffffffff));
7629 tg3_write_mem(tp,
7630 (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
7631 maxlen_flags);
7632
63c3a66f 7633 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
7634 tg3_write_mem(tp,
7635 (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
7636 nic_addr);
7637}
7638
7639static void __tg3_set_rx_mode(struct net_device *);
d244c892 7640static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
15f9850d 7641{
b6080e12
MC
7642 int i;
7643
63c3a66f 7644 if (!tg3_flag(tp, ENABLE_TSS)) {
b6080e12
MC
7645 tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
7646 tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
7647 tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
b6080e12
MC
7648 } else {
7649 tw32(HOSTCC_TXCOL_TICKS, 0);
7650 tw32(HOSTCC_TXMAX_FRAMES, 0);
7651 tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
19cfaecc 7652 }
b6080e12 7653
63c3a66f 7654 if (!tg3_flag(tp, ENABLE_RSS)) {
19cfaecc
MC
7655 tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
7656 tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
7657 tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
7658 } else {
b6080e12
MC
7659 tw32(HOSTCC_RXCOL_TICKS, 0);
7660 tw32(HOSTCC_RXMAX_FRAMES, 0);
7661 tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
15f9850d 7662 }
b6080e12 7663
63c3a66f 7664 if (!tg3_flag(tp, 5705_PLUS)) {
15f9850d
DM
7665 u32 val = ec->stats_block_coalesce_usecs;
7666
b6080e12
MC
7667 tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
7668 tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
7669
15f9850d
DM
7670 if (!netif_carrier_ok(tp->dev))
7671 val = 0;
7672
7673 tw32(HOSTCC_STAT_COAL_TICKS, val);
7674 }
b6080e12
MC
7675
7676 for (i = 0; i < tp->irq_cnt - 1; i++) {
7677 u32 reg;
7678
7679 reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
7680 tw32(reg, ec->rx_coalesce_usecs);
b6080e12
MC
7681 reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
7682 tw32(reg, ec->rx_max_coalesced_frames);
b6080e12
MC
7683 reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
7684 tw32(reg, ec->rx_max_coalesced_frames_irq);
19cfaecc 7685
63c3a66f 7686 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7687 reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
7688 tw32(reg, ec->tx_coalesce_usecs);
7689 reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
7690 tw32(reg, ec->tx_max_coalesced_frames);
7691 reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
7692 tw32(reg, ec->tx_max_coalesced_frames_irq);
7693 }
b6080e12
MC
7694 }
7695
7696 for (; i < tp->irq_max - 1; i++) {
7697 tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
b6080e12 7698 tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
b6080e12 7699 tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
19cfaecc 7700
63c3a66f 7701 if (tg3_flag(tp, ENABLE_TSS)) {
19cfaecc
MC
7702 tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
7703 tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
7704 tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
7705 }
b6080e12 7706 }
15f9850d 7707}
1da177e4 7708
2d31ecaf
MC
7709/* tp->lock is held. */
7710static void tg3_rings_reset(struct tg3 *tp)
7711{
7712 int i;
f77a6a8e 7713 u32 stblk, txrcb, rxrcb, limit;
2d31ecaf
MC
7714 struct tg3_napi *tnapi = &tp->napi[0];
7715
7716 /* Disable all transmit rings but the first. */
63c3a66f 7717 if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7718 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
63c3a66f 7719 else if (tg3_flag(tp, 5717_PLUS))
3d37728b 7720 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
b703df6f
MC
7721 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
7722 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
2d31ecaf
MC
7723 else
7724 limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7725
7726 for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
7727 txrcb < limit; txrcb += TG3_BDINFO_SIZE)
7728 tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
7729 BDINFO_FLAGS_DISABLED);
7730
7731
7732 /* Disable all receive return rings but the first. */
63c3a66f 7733 if (tg3_flag(tp, 5717_PLUS))
f6eb9b1f 7734 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
63c3a66f 7735 else if (!tg3_flag(tp, 5705_PLUS))
2d31ecaf 7736 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
b703df6f
MC
7737 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7738 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
2d31ecaf
MC
7739 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
7740 else
7741 limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7742
7743 for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
7744 rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
7745 tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
7746 BDINFO_FLAGS_DISABLED);
7747
7748 /* Disable interrupts */
7749 tw32_mailbox_f(tp->napi[0].int_mbox, 1);
0e6cf6a9
MC
7750 tp->napi[0].chk_msi_cnt = 0;
7751 tp->napi[0].last_rx_cons = 0;
7752 tp->napi[0].last_tx_cons = 0;
2d31ecaf
MC
7753
7754 /* Zero mailbox registers. */
63c3a66f 7755 if (tg3_flag(tp, SUPPORT_MSIX)) {
6fd45cb8 7756 for (i = 1; i < tp->irq_max; i++) {
f77a6a8e
MC
7757 tp->napi[i].tx_prod = 0;
7758 tp->napi[i].tx_cons = 0;
63c3a66f 7759 if (tg3_flag(tp, ENABLE_TSS))
c2353a32 7760 tw32_mailbox(tp->napi[i].prodmbox, 0);
f77a6a8e
MC
7761 tw32_rx_mbox(tp->napi[i].consmbox, 0);
7762 tw32_mailbox_f(tp->napi[i].int_mbox, 1);
0e6cf6a9
MC
7763 tp->napi[0].chk_msi_cnt = 0;
7764 tp->napi[i].last_rx_cons = 0;
7765 tp->napi[i].last_tx_cons = 0;
f77a6a8e 7766 }
63c3a66f 7767 if (!tg3_flag(tp, ENABLE_TSS))
c2353a32 7768 tw32_mailbox(tp->napi[0].prodmbox, 0);
f77a6a8e
MC
7769 } else {
7770 tp->napi[0].tx_prod = 0;
7771 tp->napi[0].tx_cons = 0;
7772 tw32_mailbox(tp->napi[0].prodmbox, 0);
7773 tw32_rx_mbox(tp->napi[0].consmbox, 0);
7774 }
2d31ecaf
MC
7775
7776 /* Make sure the NIC-based send BD rings are disabled. */
63c3a66f 7777 if (!tg3_flag(tp, 5705_PLUS)) {
2d31ecaf
MC
7778 u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
7779 for (i = 0; i < 16; i++)
7780 tw32_tx_mbox(mbox + i * 8, 0);
7781 }
7782
7783 txrcb = NIC_SRAM_SEND_RCB;
7784 rxrcb = NIC_SRAM_RCV_RET_RCB;
7785
7786 /* Clear status block in ram. */
7787 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7788
7789 /* Set status block DMA address */
7790 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
7791 ((u64) tnapi->status_mapping >> 32));
7792 tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
7793 ((u64) tnapi->status_mapping & 0xffffffff));
7794
f77a6a8e
MC
7795 if (tnapi->tx_ring) {
7796 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7797 (TG3_TX_RING_SIZE <<
7798 BDINFO_FLAGS_MAXLEN_SHIFT),
7799 NIC_SRAM_TX_BUFFER_DESC);
7800 txrcb += TG3_BDINFO_SIZE;
7801 }
7802
7803 if (tnapi->rx_rcb) {
7804 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2
MC
7805 (tp->rx_ret_ring_mask + 1) <<
7806 BDINFO_FLAGS_MAXLEN_SHIFT, 0);
f77a6a8e
MC
7807 rxrcb += TG3_BDINFO_SIZE;
7808 }
7809
7810 stblk = HOSTCC_STATBLCK_RING1;
2d31ecaf 7811
f77a6a8e
MC
7812 for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
7813 u64 mapping = (u64)tnapi->status_mapping;
7814 tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
7815 tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
7816
7817 /* Clear status block in ram. */
7818 memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
7819
19cfaecc
MC
7820 if (tnapi->tx_ring) {
7821 tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
7822 (TG3_TX_RING_SIZE <<
7823 BDINFO_FLAGS_MAXLEN_SHIFT),
7824 NIC_SRAM_TX_BUFFER_DESC);
7825 txrcb += TG3_BDINFO_SIZE;
7826 }
f77a6a8e
MC
7827
7828 tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
7cb32cf2 7829 ((tp->rx_ret_ring_mask + 1) <<
f77a6a8e
MC
7830 BDINFO_FLAGS_MAXLEN_SHIFT), 0);
7831
7832 stblk += 8;
f77a6a8e
MC
7833 rxrcb += TG3_BDINFO_SIZE;
7834 }
2d31ecaf
MC
7835}
7836
eb07a940
MC
7837static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
7838{
7839 u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
7840
63c3a66f
JP
7841 if (!tg3_flag(tp, 5750_PLUS) ||
7842 tg3_flag(tp, 5780_CLASS) ||
eb07a940
MC
7843 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
7844 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
7845 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
7846 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
7847 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
7848 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
7849 else
7850 bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
7851
7852 nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
7853 host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
7854
7855 val = min(nic_rep_thresh, host_rep_thresh);
7856 tw32(RCVBDI_STD_THRESH, val);
7857
63c3a66f 7858 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
7859 tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
7860
63c3a66f 7861 if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
eb07a940
MC
7862 return;
7863
63c3a66f 7864 if (!tg3_flag(tp, 5705_PLUS))
eb07a940
MC
7865 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
7866 else
7867 bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
7868
7869 host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
7870
7871 val = min(bdcache_maxcnt / 2, host_rep_thresh);
7872 tw32(RCVBDI_JUMBO_THRESH, val);
7873
63c3a66f 7874 if (tg3_flag(tp, 57765_PLUS))
eb07a940
MC
7875 tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
7876}
7877
1da177e4 7878/* tp->lock is held. */
8e7a22e3 7879static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
1da177e4
LT
7880{
7881 u32 val, rdmac_mode;
7882 int i, err, limit;
8fea32b9 7883 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
1da177e4
LT
7884
7885 tg3_disable_ints(tp);
7886
7887 tg3_stop_fw(tp);
7888
7889 tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
7890
63c3a66f 7891 if (tg3_flag(tp, INIT_COMPLETE))
e6de8ad1 7892 tg3_abort_hw(tp, 1);
1da177e4 7893
699c0193
MC
7894 /* Enable MAC control of LPI */
7895 if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
7896 tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
7897 TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
7898 TG3_CPMU_EEE_LNKIDL_UART_IDL);
7899
7900 tw32_f(TG3_CPMU_EEE_CTRL,
7901 TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
7902
a386b901
MC
7903 val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
7904 TG3_CPMU_EEEMD_LPI_IN_TX |
7905 TG3_CPMU_EEEMD_LPI_IN_RX |
7906 TG3_CPMU_EEEMD_EEE_ENABLE;
7907
7908 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
7909 val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
7910
63c3a66f 7911 if (tg3_flag(tp, ENABLE_APE))
a386b901
MC
7912 val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
7913
7914 tw32_f(TG3_CPMU_EEE_MODE, val);
7915
7916 tw32_f(TG3_CPMU_EEE_DBTMR1,
7917 TG3_CPMU_DBTMR1_PCIEXIT_2047US |
7918 TG3_CPMU_DBTMR1_LNKIDLE_2047US);
7919
7920 tw32_f(TG3_CPMU_EEE_DBTMR2,
d7f2ab20 7921 TG3_CPMU_DBTMR2_APE_TX_2047US |
a386b901 7922 TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
699c0193
MC
7923 }
7924
603f1173 7925 if (reset_phy)
d4d2c558
MC
7926 tg3_phy_reset(tp);
7927
1da177e4
LT
7928 err = tg3_chip_reset(tp);
7929 if (err)
7930 return err;
7931
7932 tg3_write_sig_legacy(tp, RESET_KIND_INIT);
7933
bcb37f6c 7934 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
d30cdd28
MC
7935 val = tr32(TG3_CPMU_CTRL);
7936 val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
7937 tw32(TG3_CPMU_CTRL, val);
9acb961e
MC
7938
7939 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
7940 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
7941 val |= CPMU_LSPD_10MB_MACCLK_6_25;
7942 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
7943
7944 val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
7945 val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
7946 val |= CPMU_LNK_AWARE_MACCLK_6_25;
7947 tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
7948
7949 val = tr32(TG3_CPMU_HST_ACC);
7950 val &= ~CPMU_HST_ACC_MACCLK_MASK;
7951 val |= CPMU_HST_ACC_MACCLK_6_25;
7952 tw32(TG3_CPMU_HST_ACC, val);
d30cdd28
MC
7953 }
7954
33466d93
MC
7955 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
7956 val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
7957 val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
7958 PCIE_PWR_MGMT_L1_THRESH_4MS;
7959 tw32(PCIE_PWR_MGMT_THRESH, val);
521e6b90
MC
7960
7961 val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
7962 tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
7963
7964 tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
33466d93 7965
f40386c8
MC
7966 val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
7967 tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
255ca311
MC
7968 }
7969
63c3a66f 7970 if (tg3_flag(tp, L1PLLPD_EN)) {
614b0590
MC
7971 u32 grc_mode = tr32(GRC_MODE);
7972
7973 /* Access the lower 1K of PL PCIE block registers. */
7974 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7975 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
7976
7977 val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
7978 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
7979 val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
7980
7981 tw32(GRC_MODE, grc_mode);
7982 }
7983
5093eedc
MC
7984 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
7985 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
7986 u32 grc_mode = tr32(GRC_MODE);
cea46462 7987
5093eedc
MC
7988 /* Access the lower 1K of PL PCIE block registers. */
7989 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
7990 tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
cea46462 7991
5093eedc
MC
7992 val = tr32(TG3_PCIE_TLDLPL_PORT +
7993 TG3_PCIE_PL_LO_PHYCTL5);
7994 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
7995 val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
cea46462 7996
5093eedc
MC
7997 tw32(GRC_MODE, grc_mode);
7998 }
a977dbe8 7999
1ff30a59
MC
8000 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
8001 u32 grc_mode = tr32(GRC_MODE);
8002
8003 /* Access the lower 1K of DL PCIE block registers. */
8004 val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
8005 tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
8006
8007 val = tr32(TG3_PCIE_TLDLPL_PORT +
8008 TG3_PCIE_DL_LO_FTSMAX);
8009 val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
8010 tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
8011 val | TG3_PCIE_DL_LO_FTSMAX_VAL);
8012
8013 tw32(GRC_MODE, grc_mode);
8014 }
8015
a977dbe8
MC
8016 val = tr32(TG3_CPMU_LSPD_10MB_CLK);
8017 val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
8018 val |= CPMU_LSPD_10MB_MACCLK_6_25;
8019 tw32(TG3_CPMU_LSPD_10MB_CLK, val);
cea46462
MC
8020 }
8021
1da177e4
LT
8022 /* This works around an issue with Athlon chipsets on
8023 * B3 tigon3 silicon. This bit has no effect on any
8024 * other revision. But do not set this on PCI Express
795d01c5 8025 * chips and don't even touch the clocks if the CPMU is present.
1da177e4 8026 */
63c3a66f
JP
8027 if (!tg3_flag(tp, CPMU_PRESENT)) {
8028 if (!tg3_flag(tp, PCI_EXPRESS))
795d01c5
MC
8029 tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
8030 tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
8031 }
1da177e4
LT
8032
8033 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
63c3a66f 8034 tg3_flag(tp, PCIX_MODE)) {
1da177e4
LT
8035 val = tr32(TG3PCI_PCISTATE);
8036 val |= PCISTATE_RETRY_SAME_DMA;
8037 tw32(TG3PCI_PCISTATE, val);
8038 }
8039
63c3a66f 8040 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
8041 /* Allow reads and writes to the
8042 * APE register and memory space.
8043 */
8044 val = tr32(TG3PCI_PCISTATE);
8045 val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
8046 PCISTATE_ALLOW_APE_SHMEM_WR |
8047 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
8048 tw32(TG3PCI_PCISTATE, val);
8049 }
8050
1da177e4
LT
8051 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
8052 /* Enable some hw fixes. */
8053 val = tr32(TG3PCI_MSI_DATA);
8054 val |= (1 << 26) | (1 << 28) | (1 << 29);
8055 tw32(TG3PCI_MSI_DATA, val);
8056 }
8057
8058 /* Descriptor ring init may make accesses to the
8059 * NIC SRAM area to setup the TX descriptors, so we
8060 * can only do this after the hardware has been
8061 * successfully reset.
8062 */
32d8c572
MC
8063 err = tg3_init_rings(tp);
8064 if (err)
8065 return err;
1da177e4 8066
63c3a66f 8067 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
8068 val = tr32(TG3PCI_DMA_RW_CTRL) &
8069 ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
1a319025
MC
8070 if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
8071 val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
0aebff48
MC
8072 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
8073 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
8074 val |= DMA_RWCTRL_TAGGED_STAT_WA;
cbf9ca6c
MC
8075 tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
8076 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
8077 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
d30cdd28
MC
8078 /* This value is determined during the probe time DMA
8079 * engine test, tg3_test_dma.
8080 */
8081 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
8082 }
1da177e4
LT
8083
8084 tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
8085 GRC_MODE_4X_NIC_SEND_RINGS |
8086 GRC_MODE_NO_TX_PHDR_CSUM |
8087 GRC_MODE_NO_RX_PHDR_CSUM);
8088 tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
d2d746f8
MC
8089
8090 /* Pseudo-header checksum is done by hardware logic and not
8091 * the offload processers, so make the chip do the pseudo-
8092 * header checksums on receive. For transmit it is more
8093 * convenient to do the pseudo-header checksum in software
8094 * as Linux does that on transmit for us in all cases.
8095 */
8096 tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
1da177e4
LT
8097
8098 tw32(GRC_MODE,
8099 tp->grc_mode |
8100 (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
8101
8102 /* Setup the timer prescalar register. Clock is always 66Mhz. */
8103 val = tr32(GRC_MISC_CFG);
8104 val &= ~0xff;
8105 val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
8106 tw32(GRC_MISC_CFG, val);
8107
8108 /* Initialize MBUF/DESC pool. */
63c3a66f 8109 if (tg3_flag(tp, 5750_PLUS)) {
1da177e4
LT
8110 /* Do nothing. */
8111 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
8112 tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
8113 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
8114 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
8115 else
8116 tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
8117 tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
8118 tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
63c3a66f 8119 } else if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8120 int fw_len;
8121
077f849d 8122 fw_len = tp->fw_len;
1da177e4
LT
8123 fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
8124 tw32(BUFMGR_MB_POOL_ADDR,
8125 NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
8126 tw32(BUFMGR_MB_POOL_SIZE,
8127 NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
8128 }
1da177e4 8129
0f893dc6 8130 if (tp->dev->mtu <= ETH_DATA_LEN) {
1da177e4
LT
8131 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8132 tp->bufmgr_config.mbuf_read_dma_low_water);
8133 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8134 tp->bufmgr_config.mbuf_mac_rx_low_water);
8135 tw32(BUFMGR_MB_HIGH_WATER,
8136 tp->bufmgr_config.mbuf_high_water);
8137 } else {
8138 tw32(BUFMGR_MB_RDMA_LOW_WATER,
8139 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
8140 tw32(BUFMGR_MB_MACRX_LOW_WATER,
8141 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
8142 tw32(BUFMGR_MB_HIGH_WATER,
8143 tp->bufmgr_config.mbuf_high_water_jumbo);
8144 }
8145 tw32(BUFMGR_DMA_LOW_WATER,
8146 tp->bufmgr_config.dma_low_water);
8147 tw32(BUFMGR_DMA_HIGH_WATER,
8148 tp->bufmgr_config.dma_high_water);
8149
d309a46e
MC
8150 val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
8151 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
8152 val |= BUFMGR_MODE_NO_TX_UNDERRUN;
4d958473
MC
8153 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8154 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
8155 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
8156 val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
d309a46e 8157 tw32(BUFMGR_MODE, val);
1da177e4
LT
8158 for (i = 0; i < 2000; i++) {
8159 if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
8160 break;
8161 udelay(10);
8162 }
8163 if (i >= 2000) {
05dbe005 8164 netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
1da177e4
LT
8165 return -ENODEV;
8166 }
8167
eb07a940
MC
8168 if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
8169 tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
b5d3772c 8170
eb07a940 8171 tg3_setup_rxbd_thresholds(tp);
1da177e4
LT
8172
8173 /* Initialize TG3_BDINFO's at:
8174 * RCVDBDI_STD_BD: standard eth size rx ring
8175 * RCVDBDI_JUMBO_BD: jumbo frame rx ring
8176 * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
8177 *
8178 * like so:
8179 * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
8180 * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
8181 * ring attribute flags
8182 * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
8183 *
8184 * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
8185 * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
8186 *
8187 * The size of each ring is fixed in the firmware, but the location is
8188 * configurable.
8189 */
8190 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8191 ((u64) tpr->rx_std_mapping >> 32));
1da177e4 8192 tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8193 ((u64) tpr->rx_std_mapping & 0xffffffff));
63c3a66f 8194 if (!tg3_flag(tp, 5717_PLUS))
87668d35
MC
8195 tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
8196 NIC_SRAM_RX_BUFFER_DESC);
1da177e4 8197
fdb72b38 8198 /* Disable the mini ring */
63c3a66f 8199 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8200 tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
8201 BDINFO_FLAGS_DISABLED);
8202
fdb72b38
MC
8203 /* Program the jumbo buffer descriptor ring control
8204 * blocks on those devices that have them.
8205 */
bb18bb94 8206 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
63c3a66f 8207 (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
1da177e4 8208
63c3a66f 8209 if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
1da177e4 8210 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
21f581a5 8211 ((u64) tpr->rx_jmb_mapping >> 32));
1da177e4 8212 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
21f581a5 8213 ((u64) tpr->rx_jmb_mapping & 0xffffffff));
de9f5230
MC
8214 val = TG3_RX_JMB_RING_SIZE(tp) <<
8215 BDINFO_FLAGS_MAXLEN_SHIFT;
1da177e4 8216 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
de9f5230 8217 val | BDINFO_FLAGS_USE_EXT_RECV);
63c3a66f 8218 if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
a50d0796 8219 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
87668d35
MC
8220 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
8221 NIC_SRAM_RX_JUMBO_BUFFER_DESC);
1da177e4
LT
8222 } else {
8223 tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
8224 BDINFO_FLAGS_DISABLED);
8225 }
8226
63c3a66f 8227 if (tg3_flag(tp, 57765_PLUS)) {
7cb32cf2 8228 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
de9f5230 8229 val = TG3_RX_STD_MAX_SIZE_5700;
7cb32cf2 8230 else
de9f5230 8231 val = TG3_RX_STD_MAX_SIZE_5717;
7cb32cf2
MC
8232 val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
8233 val |= (TG3_RX_STD_DMA_SZ << 2);
8234 } else
04380d40 8235 val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38 8236 } else
de9f5230 8237 val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
fdb72b38
MC
8238
8239 tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
1da177e4 8240
411da640 8241 tpr->rx_std_prod_idx = tp->rx_pending;
66711e66 8242 tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
1da177e4 8243
63c3a66f
JP
8244 tpr->rx_jmb_prod_idx =
8245 tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
66711e66 8246 tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
1da177e4 8247
2d31ecaf
MC
8248 tg3_rings_reset(tp);
8249
1da177e4 8250 /* Initialize MAC address and backoff seed. */
986e0aeb 8251 __tg3_set_mac_addr(tp, 0);
1da177e4
LT
8252
8253 /* MTU + ethernet header + FCS + optional VLAN tag */
f7b493e0
MC
8254 tw32(MAC_RX_MTU_SIZE,
8255 tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
1da177e4
LT
8256
8257 /* The slot time is changed by tg3_setup_phy if we
8258 * run at gigabit with half duplex.
8259 */
f2096f94
MC
8260 val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
8261 (6 << TX_LENGTHS_IPG_SHIFT) |
8262 (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
8263
8264 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8265 val |= tr32(MAC_TX_LENGTHS) &
8266 (TX_LENGTHS_JMB_FRM_LEN_MSK |
8267 TX_LENGTHS_CNT_DWN_VAL_MSK);
8268
8269 tw32(MAC_TX_LENGTHS, val);
1da177e4
LT
8270
8271 /* Receive rules. */
8272 tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
8273 tw32(RCVLPC_CONFIG, 0x0181);
8274
8275 /* Calculate RDMAC_MODE setting early, we need it to determine
8276 * the RCVLPC_STATE_ENABLE mask.
8277 */
8278 rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
8279 RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
8280 RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
8281 RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
8282 RDMAC_MODE_LNGREAD_ENAB);
85e94ced 8283
deabaac8 8284 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
0339e4e3
MC
8285 rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
8286
57e6983c 8287 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0
MC
8288 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
d30cdd28
MC
8290 rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
8291 RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
8292 RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
8293
c5908939
MC
8294 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8295 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8296 if (tg3_flag(tp, TSO_CAPABLE) &&
c13e3713 8297 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
1da177e4
LT
8298 rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
8299 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8300 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8301 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8302 }
8303 }
8304
63c3a66f 8305 if (tg3_flag(tp, PCI_EXPRESS))
85e94ced
MC
8306 rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
8307
63c3a66f
JP
8308 if (tg3_flag(tp, HW_TSO_1) ||
8309 tg3_flag(tp, HW_TSO_2) ||
8310 tg3_flag(tp, HW_TSO_3))
027455ad
MC
8311 rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
8312
108a6c16 8313 if (tg3_flag(tp, 57765_PLUS) ||
e849cdc3 8314 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
027455ad
MC
8315 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
8316 rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
1da177e4 8317
f2096f94
MC
8318 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
8319 rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
8320
41a8a7ee
MC
8321 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
8322 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
8323 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
8324 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f 8325 tg3_flag(tp, 57765_PLUS)) {
41a8a7ee 8326 val = tr32(TG3_RDMA_RSRVCTRL_REG);
d78b59f5
MC
8327 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8328 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
b4495ed8
MC
8329 val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
8330 TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
8331 TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
8332 val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
8333 TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
8334 TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
b75cc0e4 8335 }
41a8a7ee
MC
8336 tw32(TG3_RDMA_RSRVCTRL_REG,
8337 val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
8338 }
8339
d78b59f5
MC
8340 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
8341 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
d309a46e
MC
8342 val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
8343 tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
8344 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
8345 TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
8346 }
8347
1da177e4 8348 /* Receive/send statistics. */
63c3a66f 8349 if (tg3_flag(tp, 5750_PLUS)) {
1661394e
MC
8350 val = tr32(RCVLPC_STATS_ENABLE);
8351 val &= ~RCVLPC_STATSENAB_DACK_FIX;
8352 tw32(RCVLPC_STATS_ENABLE, val);
8353 } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
63c3a66f 8354 tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8355 val = tr32(RCVLPC_STATS_ENABLE);
8356 val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
8357 tw32(RCVLPC_STATS_ENABLE, val);
8358 } else {
8359 tw32(RCVLPC_STATS_ENABLE, 0xffffff);
8360 }
8361 tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
8362 tw32(SNDDATAI_STATSENAB, 0xffffff);
8363 tw32(SNDDATAI_STATSCTRL,
8364 (SNDDATAI_SCTRL_ENABLE |
8365 SNDDATAI_SCTRL_FASTUPD));
8366
8367 /* Setup host coalescing engine. */
8368 tw32(HOSTCC_MODE, 0);
8369 for (i = 0; i < 2000; i++) {
8370 if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
8371 break;
8372 udelay(10);
8373 }
8374
d244c892 8375 __tg3_set_coalesce(tp, &tp->coal);
1da177e4 8376
63c3a66f 8377 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8378 /* Status/statistics block address. See tg3_timer,
8379 * the tg3_periodic_fetch_stats call there, and
8380 * tg3_get_stats to see how this works for 5705/5750 chips.
8381 */
1da177e4
LT
8382 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
8383 ((u64) tp->stats_mapping >> 32));
8384 tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
8385 ((u64) tp->stats_mapping & 0xffffffff));
8386 tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
2d31ecaf 8387
1da177e4 8388 tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
2d31ecaf
MC
8389
8390 /* Clear statistics and status block memory areas */
8391 for (i = NIC_SRAM_STATS_BLK;
8392 i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
8393 i += sizeof(u32)) {
8394 tg3_write_mem(tp, i, 0);
8395 udelay(40);
8396 }
1da177e4
LT
8397 }
8398
8399 tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
8400
8401 tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
8402 tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
63c3a66f 8403 if (!tg3_flag(tp, 5705_PLUS))
1da177e4
LT
8404 tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
8405
f07e9af3
MC
8406 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
8407 tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
c94e3941
MC
8408 /* reset to prevent losing 1st rx packet intermittently */
8409 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8410 udelay(10);
8411 }
8412
63c3a66f 8413 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 8414 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
8415 else
8416 tp->mac_mode = 0;
8417 tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
1da177e4 8418 MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
63c3a66f 8419 if (!tg3_flag(tp, 5705_PLUS) &&
f07e9af3 8420 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
e8f3f6ca
MC
8421 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
8422 tp->mac_mode |= MAC_MODE_LINK_POLARITY;
1da177e4
LT
8423 tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
8424 udelay(40);
8425
314fba34 8426 /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
63c3a66f 8427 * If TG3_FLAG_IS_NIC is zero, we should read the
314fba34
MC
8428 * register to preserve the GPIO settings for LOMs. The GPIOs,
8429 * whether used as inputs or outputs, are set by boot code after
8430 * reset.
8431 */
63c3a66f 8432 if (!tg3_flag(tp, IS_NIC)) {
314fba34
MC
8433 u32 gpio_mask;
8434
9d26e213
MC
8435 gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
8436 GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
8437 GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
3e7d83bc
MC
8438
8439 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
8440 gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
8441 GRC_LCLCTRL_GPIO_OUTPUT3;
8442
af36e6b6
MC
8443 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
8444 gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
8445
aaf84465 8446 tp->grc_local_ctrl &= ~gpio_mask;
314fba34
MC
8447 tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
8448
8449 /* GPIO1 must be driven high for eeprom write protect */
63c3a66f 8450 if (tg3_flag(tp, EEPROM_WRITE_PROT))
9d26e213
MC
8451 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
8452 GRC_LCLCTRL_GPIO_OUTPUT1);
314fba34 8453 }
1da177e4
LT
8454 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8455 udelay(100);
8456
63c3a66f 8457 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
baf8a94a
MC
8458 val = tr32(MSGINT_MODE);
8459 val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
8460 tw32(MSGINT_MODE, val);
8461 }
8462
63c3a66f 8463 if (!tg3_flag(tp, 5705_PLUS)) {
1da177e4
LT
8464 tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
8465 udelay(40);
8466 }
8467
8468 val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
8469 WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
8470 WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
8471 WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
8472 WDMAC_MODE_LNGREAD_ENAB);
8473
c5908939
MC
8474 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
8475 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 8476 if (tg3_flag(tp, TSO_CAPABLE) &&
1da177e4
LT
8477 (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
8478 tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
8479 /* nothing */
8480 } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
63c3a66f 8481 !tg3_flag(tp, IS_5788)) {
1da177e4
LT
8482 val |= WDMAC_MODE_RX_ACCEL;
8483 }
8484 }
8485
d9ab5ad1 8486 /* Enable host coalescing bug fix */
63c3a66f 8487 if (tg3_flag(tp, 5755_PLUS))
f51f3562 8488 val |= WDMAC_MODE_STATUS_TAG_FIX;
d9ab5ad1 8489
788a035e
MC
8490 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
8491 val |= WDMAC_MODE_BURST_ALL_DATA;
8492
1da177e4
LT
8493 tw32_f(WDMAC_MODE, val);
8494 udelay(40);
8495
63c3a66f 8496 if (tg3_flag(tp, PCIX_MODE)) {
9974a356
MC
8497 u16 pcix_cmd;
8498
8499 pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8500 &pcix_cmd);
1da177e4 8501 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
9974a356
MC
8502 pcix_cmd &= ~PCI_X_CMD_MAX_READ;
8503 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8504 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
9974a356
MC
8505 pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
8506 pcix_cmd |= PCI_X_CMD_READ_2K;
1da177e4 8507 }
9974a356
MC
8508 pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
8509 pcix_cmd);
1da177e4
LT
8510 }
8511
8512 tw32_f(RDMAC_MODE, rdmac_mode);
8513 udelay(40);
8514
8515 tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
63c3a66f 8516 if (!tg3_flag(tp, 5705_PLUS))
1da177e4 8517 tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
9936bcf6
MC
8518
8519 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
8520 tw32(SNDDATAC_MODE,
8521 SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
8522 else
8523 tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
8524
1da177e4
LT
8525 tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
8526 tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
7cb32cf2 8527 val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
63c3a66f 8528 if (tg3_flag(tp, LRG_PROD_RING_CAP))
7cb32cf2
MC
8529 val |= RCVDBDI_MODE_LRG_RING_SZ;
8530 tw32(RCVDBDI_MODE, val);
1da177e4 8531 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
63c3a66f
JP
8532 if (tg3_flag(tp, HW_TSO_1) ||
8533 tg3_flag(tp, HW_TSO_2) ||
8534 tg3_flag(tp, HW_TSO_3))
1da177e4 8535 tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
baf8a94a 8536 val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
63c3a66f 8537 if (tg3_flag(tp, ENABLE_TSS))
baf8a94a
MC
8538 val |= SNDBDI_MODE_MULTI_TXQ_EN;
8539 tw32(SNDBDI_MODE, val);
1da177e4
LT
8540 tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
8541
8542 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
8543 err = tg3_load_5701_a0_firmware_fix(tp);
8544 if (err)
8545 return err;
8546 }
8547
63c3a66f 8548 if (tg3_flag(tp, TSO_CAPABLE)) {
1da177e4
LT
8549 err = tg3_load_tso_firmware(tp);
8550 if (err)
8551 return err;
8552 }
1da177e4
LT
8553
8554 tp->tx_mode = TX_MODE_ENABLE;
f2096f94 8555
63c3a66f 8556 if (tg3_flag(tp, 5755_PLUS) ||
b1d05210
MC
8557 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
8558 tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
f2096f94
MC
8559
8560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
8561 val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
8562 tp->tx_mode &= ~val;
8563 tp->tx_mode |= tr32(MAC_TX_MODE) & val;
8564 }
8565
1da177e4
LT
8566 tw32_f(MAC_TX_MODE, tp->tx_mode);
8567 udelay(100);
8568
63c3a66f 8569 if (tg3_flag(tp, ENABLE_RSS)) {
baf8a94a
MC
8570 u32 reg = MAC_RSS_INDIR_TBL_0;
8571 u8 *ent = (u8 *)&val;
8572
8573 /* Setup the indirection table */
8574 for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
8575 int idx = i % sizeof(val);
8576
5efeeea1 8577 ent[idx] = i % (tp->irq_cnt - 1);
baf8a94a
MC
8578 if (idx == sizeof(val) - 1) {
8579 tw32(reg, val);
8580 reg += 4;
8581 }
8582 }
8583
8584 /* Setup the "secret" hash key. */
8585 tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
8586 tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
8587 tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
8588 tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
8589 tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
8590 tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
8591 tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
8592 tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
8593 tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
8594 tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
8595 }
8596
1da177e4 8597 tp->rx_mode = RX_MODE_ENABLE;
63c3a66f 8598 if (tg3_flag(tp, 5755_PLUS))
af36e6b6
MC
8599 tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
8600
63c3a66f 8601 if (tg3_flag(tp, ENABLE_RSS))
baf8a94a
MC
8602 tp->rx_mode |= RX_MODE_RSS_ENABLE |
8603 RX_MODE_RSS_ITBL_HASH_BITS_7 |
8604 RX_MODE_RSS_IPV6_HASH_EN |
8605 RX_MODE_RSS_TCP_IPV6_HASH_EN |
8606 RX_MODE_RSS_IPV4_HASH_EN |
8607 RX_MODE_RSS_TCP_IPV4_HASH_EN;
8608
1da177e4
LT
8609 tw32_f(MAC_RX_MODE, tp->rx_mode);
8610 udelay(10);
8611
1da177e4
LT
8612 tw32(MAC_LED_CTRL, tp->led_ctrl);
8613
8614 tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
f07e9af3 8615 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4
LT
8616 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
8617 udelay(10);
8618 }
8619 tw32_f(MAC_RX_MODE, tp->rx_mode);
8620 udelay(10);
8621
f07e9af3 8622 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
1da177e4 8623 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
f07e9af3 8624 !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
1da177e4
LT
8625 /* Set drive transmission level to 1.2V */
8626 /* only if the signal pre-emphasis bit is not set */
8627 val = tr32(MAC_SERDES_CFG);
8628 val &= 0xfffff000;
8629 val |= 0x880;
8630 tw32(MAC_SERDES_CFG, val);
8631 }
8632 if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
8633 tw32(MAC_SERDES_CFG, 0x616000);
8634 }
8635
8636 /* Prevent chip from dropping frames when flow control
8637 * is enabled.
8638 */
666bc831
MC
8639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8640 val = 1;
8641 else
8642 val = 2;
8643 tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
1da177e4
LT
8644
8645 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
f07e9af3 8646 (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
1da177e4 8647 /* Use hardware link auto-negotiation */
63c3a66f 8648 tg3_flag_set(tp, HW_AUTONEG);
1da177e4
LT
8649 }
8650
f07e9af3 8651 if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
6ff6f81d 8652 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
d4d2c558
MC
8653 u32 tmp;
8654
8655 tmp = tr32(SERDES_RX_CTRL);
8656 tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
8657 tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
8658 tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
8659 tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
8660 }
8661
63c3a66f 8662 if (!tg3_flag(tp, USE_PHYLIB)) {
80096068
MC
8663 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
8664 tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
dd477003
MC
8665 tp->link_config.speed = tp->link_config.orig_speed;
8666 tp->link_config.duplex = tp->link_config.orig_duplex;
8667 tp->link_config.autoneg = tp->link_config.orig_autoneg;
8668 }
1da177e4 8669
dd477003
MC
8670 err = tg3_setup_phy(tp, 0);
8671 if (err)
8672 return err;
1da177e4 8673
f07e9af3
MC
8674 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
8675 !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
dd477003
MC
8676 u32 tmp;
8677
8678 /* Clear CRC stats. */
8679 if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
8680 tg3_writephy(tp, MII_TG3_TEST1,
8681 tmp | MII_TG3_TEST1_CRC_EN);
f08aa1a8 8682 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
dd477003 8683 }
1da177e4
LT
8684 }
8685 }
8686
8687 __tg3_set_rx_mode(tp->dev);
8688
8689 /* Initialize receive rules. */
8690 tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
8691 tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
8692 tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
8693 tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
8694
63c3a66f 8695 if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
1da177e4
LT
8696 limit = 8;
8697 else
8698 limit = 16;
63c3a66f 8699 if (tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
8700 limit -= 4;
8701 switch (limit) {
8702 case 16:
8703 tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
8704 case 15:
8705 tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
8706 case 14:
8707 tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
8708 case 13:
8709 tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
8710 case 12:
8711 tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
8712 case 11:
8713 tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
8714 case 10:
8715 tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
8716 case 9:
8717 tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
8718 case 8:
8719 tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
8720 case 7:
8721 tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
8722 case 6:
8723 tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
8724 case 5:
8725 tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
8726 case 4:
8727 /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
8728 case 3:
8729 /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
8730 case 2:
8731 case 1:
8732
8733 default:
8734 break;
855e1111 8735 }
1da177e4 8736
63c3a66f 8737 if (tg3_flag(tp, ENABLE_APE))
9ce768ea
MC
8738 /* Write our heartbeat update interval to APE. */
8739 tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
8740 APE_HOST_HEARTBEAT_INT_DISABLE);
0d3031d9 8741
1da177e4
LT
8742 tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
8743
1da177e4
LT
8744 return 0;
8745}
8746
8747/* Called at device open time to get the chip ready for
8748 * packet processing. Invoked with tp->lock held.
8749 */
8e7a22e3 8750static int tg3_init_hw(struct tg3 *tp, int reset_phy)
1da177e4 8751{
1da177e4
LT
8752 tg3_switch_clocks(tp);
8753
8754 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
8755
2f751b67 8756 return tg3_reset_hw(tp, reset_phy);
1da177e4
LT
8757}
8758
8759#define TG3_STAT_ADD32(PSTAT, REG) \
8760do { u32 __val = tr32(REG); \
8761 (PSTAT)->low += __val; \
8762 if ((PSTAT)->low < __val) \
8763 (PSTAT)->high += 1; \
8764} while (0)
8765
8766static void tg3_periodic_fetch_stats(struct tg3 *tp)
8767{
8768 struct tg3_hw_stats *sp = tp->hw_stats;
8769
8770 if (!netif_carrier_ok(tp->dev))
8771 return;
8772
8773 TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
8774 TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
8775 TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
8776 TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
8777 TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
8778 TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
8779 TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
8780 TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
8781 TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
8782 TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
8783 TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
8784 TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
8785 TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
8786
8787 TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
8788 TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
8789 TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
8790 TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
8791 TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
8792 TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
8793 TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
8794 TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
8795 TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
8796 TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
8797 TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
8798 TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
8799 TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
8800 TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
463d305b
MC
8801
8802 TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
310050fa
MC
8803 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
8804 tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
8805 tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
4d958473
MC
8806 TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
8807 } else {
8808 u32 val = tr32(HOSTCC_FLOW_ATTN);
8809 val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
8810 if (val) {
8811 tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
8812 sp->rx_discards.low += val;
8813 if (sp->rx_discards.low < val)
8814 sp->rx_discards.high += 1;
8815 }
8816 sp->mbuf_lwm_thresh_hit = sp->rx_discards;
8817 }
463d305b 8818 TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
1da177e4
LT
8819}
8820
0e6cf6a9
MC
8821static void tg3_chk_missed_msi(struct tg3 *tp)
8822{
8823 u32 i;
8824
8825 for (i = 0; i < tp->irq_cnt; i++) {
8826 struct tg3_napi *tnapi = &tp->napi[i];
8827
8828 if (tg3_has_work(tnapi)) {
8829 if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
8830 tnapi->last_tx_cons == tnapi->tx_cons) {
8831 if (tnapi->chk_msi_cnt < 1) {
8832 tnapi->chk_msi_cnt++;
8833 return;
8834 }
8835 tw32_mailbox(tnapi->int_mbox,
8836 tnapi->last_tag << 24);
8837 }
8838 }
8839 tnapi->chk_msi_cnt = 0;
8840 tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
8841 tnapi->last_tx_cons = tnapi->tx_cons;
8842 }
8843}
8844
1da177e4
LT
8845static void tg3_timer(unsigned long __opaque)
8846{
8847 struct tg3 *tp = (struct tg3 *) __opaque;
1da177e4 8848
f475f163
MC
8849 if (tp->irq_sync)
8850 goto restart_timer;
8851
f47c11ee 8852 spin_lock(&tp->lock);
1da177e4 8853
0e6cf6a9
MC
8854 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
8855 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
8856 tg3_chk_missed_msi(tp);
8857
63c3a66f 8858 if (!tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
8859 /* All of this garbage is because when using non-tagged
8860 * IRQ status the mailbox/status_block protocol the chip
8861 * uses with the cpu is race prone.
8862 */
898a56f8 8863 if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
fac9b83e
DM
8864 tw32(GRC_LOCAL_CTRL,
8865 tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
8866 } else {
8867 tw32(HOSTCC_MODE, tp->coalesce_mode |
fd2ce37f 8868 HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
fac9b83e 8869 }
1da177e4 8870
fac9b83e 8871 if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
63c3a66f 8872 tg3_flag_set(tp, RESTART_TIMER);
f47c11ee 8873 spin_unlock(&tp->lock);
fac9b83e
DM
8874 schedule_work(&tp->reset_task);
8875 return;
8876 }
1da177e4
LT
8877 }
8878
1da177e4
LT
8879 /* This part only runs once per second. */
8880 if (!--tp->timer_counter) {
63c3a66f 8881 if (tg3_flag(tp, 5705_PLUS))
fac9b83e
DM
8882 tg3_periodic_fetch_stats(tp);
8883
b0c5943f
MC
8884 if (tp->setlpicnt && !--tp->setlpicnt)
8885 tg3_phy_eee_enable(tp);
52b02d04 8886
63c3a66f 8887 if (tg3_flag(tp, USE_LINKCHG_REG)) {
1da177e4
LT
8888 u32 mac_stat;
8889 int phy_event;
8890
8891 mac_stat = tr32(MAC_STATUS);
8892
8893 phy_event = 0;
f07e9af3 8894 if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
1da177e4
LT
8895 if (mac_stat & MAC_STATUS_MI_INTERRUPT)
8896 phy_event = 1;
8897 } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
8898 phy_event = 1;
8899
8900 if (phy_event)
8901 tg3_setup_phy(tp, 0);
63c3a66f 8902 } else if (tg3_flag(tp, POLL_SERDES)) {
1da177e4
LT
8903 u32 mac_stat = tr32(MAC_STATUS);
8904 int need_setup = 0;
8905
8906 if (netif_carrier_ok(tp->dev) &&
8907 (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
8908 need_setup = 1;
8909 }
be98da6a 8910 if (!netif_carrier_ok(tp->dev) &&
1da177e4
LT
8911 (mac_stat & (MAC_STATUS_PCS_SYNCED |
8912 MAC_STATUS_SIGNAL_DET))) {
8913 need_setup = 1;
8914 }
8915 if (need_setup) {
3d3ebe74
MC
8916 if (!tp->serdes_counter) {
8917 tw32_f(MAC_MODE,
8918 (tp->mac_mode &
8919 ~MAC_MODE_PORT_MODE_MASK));
8920 udelay(40);
8921 tw32_f(MAC_MODE, tp->mac_mode);
8922 udelay(40);
8923 }
1da177e4
LT
8924 tg3_setup_phy(tp, 0);
8925 }
f07e9af3 8926 } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
63c3a66f 8927 tg3_flag(tp, 5780_CLASS)) {
747e8f8b 8928 tg3_serdes_parallel_detect(tp);
57d8b880 8929 }
1da177e4
LT
8930
8931 tp->timer_counter = tp->timer_multiplier;
8932 }
8933
130b8e4d
MC
8934 /* Heartbeat is only sent once every 2 seconds.
8935 *
8936 * The heartbeat is to tell the ASF firmware that the host
8937 * driver is still alive. In the event that the OS crashes,
8938 * ASF needs to reset the hardware to free up the FIFO space
8939 * that may be filled with rx packets destined for the host.
8940 * If the FIFO is full, ASF will no longer function properly.
8941 *
8942 * Unintended resets have been reported on real time kernels
8943 * where the timer doesn't run on time. Netpoll will also have
8944 * same problem.
8945 *
8946 * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
8947 * to check the ring condition when the heartbeat is expiring
8948 * before doing the reset. This will prevent most unintended
8949 * resets.
8950 */
1da177e4 8951 if (!--tp->asf_counter) {
63c3a66f 8952 if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
7c5026aa
MC
8953 tg3_wait_for_event_ack(tp);
8954
bbadf503 8955 tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
130b8e4d 8956 FWCMD_NICDRV_ALIVE3);
bbadf503 8957 tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
c6cdf436
MC
8958 tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
8959 TG3_FW_UPDATE_TIMEOUT_SEC);
4ba526ce
MC
8960
8961 tg3_generate_fw_event(tp);
1da177e4
LT
8962 }
8963 tp->asf_counter = tp->asf_multiplier;
8964 }
8965
f47c11ee 8966 spin_unlock(&tp->lock);
1da177e4 8967
f475f163 8968restart_timer:
1da177e4
LT
8969 tp->timer.expires = jiffies + tp->timer_offset;
8970 add_timer(&tp->timer);
8971}
8972
4f125f42 8973static int tg3_request_irq(struct tg3 *tp, int irq_num)
fcfa0a32 8974{
7d12e780 8975 irq_handler_t fn;
fcfa0a32 8976 unsigned long flags;
4f125f42
MC
8977 char *name;
8978 struct tg3_napi *tnapi = &tp->napi[irq_num];
8979
8980 if (tp->irq_cnt == 1)
8981 name = tp->dev->name;
8982 else {
8983 name = &tnapi->irq_lbl[0];
8984 snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
8985 name[IFNAMSIZ-1] = 0;
8986 }
fcfa0a32 8987
63c3a66f 8988 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
fcfa0a32 8989 fn = tg3_msi;
63c3a66f 8990 if (tg3_flag(tp, 1SHOT_MSI))
fcfa0a32 8991 fn = tg3_msi_1shot;
ab392d2d 8992 flags = 0;
fcfa0a32
MC
8993 } else {
8994 fn = tg3_interrupt;
63c3a66f 8995 if (tg3_flag(tp, TAGGED_STATUS))
fcfa0a32 8996 fn = tg3_interrupt_tagged;
ab392d2d 8997 flags = IRQF_SHARED;
fcfa0a32 8998 }
4f125f42
MC
8999
9000 return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
fcfa0a32
MC
9001}
9002
7938109f
MC
9003static int tg3_test_interrupt(struct tg3 *tp)
9004{
09943a18 9005 struct tg3_napi *tnapi = &tp->napi[0];
7938109f 9006 struct net_device *dev = tp->dev;
b16250e3 9007 int err, i, intr_ok = 0;
f6eb9b1f 9008 u32 val;
7938109f 9009
d4bc3927
MC
9010 if (!netif_running(dev))
9011 return -ENODEV;
9012
7938109f
MC
9013 tg3_disable_ints(tp);
9014
4f125f42 9015 free_irq(tnapi->irq_vec, tnapi);
7938109f 9016
f6eb9b1f
MC
9017 /*
9018 * Turn off MSI one shot mode. Otherwise this test has no
9019 * observable way to know whether the interrupt was delivered.
9020 */
63c3a66f 9021 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9022 val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
9023 tw32(MSGINT_MODE, val);
9024 }
9025
4f125f42 9026 err = request_irq(tnapi->irq_vec, tg3_test_isr,
09943a18 9027 IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
7938109f
MC
9028 if (err)
9029 return err;
9030
898a56f8 9031 tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
7938109f
MC
9032 tg3_enable_ints(tp);
9033
9034 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 9035 tnapi->coal_now);
7938109f
MC
9036
9037 for (i = 0; i < 5; i++) {
b16250e3
MC
9038 u32 int_mbox, misc_host_ctrl;
9039
898a56f8 9040 int_mbox = tr32_mailbox(tnapi->int_mbox);
b16250e3
MC
9041 misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
9042
9043 if ((int_mbox != 0) ||
9044 (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
9045 intr_ok = 1;
7938109f 9046 break;
b16250e3
MC
9047 }
9048
7938109f
MC
9049 msleep(10);
9050 }
9051
9052 tg3_disable_ints(tp);
9053
4f125f42 9054 free_irq(tnapi->irq_vec, tnapi);
6aa20a22 9055
4f125f42 9056 err = tg3_request_irq(tp, 0);
7938109f
MC
9057
9058 if (err)
9059 return err;
9060
f6eb9b1f
MC
9061 if (intr_ok) {
9062 /* Reenable MSI one shot mode. */
63c3a66f 9063 if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f
MC
9064 val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
9065 tw32(MSGINT_MODE, val);
9066 }
7938109f 9067 return 0;
f6eb9b1f 9068 }
7938109f
MC
9069
9070 return -EIO;
9071}
9072
9073/* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
9074 * successfully restored
9075 */
9076static int tg3_test_msi(struct tg3 *tp)
9077{
7938109f
MC
9078 int err;
9079 u16 pci_cmd;
9080
63c3a66f 9081 if (!tg3_flag(tp, USING_MSI))
7938109f
MC
9082 return 0;
9083
9084 /* Turn off SERR reporting in case MSI terminates with Master
9085 * Abort.
9086 */
9087 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
9088 pci_write_config_word(tp->pdev, PCI_COMMAND,
9089 pci_cmd & ~PCI_COMMAND_SERR);
9090
9091 err = tg3_test_interrupt(tp);
9092
9093 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
9094
9095 if (!err)
9096 return 0;
9097
9098 /* other failures */
9099 if (err != -EIO)
9100 return err;
9101
9102 /* MSI test failed, go back to INTx mode */
5129c3a3
MC
9103 netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
9104 "to INTx mode. Please report this failure to the PCI "
9105 "maintainer and include system chipset information\n");
7938109f 9106
4f125f42 9107 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
09943a18 9108
7938109f
MC
9109 pci_disable_msi(tp->pdev);
9110
63c3a66f 9111 tg3_flag_clear(tp, USING_MSI);
dc8bf1b1 9112 tp->napi[0].irq_vec = tp->pdev->irq;
7938109f 9113
4f125f42 9114 err = tg3_request_irq(tp, 0);
7938109f
MC
9115 if (err)
9116 return err;
9117
9118 /* Need to reset the chip because the MSI cycle may have terminated
9119 * with Master Abort.
9120 */
f47c11ee 9121 tg3_full_lock(tp, 1);
7938109f 9122
944d980e 9123 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
8e7a22e3 9124 err = tg3_init_hw(tp, 1);
7938109f 9125
f47c11ee 9126 tg3_full_unlock(tp);
7938109f
MC
9127
9128 if (err)
4f125f42 9129 free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
7938109f
MC
9130
9131 return err;
9132}
9133
9e9fd12d
MC
9134static int tg3_request_firmware(struct tg3 *tp)
9135{
9136 const __be32 *fw_data;
9137
9138 if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
05dbe005
JP
9139 netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
9140 tp->fw_needed);
9e9fd12d
MC
9141 return -ENOENT;
9142 }
9143
9144 fw_data = (void *)tp->fw->data;
9145
9146 /* Firmware blob starts with version numbers, followed by
9147 * start address and _full_ length including BSS sections
9148 * (which must be longer than the actual data, of course
9149 */
9150
9151 tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
9152 if (tp->fw_len < (tp->fw->size - 12)) {
05dbe005
JP
9153 netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
9154 tp->fw_len, tp->fw_needed);
9e9fd12d
MC
9155 release_firmware(tp->fw);
9156 tp->fw = NULL;
9157 return -EINVAL;
9158 }
9159
9160 /* We no longer need firmware; we have it. */
9161 tp->fw_needed = NULL;
9162 return 0;
9163}
9164
679563f4
MC
9165static bool tg3_enable_msix(struct tg3 *tp)
9166{
9167 int i, rc, cpus = num_online_cpus();
9168 struct msix_entry msix_ent[tp->irq_max];
9169
9170 if (cpus == 1)
9171 /* Just fallback to the simpler MSI mode. */
9172 return false;
9173
9174 /*
9175 * We want as many rx rings enabled as there are cpus.
9176 * The first MSIX vector only deals with link interrupts, etc,
9177 * so we add one to the number of vectors we are requesting.
9178 */
9179 tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
9180
9181 for (i = 0; i < tp->irq_max; i++) {
9182 msix_ent[i].entry = i;
9183 msix_ent[i].vector = 0;
9184 }
9185
9186 rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
2430b031
MC
9187 if (rc < 0) {
9188 return false;
9189 } else if (rc != 0) {
679563f4
MC
9190 if (pci_enable_msix(tp->pdev, msix_ent, rc))
9191 return false;
05dbe005
JP
9192 netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
9193 tp->irq_cnt, rc);
679563f4
MC
9194 tp->irq_cnt = rc;
9195 }
9196
9197 for (i = 0; i < tp->irq_max; i++)
9198 tp->napi[i].irq_vec = msix_ent[i].vector;
9199
2ddaad39
BH
9200 netif_set_real_num_tx_queues(tp->dev, 1);
9201 rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
9202 if (netif_set_real_num_rx_queues(tp->dev, rc)) {
9203 pci_disable_msix(tp->pdev);
9204 return false;
9205 }
b92b9040
MC
9206
9207 if (tp->irq_cnt > 1) {
63c3a66f 9208 tg3_flag_set(tp, ENABLE_RSS);
d78b59f5
MC
9209
9210 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
9211 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
63c3a66f 9212 tg3_flag_set(tp, ENABLE_TSS);
b92b9040
MC
9213 netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
9214 }
9215 }
2430b031 9216
679563f4
MC
9217 return true;
9218}
9219
07b0173c
MC
9220static void tg3_ints_init(struct tg3 *tp)
9221{
63c3a66f
JP
9222 if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
9223 !tg3_flag(tp, TAGGED_STATUS)) {
07b0173c
MC
9224 /* All MSI supporting chips should support tagged
9225 * status. Assert that this is the case.
9226 */
5129c3a3
MC
9227 netdev_warn(tp->dev,
9228 "MSI without TAGGED_STATUS? Not using MSI\n");
679563f4 9229 goto defcfg;
07b0173c 9230 }
4f125f42 9231
63c3a66f
JP
9232 if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
9233 tg3_flag_set(tp, USING_MSIX);
9234 else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
9235 tg3_flag_set(tp, USING_MSI);
679563f4 9236
63c3a66f 9237 if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
679563f4 9238 u32 msi_mode = tr32(MSGINT_MODE);
63c3a66f 9239 if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
baf8a94a 9240 msi_mode |= MSGINT_MODE_MULTIVEC_EN;
679563f4
MC
9241 tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
9242 }
9243defcfg:
63c3a66f 9244 if (!tg3_flag(tp, USING_MSIX)) {
679563f4
MC
9245 tp->irq_cnt = 1;
9246 tp->napi[0].irq_vec = tp->pdev->irq;
2ddaad39 9247 netif_set_real_num_tx_queues(tp->dev, 1);
85407885 9248 netif_set_real_num_rx_queues(tp->dev, 1);
679563f4 9249 }
07b0173c
MC
9250}
9251
9252static void tg3_ints_fini(struct tg3 *tp)
9253{
63c3a66f 9254 if (tg3_flag(tp, USING_MSIX))
679563f4 9255 pci_disable_msix(tp->pdev);
63c3a66f 9256 else if (tg3_flag(tp, USING_MSI))
679563f4 9257 pci_disable_msi(tp->pdev);
63c3a66f
JP
9258 tg3_flag_clear(tp, USING_MSI);
9259 tg3_flag_clear(tp, USING_MSIX);
9260 tg3_flag_clear(tp, ENABLE_RSS);
9261 tg3_flag_clear(tp, ENABLE_TSS);
07b0173c
MC
9262}
9263
1da177e4
LT
9264static int tg3_open(struct net_device *dev)
9265{
9266 struct tg3 *tp = netdev_priv(dev);
4f125f42 9267 int i, err;
1da177e4 9268
9e9fd12d
MC
9269 if (tp->fw_needed) {
9270 err = tg3_request_firmware(tp);
9271 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
9272 if (err)
9273 return err;
9274 } else if (err) {
05dbe005 9275 netdev_warn(tp->dev, "TSO capability disabled\n");
63c3a66f
JP
9276 tg3_flag_clear(tp, TSO_CAPABLE);
9277 } else if (!tg3_flag(tp, TSO_CAPABLE)) {
05dbe005 9278 netdev_notice(tp->dev, "TSO capability restored\n");
63c3a66f 9279 tg3_flag_set(tp, TSO_CAPABLE);
9e9fd12d
MC
9280 }
9281 }
9282
c49a1561
MC
9283 netif_carrier_off(tp->dev);
9284
c866b7ea 9285 err = tg3_power_up(tp);
2f751b67 9286 if (err)
bc1c7567 9287 return err;
2f751b67
MC
9288
9289 tg3_full_lock(tp, 0);
bc1c7567 9290
1da177e4 9291 tg3_disable_ints(tp);
63c3a66f 9292 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9293
f47c11ee 9294 tg3_full_unlock(tp);
1da177e4 9295
679563f4
MC
9296 /*
9297 * Setup interrupts first so we know how
9298 * many NAPI resources to allocate
9299 */
9300 tg3_ints_init(tp);
9301
1da177e4
LT
9302 /* The placement of this call is tied
9303 * to the setup and use of Host TX descriptors.
9304 */
9305 err = tg3_alloc_consistent(tp);
9306 if (err)
679563f4 9307 goto err_out1;
88b06bc2 9308
66cfd1bd
MC
9309 tg3_napi_init(tp);
9310
fed97810 9311 tg3_napi_enable(tp);
1da177e4 9312
4f125f42
MC
9313 for (i = 0; i < tp->irq_cnt; i++) {
9314 struct tg3_napi *tnapi = &tp->napi[i];
9315 err = tg3_request_irq(tp, i);
9316 if (err) {
9317 for (i--; i >= 0; i--)
9318 free_irq(tnapi->irq_vec, tnapi);
9319 break;
9320 }
9321 }
1da177e4 9322
07b0173c 9323 if (err)
679563f4 9324 goto err_out2;
bea3348e 9325
f47c11ee 9326 tg3_full_lock(tp, 0);
1da177e4 9327
8e7a22e3 9328 err = tg3_init_hw(tp, 1);
1da177e4 9329 if (err) {
944d980e 9330 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
9331 tg3_free_rings(tp);
9332 } else {
0e6cf6a9
MC
9333 if (tg3_flag(tp, TAGGED_STATUS) &&
9334 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
9335 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
fac9b83e
DM
9336 tp->timer_offset = HZ;
9337 else
9338 tp->timer_offset = HZ / 10;
9339
9340 BUG_ON(tp->timer_offset > HZ);
9341 tp->timer_counter = tp->timer_multiplier =
9342 (HZ / tp->timer_offset);
9343 tp->asf_counter = tp->asf_multiplier =
28fbef78 9344 ((HZ / tp->timer_offset) * 2);
1da177e4
LT
9345
9346 init_timer(&tp->timer);
9347 tp->timer.expires = jiffies + tp->timer_offset;
9348 tp->timer.data = (unsigned long) tp;
9349 tp->timer.function = tg3_timer;
1da177e4
LT
9350 }
9351
f47c11ee 9352 tg3_full_unlock(tp);
1da177e4 9353
07b0173c 9354 if (err)
679563f4 9355 goto err_out3;
1da177e4 9356
63c3a66f 9357 if (tg3_flag(tp, USING_MSI)) {
7938109f 9358 err = tg3_test_msi(tp);
fac9b83e 9359
7938109f 9360 if (err) {
f47c11ee 9361 tg3_full_lock(tp, 0);
944d980e 9362 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
7938109f 9363 tg3_free_rings(tp);
f47c11ee 9364 tg3_full_unlock(tp);
7938109f 9365
679563f4 9366 goto err_out2;
7938109f 9367 }
fcfa0a32 9368
63c3a66f 9369 if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
f6eb9b1f 9370 u32 val = tr32(PCIE_TRANSACTION_CFG);
fcfa0a32 9371
f6eb9b1f
MC
9372 tw32(PCIE_TRANSACTION_CFG,
9373 val | PCIE_TRANS_CFG_1SHOT_MSI);
fcfa0a32 9374 }
7938109f
MC
9375 }
9376
b02fd9e3
MC
9377 tg3_phy_start(tp);
9378
f47c11ee 9379 tg3_full_lock(tp, 0);
1da177e4 9380
7938109f 9381 add_timer(&tp->timer);
63c3a66f 9382 tg3_flag_set(tp, INIT_COMPLETE);
1da177e4
LT
9383 tg3_enable_ints(tp);
9384
f47c11ee 9385 tg3_full_unlock(tp);
1da177e4 9386
fe5f5787 9387 netif_tx_start_all_queues(dev);
1da177e4 9388
06c03c02
MB
9389 /*
9390 * Reset loopback feature if it was turned on while the device was down
9391 * make sure that it's installed properly now.
9392 */
9393 if (dev->features & NETIF_F_LOOPBACK)
9394 tg3_set_loopback(dev, dev->features);
9395
1da177e4 9396 return 0;
07b0173c 9397
679563f4 9398err_out3:
4f125f42
MC
9399 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9400 struct tg3_napi *tnapi = &tp->napi[i];
9401 free_irq(tnapi->irq_vec, tnapi);
9402 }
07b0173c 9403
679563f4 9404err_out2:
fed97810 9405 tg3_napi_disable(tp);
66cfd1bd 9406 tg3_napi_fini(tp);
07b0173c 9407 tg3_free_consistent(tp);
679563f4
MC
9408
9409err_out1:
9410 tg3_ints_fini(tp);
07b0173c 9411 return err;
1da177e4
LT
9412}
9413
511d2224
ED
9414static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
9415 struct rtnl_link_stats64 *);
1da177e4
LT
9416static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
9417
9418static int tg3_close(struct net_device *dev)
9419{
4f125f42 9420 int i;
1da177e4
LT
9421 struct tg3 *tp = netdev_priv(dev);
9422
fed97810 9423 tg3_napi_disable(tp);
28e53bdd 9424 cancel_work_sync(&tp->reset_task);
7faa006f 9425
fe5f5787 9426 netif_tx_stop_all_queues(dev);
1da177e4
LT
9427
9428 del_timer_sync(&tp->timer);
9429
24bb4fb6
MC
9430 tg3_phy_stop(tp);
9431
f47c11ee 9432 tg3_full_lock(tp, 1);
1da177e4
LT
9433
9434 tg3_disable_ints(tp);
9435
944d980e 9436 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4 9437 tg3_free_rings(tp);
63c3a66f 9438 tg3_flag_clear(tp, INIT_COMPLETE);
1da177e4 9439
f47c11ee 9440 tg3_full_unlock(tp);
1da177e4 9441
4f125f42
MC
9442 for (i = tp->irq_cnt - 1; i >= 0; i--) {
9443 struct tg3_napi *tnapi = &tp->napi[i];
9444 free_irq(tnapi->irq_vec, tnapi);
9445 }
07b0173c
MC
9446
9447 tg3_ints_fini(tp);
1da177e4 9448
511d2224
ED
9449 tg3_get_stats64(tp->dev, &tp->net_stats_prev);
9450
1da177e4
LT
9451 memcpy(&tp->estats_prev, tg3_get_estats(tp),
9452 sizeof(tp->estats_prev));
9453
66cfd1bd
MC
9454 tg3_napi_fini(tp);
9455
1da177e4
LT
9456 tg3_free_consistent(tp);
9457
c866b7ea 9458 tg3_power_down(tp);
bc1c7567
MC
9459
9460 netif_carrier_off(tp->dev);
9461
1da177e4
LT
9462 return 0;
9463}
9464
511d2224 9465static inline u64 get_stat64(tg3_stat64_t *val)
816f8b86
SB
9466{
9467 return ((u64)val->high << 32) | ((u64)val->low);
9468}
9469
511d2224 9470static u64 calc_crc_errors(struct tg3 *tp)
1da177e4
LT
9471{
9472 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9473
f07e9af3 9474 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
1da177e4
LT
9475 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
9476 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
1da177e4
LT
9477 u32 val;
9478
f47c11ee 9479 spin_lock_bh(&tp->lock);
569a5df8
MC
9480 if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
9481 tg3_writephy(tp, MII_TG3_TEST1,
9482 val | MII_TG3_TEST1_CRC_EN);
f08aa1a8 9483 tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
1da177e4
LT
9484 } else
9485 val = 0;
f47c11ee 9486 spin_unlock_bh(&tp->lock);
1da177e4
LT
9487
9488 tp->phy_crc_errors += val;
9489
9490 return tp->phy_crc_errors;
9491 }
9492
9493 return get_stat64(&hw_stats->rx_fcs_errors);
9494}
9495
9496#define ESTAT_ADD(member) \
9497 estats->member = old_estats->member + \
511d2224 9498 get_stat64(&hw_stats->member)
1da177e4
LT
9499
9500static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
9501{
9502 struct tg3_ethtool_stats *estats = &tp->estats;
9503 struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
9504 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9505
9506 if (!hw_stats)
9507 return old_estats;
9508
9509 ESTAT_ADD(rx_octets);
9510 ESTAT_ADD(rx_fragments);
9511 ESTAT_ADD(rx_ucast_packets);
9512 ESTAT_ADD(rx_mcast_packets);
9513 ESTAT_ADD(rx_bcast_packets);
9514 ESTAT_ADD(rx_fcs_errors);
9515 ESTAT_ADD(rx_align_errors);
9516 ESTAT_ADD(rx_xon_pause_rcvd);
9517 ESTAT_ADD(rx_xoff_pause_rcvd);
9518 ESTAT_ADD(rx_mac_ctrl_rcvd);
9519 ESTAT_ADD(rx_xoff_entered);
9520 ESTAT_ADD(rx_frame_too_long_errors);
9521 ESTAT_ADD(rx_jabbers);
9522 ESTAT_ADD(rx_undersize_packets);
9523 ESTAT_ADD(rx_in_length_errors);
9524 ESTAT_ADD(rx_out_length_errors);
9525 ESTAT_ADD(rx_64_or_less_octet_packets);
9526 ESTAT_ADD(rx_65_to_127_octet_packets);
9527 ESTAT_ADD(rx_128_to_255_octet_packets);
9528 ESTAT_ADD(rx_256_to_511_octet_packets);
9529 ESTAT_ADD(rx_512_to_1023_octet_packets);
9530 ESTAT_ADD(rx_1024_to_1522_octet_packets);
9531 ESTAT_ADD(rx_1523_to_2047_octet_packets);
9532 ESTAT_ADD(rx_2048_to_4095_octet_packets);
9533 ESTAT_ADD(rx_4096_to_8191_octet_packets);
9534 ESTAT_ADD(rx_8192_to_9022_octet_packets);
9535
9536 ESTAT_ADD(tx_octets);
9537 ESTAT_ADD(tx_collisions);
9538 ESTAT_ADD(tx_xon_sent);
9539 ESTAT_ADD(tx_xoff_sent);
9540 ESTAT_ADD(tx_flow_control);
9541 ESTAT_ADD(tx_mac_errors);
9542 ESTAT_ADD(tx_single_collisions);
9543 ESTAT_ADD(tx_mult_collisions);
9544 ESTAT_ADD(tx_deferred);
9545 ESTAT_ADD(tx_excessive_collisions);
9546 ESTAT_ADD(tx_late_collisions);
9547 ESTAT_ADD(tx_collide_2times);
9548 ESTAT_ADD(tx_collide_3times);
9549 ESTAT_ADD(tx_collide_4times);
9550 ESTAT_ADD(tx_collide_5times);
9551 ESTAT_ADD(tx_collide_6times);
9552 ESTAT_ADD(tx_collide_7times);
9553 ESTAT_ADD(tx_collide_8times);
9554 ESTAT_ADD(tx_collide_9times);
9555 ESTAT_ADD(tx_collide_10times);
9556 ESTAT_ADD(tx_collide_11times);
9557 ESTAT_ADD(tx_collide_12times);
9558 ESTAT_ADD(tx_collide_13times);
9559 ESTAT_ADD(tx_collide_14times);
9560 ESTAT_ADD(tx_collide_15times);
9561 ESTAT_ADD(tx_ucast_packets);
9562 ESTAT_ADD(tx_mcast_packets);
9563 ESTAT_ADD(tx_bcast_packets);
9564 ESTAT_ADD(tx_carrier_sense_errors);
9565 ESTAT_ADD(tx_discards);
9566 ESTAT_ADD(tx_errors);
9567
9568 ESTAT_ADD(dma_writeq_full);
9569 ESTAT_ADD(dma_write_prioq_full);
9570 ESTAT_ADD(rxbds_empty);
9571 ESTAT_ADD(rx_discards);
9572 ESTAT_ADD(rx_errors);
9573 ESTAT_ADD(rx_threshold_hit);
9574
9575 ESTAT_ADD(dma_readq_full);
9576 ESTAT_ADD(dma_read_prioq_full);
9577 ESTAT_ADD(tx_comp_queue_full);
9578
9579 ESTAT_ADD(ring_set_send_prod_index);
9580 ESTAT_ADD(ring_status_update);
9581 ESTAT_ADD(nic_irqs);
9582 ESTAT_ADD(nic_avoided_irqs);
9583 ESTAT_ADD(nic_tx_threshold_hit);
9584
4452d099
MC
9585 ESTAT_ADD(mbuf_lwm_thresh_hit);
9586
1da177e4
LT
9587 return estats;
9588}
9589
511d2224
ED
9590static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
9591 struct rtnl_link_stats64 *stats)
1da177e4
LT
9592{
9593 struct tg3 *tp = netdev_priv(dev);
511d2224 9594 struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
1da177e4
LT
9595 struct tg3_hw_stats *hw_stats = tp->hw_stats;
9596
9597 if (!hw_stats)
9598 return old_stats;
9599
9600 stats->rx_packets = old_stats->rx_packets +
9601 get_stat64(&hw_stats->rx_ucast_packets) +
9602 get_stat64(&hw_stats->rx_mcast_packets) +
9603 get_stat64(&hw_stats->rx_bcast_packets);
6aa20a22 9604
1da177e4
LT
9605 stats->tx_packets = old_stats->tx_packets +
9606 get_stat64(&hw_stats->tx_ucast_packets) +
9607 get_stat64(&hw_stats->tx_mcast_packets) +
9608 get_stat64(&hw_stats->tx_bcast_packets);
9609
9610 stats->rx_bytes = old_stats->rx_bytes +
9611 get_stat64(&hw_stats->rx_octets);
9612 stats->tx_bytes = old_stats->tx_bytes +
9613 get_stat64(&hw_stats->tx_octets);
9614
9615 stats->rx_errors = old_stats->rx_errors +
4f63b877 9616 get_stat64(&hw_stats->rx_errors);
1da177e4
LT
9617 stats->tx_errors = old_stats->tx_errors +
9618 get_stat64(&hw_stats->tx_errors) +
9619 get_stat64(&hw_stats->tx_mac_errors) +
9620 get_stat64(&hw_stats->tx_carrier_sense_errors) +
9621 get_stat64(&hw_stats->tx_discards);
9622
9623 stats->multicast = old_stats->multicast +
9624 get_stat64(&hw_stats->rx_mcast_packets);
9625 stats->collisions = old_stats->collisions +
9626 get_stat64(&hw_stats->tx_collisions);
9627
9628 stats->rx_length_errors = old_stats->rx_length_errors +
9629 get_stat64(&hw_stats->rx_frame_too_long_errors) +
9630 get_stat64(&hw_stats->rx_undersize_packets);
9631
9632 stats->rx_over_errors = old_stats->rx_over_errors +
9633 get_stat64(&hw_stats->rxbds_empty);
9634 stats->rx_frame_errors = old_stats->rx_frame_errors +
9635 get_stat64(&hw_stats->rx_align_errors);
9636 stats->tx_aborted_errors = old_stats->tx_aborted_errors +
9637 get_stat64(&hw_stats->tx_discards);
9638 stats->tx_carrier_errors = old_stats->tx_carrier_errors +
9639 get_stat64(&hw_stats->tx_carrier_sense_errors);
9640
9641 stats->rx_crc_errors = old_stats->rx_crc_errors +
9642 calc_crc_errors(tp);
9643
4f63b877
JL
9644 stats->rx_missed_errors = old_stats->rx_missed_errors +
9645 get_stat64(&hw_stats->rx_discards);
9646
b0057c51
ED
9647 stats->rx_dropped = tp->rx_dropped;
9648
1da177e4
LT
9649 return stats;
9650}
9651
9652static inline u32 calc_crc(unsigned char *buf, int len)
9653{
9654 u32 reg;
9655 u32 tmp;
9656 int j, k;
9657
9658 reg = 0xffffffff;
9659
9660 for (j = 0; j < len; j++) {
9661 reg ^= buf[j];
9662
9663 for (k = 0; k < 8; k++) {
9664 tmp = reg & 0x01;
9665
9666 reg >>= 1;
9667
859a5887 9668 if (tmp)
1da177e4 9669 reg ^= 0xedb88320;
1da177e4
LT
9670 }
9671 }
9672
9673 return ~reg;
9674}
9675
9676static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
9677{
9678 /* accept or reject all multicast frames */
9679 tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
9680 tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
9681 tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
9682 tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
9683}
9684
9685static void __tg3_set_rx_mode(struct net_device *dev)
9686{
9687 struct tg3 *tp = netdev_priv(dev);
9688 u32 rx_mode;
9689
9690 rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
9691 RX_MODE_KEEP_VLAN_TAG);
9692
bf933c80 9693#if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
1da177e4
LT
9694 /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
9695 * flag clear.
9696 */
63c3a66f 9697 if (!tg3_flag(tp, ENABLE_ASF))
1da177e4
LT
9698 rx_mode |= RX_MODE_KEEP_VLAN_TAG;
9699#endif
9700
9701 if (dev->flags & IFF_PROMISC) {
9702 /* Promiscuous mode. */
9703 rx_mode |= RX_MODE_PROMISC;
9704 } else if (dev->flags & IFF_ALLMULTI) {
9705 /* Accept all multicast. */
de6f31eb 9706 tg3_set_multi(tp, 1);
4cd24eaf 9707 } else if (netdev_mc_empty(dev)) {
1da177e4 9708 /* Reject all multicast. */
de6f31eb 9709 tg3_set_multi(tp, 0);
1da177e4
LT
9710 } else {
9711 /* Accept one or more multicast(s). */
22bedad3 9712 struct netdev_hw_addr *ha;
1da177e4
LT
9713 u32 mc_filter[4] = { 0, };
9714 u32 regidx;
9715 u32 bit;
9716 u32 crc;
9717
22bedad3
JP
9718 netdev_for_each_mc_addr(ha, dev) {
9719 crc = calc_crc(ha->addr, ETH_ALEN);
1da177e4
LT
9720 bit = ~crc & 0x7f;
9721 regidx = (bit & 0x60) >> 5;
9722 bit &= 0x1f;
9723 mc_filter[regidx] |= (1 << bit);
9724 }
9725
9726 tw32(MAC_HASH_REG_0, mc_filter[0]);
9727 tw32(MAC_HASH_REG_1, mc_filter[1]);
9728 tw32(MAC_HASH_REG_2, mc_filter[2]);
9729 tw32(MAC_HASH_REG_3, mc_filter[3]);
9730 }
9731
9732 if (rx_mode != tp->rx_mode) {
9733 tp->rx_mode = rx_mode;
9734 tw32_f(MAC_RX_MODE, rx_mode);
9735 udelay(10);
9736 }
9737}
9738
9739static void tg3_set_rx_mode(struct net_device *dev)
9740{
9741 struct tg3 *tp = netdev_priv(dev);
9742
e75f7c90
MC
9743 if (!netif_running(dev))
9744 return;
9745
f47c11ee 9746 tg3_full_lock(tp, 0);
1da177e4 9747 __tg3_set_rx_mode(dev);
f47c11ee 9748 tg3_full_unlock(tp);
1da177e4
LT
9749}
9750
1da177e4
LT
9751static int tg3_get_regs_len(struct net_device *dev)
9752{
97bd8e49 9753 return TG3_REG_BLK_SIZE;
1da177e4
LT
9754}
9755
9756static void tg3_get_regs(struct net_device *dev,
9757 struct ethtool_regs *regs, void *_p)
9758{
1da177e4 9759 struct tg3 *tp = netdev_priv(dev);
1da177e4
LT
9760
9761 regs->version = 0;
9762
97bd8e49 9763 memset(_p, 0, TG3_REG_BLK_SIZE);
1da177e4 9764
80096068 9765 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9766 return;
9767
f47c11ee 9768 tg3_full_lock(tp, 0);
1da177e4 9769
97bd8e49 9770 tg3_dump_legacy_regs(tp, (u32 *)_p);
1da177e4 9771
f47c11ee 9772 tg3_full_unlock(tp);
1da177e4
LT
9773}
9774
9775static int tg3_get_eeprom_len(struct net_device *dev)
9776{
9777 struct tg3 *tp = netdev_priv(dev);
9778
9779 return tp->nvram_size;
9780}
9781
1da177e4
LT
9782static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9783{
9784 struct tg3 *tp = netdev_priv(dev);
9785 int ret;
9786 u8 *pd;
b9fc7dc5 9787 u32 i, offset, len, b_offset, b_count;
a9dc529d 9788 __be32 val;
1da177e4 9789
63c3a66f 9790 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
9791 return -EINVAL;
9792
80096068 9793 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9794 return -EAGAIN;
9795
1da177e4
LT
9796 offset = eeprom->offset;
9797 len = eeprom->len;
9798 eeprom->len = 0;
9799
9800 eeprom->magic = TG3_EEPROM_MAGIC;
9801
9802 if (offset & 3) {
9803 /* adjustments to start on required 4 byte boundary */
9804 b_offset = offset & 3;
9805 b_count = 4 - b_offset;
9806 if (b_count > len) {
9807 /* i.e. offset=1 len=2 */
9808 b_count = len;
9809 }
a9dc529d 9810 ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
1da177e4
LT
9811 if (ret)
9812 return ret;
be98da6a 9813 memcpy(data, ((char *)&val) + b_offset, b_count);
1da177e4
LT
9814 len -= b_count;
9815 offset += b_count;
c6cdf436 9816 eeprom->len += b_count;
1da177e4
LT
9817 }
9818
25985edc 9819 /* read bytes up to the last 4 byte boundary */
1da177e4
LT
9820 pd = &data[eeprom->len];
9821 for (i = 0; i < (len - (len & 3)); i += 4) {
a9dc529d 9822 ret = tg3_nvram_read_be32(tp, offset + i, &val);
1da177e4
LT
9823 if (ret) {
9824 eeprom->len += i;
9825 return ret;
9826 }
1da177e4
LT
9827 memcpy(pd + i, &val, 4);
9828 }
9829 eeprom->len += i;
9830
9831 if (len & 3) {
9832 /* read last bytes not ending on 4 byte boundary */
9833 pd = &data[eeprom->len];
9834 b_count = len & 3;
9835 b_offset = offset + len - b_count;
a9dc529d 9836 ret = tg3_nvram_read_be32(tp, b_offset, &val);
1da177e4
LT
9837 if (ret)
9838 return ret;
b9fc7dc5 9839 memcpy(pd, &val, b_count);
1da177e4
LT
9840 eeprom->len += b_count;
9841 }
9842 return 0;
9843}
9844
6aa20a22 9845static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
1da177e4
LT
9846
9847static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
9848{
9849 struct tg3 *tp = netdev_priv(dev);
9850 int ret;
b9fc7dc5 9851 u32 offset, len, b_offset, odd_len;
1da177e4 9852 u8 *buf;
a9dc529d 9853 __be32 start, end;
1da177e4 9854
80096068 9855 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
bc1c7567
MC
9856 return -EAGAIN;
9857
63c3a66f 9858 if (tg3_flag(tp, NO_NVRAM) ||
df259d8c 9859 eeprom->magic != TG3_EEPROM_MAGIC)
1da177e4
LT
9860 return -EINVAL;
9861
9862 offset = eeprom->offset;
9863 len = eeprom->len;
9864
9865 if ((b_offset = (offset & 3))) {
9866 /* adjustments to start on required 4 byte boundary */
a9dc529d 9867 ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
1da177e4
LT
9868 if (ret)
9869 return ret;
1da177e4
LT
9870 len += b_offset;
9871 offset &= ~3;
1c8594b4
MC
9872 if (len < 4)
9873 len = 4;
1da177e4
LT
9874 }
9875
9876 odd_len = 0;
1c8594b4 9877 if (len & 3) {
1da177e4
LT
9878 /* adjustments to end on required 4 byte boundary */
9879 odd_len = 1;
9880 len = (len + 3) & ~3;
a9dc529d 9881 ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
1da177e4
LT
9882 if (ret)
9883 return ret;
1da177e4
LT
9884 }
9885
9886 buf = data;
9887 if (b_offset || odd_len) {
9888 buf = kmalloc(len, GFP_KERNEL);
ab0049b4 9889 if (!buf)
1da177e4
LT
9890 return -ENOMEM;
9891 if (b_offset)
9892 memcpy(buf, &start, 4);
9893 if (odd_len)
9894 memcpy(buf+len-4, &end, 4);
9895 memcpy(buf + b_offset, data, eeprom->len);
9896 }
9897
9898 ret = tg3_nvram_write_block(tp, offset, len, buf);
9899
9900 if (buf != data)
9901 kfree(buf);
9902
9903 return ret;
9904}
9905
9906static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9907{
b02fd9e3
MC
9908 struct tg3 *tp = netdev_priv(dev);
9909
63c3a66f 9910 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 9911 struct phy_device *phydev;
f07e9af3 9912 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9913 return -EAGAIN;
3f0e3ad7
MC
9914 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9915 return phy_ethtool_gset(phydev, cmd);
b02fd9e3 9916 }
6aa20a22 9917
1da177e4
LT
9918 cmd->supported = (SUPPORTED_Autoneg);
9919
f07e9af3 9920 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
1da177e4
LT
9921 cmd->supported |= (SUPPORTED_1000baseT_Half |
9922 SUPPORTED_1000baseT_Full);
9923
f07e9af3 9924 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
1da177e4
LT
9925 cmd->supported |= (SUPPORTED_100baseT_Half |
9926 SUPPORTED_100baseT_Full |
9927 SUPPORTED_10baseT_Half |
9928 SUPPORTED_10baseT_Full |
3bebab59 9929 SUPPORTED_TP);
ef348144
KK
9930 cmd->port = PORT_TP;
9931 } else {
1da177e4 9932 cmd->supported |= SUPPORTED_FIBRE;
ef348144
KK
9933 cmd->port = PORT_FIBRE;
9934 }
6aa20a22 9935
1da177e4 9936 cmd->advertising = tp->link_config.advertising;
5bb09778
MC
9937 if (tg3_flag(tp, PAUSE_AUTONEG)) {
9938 if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
9939 if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
9940 cmd->advertising |= ADVERTISED_Pause;
9941 } else {
9942 cmd->advertising |= ADVERTISED_Pause |
9943 ADVERTISED_Asym_Pause;
9944 }
9945 } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
9946 cmd->advertising |= ADVERTISED_Asym_Pause;
9947 }
9948 }
1da177e4 9949 if (netif_running(dev)) {
70739497 9950 ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
1da177e4 9951 cmd->duplex = tp->link_config.active_duplex;
64c22182 9952 } else {
70739497 9953 ethtool_cmd_speed_set(cmd, SPEED_INVALID);
64c22182 9954 cmd->duplex = DUPLEX_INVALID;
1da177e4 9955 }
882e9793 9956 cmd->phy_address = tp->phy_addr;
7e5856bd 9957 cmd->transceiver = XCVR_INTERNAL;
1da177e4
LT
9958 cmd->autoneg = tp->link_config.autoneg;
9959 cmd->maxtxpkt = 0;
9960 cmd->maxrxpkt = 0;
9961 return 0;
9962}
6aa20a22 9963
1da177e4
LT
9964static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9965{
9966 struct tg3 *tp = netdev_priv(dev);
25db0338 9967 u32 speed = ethtool_cmd_speed(cmd);
6aa20a22 9968
63c3a66f 9969 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 9970 struct phy_device *phydev;
f07e9af3 9971 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 9972 return -EAGAIN;
3f0e3ad7
MC
9973 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
9974 return phy_ethtool_sset(phydev, cmd);
b02fd9e3
MC
9975 }
9976
7e5856bd
MC
9977 if (cmd->autoneg != AUTONEG_ENABLE &&
9978 cmd->autoneg != AUTONEG_DISABLE)
37ff238d 9979 return -EINVAL;
7e5856bd
MC
9980
9981 if (cmd->autoneg == AUTONEG_DISABLE &&
9982 cmd->duplex != DUPLEX_FULL &&
9983 cmd->duplex != DUPLEX_HALF)
37ff238d 9984 return -EINVAL;
1da177e4 9985
7e5856bd
MC
9986 if (cmd->autoneg == AUTONEG_ENABLE) {
9987 u32 mask = ADVERTISED_Autoneg |
9988 ADVERTISED_Pause |
9989 ADVERTISED_Asym_Pause;
9990
f07e9af3 9991 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
7e5856bd
MC
9992 mask |= ADVERTISED_1000baseT_Half |
9993 ADVERTISED_1000baseT_Full;
9994
f07e9af3 9995 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
7e5856bd
MC
9996 mask |= ADVERTISED_100baseT_Half |
9997 ADVERTISED_100baseT_Full |
9998 ADVERTISED_10baseT_Half |
9999 ADVERTISED_10baseT_Full |
10000 ADVERTISED_TP;
10001 else
10002 mask |= ADVERTISED_FIBRE;
10003
10004 if (cmd->advertising & ~mask)
10005 return -EINVAL;
10006
10007 mask &= (ADVERTISED_1000baseT_Half |
10008 ADVERTISED_1000baseT_Full |
10009 ADVERTISED_100baseT_Half |
10010 ADVERTISED_100baseT_Full |
10011 ADVERTISED_10baseT_Half |
10012 ADVERTISED_10baseT_Full);
10013
10014 cmd->advertising &= mask;
10015 } else {
f07e9af3 10016 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
25db0338 10017 if (speed != SPEED_1000)
7e5856bd
MC
10018 return -EINVAL;
10019
10020 if (cmd->duplex != DUPLEX_FULL)
10021 return -EINVAL;
10022 } else {
25db0338
DD
10023 if (speed != SPEED_100 &&
10024 speed != SPEED_10)
7e5856bd
MC
10025 return -EINVAL;
10026 }
10027 }
10028
f47c11ee 10029 tg3_full_lock(tp, 0);
1da177e4
LT
10030
10031 tp->link_config.autoneg = cmd->autoneg;
10032 if (cmd->autoneg == AUTONEG_ENABLE) {
405d8e5c
AG
10033 tp->link_config.advertising = (cmd->advertising |
10034 ADVERTISED_Autoneg);
1da177e4
LT
10035 tp->link_config.speed = SPEED_INVALID;
10036 tp->link_config.duplex = DUPLEX_INVALID;
10037 } else {
10038 tp->link_config.advertising = 0;
25db0338 10039 tp->link_config.speed = speed;
1da177e4 10040 tp->link_config.duplex = cmd->duplex;
b02fd9e3 10041 }
6aa20a22 10042
24fcad6b
MC
10043 tp->link_config.orig_speed = tp->link_config.speed;
10044 tp->link_config.orig_duplex = tp->link_config.duplex;
10045 tp->link_config.orig_autoneg = tp->link_config.autoneg;
10046
1da177e4
LT
10047 if (netif_running(dev))
10048 tg3_setup_phy(tp, 1);
10049
f47c11ee 10050 tg3_full_unlock(tp);
6aa20a22 10051
1da177e4
LT
10052 return 0;
10053}
6aa20a22 10054
1da177e4
LT
10055static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
10056{
10057 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10058
1da177e4
LT
10059 strcpy(info->driver, DRV_MODULE_NAME);
10060 strcpy(info->version, DRV_MODULE_VERSION);
c4e6575c 10061 strcpy(info->fw_version, tp->fw_ver);
1da177e4
LT
10062 strcpy(info->bus_info, pci_name(tp->pdev));
10063}
6aa20a22 10064
1da177e4
LT
10065static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10066{
10067 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10068
63c3a66f 10069 if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
a85feb8c
GZ
10070 wol->supported = WAKE_MAGIC;
10071 else
10072 wol->supported = 0;
1da177e4 10073 wol->wolopts = 0;
63c3a66f 10074 if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
1da177e4
LT
10075 wol->wolopts = WAKE_MAGIC;
10076 memset(&wol->sopass, 0, sizeof(wol->sopass));
10077}
6aa20a22 10078
1da177e4
LT
10079static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
10080{
10081 struct tg3 *tp = netdev_priv(dev);
12dac075 10082 struct device *dp = &tp->pdev->dev;
6aa20a22 10083
1da177e4
LT
10084 if (wol->wolopts & ~WAKE_MAGIC)
10085 return -EINVAL;
10086 if ((wol->wolopts & WAKE_MAGIC) &&
63c3a66f 10087 !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
1da177e4 10088 return -EINVAL;
6aa20a22 10089
f2dc0d18
RW
10090 device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
10091
f47c11ee 10092 spin_lock_bh(&tp->lock);
f2dc0d18 10093 if (device_may_wakeup(dp))
63c3a66f 10094 tg3_flag_set(tp, WOL_ENABLE);
f2dc0d18 10095 else
63c3a66f 10096 tg3_flag_clear(tp, WOL_ENABLE);
f47c11ee 10097 spin_unlock_bh(&tp->lock);
6aa20a22 10098
1da177e4
LT
10099 return 0;
10100}
6aa20a22 10101
1da177e4
LT
10102static u32 tg3_get_msglevel(struct net_device *dev)
10103{
10104 struct tg3 *tp = netdev_priv(dev);
10105 return tp->msg_enable;
10106}
6aa20a22 10107
1da177e4
LT
10108static void tg3_set_msglevel(struct net_device *dev, u32 value)
10109{
10110 struct tg3 *tp = netdev_priv(dev);
10111 tp->msg_enable = value;
10112}
6aa20a22 10113
1da177e4
LT
10114static int tg3_nway_reset(struct net_device *dev)
10115{
10116 struct tg3 *tp = netdev_priv(dev);
1da177e4 10117 int r;
6aa20a22 10118
1da177e4
LT
10119 if (!netif_running(dev))
10120 return -EAGAIN;
10121
f07e9af3 10122 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
c94e3941
MC
10123 return -EINVAL;
10124
63c3a66f 10125 if (tg3_flag(tp, USE_PHYLIB)) {
f07e9af3 10126 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 10127 return -EAGAIN;
3f0e3ad7 10128 r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
b02fd9e3
MC
10129 } else {
10130 u32 bmcr;
10131
10132 spin_lock_bh(&tp->lock);
10133 r = -EINVAL;
10134 tg3_readphy(tp, MII_BMCR, &bmcr);
10135 if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
10136 ((bmcr & BMCR_ANENABLE) ||
f07e9af3 10137 (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
b02fd9e3
MC
10138 tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
10139 BMCR_ANENABLE);
10140 r = 0;
10141 }
10142 spin_unlock_bh(&tp->lock);
1da177e4 10143 }
6aa20a22 10144
1da177e4
LT
10145 return r;
10146}
6aa20a22 10147
1da177e4
LT
10148static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10149{
10150 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10151
2c49a44d 10152 ering->rx_max_pending = tp->rx_std_ring_mask;
1da177e4 10153 ering->rx_mini_max_pending = 0;
63c3a66f 10154 if (tg3_flag(tp, JUMBO_RING_ENABLE))
2c49a44d 10155 ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
4f81c32b
MC
10156 else
10157 ering->rx_jumbo_max_pending = 0;
10158
10159 ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
1da177e4
LT
10160
10161 ering->rx_pending = tp->rx_pending;
10162 ering->rx_mini_pending = 0;
63c3a66f 10163 if (tg3_flag(tp, JUMBO_RING_ENABLE))
4f81c32b
MC
10164 ering->rx_jumbo_pending = tp->rx_jumbo_pending;
10165 else
10166 ering->rx_jumbo_pending = 0;
10167
f3f3f27e 10168 ering->tx_pending = tp->napi[0].tx_pending;
1da177e4 10169}
6aa20a22 10170
1da177e4
LT
10171static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
10172{
10173 struct tg3 *tp = netdev_priv(dev);
646c9edd 10174 int i, irq_sync = 0, err = 0;
6aa20a22 10175
2c49a44d
MC
10176 if ((ering->rx_pending > tp->rx_std_ring_mask) ||
10177 (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
bc3a9254
MC
10178 (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
10179 (ering->tx_pending <= MAX_SKB_FRAGS) ||
63c3a66f 10180 (tg3_flag(tp, TSO_BUG) &&
bc3a9254 10181 (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
1da177e4 10182 return -EINVAL;
6aa20a22 10183
bbe832c0 10184 if (netif_running(dev)) {
b02fd9e3 10185 tg3_phy_stop(tp);
1da177e4 10186 tg3_netif_stop(tp);
bbe832c0
MC
10187 irq_sync = 1;
10188 }
1da177e4 10189
bbe832c0 10190 tg3_full_lock(tp, irq_sync);
6aa20a22 10191
1da177e4
LT
10192 tp->rx_pending = ering->rx_pending;
10193
63c3a66f 10194 if (tg3_flag(tp, MAX_RXPEND_64) &&
1da177e4
LT
10195 tp->rx_pending > 63)
10196 tp->rx_pending = 63;
10197 tp->rx_jumbo_pending = ering->rx_jumbo_pending;
646c9edd 10198
6fd45cb8 10199 for (i = 0; i < tp->irq_max; i++)
646c9edd 10200 tp->napi[i].tx_pending = ering->tx_pending;
1da177e4
LT
10201
10202 if (netif_running(dev)) {
944d980e 10203 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
b9ec6c1b
MC
10204 err = tg3_restart_hw(tp, 1);
10205 if (!err)
10206 tg3_netif_start(tp);
1da177e4
LT
10207 }
10208
f47c11ee 10209 tg3_full_unlock(tp);
6aa20a22 10210
b02fd9e3
MC
10211 if (irq_sync && !err)
10212 tg3_phy_start(tp);
10213
b9ec6c1b 10214 return err;
1da177e4 10215}
6aa20a22 10216
1da177e4
LT
10217static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10218{
10219 struct tg3 *tp = netdev_priv(dev);
6aa20a22 10220
63c3a66f 10221 epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
8d018621 10222
e18ce346 10223 if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
8d018621
MC
10224 epause->rx_pause = 1;
10225 else
10226 epause->rx_pause = 0;
10227
e18ce346 10228 if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
8d018621
MC
10229 epause->tx_pause = 1;
10230 else
10231 epause->tx_pause = 0;
1da177e4 10232}
6aa20a22 10233
1da177e4
LT
10234static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
10235{
10236 struct tg3 *tp = netdev_priv(dev);
b02fd9e3 10237 int err = 0;
6aa20a22 10238
63c3a66f 10239 if (tg3_flag(tp, USE_PHYLIB)) {
2712168f
MC
10240 u32 newadv;
10241 struct phy_device *phydev;
1da177e4 10242
2712168f 10243 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
f47c11ee 10244
2712168f
MC
10245 if (!(phydev->supported & SUPPORTED_Pause) ||
10246 (!(phydev->supported & SUPPORTED_Asym_Pause) &&
2259dca3 10247 (epause->rx_pause != epause->tx_pause)))
2712168f 10248 return -EINVAL;
1da177e4 10249
2712168f
MC
10250 tp->link_config.flowctrl = 0;
10251 if (epause->rx_pause) {
10252 tp->link_config.flowctrl |= FLOW_CTRL_RX;
10253
10254 if (epause->tx_pause) {
10255 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10256 newadv = ADVERTISED_Pause;
b02fd9e3 10257 } else
2712168f
MC
10258 newadv = ADVERTISED_Pause |
10259 ADVERTISED_Asym_Pause;
10260 } else if (epause->tx_pause) {
10261 tp->link_config.flowctrl |= FLOW_CTRL_TX;
10262 newadv = ADVERTISED_Asym_Pause;
10263 } else
10264 newadv = 0;
10265
10266 if (epause->autoneg)
63c3a66f 10267 tg3_flag_set(tp, PAUSE_AUTONEG);
2712168f 10268 else
63c3a66f 10269 tg3_flag_clear(tp, PAUSE_AUTONEG);
2712168f 10270
f07e9af3 10271 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
2712168f
MC
10272 u32 oldadv = phydev->advertising &
10273 (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
10274 if (oldadv != newadv) {
10275 phydev->advertising &=
10276 ~(ADVERTISED_Pause |
10277 ADVERTISED_Asym_Pause);
10278 phydev->advertising |= newadv;
10279 if (phydev->autoneg) {
10280 /*
10281 * Always renegotiate the link to
10282 * inform our link partner of our
10283 * flow control settings, even if the
10284 * flow control is forced. Let
10285 * tg3_adjust_link() do the final
10286 * flow control setup.
10287 */
10288 return phy_start_aneg(phydev);
b02fd9e3 10289 }
b02fd9e3 10290 }
b02fd9e3 10291
2712168f 10292 if (!epause->autoneg)
b02fd9e3 10293 tg3_setup_flow_control(tp, 0, 0);
2712168f
MC
10294 } else {
10295 tp->link_config.orig_advertising &=
10296 ~(ADVERTISED_Pause |
10297 ADVERTISED_Asym_Pause);
10298 tp->link_config.orig_advertising |= newadv;
b02fd9e3
MC
10299 }
10300 } else {
10301 int irq_sync = 0;
10302
10303 if (netif_running(dev)) {
10304 tg3_netif_stop(tp);
10305 irq_sync = 1;
10306 }
10307
10308 tg3_full_lock(tp, irq_sync);
10309
10310 if (epause->autoneg)
63c3a66f 10311 tg3_flag_set(tp, PAUSE_AUTONEG);
b02fd9e3 10312 else
63c3a66f 10313 tg3_flag_clear(tp, PAUSE_AUTONEG);
b02fd9e3 10314 if (epause->rx_pause)
e18ce346 10315 tp->link_config.flowctrl |= FLOW_CTRL_RX;
b02fd9e3 10316 else
e18ce346 10317 tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
b02fd9e3 10318 if (epause->tx_pause)
e18ce346 10319 tp->link_config.flowctrl |= FLOW_CTRL_TX;
b02fd9e3 10320 else
e18ce346 10321 tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
b02fd9e3
MC
10322
10323 if (netif_running(dev)) {
10324 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
10325 err = tg3_restart_hw(tp, 1);
10326 if (!err)
10327 tg3_netif_start(tp);
10328 }
10329
10330 tg3_full_unlock(tp);
10331 }
6aa20a22 10332
b9ec6c1b 10333 return err;
1da177e4 10334}
6aa20a22 10335
de6f31eb 10336static int tg3_get_sset_count(struct net_device *dev, int sset)
1da177e4 10337{
b9f2c044
JG
10338 switch (sset) {
10339 case ETH_SS_TEST:
10340 return TG3_NUM_TEST;
10341 case ETH_SS_STATS:
10342 return TG3_NUM_STATS;
10343 default:
10344 return -EOPNOTSUPP;
10345 }
4cafd3f5
MC
10346}
10347
de6f31eb 10348static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
1da177e4
LT
10349{
10350 switch (stringset) {
10351 case ETH_SS_STATS:
10352 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
10353 break;
4cafd3f5
MC
10354 case ETH_SS_TEST:
10355 memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
10356 break;
1da177e4
LT
10357 default:
10358 WARN_ON(1); /* we need a WARN() */
10359 break;
10360 }
10361}
10362
81b8709c 10363static int tg3_set_phys_id(struct net_device *dev,
10364 enum ethtool_phys_id_state state)
4009a93d
MC
10365{
10366 struct tg3 *tp = netdev_priv(dev);
4009a93d
MC
10367
10368 if (!netif_running(tp->dev))
10369 return -EAGAIN;
10370
81b8709c 10371 switch (state) {
10372 case ETHTOOL_ID_ACTIVE:
fce55922 10373 return 1; /* cycle on/off once per second */
4009a93d 10374
81b8709c 10375 case ETHTOOL_ID_ON:
10376 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10377 LED_CTRL_1000MBPS_ON |
10378 LED_CTRL_100MBPS_ON |
10379 LED_CTRL_10MBPS_ON |
10380 LED_CTRL_TRAFFIC_OVERRIDE |
10381 LED_CTRL_TRAFFIC_BLINK |
10382 LED_CTRL_TRAFFIC_LED);
10383 break;
6aa20a22 10384
81b8709c 10385 case ETHTOOL_ID_OFF:
10386 tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
10387 LED_CTRL_TRAFFIC_OVERRIDE);
10388 break;
4009a93d 10389
81b8709c 10390 case ETHTOOL_ID_INACTIVE:
10391 tw32(MAC_LED_CTRL, tp->led_ctrl);
10392 break;
4009a93d 10393 }
81b8709c 10394
4009a93d
MC
10395 return 0;
10396}
10397
de6f31eb 10398static void tg3_get_ethtool_stats(struct net_device *dev,
1da177e4
LT
10399 struct ethtool_stats *estats, u64 *tmp_stats)
10400{
10401 struct tg3 *tp = netdev_priv(dev);
10402 memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
10403}
10404
c3e94500
MC
10405static __be32 * tg3_vpd_readblock(struct tg3 *tp)
10406{
10407 int i;
10408 __be32 *buf;
10409 u32 offset = 0, len = 0;
10410 u32 magic, val;
10411
63c3a66f 10412 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
c3e94500
MC
10413 return NULL;
10414
10415 if (magic == TG3_EEPROM_MAGIC) {
10416 for (offset = TG3_NVM_DIR_START;
10417 offset < TG3_NVM_DIR_END;
10418 offset += TG3_NVM_DIRENT_SIZE) {
10419 if (tg3_nvram_read(tp, offset, &val))
10420 return NULL;
10421
10422 if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
10423 TG3_NVM_DIRTYPE_EXTVPD)
10424 break;
10425 }
10426
10427 if (offset != TG3_NVM_DIR_END) {
10428 len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
10429 if (tg3_nvram_read(tp, offset + 4, &offset))
10430 return NULL;
10431
10432 offset = tg3_nvram_logical_addr(tp, offset);
10433 }
10434 }
10435
10436 if (!offset || !len) {
10437 offset = TG3_NVM_VPD_OFF;
10438 len = TG3_NVM_VPD_LEN;
10439 }
10440
10441 buf = kmalloc(len, GFP_KERNEL);
10442 if (buf == NULL)
10443 return NULL;
10444
10445 if (magic == TG3_EEPROM_MAGIC) {
10446 for (i = 0; i < len; i += 4) {
10447 /* The data is in little-endian format in NVRAM.
10448 * Use the big-endian read routines to preserve
10449 * the byte order as it exists in NVRAM.
10450 */
10451 if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
10452 goto error;
10453 }
10454 } else {
10455 u8 *ptr;
10456 ssize_t cnt;
10457 unsigned int pos = 0;
10458
10459 ptr = (u8 *)&buf[0];
10460 for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
10461 cnt = pci_read_vpd(tp->pdev, pos,
10462 len - pos, ptr);
10463 if (cnt == -ETIMEDOUT || cnt == -EINTR)
10464 cnt = 0;
10465 else if (cnt < 0)
10466 goto error;
10467 }
10468 if (pos != len)
10469 goto error;
10470 }
10471
10472 return buf;
10473
10474error:
10475 kfree(buf);
10476 return NULL;
10477}
10478
566f86ad 10479#define NVRAM_TEST_SIZE 0x100
a5767dec
MC
10480#define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
10481#define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
10482#define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
727a6d9f
MC
10483#define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
10484#define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
10485#define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
b16250e3
MC
10486#define NVRAM_SELFBOOT_HW_SIZE 0x20
10487#define NVRAM_SELFBOOT_DATA_SIZE 0x1c
566f86ad
MC
10488
10489static int tg3_test_nvram(struct tg3 *tp)
10490{
b9fc7dc5 10491 u32 csum, magic;
a9dc529d 10492 __be32 *buf;
ab0049b4 10493 int i, j, k, err = 0, size;
566f86ad 10494
63c3a66f 10495 if (tg3_flag(tp, NO_NVRAM))
df259d8c
MC
10496 return 0;
10497
e4f34110 10498 if (tg3_nvram_read(tp, 0, &magic) != 0)
1b27777a
MC
10499 return -EIO;
10500
1b27777a
MC
10501 if (magic == TG3_EEPROM_MAGIC)
10502 size = NVRAM_TEST_SIZE;
b16250e3 10503 else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
a5767dec
MC
10504 if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
10505 TG3_EEPROM_SB_FORMAT_1) {
10506 switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
10507 case TG3_EEPROM_SB_REVISION_0:
10508 size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
10509 break;
10510 case TG3_EEPROM_SB_REVISION_2:
10511 size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
10512 break;
10513 case TG3_EEPROM_SB_REVISION_3:
10514 size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
10515 break;
727a6d9f
MC
10516 case TG3_EEPROM_SB_REVISION_4:
10517 size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
10518 break;
10519 case TG3_EEPROM_SB_REVISION_5:
10520 size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
10521 break;
10522 case TG3_EEPROM_SB_REVISION_6:
10523 size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
10524 break;
a5767dec 10525 default:
727a6d9f 10526 return -EIO;
a5767dec
MC
10527 }
10528 } else
1b27777a 10529 return 0;
b16250e3
MC
10530 } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
10531 size = NVRAM_SELFBOOT_HW_SIZE;
10532 else
1b27777a
MC
10533 return -EIO;
10534
10535 buf = kmalloc(size, GFP_KERNEL);
566f86ad
MC
10536 if (buf == NULL)
10537 return -ENOMEM;
10538
1b27777a
MC
10539 err = -EIO;
10540 for (i = 0, j = 0; i < size; i += 4, j++) {
a9dc529d
MC
10541 err = tg3_nvram_read_be32(tp, i, &buf[j]);
10542 if (err)
566f86ad 10543 break;
566f86ad 10544 }
1b27777a 10545 if (i < size)
566f86ad
MC
10546 goto out;
10547
1b27777a 10548 /* Selfboot format */
a9dc529d 10549 magic = be32_to_cpu(buf[0]);
b9fc7dc5 10550 if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
b16250e3 10551 TG3_EEPROM_MAGIC_FW) {
1b27777a
MC
10552 u8 *buf8 = (u8 *) buf, csum8 = 0;
10553
b9fc7dc5 10554 if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
a5767dec
MC
10555 TG3_EEPROM_SB_REVISION_2) {
10556 /* For rev 2, the csum doesn't include the MBA. */
10557 for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
10558 csum8 += buf8[i];
10559 for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
10560 csum8 += buf8[i];
10561 } else {
10562 for (i = 0; i < size; i++)
10563 csum8 += buf8[i];
10564 }
1b27777a 10565
ad96b485
AB
10566 if (csum8 == 0) {
10567 err = 0;
10568 goto out;
10569 }
10570
10571 err = -EIO;
10572 goto out;
1b27777a 10573 }
566f86ad 10574
b9fc7dc5 10575 if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
b16250e3
MC
10576 TG3_EEPROM_MAGIC_HW) {
10577 u8 data[NVRAM_SELFBOOT_DATA_SIZE];
a9dc529d 10578 u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
b16250e3 10579 u8 *buf8 = (u8 *) buf;
b16250e3
MC
10580
10581 /* Separate the parity bits and the data bytes. */
10582 for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
10583 if ((i == 0) || (i == 8)) {
10584 int l;
10585 u8 msk;
10586
10587 for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
10588 parity[k++] = buf8[i] & msk;
10589 i++;
859a5887 10590 } else if (i == 16) {
b16250e3
MC
10591 int l;
10592 u8 msk;
10593
10594 for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
10595 parity[k++] = buf8[i] & msk;
10596 i++;
10597
10598 for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
10599 parity[k++] = buf8[i] & msk;
10600 i++;
10601 }
10602 data[j++] = buf8[i];
10603 }
10604
10605 err = -EIO;
10606 for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
10607 u8 hw8 = hweight8(data[i]);
10608
10609 if ((hw8 & 0x1) && parity[i])
10610 goto out;
10611 else if (!(hw8 & 0x1) && !parity[i])
10612 goto out;
10613 }
10614 err = 0;
10615 goto out;
10616 }
10617
01c3a392
MC
10618 err = -EIO;
10619
566f86ad
MC
10620 /* Bootstrap checksum at offset 0x10 */
10621 csum = calc_crc((unsigned char *) buf, 0x10);
01c3a392 10622 if (csum != le32_to_cpu(buf[0x10/4]))
566f86ad
MC
10623 goto out;
10624
10625 /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
10626 csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
01c3a392 10627 if (csum != le32_to_cpu(buf[0xfc/4]))
a9dc529d 10628 goto out;
566f86ad 10629
c3e94500
MC
10630 kfree(buf);
10631
10632 buf = tg3_vpd_readblock(tp);
10633 if (!buf)
10634 return -ENOMEM;
d4894f3e
MC
10635
10636 i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
10637 PCI_VPD_LRDT_RO_DATA);
10638 if (i > 0) {
10639 j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
10640 if (j < 0)
10641 goto out;
10642
10643 if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
10644 goto out;
10645
10646 i += PCI_VPD_LRDT_TAG_SIZE;
10647 j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
10648 PCI_VPD_RO_KEYWORD_CHKSUM);
10649 if (j > 0) {
10650 u8 csum8 = 0;
10651
10652 j += PCI_VPD_INFO_FLD_HDR_SIZE;
10653
10654 for (i = 0; i <= j; i++)
10655 csum8 += ((u8 *)buf)[i];
10656
10657 if (csum8)
10658 goto out;
10659 }
10660 }
10661
566f86ad
MC
10662 err = 0;
10663
10664out:
10665 kfree(buf);
10666 return err;
10667}
10668
ca43007a
MC
10669#define TG3_SERDES_TIMEOUT_SEC 2
10670#define TG3_COPPER_TIMEOUT_SEC 6
10671
10672static int tg3_test_link(struct tg3 *tp)
10673{
10674 int i, max;
10675
10676 if (!netif_running(tp->dev))
10677 return -ENODEV;
10678
f07e9af3 10679 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
ca43007a
MC
10680 max = TG3_SERDES_TIMEOUT_SEC;
10681 else
10682 max = TG3_COPPER_TIMEOUT_SEC;
10683
10684 for (i = 0; i < max; i++) {
10685 if (netif_carrier_ok(tp->dev))
10686 return 0;
10687
10688 if (msleep_interruptible(1000))
10689 break;
10690 }
10691
10692 return -EIO;
10693}
10694
a71116d1 10695/* Only test the commonly used registers */
30ca3e37 10696static int tg3_test_registers(struct tg3 *tp)
a71116d1 10697{
b16250e3 10698 int i, is_5705, is_5750;
a71116d1
MC
10699 u32 offset, read_mask, write_mask, val, save_val, read_val;
10700 static struct {
10701 u16 offset;
10702 u16 flags;
10703#define TG3_FL_5705 0x1
10704#define TG3_FL_NOT_5705 0x2
10705#define TG3_FL_NOT_5788 0x4
b16250e3 10706#define TG3_FL_NOT_5750 0x8
a71116d1
MC
10707 u32 read_mask;
10708 u32 write_mask;
10709 } reg_tbl[] = {
10710 /* MAC Control Registers */
10711 { MAC_MODE, TG3_FL_NOT_5705,
10712 0x00000000, 0x00ef6f8c },
10713 { MAC_MODE, TG3_FL_5705,
10714 0x00000000, 0x01ef6b8c },
10715 { MAC_STATUS, TG3_FL_NOT_5705,
10716 0x03800107, 0x00000000 },
10717 { MAC_STATUS, TG3_FL_5705,
10718 0x03800100, 0x00000000 },
10719 { MAC_ADDR_0_HIGH, 0x0000,
10720 0x00000000, 0x0000ffff },
10721 { MAC_ADDR_0_LOW, 0x0000,
c6cdf436 10722 0x00000000, 0xffffffff },
a71116d1
MC
10723 { MAC_RX_MTU_SIZE, 0x0000,
10724 0x00000000, 0x0000ffff },
10725 { MAC_TX_MODE, 0x0000,
10726 0x00000000, 0x00000070 },
10727 { MAC_TX_LENGTHS, 0x0000,
10728 0x00000000, 0x00003fff },
10729 { MAC_RX_MODE, TG3_FL_NOT_5705,
10730 0x00000000, 0x000007fc },
10731 { MAC_RX_MODE, TG3_FL_5705,
10732 0x00000000, 0x000007dc },
10733 { MAC_HASH_REG_0, 0x0000,
10734 0x00000000, 0xffffffff },
10735 { MAC_HASH_REG_1, 0x0000,
10736 0x00000000, 0xffffffff },
10737 { MAC_HASH_REG_2, 0x0000,
10738 0x00000000, 0xffffffff },
10739 { MAC_HASH_REG_3, 0x0000,
10740 0x00000000, 0xffffffff },
10741
10742 /* Receive Data and Receive BD Initiator Control Registers. */
10743 { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
10744 0x00000000, 0xffffffff },
10745 { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
10746 0x00000000, 0xffffffff },
10747 { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
10748 0x00000000, 0x00000003 },
10749 { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
10750 0x00000000, 0xffffffff },
10751 { RCVDBDI_STD_BD+0, 0x0000,
10752 0x00000000, 0xffffffff },
10753 { RCVDBDI_STD_BD+4, 0x0000,
10754 0x00000000, 0xffffffff },
10755 { RCVDBDI_STD_BD+8, 0x0000,
10756 0x00000000, 0xffff0002 },
10757 { RCVDBDI_STD_BD+0xc, 0x0000,
10758 0x00000000, 0xffffffff },
6aa20a22 10759
a71116d1
MC
10760 /* Receive BD Initiator Control Registers. */
10761 { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
10762 0x00000000, 0xffffffff },
10763 { RCVBDI_STD_THRESH, TG3_FL_5705,
10764 0x00000000, 0x000003ff },
10765 { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
10766 0x00000000, 0xffffffff },
6aa20a22 10767
a71116d1
MC
10768 /* Host Coalescing Control Registers. */
10769 { HOSTCC_MODE, TG3_FL_NOT_5705,
10770 0x00000000, 0x00000004 },
10771 { HOSTCC_MODE, TG3_FL_5705,
10772 0x00000000, 0x000000f6 },
10773 { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
10774 0x00000000, 0xffffffff },
10775 { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
10776 0x00000000, 0x000003ff },
10777 { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
10778 0x00000000, 0xffffffff },
10779 { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
10780 0x00000000, 0x000003ff },
10781 { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
10782 0x00000000, 0xffffffff },
10783 { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10784 0x00000000, 0x000000ff },
10785 { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
10786 0x00000000, 0xffffffff },
10787 { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
10788 0x00000000, 0x000000ff },
10789 { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
10790 0x00000000, 0xffffffff },
10791 { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
10792 0x00000000, 0xffffffff },
10793 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10794 0x00000000, 0xffffffff },
10795 { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10796 0x00000000, 0x000000ff },
10797 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
10798 0x00000000, 0xffffffff },
10799 { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
10800 0x00000000, 0x000000ff },
10801 { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
10802 0x00000000, 0xffffffff },
10803 { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
10804 0x00000000, 0xffffffff },
10805 { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
10806 0x00000000, 0xffffffff },
10807 { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
10808 0x00000000, 0xffffffff },
10809 { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
10810 0x00000000, 0xffffffff },
10811 { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
10812 0xffffffff, 0x00000000 },
10813 { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
10814 0xffffffff, 0x00000000 },
10815
10816 /* Buffer Manager Control Registers. */
b16250e3 10817 { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
a71116d1 10818 0x00000000, 0x007fff80 },
b16250e3 10819 { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
a71116d1
MC
10820 0x00000000, 0x007fffff },
10821 { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
10822 0x00000000, 0x0000003f },
10823 { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
10824 0x00000000, 0x000001ff },
10825 { BUFMGR_MB_HIGH_WATER, 0x0000,
10826 0x00000000, 0x000001ff },
10827 { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
10828 0xffffffff, 0x00000000 },
10829 { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
10830 0xffffffff, 0x00000000 },
6aa20a22 10831
a71116d1
MC
10832 /* Mailbox Registers */
10833 { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
10834 0x00000000, 0x000001ff },
10835 { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
10836 0x00000000, 0x000001ff },
10837 { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
10838 0x00000000, 0x000007ff },
10839 { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
10840 0x00000000, 0x000001ff },
10841
10842 { 0xffff, 0x0000, 0x00000000, 0x00000000 },
10843 };
10844
b16250e3 10845 is_5705 = is_5750 = 0;
63c3a66f 10846 if (tg3_flag(tp, 5705_PLUS)) {
a71116d1 10847 is_5705 = 1;
63c3a66f 10848 if (tg3_flag(tp, 5750_PLUS))
b16250e3
MC
10849 is_5750 = 1;
10850 }
a71116d1
MC
10851
10852 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
10853 if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
10854 continue;
10855
10856 if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
10857 continue;
10858
63c3a66f 10859 if (tg3_flag(tp, IS_5788) &&
a71116d1
MC
10860 (reg_tbl[i].flags & TG3_FL_NOT_5788))
10861 continue;
10862
b16250e3
MC
10863 if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
10864 continue;
10865
a71116d1
MC
10866 offset = (u32) reg_tbl[i].offset;
10867 read_mask = reg_tbl[i].read_mask;
10868 write_mask = reg_tbl[i].write_mask;
10869
10870 /* Save the original register content */
10871 save_val = tr32(offset);
10872
10873 /* Determine the read-only value. */
10874 read_val = save_val & read_mask;
10875
10876 /* Write zero to the register, then make sure the read-only bits
10877 * are not changed and the read/write bits are all zeros.
10878 */
10879 tw32(offset, 0);
10880
10881 val = tr32(offset);
10882
10883 /* Test the read-only and read/write bits. */
10884 if (((val & read_mask) != read_val) || (val & write_mask))
10885 goto out;
10886
10887 /* Write ones to all the bits defined by RdMask and WrMask, then
10888 * make sure the read-only bits are not changed and the
10889 * read/write bits are all ones.
10890 */
10891 tw32(offset, read_mask | write_mask);
10892
10893 val = tr32(offset);
10894
10895 /* Test the read-only bits. */
10896 if ((val & read_mask) != read_val)
10897 goto out;
10898
10899 /* Test the read/write bits. */
10900 if ((val & write_mask) != write_mask)
10901 goto out;
10902
10903 tw32(offset, save_val);
10904 }
10905
10906 return 0;
10907
10908out:
9f88f29f 10909 if (netif_msg_hw(tp))
2445e461
MC
10910 netdev_err(tp->dev,
10911 "Register test failed at offset %x\n", offset);
a71116d1
MC
10912 tw32(offset, save_val);
10913 return -EIO;
10914}
10915
7942e1db
MC
10916static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
10917{
f71e1309 10918 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
7942e1db
MC
10919 int i;
10920 u32 j;
10921
e9edda69 10922 for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
7942e1db
MC
10923 for (j = 0; j < len; j += 4) {
10924 u32 val;
10925
10926 tg3_write_mem(tp, offset + j, test_pattern[i]);
10927 tg3_read_mem(tp, offset + j, &val);
10928 if (val != test_pattern[i])
10929 return -EIO;
10930 }
10931 }
10932 return 0;
10933}
10934
10935static int tg3_test_memory(struct tg3 *tp)
10936{
10937 static struct mem_entry {
10938 u32 offset;
10939 u32 len;
10940 } mem_tbl_570x[] = {
38690194 10941 { 0x00000000, 0x00b50},
7942e1db
MC
10942 { 0x00002000, 0x1c000},
10943 { 0xffffffff, 0x00000}
10944 }, mem_tbl_5705[] = {
10945 { 0x00000100, 0x0000c},
10946 { 0x00000200, 0x00008},
7942e1db
MC
10947 { 0x00004000, 0x00800},
10948 { 0x00006000, 0x01000},
10949 { 0x00008000, 0x02000},
10950 { 0x00010000, 0x0e000},
10951 { 0xffffffff, 0x00000}
79f4d13a
MC
10952 }, mem_tbl_5755[] = {
10953 { 0x00000200, 0x00008},
10954 { 0x00004000, 0x00800},
10955 { 0x00006000, 0x00800},
10956 { 0x00008000, 0x02000},
10957 { 0x00010000, 0x0c000},
10958 { 0xffffffff, 0x00000}
b16250e3
MC
10959 }, mem_tbl_5906[] = {
10960 { 0x00000200, 0x00008},
10961 { 0x00004000, 0x00400},
10962 { 0x00006000, 0x00400},
10963 { 0x00008000, 0x01000},
10964 { 0x00010000, 0x01000},
10965 { 0xffffffff, 0x00000}
8b5a6c42
MC
10966 }, mem_tbl_5717[] = {
10967 { 0x00000200, 0x00008},
10968 { 0x00010000, 0x0a000},
10969 { 0x00020000, 0x13c00},
10970 { 0xffffffff, 0x00000}
10971 }, mem_tbl_57765[] = {
10972 { 0x00000200, 0x00008},
10973 { 0x00004000, 0x00800},
10974 { 0x00006000, 0x09800},
10975 { 0x00010000, 0x0a000},
10976 { 0xffffffff, 0x00000}
7942e1db
MC
10977 };
10978 struct mem_entry *mem_tbl;
10979 int err = 0;
10980 int i;
10981
63c3a66f 10982 if (tg3_flag(tp, 5717_PLUS))
8b5a6c42
MC
10983 mem_tbl = mem_tbl_5717;
10984 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
10985 mem_tbl = mem_tbl_57765;
63c3a66f 10986 else if (tg3_flag(tp, 5755_PLUS))
321d32a0
MC
10987 mem_tbl = mem_tbl_5755;
10988 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
10989 mem_tbl = mem_tbl_5906;
63c3a66f 10990 else if (tg3_flag(tp, 5705_PLUS))
321d32a0
MC
10991 mem_tbl = mem_tbl_5705;
10992 else
7942e1db
MC
10993 mem_tbl = mem_tbl_570x;
10994
10995 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
be98da6a
MC
10996 err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
10997 if (err)
7942e1db
MC
10998 break;
10999 }
6aa20a22 11000
7942e1db
MC
11001 return err;
11002}
11003
9f40dead
MC
11004#define TG3_MAC_LOOPBACK 0
11005#define TG3_PHY_LOOPBACK 1
bb158d69
MC
11006#define TG3_TSO_LOOPBACK 2
11007
11008#define TG3_TSO_MSS 500
11009
11010#define TG3_TSO_IP_HDR_LEN 20
11011#define TG3_TSO_TCP_HDR_LEN 20
11012#define TG3_TSO_TCP_OPT_LEN 12
11013
11014static const u8 tg3_tso_header[] = {
110150x08, 0x00,
110160x45, 0x00, 0x00, 0x00,
110170x00, 0x00, 0x40, 0x00,
110180x40, 0x06, 0x00, 0x00,
110190x0a, 0x00, 0x00, 0x01,
110200x0a, 0x00, 0x00, 0x02,
110210x0d, 0x00, 0xe0, 0x00,
110220x00, 0x00, 0x01, 0x00,
110230x00, 0x00, 0x02, 0x00,
110240x80, 0x10, 0x10, 0x00,
110250x14, 0x09, 0x00, 0x00,
110260x01, 0x01, 0x08, 0x0a,
110270x11, 0x11, 0x11, 0x11,
110280x11, 0x11, 0x11, 0x11,
11029};
9f40dead 11030
4852a861 11031static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
c76949a6 11032{
9f40dead 11033 u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
bb158d69 11034 u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
c76949a6
MC
11035 struct sk_buff *skb, *rx_skb;
11036 u8 *tx_data;
11037 dma_addr_t map;
11038 int num_pkts, tx_len, rx_len, i, err;
11039 struct tg3_rx_buffer_desc *desc;
898a56f8 11040 struct tg3_napi *tnapi, *rnapi;
8fea32b9 11041 struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
c76949a6 11042
c8873405
MC
11043 tnapi = &tp->napi[0];
11044 rnapi = &tp->napi[0];
0c1d0e2b 11045 if (tp->irq_cnt > 1) {
63c3a66f 11046 if (tg3_flag(tp, ENABLE_RSS))
1da85aa3 11047 rnapi = &tp->napi[1];
63c3a66f 11048 if (tg3_flag(tp, ENABLE_TSS))
c8873405 11049 tnapi = &tp->napi[1];
0c1d0e2b 11050 }
fd2ce37f 11051 coal_now = tnapi->coal_now | rnapi->coal_now;
898a56f8 11052
9f40dead 11053 if (loopback_mode == TG3_MAC_LOOPBACK) {
c94e3941
MC
11054 /* HW errata - mac loopback fails in some cases on 5780.
11055 * Normal traffic and PHY loopback are not affected by
aba49f24
MC
11056 * errata. Also, the MAC loopback test is deprecated for
11057 * all newer ASIC revisions.
c94e3941 11058 */
aba49f24 11059 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
63c3a66f 11060 tg3_flag(tp, CPMU_PRESENT))
c94e3941
MC
11061 return 0;
11062
49692ca1
MC
11063 mac_mode = tp->mac_mode &
11064 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
11065 mac_mode |= MAC_MODE_PORT_INT_LPBACK;
63c3a66f 11066 if (!tg3_flag(tp, 5705_PLUS))
e8f3f6ca 11067 mac_mode |= MAC_MODE_LINK_POLARITY;
f07e9af3 11068 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
3f7045c1
MC
11069 mac_mode |= MAC_MODE_PORT_MODE_MII;
11070 else
11071 mac_mode |= MAC_MODE_PORT_MODE_GMII;
9f40dead 11072 tw32(MAC_MODE, mac_mode);
bb158d69 11073 } else {
f07e9af3 11074 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
7f97a4bd 11075 tg3_phy_fet_toggle_apd(tp, false);
5d64ad34
MC
11076 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
11077 } else
11078 val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
3f7045c1 11079
9ef8ca99
MC
11080 tg3_phy_toggle_automdix(tp, 0);
11081
3f7045c1 11082 tg3_writephy(tp, MII_BMCR, val);
c94e3941 11083 udelay(40);
5d64ad34 11084
49692ca1
MC
11085 mac_mode = tp->mac_mode &
11086 ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
f07e9af3 11087 if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
1061b7c5
MC
11088 tg3_writephy(tp, MII_TG3_FET_PTEST,
11089 MII_TG3_FET_PTEST_FRC_TX_LINK |
11090 MII_TG3_FET_PTEST_FRC_TX_LOCK);
11091 /* The write needs to be flushed for the AC131 */
11092 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
11093 tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
5d64ad34
MC
11094 mac_mode |= MAC_MODE_PORT_MODE_MII;
11095 } else
11096 mac_mode |= MAC_MODE_PORT_MODE_GMII;
b16250e3 11097
c94e3941 11098 /* reset to prevent losing 1st rx packet intermittently */
f07e9af3 11099 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
c94e3941
MC
11100 tw32_f(MAC_RX_MODE, RX_MODE_RESET);
11101 udelay(10);
11102 tw32_f(MAC_RX_MODE, tp->rx_mode);
11103 }
e8f3f6ca 11104 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
79eb6904
MC
11105 u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
11106 if (masked_phy_id == TG3_PHY_ID_BCM5401)
e8f3f6ca 11107 mac_mode &= ~MAC_MODE_LINK_POLARITY;
79eb6904 11108 else if (masked_phy_id == TG3_PHY_ID_BCM5411)
e8f3f6ca 11109 mac_mode |= MAC_MODE_LINK_POLARITY;
ff18ff02
MC
11110 tg3_writephy(tp, MII_TG3_EXT_CTRL,
11111 MII_TG3_EXT_CTRL_LNK3_LED_MODE);
11112 }
9f40dead 11113 tw32(MAC_MODE, mac_mode);
49692ca1
MC
11114
11115 /* Wait for link */
11116 for (i = 0; i < 100; i++) {
11117 if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
11118 break;
11119 mdelay(1);
11120 }
859a5887 11121 }
c76949a6
MC
11122
11123 err = -EIO;
11124
4852a861 11125 tx_len = pktsz;
a20e9c62 11126 skb = netdev_alloc_skb(tp->dev, tx_len);
a50bb7b9
JJ
11127 if (!skb)
11128 return -ENOMEM;
11129
c76949a6
MC
11130 tx_data = skb_put(skb, tx_len);
11131 memcpy(tx_data, tp->dev->dev_addr, 6);
11132 memset(tx_data + 6, 0x0, 8);
11133
4852a861 11134 tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
c76949a6 11135
bb158d69
MC
11136 if (loopback_mode == TG3_TSO_LOOPBACK) {
11137 struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
11138
11139 u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
11140 TG3_TSO_TCP_OPT_LEN;
11141
11142 memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
11143 sizeof(tg3_tso_header));
11144 mss = TG3_TSO_MSS;
11145
11146 val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
11147 num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
11148
11149 /* Set the total length field in the IP header */
11150 iph->tot_len = htons((u16)(mss + hdr_len));
11151
11152 base_flags = (TXD_FLAG_CPU_PRE_DMA |
11153 TXD_FLAG_CPU_POST_DMA);
11154
63c3a66f
JP
11155 if (tg3_flag(tp, HW_TSO_1) ||
11156 tg3_flag(tp, HW_TSO_2) ||
11157 tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11158 struct tcphdr *th;
11159 val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
11160 th = (struct tcphdr *)&tx_data[val];
11161 th->check = 0;
11162 } else
11163 base_flags |= TXD_FLAG_TCPUDP_CSUM;
11164
63c3a66f 11165 if (tg3_flag(tp, HW_TSO_3)) {
bb158d69
MC
11166 mss |= (hdr_len & 0xc) << 12;
11167 if (hdr_len & 0x10)
11168 base_flags |= 0x00000010;
11169 base_flags |= (hdr_len & 0x3e0) << 5;
63c3a66f 11170 } else if (tg3_flag(tp, HW_TSO_2))
bb158d69 11171 mss |= hdr_len << 9;
63c3a66f 11172 else if (tg3_flag(tp, HW_TSO_1) ||
bb158d69
MC
11173 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
11174 mss |= (TG3_TSO_TCP_OPT_LEN << 9);
11175 } else {
11176 base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
11177 }
11178
11179 data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
11180 } else {
11181 num_pkts = 1;
11182 data_off = ETH_HLEN;
11183 }
11184
11185 for (i = data_off; i < tx_len; i++)
c76949a6
MC
11186 tx_data[i] = (u8) (i & 0xff);
11187
f4188d8a
AD
11188 map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
11189 if (pci_dma_mapping_error(tp->pdev, map)) {
a21771dd
MC
11190 dev_kfree_skb(skb);
11191 return -EIO;
11192 }
c76949a6
MC
11193
11194 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11195 rnapi->coal_now);
c76949a6
MC
11196
11197 udelay(10);
11198
898a56f8 11199 rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
c76949a6 11200
bb158d69
MC
11201 tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
11202 base_flags, (mss << 1) | 1);
c76949a6 11203
f3f3f27e 11204 tnapi->tx_prod++;
c76949a6 11205
f3f3f27e
MC
11206 tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
11207 tr32_mailbox(tnapi->prodmbox);
c76949a6
MC
11208
11209 udelay(10);
11210
303fc921
MC
11211 /* 350 usec to allow enough time on some 10/100 Mbps devices. */
11212 for (i = 0; i < 35; i++) {
c76949a6 11213 tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
fd2ce37f 11214 coal_now);
c76949a6
MC
11215
11216 udelay(10);
11217
898a56f8
MC
11218 tx_idx = tnapi->hw_status->idx[0].tx_consumer;
11219 rx_idx = rnapi->hw_status->idx[0].rx_producer;
f3f3f27e 11220 if ((tx_idx == tnapi->tx_prod) &&
c76949a6
MC
11221 (rx_idx == (rx_start_idx + num_pkts)))
11222 break;
11223 }
11224
f4188d8a 11225 pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
c76949a6
MC
11226 dev_kfree_skb(skb);
11227
f3f3f27e 11228 if (tx_idx != tnapi->tx_prod)
c76949a6
MC
11229 goto out;
11230
11231 if (rx_idx != rx_start_idx + num_pkts)
11232 goto out;
11233
bb158d69
MC
11234 val = data_off;
11235 while (rx_idx != rx_start_idx) {
11236 desc = &rnapi->rx_rcb[rx_start_idx++];
11237 desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
11238 opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
c76949a6 11239
bb158d69
MC
11240 if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
11241 (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
11242 goto out;
c76949a6 11243
bb158d69
MC
11244 rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
11245 - ETH_FCS_LEN;
c76949a6 11246
bb158d69
MC
11247 if (loopback_mode != TG3_TSO_LOOPBACK) {
11248 if (rx_len != tx_len)
11249 goto out;
4852a861 11250
bb158d69
MC
11251 if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
11252 if (opaque_key != RXD_OPAQUE_RING_STD)
11253 goto out;
11254 } else {
11255 if (opaque_key != RXD_OPAQUE_RING_JUMBO)
11256 goto out;
11257 }
11258 } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
11259 (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
54e0a67f 11260 >> RXD_TCPCSUM_SHIFT != 0xffff) {
4852a861 11261 goto out;
bb158d69 11262 }
4852a861 11263
bb158d69
MC
11264 if (opaque_key == RXD_OPAQUE_RING_STD) {
11265 rx_skb = tpr->rx_std_buffers[desc_idx].skb;
11266 map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
11267 mapping);
11268 } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
11269 rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
11270 map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
11271 mapping);
11272 } else
11273 goto out;
c76949a6 11274
bb158d69
MC
11275 pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
11276 PCI_DMA_FROMDEVICE);
c76949a6 11277
bb158d69
MC
11278 for (i = data_off; i < rx_len; i++, val++) {
11279 if (*(rx_skb->data + i) != (u8) (val & 0xff))
11280 goto out;
11281 }
c76949a6 11282 }
bb158d69 11283
c76949a6 11284 err = 0;
6aa20a22 11285
c76949a6
MC
11286 /* tg3_free_rings will unmap and free the rx_skb */
11287out:
11288 return err;
11289}
11290
00c266b7
MC
11291#define TG3_STD_LOOPBACK_FAILED 1
11292#define TG3_JMB_LOOPBACK_FAILED 2
bb158d69 11293#define TG3_TSO_LOOPBACK_FAILED 4
00c266b7
MC
11294
11295#define TG3_MAC_LOOPBACK_SHIFT 0
11296#define TG3_PHY_LOOPBACK_SHIFT 4
bb158d69 11297#define TG3_LOOPBACK_FAILED 0x00000077
9f40dead
MC
11298
11299static int tg3_test_loopback(struct tg3 *tp)
11300{
11301 int err = 0;
ab789046 11302 u32 eee_cap, cpmuctrl = 0;
9f40dead
MC
11303
11304 if (!netif_running(tp->dev))
11305 return TG3_LOOPBACK_FAILED;
11306
ab789046
MC
11307 eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
11308 tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
11309
b9ec6c1b 11310 err = tg3_reset_hw(tp, 1);
ab789046
MC
11311 if (err) {
11312 err = TG3_LOOPBACK_FAILED;
11313 goto done;
11314 }
9f40dead 11315
63c3a66f 11316 if (tg3_flag(tp, ENABLE_RSS)) {
4a85f098
MC
11317 int i;
11318
11319 /* Reroute all rx packets to the 1st queue */
11320 for (i = MAC_RSS_INDIR_TBL_0;
11321 i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
11322 tw32(i, 0x0);
11323 }
11324
6833c043 11325 /* Turn off gphy autopowerdown. */
f07e9af3 11326 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11327 tg3_phy_toggle_apd(tp, false);
11328
63c3a66f 11329 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11330 int i;
11331 u32 status;
11332
11333 tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
11334
11335 /* Wait for up to 40 microseconds to acquire lock. */
11336 for (i = 0; i < 4; i++) {
11337 status = tr32(TG3_CPMU_MUTEX_GNT);
11338 if (status == CPMU_MUTEX_GNT_DRIVER)
11339 break;
11340 udelay(10);
11341 }
11342
ab789046
MC
11343 if (status != CPMU_MUTEX_GNT_DRIVER) {
11344 err = TG3_LOOPBACK_FAILED;
11345 goto done;
11346 }
9936bcf6 11347
b2a5c19c 11348 /* Turn off link-based power management. */
e875093c 11349 cpmuctrl = tr32(TG3_CPMU_CTRL);
109115e1
MC
11350 tw32(TG3_CPMU_CTRL,
11351 cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
11352 CPMU_CTRL_LINK_AWARE_MODE));
9936bcf6
MC
11353 }
11354
4852a861 11355 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
00c266b7 11356 err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
9936bcf6 11357
63c3a66f 11358 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11359 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
00c266b7 11360 err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
4852a861 11361
63c3a66f 11362 if (tg3_flag(tp, CPMU_PRESENT)) {
9936bcf6
MC
11363 tw32(TG3_CPMU_CTRL, cpmuctrl);
11364
11365 /* Release the mutex */
11366 tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
11367 }
11368
f07e9af3 11369 if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
63c3a66f 11370 !tg3_flag(tp, USE_PHYLIB)) {
4852a861 11371 if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11372 err |= TG3_STD_LOOPBACK_FAILED <<
11373 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11374 if (tg3_flag(tp, TSO_CAPABLE) &&
bb158d69
MC
11375 tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
11376 err |= TG3_TSO_LOOPBACK_FAILED <<
11377 TG3_PHY_LOOPBACK_SHIFT;
63c3a66f 11378 if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
4852a861 11379 tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
00c266b7
MC
11380 err |= TG3_JMB_LOOPBACK_FAILED <<
11381 TG3_PHY_LOOPBACK_SHIFT;
9f40dead
MC
11382 }
11383
6833c043 11384 /* Re-enable gphy autopowerdown. */
f07e9af3 11385 if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
6833c043
MC
11386 tg3_phy_toggle_apd(tp, true);
11387
ab789046
MC
11388done:
11389 tp->phy_flags |= eee_cap;
11390
9f40dead
MC
11391 return err;
11392}
11393
4cafd3f5
MC
11394static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
11395 u64 *data)
11396{
566f86ad
MC
11397 struct tg3 *tp = netdev_priv(dev);
11398
80096068 11399 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11400 tg3_power_up(tp);
bc1c7567 11401
566f86ad
MC
11402 memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
11403
11404 if (tg3_test_nvram(tp) != 0) {
11405 etest->flags |= ETH_TEST_FL_FAILED;
11406 data[0] = 1;
11407 }
ca43007a
MC
11408 if (tg3_test_link(tp) != 0) {
11409 etest->flags |= ETH_TEST_FL_FAILED;
11410 data[1] = 1;
11411 }
a71116d1 11412 if (etest->flags & ETH_TEST_FL_OFFLINE) {
b02fd9e3 11413 int err, err2 = 0, irq_sync = 0;
bbe832c0
MC
11414
11415 if (netif_running(dev)) {
b02fd9e3 11416 tg3_phy_stop(tp);
a71116d1 11417 tg3_netif_stop(tp);
bbe832c0
MC
11418 irq_sync = 1;
11419 }
a71116d1 11420
bbe832c0 11421 tg3_full_lock(tp, irq_sync);
a71116d1
MC
11422
11423 tg3_halt(tp, RESET_KIND_SUSPEND, 1);
ec41c7df 11424 err = tg3_nvram_lock(tp);
a71116d1 11425 tg3_halt_cpu(tp, RX_CPU_BASE);
63c3a66f 11426 if (!tg3_flag(tp, 5705_PLUS))
a71116d1 11427 tg3_halt_cpu(tp, TX_CPU_BASE);
ec41c7df
MC
11428 if (!err)
11429 tg3_nvram_unlock(tp);
a71116d1 11430
f07e9af3 11431 if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
d9ab5ad1
MC
11432 tg3_phy_reset(tp);
11433
a71116d1
MC
11434 if (tg3_test_registers(tp) != 0) {
11435 etest->flags |= ETH_TEST_FL_FAILED;
11436 data[2] = 1;
11437 }
7942e1db
MC
11438 if (tg3_test_memory(tp) != 0) {
11439 etest->flags |= ETH_TEST_FL_FAILED;
11440 data[3] = 1;
11441 }
9f40dead 11442 if ((data[4] = tg3_test_loopback(tp)) != 0)
c76949a6 11443 etest->flags |= ETH_TEST_FL_FAILED;
a71116d1 11444
f47c11ee
DM
11445 tg3_full_unlock(tp);
11446
d4bc3927
MC
11447 if (tg3_test_interrupt(tp) != 0) {
11448 etest->flags |= ETH_TEST_FL_FAILED;
11449 data[5] = 1;
11450 }
f47c11ee
DM
11451
11452 tg3_full_lock(tp, 0);
d4bc3927 11453
a71116d1
MC
11454 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
11455 if (netif_running(dev)) {
63c3a66f 11456 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
11457 err2 = tg3_restart_hw(tp, 1);
11458 if (!err2)
b9ec6c1b 11459 tg3_netif_start(tp);
a71116d1 11460 }
f47c11ee
DM
11461
11462 tg3_full_unlock(tp);
b02fd9e3
MC
11463
11464 if (irq_sync && !err2)
11465 tg3_phy_start(tp);
a71116d1 11466 }
80096068 11467 if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
c866b7ea 11468 tg3_power_down(tp);
bc1c7567 11469
4cafd3f5
MC
11470}
11471
1da177e4
LT
11472static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11473{
11474 struct mii_ioctl_data *data = if_mii(ifr);
11475 struct tg3 *tp = netdev_priv(dev);
11476 int err;
11477
63c3a66f 11478 if (tg3_flag(tp, USE_PHYLIB)) {
3f0e3ad7 11479 struct phy_device *phydev;
f07e9af3 11480 if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
b02fd9e3 11481 return -EAGAIN;
3f0e3ad7 11482 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
28b04113 11483 return phy_mii_ioctl(phydev, ifr, cmd);
b02fd9e3
MC
11484 }
11485
33f401ae 11486 switch (cmd) {
1da177e4 11487 case SIOCGMIIPHY:
882e9793 11488 data->phy_id = tp->phy_addr;
1da177e4
LT
11489
11490 /* fallthru */
11491 case SIOCGMIIREG: {
11492 u32 mii_regval;
11493
f07e9af3 11494 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11495 break; /* We have no PHY */
11496
34eea5ac 11497 if (!netif_running(dev))
bc1c7567
MC
11498 return -EAGAIN;
11499
f47c11ee 11500 spin_lock_bh(&tp->lock);
1da177e4 11501 err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
f47c11ee 11502 spin_unlock_bh(&tp->lock);
1da177e4
LT
11503
11504 data->val_out = mii_regval;
11505
11506 return err;
11507 }
11508
11509 case SIOCSMIIREG:
f07e9af3 11510 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
1da177e4
LT
11511 break; /* We have no PHY */
11512
34eea5ac 11513 if (!netif_running(dev))
bc1c7567
MC
11514 return -EAGAIN;
11515
f47c11ee 11516 spin_lock_bh(&tp->lock);
1da177e4 11517 err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
f47c11ee 11518 spin_unlock_bh(&tp->lock);
1da177e4
LT
11519
11520 return err;
11521
11522 default:
11523 /* do nothing */
11524 break;
11525 }
11526 return -EOPNOTSUPP;
11527}
11528
15f9850d
DM
11529static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11530{
11531 struct tg3 *tp = netdev_priv(dev);
11532
11533 memcpy(ec, &tp->coal, sizeof(*ec));
11534 return 0;
11535}
11536
d244c892
MC
11537static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
11538{
11539 struct tg3 *tp = netdev_priv(dev);
11540 u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
11541 u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
11542
63c3a66f 11543 if (!tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
11544 max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
11545 max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
11546 max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
11547 min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
11548 }
11549
11550 if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
11551 (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
11552 (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
11553 (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
11554 (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
11555 (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
11556 (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
11557 (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
11558 (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
11559 (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
11560 return -EINVAL;
11561
11562 /* No rx interrupts will be generated if both are zero */
11563 if ((ec->rx_coalesce_usecs == 0) &&
11564 (ec->rx_max_coalesced_frames == 0))
11565 return -EINVAL;
11566
11567 /* No tx interrupts will be generated if both are zero */
11568 if ((ec->tx_coalesce_usecs == 0) &&
11569 (ec->tx_max_coalesced_frames == 0))
11570 return -EINVAL;
11571
11572 /* Only copy relevant parameters, ignore all others. */
11573 tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
11574 tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
11575 tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
11576 tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
11577 tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
11578 tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
11579 tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
11580 tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
11581 tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
11582
11583 if (netif_running(dev)) {
11584 tg3_full_lock(tp, 0);
11585 __tg3_set_coalesce(tp, &tp->coal);
11586 tg3_full_unlock(tp);
11587 }
11588 return 0;
11589}
11590
7282d491 11591static const struct ethtool_ops tg3_ethtool_ops = {
1da177e4
LT
11592 .get_settings = tg3_get_settings,
11593 .set_settings = tg3_set_settings,
11594 .get_drvinfo = tg3_get_drvinfo,
11595 .get_regs_len = tg3_get_regs_len,
11596 .get_regs = tg3_get_regs,
11597 .get_wol = tg3_get_wol,
11598 .set_wol = tg3_set_wol,
11599 .get_msglevel = tg3_get_msglevel,
11600 .set_msglevel = tg3_set_msglevel,
11601 .nway_reset = tg3_nway_reset,
11602 .get_link = ethtool_op_get_link,
11603 .get_eeprom_len = tg3_get_eeprom_len,
11604 .get_eeprom = tg3_get_eeprom,
11605 .set_eeprom = tg3_set_eeprom,
11606 .get_ringparam = tg3_get_ringparam,
11607 .set_ringparam = tg3_set_ringparam,
11608 .get_pauseparam = tg3_get_pauseparam,
11609 .set_pauseparam = tg3_set_pauseparam,
4cafd3f5 11610 .self_test = tg3_self_test,
1da177e4 11611 .get_strings = tg3_get_strings,
81b8709c 11612 .set_phys_id = tg3_set_phys_id,
1da177e4 11613 .get_ethtool_stats = tg3_get_ethtool_stats,
15f9850d 11614 .get_coalesce = tg3_get_coalesce,
d244c892 11615 .set_coalesce = tg3_set_coalesce,
b9f2c044 11616 .get_sset_count = tg3_get_sset_count,
1da177e4
LT
11617};
11618
11619static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
11620{
1b27777a 11621 u32 cursize, val, magic;
1da177e4
LT
11622
11623 tp->nvram_size = EEPROM_CHIP_SIZE;
11624
e4f34110 11625 if (tg3_nvram_read(tp, 0, &magic) != 0)
1da177e4
LT
11626 return;
11627
b16250e3
MC
11628 if ((magic != TG3_EEPROM_MAGIC) &&
11629 ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
11630 ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
1da177e4
LT
11631 return;
11632
11633 /*
11634 * Size the chip by reading offsets at increasing powers of two.
11635 * When we encounter our validation signature, we know the addressing
11636 * has wrapped around, and thus have our chip size.
11637 */
1b27777a 11638 cursize = 0x10;
1da177e4
LT
11639
11640 while (cursize < tp->nvram_size) {
e4f34110 11641 if (tg3_nvram_read(tp, cursize, &val) != 0)
1da177e4
LT
11642 return;
11643
1820180b 11644 if (val == magic)
1da177e4
LT
11645 break;
11646
11647 cursize <<= 1;
11648 }
11649
11650 tp->nvram_size = cursize;
11651}
6aa20a22 11652
1da177e4
LT
11653static void __devinit tg3_get_nvram_size(struct tg3 *tp)
11654{
11655 u32 val;
11656
63c3a66f 11657 if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
1b27777a
MC
11658 return;
11659
11660 /* Selfboot format */
1820180b 11661 if (val != TG3_EEPROM_MAGIC) {
1b27777a
MC
11662 tg3_get_eeprom_size(tp);
11663 return;
11664 }
11665
6d348f2c 11666 if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
1da177e4 11667 if (val != 0) {
6d348f2c
MC
11668 /* This is confusing. We want to operate on the
11669 * 16-bit value at offset 0xf2. The tg3_nvram_read()
11670 * call will read from NVRAM and byteswap the data
11671 * according to the byteswapping settings for all
11672 * other register accesses. This ensures the data we
11673 * want will always reside in the lower 16-bits.
11674 * However, the data in NVRAM is in LE format, which
11675 * means the data from the NVRAM read will always be
11676 * opposite the endianness of the CPU. The 16-bit
11677 * byteswap then brings the data to CPU endianness.
11678 */
11679 tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
1da177e4
LT
11680 return;
11681 }
11682 }
fd1122a2 11683 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
1da177e4
LT
11684}
11685
11686static void __devinit tg3_get_nvram_info(struct tg3 *tp)
11687{
11688 u32 nvcfg1;
11689
11690 nvcfg1 = tr32(NVRAM_CFG1);
11691 if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
63c3a66f 11692 tg3_flag_set(tp, FLASH);
8590a603 11693 } else {
1da177e4
LT
11694 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11695 tw32(NVRAM_CFG1, nvcfg1);
11696 }
11697
6ff6f81d 11698 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
63c3a66f 11699 tg3_flag(tp, 5780_CLASS)) {
1da177e4 11700 switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
8590a603
MC
11701 case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
11702 tp->nvram_jedecnum = JEDEC_ATMEL;
11703 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11704 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11705 break;
11706 case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
11707 tp->nvram_jedecnum = JEDEC_ATMEL;
11708 tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
11709 break;
11710 case FLASH_VENDOR_ATMEL_EEPROM:
11711 tp->nvram_jedecnum = JEDEC_ATMEL;
11712 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
63c3a66f 11713 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11714 break;
11715 case FLASH_VENDOR_ST:
11716 tp->nvram_jedecnum = JEDEC_ST;
11717 tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
63c3a66f 11718 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11719 break;
11720 case FLASH_VENDOR_SAIFUN:
11721 tp->nvram_jedecnum = JEDEC_SAIFUN;
11722 tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
11723 break;
11724 case FLASH_VENDOR_SST_SMALL:
11725 case FLASH_VENDOR_SST_LARGE:
11726 tp->nvram_jedecnum = JEDEC_SST;
11727 tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
11728 break;
1da177e4 11729 }
8590a603 11730 } else {
1da177e4
LT
11731 tp->nvram_jedecnum = JEDEC_ATMEL;
11732 tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
63c3a66f 11733 tg3_flag_set(tp, NVRAM_BUFFERED);
1da177e4
LT
11734 }
11735}
11736
a1b950d5
MC
11737static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
11738{
11739 switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
11740 case FLASH_5752PAGE_SIZE_256:
11741 tp->nvram_pagesize = 256;
11742 break;
11743 case FLASH_5752PAGE_SIZE_512:
11744 tp->nvram_pagesize = 512;
11745 break;
11746 case FLASH_5752PAGE_SIZE_1K:
11747 tp->nvram_pagesize = 1024;
11748 break;
11749 case FLASH_5752PAGE_SIZE_2K:
11750 tp->nvram_pagesize = 2048;
11751 break;
11752 case FLASH_5752PAGE_SIZE_4K:
11753 tp->nvram_pagesize = 4096;
11754 break;
11755 case FLASH_5752PAGE_SIZE_264:
11756 tp->nvram_pagesize = 264;
11757 break;
11758 case FLASH_5752PAGE_SIZE_528:
11759 tp->nvram_pagesize = 528;
11760 break;
11761 }
11762}
11763
361b4ac2
MC
11764static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
11765{
11766 u32 nvcfg1;
11767
11768 nvcfg1 = tr32(NVRAM_CFG1);
11769
e6af301b
MC
11770 /* NVRAM protection for TPM */
11771 if (nvcfg1 & (1 << 27))
63c3a66f 11772 tg3_flag_set(tp, PROTECTED_NVRAM);
e6af301b 11773
361b4ac2 11774 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11775 case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
11776 case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
11777 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11778 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603
MC
11779 break;
11780 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11781 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11782 tg3_flag_set(tp, NVRAM_BUFFERED);
11783 tg3_flag_set(tp, FLASH);
8590a603
MC
11784 break;
11785 case FLASH_5752VENDOR_ST_M45PE10:
11786 case FLASH_5752VENDOR_ST_M45PE20:
11787 case FLASH_5752VENDOR_ST_M45PE40:
11788 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11789 tg3_flag_set(tp, NVRAM_BUFFERED);
11790 tg3_flag_set(tp, FLASH);
8590a603 11791 break;
361b4ac2
MC
11792 }
11793
63c3a66f 11794 if (tg3_flag(tp, FLASH)) {
a1b950d5 11795 tg3_nvram_get_pagesize(tp, nvcfg1);
8590a603 11796 } else {
361b4ac2
MC
11797 /* For eeprom, set pagesize to maximum eeprom size */
11798 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11799
11800 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11801 tw32(NVRAM_CFG1, nvcfg1);
11802 }
11803}
11804
d3c7b886
MC
11805static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
11806{
989a9d23 11807 u32 nvcfg1, protect = 0;
d3c7b886
MC
11808
11809 nvcfg1 = tr32(NVRAM_CFG1);
11810
11811 /* NVRAM protection for TPM */
989a9d23 11812 if (nvcfg1 & (1 << 27)) {
63c3a66f 11813 tg3_flag_set(tp, PROTECTED_NVRAM);
989a9d23
MC
11814 protect = 1;
11815 }
d3c7b886 11816
989a9d23
MC
11817 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11818 switch (nvcfg1) {
8590a603
MC
11819 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11820 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11821 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11822 case FLASH_5755VENDOR_ATMEL_FLASH_5:
11823 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11824 tg3_flag_set(tp, NVRAM_BUFFERED);
11825 tg3_flag_set(tp, FLASH);
8590a603
MC
11826 tp->nvram_pagesize = 264;
11827 if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
11828 nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
11829 tp->nvram_size = (protect ? 0x3e200 :
11830 TG3_NVRAM_SIZE_512KB);
11831 else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
11832 tp->nvram_size = (protect ? 0x1f200 :
11833 TG3_NVRAM_SIZE_256KB);
11834 else
11835 tp->nvram_size = (protect ? 0x1f200 :
11836 TG3_NVRAM_SIZE_128KB);
11837 break;
11838 case FLASH_5752VENDOR_ST_M45PE10:
11839 case FLASH_5752VENDOR_ST_M45PE20:
11840 case FLASH_5752VENDOR_ST_M45PE40:
11841 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11842 tg3_flag_set(tp, NVRAM_BUFFERED);
11843 tg3_flag_set(tp, FLASH);
8590a603
MC
11844 tp->nvram_pagesize = 256;
11845 if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
11846 tp->nvram_size = (protect ?
11847 TG3_NVRAM_SIZE_64KB :
11848 TG3_NVRAM_SIZE_128KB);
11849 else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
11850 tp->nvram_size = (protect ?
11851 TG3_NVRAM_SIZE_64KB :
11852 TG3_NVRAM_SIZE_256KB);
11853 else
11854 tp->nvram_size = (protect ?
11855 TG3_NVRAM_SIZE_128KB :
11856 TG3_NVRAM_SIZE_512KB);
11857 break;
d3c7b886
MC
11858 }
11859}
11860
1b27777a
MC
11861static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
11862{
11863 u32 nvcfg1;
11864
11865 nvcfg1 = tr32(NVRAM_CFG1);
11866
11867 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
8590a603
MC
11868 case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
11869 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11870 case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
11871 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11872 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11873 tg3_flag_set(tp, NVRAM_BUFFERED);
8590a603 11874 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
1b27777a 11875
8590a603
MC
11876 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11877 tw32(NVRAM_CFG1, nvcfg1);
11878 break;
11879 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11880 case FLASH_5755VENDOR_ATMEL_FLASH_1:
11881 case FLASH_5755VENDOR_ATMEL_FLASH_2:
11882 case FLASH_5755VENDOR_ATMEL_FLASH_3:
11883 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11884 tg3_flag_set(tp, NVRAM_BUFFERED);
11885 tg3_flag_set(tp, FLASH);
8590a603
MC
11886 tp->nvram_pagesize = 264;
11887 break;
11888 case FLASH_5752VENDOR_ST_M45PE10:
11889 case FLASH_5752VENDOR_ST_M45PE20:
11890 case FLASH_5752VENDOR_ST_M45PE40:
11891 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11892 tg3_flag_set(tp, NVRAM_BUFFERED);
11893 tg3_flag_set(tp, FLASH);
8590a603
MC
11894 tp->nvram_pagesize = 256;
11895 break;
1b27777a
MC
11896 }
11897}
11898
6b91fa02
MC
11899static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
11900{
11901 u32 nvcfg1, protect = 0;
11902
11903 nvcfg1 = tr32(NVRAM_CFG1);
11904
11905 /* NVRAM protection for TPM */
11906 if (nvcfg1 & (1 << 27)) {
63c3a66f 11907 tg3_flag_set(tp, PROTECTED_NVRAM);
6b91fa02
MC
11908 protect = 1;
11909 }
11910
11911 nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
11912 switch (nvcfg1) {
8590a603
MC
11913 case FLASH_5761VENDOR_ATMEL_ADB021D:
11914 case FLASH_5761VENDOR_ATMEL_ADB041D:
11915 case FLASH_5761VENDOR_ATMEL_ADB081D:
11916 case FLASH_5761VENDOR_ATMEL_ADB161D:
11917 case FLASH_5761VENDOR_ATMEL_MDB021D:
11918 case FLASH_5761VENDOR_ATMEL_MDB041D:
11919 case FLASH_5761VENDOR_ATMEL_MDB081D:
11920 case FLASH_5761VENDOR_ATMEL_MDB161D:
11921 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
11922 tg3_flag_set(tp, NVRAM_BUFFERED);
11923 tg3_flag_set(tp, FLASH);
11924 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
8590a603
MC
11925 tp->nvram_pagesize = 256;
11926 break;
11927 case FLASH_5761VENDOR_ST_A_M45PE20:
11928 case FLASH_5761VENDOR_ST_A_M45PE40:
11929 case FLASH_5761VENDOR_ST_A_M45PE80:
11930 case FLASH_5761VENDOR_ST_A_M45PE16:
11931 case FLASH_5761VENDOR_ST_M_M45PE20:
11932 case FLASH_5761VENDOR_ST_M_M45PE40:
11933 case FLASH_5761VENDOR_ST_M_M45PE80:
11934 case FLASH_5761VENDOR_ST_M_M45PE16:
11935 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
11936 tg3_flag_set(tp, NVRAM_BUFFERED);
11937 tg3_flag_set(tp, FLASH);
8590a603
MC
11938 tp->nvram_pagesize = 256;
11939 break;
6b91fa02
MC
11940 }
11941
11942 if (protect) {
11943 tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
11944 } else {
11945 switch (nvcfg1) {
8590a603
MC
11946 case FLASH_5761VENDOR_ATMEL_ADB161D:
11947 case FLASH_5761VENDOR_ATMEL_MDB161D:
11948 case FLASH_5761VENDOR_ST_A_M45PE16:
11949 case FLASH_5761VENDOR_ST_M_M45PE16:
11950 tp->nvram_size = TG3_NVRAM_SIZE_2MB;
11951 break;
11952 case FLASH_5761VENDOR_ATMEL_ADB081D:
11953 case FLASH_5761VENDOR_ATMEL_MDB081D:
11954 case FLASH_5761VENDOR_ST_A_M45PE80:
11955 case FLASH_5761VENDOR_ST_M_M45PE80:
11956 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
11957 break;
11958 case FLASH_5761VENDOR_ATMEL_ADB041D:
11959 case FLASH_5761VENDOR_ATMEL_MDB041D:
11960 case FLASH_5761VENDOR_ST_A_M45PE40:
11961 case FLASH_5761VENDOR_ST_M_M45PE40:
11962 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
11963 break;
11964 case FLASH_5761VENDOR_ATMEL_ADB021D:
11965 case FLASH_5761VENDOR_ATMEL_MDB021D:
11966 case FLASH_5761VENDOR_ST_A_M45PE20:
11967 case FLASH_5761VENDOR_ST_M_M45PE20:
11968 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
11969 break;
6b91fa02
MC
11970 }
11971 }
11972}
11973
b5d3772c
MC
11974static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
11975{
11976 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11977 tg3_flag_set(tp, NVRAM_BUFFERED);
b5d3772c
MC
11978 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11979}
11980
321d32a0
MC
11981static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
11982{
11983 u32 nvcfg1;
11984
11985 nvcfg1 = tr32(NVRAM_CFG1);
11986
11987 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
11988 case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
11989 case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
11990 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 11991 tg3_flag_set(tp, NVRAM_BUFFERED);
321d32a0
MC
11992 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
11993
11994 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
11995 tw32(NVRAM_CFG1, nvcfg1);
11996 return;
11997 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
11998 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
11999 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12000 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12001 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12002 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12003 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12004 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12005 tg3_flag_set(tp, NVRAM_BUFFERED);
12006 tg3_flag_set(tp, FLASH);
321d32a0
MC
12007
12008 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12009 case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
12010 case FLASH_57780VENDOR_ATMEL_AT45DB011D:
12011 case FLASH_57780VENDOR_ATMEL_AT45DB011B:
12012 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12013 break;
12014 case FLASH_57780VENDOR_ATMEL_AT45DB021D:
12015 case FLASH_57780VENDOR_ATMEL_AT45DB021B:
12016 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12017 break;
12018 case FLASH_57780VENDOR_ATMEL_AT45DB041D:
12019 case FLASH_57780VENDOR_ATMEL_AT45DB041B:
12020 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12021 break;
12022 }
12023 break;
12024 case FLASH_5752VENDOR_ST_M45PE10:
12025 case FLASH_5752VENDOR_ST_M45PE20:
12026 case FLASH_5752VENDOR_ST_M45PE40:
12027 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12028 tg3_flag_set(tp, NVRAM_BUFFERED);
12029 tg3_flag_set(tp, FLASH);
321d32a0
MC
12030
12031 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12032 case FLASH_5752VENDOR_ST_M45PE10:
12033 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12034 break;
12035 case FLASH_5752VENDOR_ST_M45PE20:
12036 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12037 break;
12038 case FLASH_5752VENDOR_ST_M45PE40:
12039 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12040 break;
12041 }
12042 break;
12043 default:
63c3a66f 12044 tg3_flag_set(tp, NO_NVRAM);
321d32a0
MC
12045 return;
12046 }
12047
a1b950d5
MC
12048 tg3_nvram_get_pagesize(tp, nvcfg1);
12049 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12050 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
a1b950d5
MC
12051}
12052
12053
12054static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
12055{
12056 u32 nvcfg1;
12057
12058 nvcfg1 = tr32(NVRAM_CFG1);
12059
12060 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12061 case FLASH_5717VENDOR_ATMEL_EEPROM:
12062 case FLASH_5717VENDOR_MICRO_EEPROM:
12063 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12064 tg3_flag_set(tp, NVRAM_BUFFERED);
a1b950d5
MC
12065 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12066
12067 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12068 tw32(NVRAM_CFG1, nvcfg1);
12069 return;
12070 case FLASH_5717VENDOR_ATMEL_MDB011D:
12071 case FLASH_5717VENDOR_ATMEL_ADB011B:
12072 case FLASH_5717VENDOR_ATMEL_ADB011D:
12073 case FLASH_5717VENDOR_ATMEL_MDB021D:
12074 case FLASH_5717VENDOR_ATMEL_ADB021B:
12075 case FLASH_5717VENDOR_ATMEL_ADB021D:
12076 case FLASH_5717VENDOR_ATMEL_45USPT:
12077 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12078 tg3_flag_set(tp, NVRAM_BUFFERED);
12079 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12080
12081 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12082 case FLASH_5717VENDOR_ATMEL_MDB021D:
66ee33bf
MC
12083 /* Detect size with tg3_nvram_get_size() */
12084 break;
a1b950d5
MC
12085 case FLASH_5717VENDOR_ATMEL_ADB021B:
12086 case FLASH_5717VENDOR_ATMEL_ADB021D:
12087 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12088 break;
12089 default:
12090 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12091 break;
12092 }
321d32a0 12093 break;
a1b950d5
MC
12094 case FLASH_5717VENDOR_ST_M_M25PE10:
12095 case FLASH_5717VENDOR_ST_A_M25PE10:
12096 case FLASH_5717VENDOR_ST_M_M45PE10:
12097 case FLASH_5717VENDOR_ST_A_M45PE10:
12098 case FLASH_5717VENDOR_ST_M_M25PE20:
12099 case FLASH_5717VENDOR_ST_A_M25PE20:
12100 case FLASH_5717VENDOR_ST_M_M45PE20:
12101 case FLASH_5717VENDOR_ST_A_M45PE20:
12102 case FLASH_5717VENDOR_ST_25USPT:
12103 case FLASH_5717VENDOR_ST_45USPT:
12104 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12105 tg3_flag_set(tp, NVRAM_BUFFERED);
12106 tg3_flag_set(tp, FLASH);
a1b950d5
MC
12107
12108 switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
12109 case FLASH_5717VENDOR_ST_M_M25PE20:
a1b950d5 12110 case FLASH_5717VENDOR_ST_M_M45PE20:
66ee33bf
MC
12111 /* Detect size with tg3_nvram_get_size() */
12112 break;
12113 case FLASH_5717VENDOR_ST_A_M25PE20:
a1b950d5
MC
12114 case FLASH_5717VENDOR_ST_A_M45PE20:
12115 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12116 break;
12117 default:
12118 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12119 break;
12120 }
321d32a0 12121 break;
a1b950d5 12122 default:
63c3a66f 12123 tg3_flag_set(tp, NO_NVRAM);
a1b950d5 12124 return;
321d32a0 12125 }
a1b950d5
MC
12126
12127 tg3_nvram_get_pagesize(tp, nvcfg1);
12128 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12129 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
321d32a0
MC
12130}
12131
9b91b5f1
MC
12132static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
12133{
12134 u32 nvcfg1, nvmpinstrp;
12135
12136 nvcfg1 = tr32(NVRAM_CFG1);
12137 nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
12138
12139 switch (nvmpinstrp) {
12140 case FLASH_5720_EEPROM_HD:
12141 case FLASH_5720_EEPROM_LD:
12142 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f 12143 tg3_flag_set(tp, NVRAM_BUFFERED);
9b91b5f1
MC
12144
12145 nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
12146 tw32(NVRAM_CFG1, nvcfg1);
12147 if (nvmpinstrp == FLASH_5720_EEPROM_HD)
12148 tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
12149 else
12150 tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
12151 return;
12152 case FLASH_5720VENDOR_M_ATMEL_DB011D:
12153 case FLASH_5720VENDOR_A_ATMEL_DB011B:
12154 case FLASH_5720VENDOR_A_ATMEL_DB011D:
12155 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12156 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12157 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12158 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12159 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12160 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12161 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12162 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12163 case FLASH_5720VENDOR_ATMEL_45USPT:
12164 tp->nvram_jedecnum = JEDEC_ATMEL;
63c3a66f
JP
12165 tg3_flag_set(tp, NVRAM_BUFFERED);
12166 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12167
12168 switch (nvmpinstrp) {
12169 case FLASH_5720VENDOR_M_ATMEL_DB021D:
12170 case FLASH_5720VENDOR_A_ATMEL_DB021B:
12171 case FLASH_5720VENDOR_A_ATMEL_DB021D:
12172 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12173 break;
12174 case FLASH_5720VENDOR_M_ATMEL_DB041D:
12175 case FLASH_5720VENDOR_A_ATMEL_DB041B:
12176 case FLASH_5720VENDOR_A_ATMEL_DB041D:
12177 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12178 break;
12179 case FLASH_5720VENDOR_M_ATMEL_DB081D:
12180 case FLASH_5720VENDOR_A_ATMEL_DB081D:
12181 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12182 break;
12183 default:
12184 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12185 break;
12186 }
12187 break;
12188 case FLASH_5720VENDOR_M_ST_M25PE10:
12189 case FLASH_5720VENDOR_M_ST_M45PE10:
12190 case FLASH_5720VENDOR_A_ST_M25PE10:
12191 case FLASH_5720VENDOR_A_ST_M45PE10:
12192 case FLASH_5720VENDOR_M_ST_M25PE20:
12193 case FLASH_5720VENDOR_M_ST_M45PE20:
12194 case FLASH_5720VENDOR_A_ST_M25PE20:
12195 case FLASH_5720VENDOR_A_ST_M45PE20:
12196 case FLASH_5720VENDOR_M_ST_M25PE40:
12197 case FLASH_5720VENDOR_M_ST_M45PE40:
12198 case FLASH_5720VENDOR_A_ST_M25PE40:
12199 case FLASH_5720VENDOR_A_ST_M45PE40:
12200 case FLASH_5720VENDOR_M_ST_M25PE80:
12201 case FLASH_5720VENDOR_M_ST_M45PE80:
12202 case FLASH_5720VENDOR_A_ST_M25PE80:
12203 case FLASH_5720VENDOR_A_ST_M45PE80:
12204 case FLASH_5720VENDOR_ST_25USPT:
12205 case FLASH_5720VENDOR_ST_45USPT:
12206 tp->nvram_jedecnum = JEDEC_ST;
63c3a66f
JP
12207 tg3_flag_set(tp, NVRAM_BUFFERED);
12208 tg3_flag_set(tp, FLASH);
9b91b5f1
MC
12209
12210 switch (nvmpinstrp) {
12211 case FLASH_5720VENDOR_M_ST_M25PE20:
12212 case FLASH_5720VENDOR_M_ST_M45PE20:
12213 case FLASH_5720VENDOR_A_ST_M25PE20:
12214 case FLASH_5720VENDOR_A_ST_M45PE20:
12215 tp->nvram_size = TG3_NVRAM_SIZE_256KB;
12216 break;
12217 case FLASH_5720VENDOR_M_ST_M25PE40:
12218 case FLASH_5720VENDOR_M_ST_M45PE40:
12219 case FLASH_5720VENDOR_A_ST_M25PE40:
12220 case FLASH_5720VENDOR_A_ST_M45PE40:
12221 tp->nvram_size = TG3_NVRAM_SIZE_512KB;
12222 break;
12223 case FLASH_5720VENDOR_M_ST_M25PE80:
12224 case FLASH_5720VENDOR_M_ST_M45PE80:
12225 case FLASH_5720VENDOR_A_ST_M25PE80:
12226 case FLASH_5720VENDOR_A_ST_M45PE80:
12227 tp->nvram_size = TG3_NVRAM_SIZE_1MB;
12228 break;
12229 default:
12230 tp->nvram_size = TG3_NVRAM_SIZE_128KB;
12231 break;
12232 }
12233 break;
12234 default:
63c3a66f 12235 tg3_flag_set(tp, NO_NVRAM);
9b91b5f1
MC
12236 return;
12237 }
12238
12239 tg3_nvram_get_pagesize(tp, nvcfg1);
12240 if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
63c3a66f 12241 tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
9b91b5f1
MC
12242}
12243
1da177e4
LT
12244/* Chips other than 5700/5701 use the NVRAM for fetching info. */
12245static void __devinit tg3_nvram_init(struct tg3 *tp)
12246{
1da177e4
LT
12247 tw32_f(GRC_EEPROM_ADDR,
12248 (EEPROM_ADDR_FSM_RESET |
12249 (EEPROM_DEFAULT_CLOCK_PERIOD <<
12250 EEPROM_ADDR_CLKPERD_SHIFT)));
12251
9d57f01c 12252 msleep(1);
1da177e4
LT
12253
12254 /* Enable seeprom accesses. */
12255 tw32_f(GRC_LOCAL_CTRL,
12256 tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
12257 udelay(100);
12258
12259 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12260 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
63c3a66f 12261 tg3_flag_set(tp, NVRAM);
1da177e4 12262
ec41c7df 12263 if (tg3_nvram_lock(tp)) {
5129c3a3
MC
12264 netdev_warn(tp->dev,
12265 "Cannot get nvram lock, %s failed\n",
05dbe005 12266 __func__);
ec41c7df
MC
12267 return;
12268 }
e6af301b 12269 tg3_enable_nvram_access(tp);
1da177e4 12270
989a9d23
MC
12271 tp->nvram_size = 0;
12272
361b4ac2
MC
12273 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
12274 tg3_get_5752_nvram_info(tp);
d3c7b886
MC
12275 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
12276 tg3_get_5755_nvram_info(tp);
d30cdd28 12277 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
57e6983c
MC
12278 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
12279 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
1b27777a 12280 tg3_get_5787_nvram_info(tp);
6b91fa02
MC
12281 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
12282 tg3_get_5761_nvram_info(tp);
b5d3772c
MC
12283 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
12284 tg3_get_5906_nvram_info(tp);
b703df6f
MC
12285 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
12286 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
321d32a0 12287 tg3_get_57780_nvram_info(tp);
9b91b5f1
MC
12288 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
12289 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
a1b950d5 12290 tg3_get_5717_nvram_info(tp);
9b91b5f1
MC
12291 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
12292 tg3_get_5720_nvram_info(tp);
361b4ac2
MC
12293 else
12294 tg3_get_nvram_info(tp);
12295
989a9d23
MC
12296 if (tp->nvram_size == 0)
12297 tg3_get_nvram_size(tp);
1da177e4 12298
e6af301b 12299 tg3_disable_nvram_access(tp);
381291b7 12300 tg3_nvram_unlock(tp);
1da177e4
LT
12301
12302 } else {
63c3a66f
JP
12303 tg3_flag_clear(tp, NVRAM);
12304 tg3_flag_clear(tp, NVRAM_BUFFERED);
1da177e4
LT
12305
12306 tg3_get_eeprom_size(tp);
12307 }
12308}
12309
1da177e4
LT
12310static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
12311 u32 offset, u32 len, u8 *buf)
12312{
12313 int i, j, rc = 0;
12314 u32 val;
12315
12316 for (i = 0; i < len; i += 4) {
b9fc7dc5 12317 u32 addr;
a9dc529d 12318 __be32 data;
1da177e4
LT
12319
12320 addr = offset + i;
12321
12322 memcpy(&data, buf + i, 4);
12323
62cedd11
MC
12324 /*
12325 * The SEEPROM interface expects the data to always be opposite
12326 * the native endian format. We accomplish this by reversing
12327 * all the operations that would have been performed on the
12328 * data from a call to tg3_nvram_read_be32().
12329 */
12330 tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
1da177e4
LT
12331
12332 val = tr32(GRC_EEPROM_ADDR);
12333 tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
12334
12335 val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
12336 EEPROM_ADDR_READ);
12337 tw32(GRC_EEPROM_ADDR, val |
12338 (0 << EEPROM_ADDR_DEVID_SHIFT) |
12339 (addr & EEPROM_ADDR_ADDR_MASK) |
12340 EEPROM_ADDR_START |
12341 EEPROM_ADDR_WRITE);
6aa20a22 12342
9d57f01c 12343 for (j = 0; j < 1000; j++) {
1da177e4
LT
12344 val = tr32(GRC_EEPROM_ADDR);
12345
12346 if (val & EEPROM_ADDR_COMPLETE)
12347 break;
9d57f01c 12348 msleep(1);
1da177e4
LT
12349 }
12350 if (!(val & EEPROM_ADDR_COMPLETE)) {
12351 rc = -EBUSY;
12352 break;
12353 }
12354 }
12355
12356 return rc;
12357}
12358
12359/* offset and length are dword aligned */
12360static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
12361 u8 *buf)
12362{
12363 int ret = 0;
12364 u32 pagesize = tp->nvram_pagesize;
12365 u32 pagemask = pagesize - 1;
12366 u32 nvram_cmd;
12367 u8 *tmp;
12368
12369 tmp = kmalloc(pagesize, GFP_KERNEL);
12370 if (tmp == NULL)
12371 return -ENOMEM;
12372
12373 while (len) {
12374 int j;
e6af301b 12375 u32 phy_addr, page_off, size;
1da177e4
LT
12376
12377 phy_addr = offset & ~pagemask;
6aa20a22 12378
1da177e4 12379 for (j = 0; j < pagesize; j += 4) {
a9dc529d
MC
12380 ret = tg3_nvram_read_be32(tp, phy_addr + j,
12381 (__be32 *) (tmp + j));
12382 if (ret)
1da177e4
LT
12383 break;
12384 }
12385 if (ret)
12386 break;
12387
c6cdf436 12388 page_off = offset & pagemask;
1da177e4
LT
12389 size = pagesize;
12390 if (len < size)
12391 size = len;
12392
12393 len -= size;
12394
12395 memcpy(tmp + page_off, buf, size);
12396
12397 offset = offset + (pagesize - page_off);
12398
e6af301b 12399 tg3_enable_nvram_access(tp);
1da177e4
LT
12400
12401 /*
12402 * Before we can erase the flash page, we need
12403 * to issue a special "write enable" command.
12404 */
12405 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12406
12407 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12408 break;
12409
12410 /* Erase the target page */
12411 tw32(NVRAM_ADDR, phy_addr);
12412
12413 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
12414 NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
12415
c6cdf436 12416 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
1da177e4
LT
12417 break;
12418
12419 /* Issue another write enable to start the write. */
12420 nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12421
12422 if (tg3_nvram_exec_cmd(tp, nvram_cmd))
12423 break;
12424
12425 for (j = 0; j < pagesize; j += 4) {
b9fc7dc5 12426 __be32 data;
1da177e4 12427
b9fc7dc5 12428 data = *((__be32 *) (tmp + j));
a9dc529d 12429
b9fc7dc5 12430 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4
LT
12431
12432 tw32(NVRAM_ADDR, phy_addr + j);
12433
12434 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
12435 NVRAM_CMD_WR;
12436
12437 if (j == 0)
12438 nvram_cmd |= NVRAM_CMD_FIRST;
12439 else if (j == (pagesize - 4))
12440 nvram_cmd |= NVRAM_CMD_LAST;
12441
12442 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12443 break;
12444 }
12445 if (ret)
12446 break;
12447 }
12448
12449 nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
12450 tg3_nvram_exec_cmd(tp, nvram_cmd);
12451
12452 kfree(tmp);
12453
12454 return ret;
12455}
12456
12457/* offset and length are dword aligned */
12458static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
12459 u8 *buf)
12460{
12461 int i, ret = 0;
12462
12463 for (i = 0; i < len; i += 4, offset += 4) {
b9fc7dc5
AV
12464 u32 page_off, phy_addr, nvram_cmd;
12465 __be32 data;
1da177e4
LT
12466
12467 memcpy(&data, buf + i, 4);
b9fc7dc5 12468 tw32(NVRAM_WRDATA, be32_to_cpu(data));
1da177e4 12469
c6cdf436 12470 page_off = offset % tp->nvram_pagesize;
1da177e4 12471
1820180b 12472 phy_addr = tg3_nvram_phys_addr(tp, offset);
1da177e4
LT
12473
12474 tw32(NVRAM_ADDR, phy_addr);
12475
12476 nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
12477
c6cdf436 12478 if (page_off == 0 || i == 0)
1da177e4 12479 nvram_cmd |= NVRAM_CMD_FIRST;
f6d9a256 12480 if (page_off == (tp->nvram_pagesize - 4))
1da177e4
LT
12481 nvram_cmd |= NVRAM_CMD_LAST;
12482
12483 if (i == (len - 4))
12484 nvram_cmd |= NVRAM_CMD_LAST;
12485
321d32a0 12486 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
63c3a66f 12487 !tg3_flag(tp, 5755_PLUS) &&
4c987487
MC
12488 (tp->nvram_jedecnum == JEDEC_ST) &&
12489 (nvram_cmd & NVRAM_CMD_FIRST)) {
1da177e4
LT
12490
12491 if ((ret = tg3_nvram_exec_cmd(tp,
12492 NVRAM_CMD_WREN | NVRAM_CMD_GO |
12493 NVRAM_CMD_DONE)))
12494
12495 break;
12496 }
63c3a66f 12497 if (!tg3_flag(tp, FLASH)) {
1da177e4
LT
12498 /* We always do complete word writes to eeprom. */
12499 nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
12500 }
12501
12502 if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
12503 break;
12504 }
12505 return ret;
12506}
12507
12508/* offset and length are dword aligned */
12509static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
12510{
12511 int ret;
12512
63c3a66f 12513 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34
MC
12514 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
12515 ~GRC_LCLCTRL_GPIO_OUTPUT1);
1da177e4
LT
12516 udelay(40);
12517 }
12518
63c3a66f 12519 if (!tg3_flag(tp, NVRAM)) {
1da177e4 12520 ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
859a5887 12521 } else {
1da177e4
LT
12522 u32 grc_mode;
12523
ec41c7df
MC
12524 ret = tg3_nvram_lock(tp);
12525 if (ret)
12526 return ret;
1da177e4 12527
e6af301b 12528 tg3_enable_nvram_access(tp);
63c3a66f 12529 if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
1da177e4 12530 tw32(NVRAM_WRITE1, 0x406);
1da177e4
LT
12531
12532 grc_mode = tr32(GRC_MODE);
12533 tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
12534
63c3a66f 12535 if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
1da177e4
LT
12536 ret = tg3_nvram_write_block_buffered(tp, offset, len,
12537 buf);
859a5887 12538 } else {
1da177e4
LT
12539 ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
12540 buf);
12541 }
12542
12543 grc_mode = tr32(GRC_MODE);
12544 tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
12545
e6af301b 12546 tg3_disable_nvram_access(tp);
1da177e4
LT
12547 tg3_nvram_unlock(tp);
12548 }
12549
63c3a66f 12550 if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
314fba34 12551 tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
1da177e4
LT
12552 udelay(40);
12553 }
12554
12555 return ret;
12556}
12557
12558struct subsys_tbl_ent {
12559 u16 subsys_vendor, subsys_devid;
12560 u32 phy_id;
12561};
12562
24daf2b0 12563static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
1da177e4 12564 /* Broadcom boards. */
24daf2b0 12565 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12566 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
24daf2b0 12567 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12568 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
24daf2b0 12569 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12570 TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
24daf2b0
MC
12571 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12572 TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
12573 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12574 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
24daf2b0 12575 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12576 TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12577 { TG3PCI_SUBVENDOR_ID_BROADCOM,
12578 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
12579 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12580 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
24daf2b0 12581 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12582 TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
24daf2b0 12583 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12584 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
24daf2b0 12585 { TG3PCI_SUBVENDOR_ID_BROADCOM,
79eb6904 12586 TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
1da177e4
LT
12587
12588 /* 3com boards. */
24daf2b0 12589 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12590 TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
24daf2b0 12591 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12592 TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12593 { TG3PCI_SUBVENDOR_ID_3COM,
12594 TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
12595 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12596 TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
24daf2b0 12597 { TG3PCI_SUBVENDOR_ID_3COM,
79eb6904 12598 TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12599
12600 /* DELL boards. */
24daf2b0 12601 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12602 TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
24daf2b0 12603 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12604 TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
24daf2b0 12605 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12606 TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
24daf2b0 12607 { TG3PCI_SUBVENDOR_ID_DELL,
79eb6904 12608 TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
1da177e4
LT
12609
12610 /* Compaq boards. */
24daf2b0 12611 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12612 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
24daf2b0 12613 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12614 TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
24daf2b0
MC
12615 { TG3PCI_SUBVENDOR_ID_COMPAQ,
12616 TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
12617 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12618 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
24daf2b0 12619 { TG3PCI_SUBVENDOR_ID_COMPAQ,
79eb6904 12620 TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
1da177e4
LT
12621
12622 /* IBM boards. */
24daf2b0
MC
12623 { TG3PCI_SUBVENDOR_ID_IBM,
12624 TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
1da177e4
LT
12625};
12626
24daf2b0 12627static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
1da177e4
LT
12628{
12629 int i;
12630
12631 for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
12632 if ((subsys_id_to_phy_id[i].subsys_vendor ==
12633 tp->pdev->subsystem_vendor) &&
12634 (subsys_id_to_phy_id[i].subsys_devid ==
12635 tp->pdev->subsystem_device))
12636 return &subsys_id_to_phy_id[i];
12637 }
12638 return NULL;
12639}
12640
7d0c41ef 12641static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
1da177e4 12642{
1da177e4 12643 u32 val;
caf636c7
MC
12644 u16 pmcsr;
12645
12646 /* On some early chips the SRAM cannot be accessed in D3hot state,
12647 * so need make sure we're in D0.
12648 */
12649 pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
12650 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
12651 pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
12652 msleep(1);
7d0c41ef
MC
12653
12654 /* Make sure register accesses (indirect or otherwise)
12655 * will function correctly.
12656 */
12657 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
12658 tp->misc_host_ctrl);
1da177e4 12659
f49639e6
DM
12660 /* The memory arbiter has to be enabled in order for SRAM accesses
12661 * to succeed. Normally on powerup the tg3 chip firmware will make
12662 * sure it is enabled, but other entities such as system netboot
12663 * code might disable it.
12664 */
12665 val = tr32(MEMARB_MODE);
12666 tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
12667
79eb6904 12668 tp->phy_id = TG3_PHY_ID_INVALID;
7d0c41ef
MC
12669 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12670
a85feb8c 12671 /* Assume an onboard device and WOL capable by default. */
63c3a66f
JP
12672 tg3_flag_set(tp, EEPROM_WRITE_PROT);
12673 tg3_flag_set(tp, WOL_CAP);
72b845e0 12674
b5d3772c 12675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
9d26e213 12676 if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
63c3a66f
JP
12677 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12678 tg3_flag_set(tp, IS_NIC);
9d26e213 12679 }
0527ba35
MC
12680 val = tr32(VCPU_CFGSHDW);
12681 if (val & VCPU_CFGSHDW_ASPM_DBNC)
63c3a66f 12682 tg3_flag_set(tp, ASPM_WORKAROUND);
0527ba35 12683 if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
6fdbab9d 12684 (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
63c3a66f 12685 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12686 device_set_wakeup_enable(&tp->pdev->dev, true);
12687 }
05ac4cb7 12688 goto done;
b5d3772c
MC
12689 }
12690
1da177e4
LT
12691 tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
12692 if (val == NIC_SRAM_DATA_SIG_MAGIC) {
12693 u32 nic_cfg, led_cfg;
a9daf367 12694 u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
7d0c41ef 12695 int eeprom_phy_serdes = 0;
1da177e4
LT
12696
12697 tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
12698 tp->nic_sram_data_cfg = nic_cfg;
12699
12700 tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
12701 ver >>= NIC_SRAM_DATA_VER_SHIFT;
6ff6f81d
MC
12702 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
12703 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
12704 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
1da177e4
LT
12705 (ver > 0) && (ver < 0x100))
12706 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
12707
a9daf367
MC
12708 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
12709 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
12710
1da177e4
LT
12711 if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
12712 NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
12713 eeprom_phy_serdes = 1;
12714
12715 tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
12716 if (nic_phy_id != 0) {
12717 u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
12718 u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
12719
12720 eeprom_phy_id = (id1 >> 16) << 10;
12721 eeprom_phy_id |= (id2 & 0xfc00) << 16;
12722 eeprom_phy_id |= (id2 & 0x03ff) << 0;
12723 } else
12724 eeprom_phy_id = 0;
12725
7d0c41ef 12726 tp->phy_id = eeprom_phy_id;
747e8f8b 12727 if (eeprom_phy_serdes) {
63c3a66f 12728 if (!tg3_flag(tp, 5705_PLUS))
f07e9af3 12729 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
a50d0796 12730 else
f07e9af3 12731 tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
747e8f8b 12732 }
7d0c41ef 12733
63c3a66f 12734 if (tg3_flag(tp, 5750_PLUS))
1da177e4
LT
12735 led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
12736 SHASTA_EXT_LED_MODE_MASK);
cbf46853 12737 else
1da177e4
LT
12738 led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
12739
12740 switch (led_cfg) {
12741 default:
12742 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
12743 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12744 break;
12745
12746 case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
12747 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12748 break;
12749
12750 case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
12751 tp->led_ctrl = LED_CTRL_MODE_MAC;
9ba27794
MC
12752
12753 /* Default to PHY_1_MODE if 0 (MAC_MODE) is
12754 * read on some older 5700/5701 bootcode.
12755 */
12756 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
12757 ASIC_REV_5700 ||
12758 GET_ASIC_REV(tp->pci_chip_rev_id) ==
12759 ASIC_REV_5701)
12760 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
12761
1da177e4
LT
12762 break;
12763
12764 case SHASTA_EXT_LED_SHARED:
12765 tp->led_ctrl = LED_CTRL_MODE_SHARED;
12766 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
12767 tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
12768 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12769 LED_CTRL_MODE_PHY_2);
12770 break;
12771
12772 case SHASTA_EXT_LED_MAC:
12773 tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
12774 break;
12775
12776 case SHASTA_EXT_LED_COMBO:
12777 tp->led_ctrl = LED_CTRL_MODE_COMBO;
12778 if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
12779 tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
12780 LED_CTRL_MODE_PHY_2);
12781 break;
12782
855e1111 12783 }
1da177e4
LT
12784
12785 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
12786 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
12787 tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
12788 tp->led_ctrl = LED_CTRL_MODE_PHY_2;
12789
b2a5c19c
MC
12790 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
12791 tp->led_ctrl = LED_CTRL_MODE_PHY_1;
5f60891b 12792
9d26e213 12793 if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
63c3a66f 12794 tg3_flag_set(tp, EEPROM_WRITE_PROT);
9d26e213
MC
12795 if ((tp->pdev->subsystem_vendor ==
12796 PCI_VENDOR_ID_ARIMA) &&
12797 (tp->pdev->subsystem_device == 0x205a ||
12798 tp->pdev->subsystem_device == 0x2063))
63c3a66f 12799 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
9d26e213 12800 } else {
63c3a66f
JP
12801 tg3_flag_clear(tp, EEPROM_WRITE_PROT);
12802 tg3_flag_set(tp, IS_NIC);
9d26e213 12803 }
1da177e4
LT
12804
12805 if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
63c3a66f
JP
12806 tg3_flag_set(tp, ENABLE_ASF);
12807 if (tg3_flag(tp, 5750_PLUS))
12808 tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
1da177e4 12809 }
b2b98d4a
MC
12810
12811 if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
63c3a66f
JP
12812 tg3_flag(tp, 5750_PLUS))
12813 tg3_flag_set(tp, ENABLE_APE);
b2b98d4a 12814
f07e9af3 12815 if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
a85feb8c 12816 !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
63c3a66f 12817 tg3_flag_clear(tp, WOL_CAP);
1da177e4 12818
63c3a66f 12819 if (tg3_flag(tp, WOL_CAP) &&
6fdbab9d 12820 (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
63c3a66f 12821 tg3_flag_set(tp, WOL_ENABLE);
6fdbab9d
RW
12822 device_set_wakeup_enable(&tp->pdev->dev, true);
12823 }
0527ba35 12824
1da177e4 12825 if (cfg2 & (1 << 17))
f07e9af3 12826 tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
1da177e4
LT
12827
12828 /* serdes signal pre-emphasis in register 0x590 set by */
12829 /* bootcode if bit 18 is set */
12830 if (cfg2 & (1 << 18))
f07e9af3 12831 tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
8ed5d97e 12832
63c3a66f
JP
12833 if ((tg3_flag(tp, 57765_PLUS) ||
12834 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
12835 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
6833c043 12836 (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
f07e9af3 12837 tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
6833c043 12838
63c3a66f 12839 if (tg3_flag(tp, PCI_EXPRESS) &&
8c69b1e7 12840 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
63c3a66f 12841 !tg3_flag(tp, 57765_PLUS)) {
8ed5d97e
MC
12842 u32 cfg3;
12843
12844 tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
12845 if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
63c3a66f 12846 tg3_flag_set(tp, ASPM_WORKAROUND);
8ed5d97e 12847 }
a9daf367 12848
14417063 12849 if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
63c3a66f 12850 tg3_flag_set(tp, RGMII_INBAND_DISABLE);
a9daf367 12851 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
63c3a66f 12852 tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
a9daf367 12853 if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
63c3a66f 12854 tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
1da177e4 12855 }
05ac4cb7 12856done:
63c3a66f 12857 if (tg3_flag(tp, WOL_CAP))
43067ed8 12858 device_set_wakeup_enable(&tp->pdev->dev,
63c3a66f 12859 tg3_flag(tp, WOL_ENABLE));
43067ed8
RW
12860 else
12861 device_set_wakeup_capable(&tp->pdev->dev, false);
7d0c41ef
MC
12862}
12863
b2a5c19c
MC
12864static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
12865{
12866 int i;
12867 u32 val;
12868
12869 tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
12870 tw32(OTP_CTRL, cmd);
12871
12872 /* Wait for up to 1 ms for command to execute. */
12873 for (i = 0; i < 100; i++) {
12874 val = tr32(OTP_STATUS);
12875 if (val & OTP_STATUS_CMD_DONE)
12876 break;
12877 udelay(10);
12878 }
12879
12880 return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
12881}
12882
12883/* Read the gphy configuration from the OTP region of the chip. The gphy
12884 * configuration is a 32-bit value that straddles the alignment boundary.
12885 * We do two 32-bit reads and then shift and merge the results.
12886 */
12887static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
12888{
12889 u32 bhalf_otp, thalf_otp;
12890
12891 tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
12892
12893 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
12894 return 0;
12895
12896 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
12897
12898 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12899 return 0;
12900
12901 thalf_otp = tr32(OTP_READ_DATA);
12902
12903 tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
12904
12905 if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
12906 return 0;
12907
12908 bhalf_otp = tr32(OTP_READ_DATA);
12909
12910 return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
12911}
12912
e256f8a3
MC
12913static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
12914{
12915 u32 adv = ADVERTISED_Autoneg |
12916 ADVERTISED_Pause;
12917
12918 if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
12919 adv |= ADVERTISED_1000baseT_Half |
12920 ADVERTISED_1000baseT_Full;
12921
12922 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
12923 adv |= ADVERTISED_100baseT_Half |
12924 ADVERTISED_100baseT_Full |
12925 ADVERTISED_10baseT_Half |
12926 ADVERTISED_10baseT_Full |
12927 ADVERTISED_TP;
12928 else
12929 adv |= ADVERTISED_FIBRE;
12930
12931 tp->link_config.advertising = adv;
12932 tp->link_config.speed = SPEED_INVALID;
12933 tp->link_config.duplex = DUPLEX_INVALID;
12934 tp->link_config.autoneg = AUTONEG_ENABLE;
12935 tp->link_config.active_speed = SPEED_INVALID;
12936 tp->link_config.active_duplex = DUPLEX_INVALID;
12937 tp->link_config.orig_speed = SPEED_INVALID;
12938 tp->link_config.orig_duplex = DUPLEX_INVALID;
12939 tp->link_config.orig_autoneg = AUTONEG_INVALID;
12940}
12941
7d0c41ef
MC
12942static int __devinit tg3_phy_probe(struct tg3 *tp)
12943{
12944 u32 hw_phy_id_1, hw_phy_id_2;
12945 u32 hw_phy_id, hw_phy_id_masked;
12946 int err;
1da177e4 12947
e256f8a3 12948 /* flow control autonegotiation is default behavior */
63c3a66f 12949 tg3_flag_set(tp, PAUSE_AUTONEG);
e256f8a3
MC
12950 tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
12951
63c3a66f 12952 if (tg3_flag(tp, USE_PHYLIB))
b02fd9e3
MC
12953 return tg3_phy_init(tp);
12954
1da177e4 12955 /* Reading the PHY ID register can conflict with ASF
877d0310 12956 * firmware access to the PHY hardware.
1da177e4
LT
12957 */
12958 err = 0;
63c3a66f 12959 if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
79eb6904 12960 hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
1da177e4
LT
12961 } else {
12962 /* Now read the physical PHY_ID from the chip and verify
12963 * that it is sane. If it doesn't look good, we fall back
12964 * to either the hard-coded table based PHY_ID and failing
12965 * that the value found in the eeprom area.
12966 */
12967 err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
12968 err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
12969
12970 hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
12971 hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
12972 hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
12973
79eb6904 12974 hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
1da177e4
LT
12975 }
12976
79eb6904 12977 if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
1da177e4 12978 tp->phy_id = hw_phy_id;
79eb6904 12979 if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
f07e9af3 12980 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
da6b2d01 12981 else
f07e9af3 12982 tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
1da177e4 12983 } else {
79eb6904 12984 if (tp->phy_id != TG3_PHY_ID_INVALID) {
7d0c41ef
MC
12985 /* Do nothing, phy ID already set up in
12986 * tg3_get_eeprom_hw_cfg().
12987 */
1da177e4
LT
12988 } else {
12989 struct subsys_tbl_ent *p;
12990
12991 /* No eeprom signature? Try the hardcoded
12992 * subsys device table.
12993 */
24daf2b0 12994 p = tg3_lookup_by_subsys(tp);
1da177e4
LT
12995 if (!p)
12996 return -ENODEV;
12997
12998 tp->phy_id = p->phy_id;
12999 if (!tp->phy_id ||
79eb6904 13000 tp->phy_id == TG3_PHY_ID_BCM8002)
f07e9af3 13001 tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
1da177e4
LT
13002 }
13003 }
13004
a6b68dab
MC
13005 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
13006 ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
13007 tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
13008 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
13009 tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
52b02d04
MC
13010 tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
13011
e256f8a3
MC
13012 tg3_phy_init_link_config(tp);
13013
f07e9af3 13014 if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
63c3a66f
JP
13015 !tg3_flag(tp, ENABLE_APE) &&
13016 !tg3_flag(tp, ENABLE_ASF)) {
42b64a45 13017 u32 bmsr, mask;
1da177e4
LT
13018
13019 tg3_readphy(tp, MII_BMSR, &bmsr);
13020 if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
13021 (bmsr & BMSR_LSTATUS))
13022 goto skip_phy_reset;
6aa20a22 13023
1da177e4
LT
13024 err = tg3_phy_reset(tp);
13025 if (err)
13026 return err;
13027
42b64a45 13028 tg3_phy_set_wirespeed(tp);
1da177e4 13029
3600d918
MC
13030 mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
13031 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
13032 ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
13033 if (!tg3_copper_is_advertising_all(tp, mask)) {
42b64a45
MC
13034 tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
13035 tp->link_config.flowctrl);
1da177e4
LT
13036
13037 tg3_writephy(tp, MII_BMCR,
13038 BMCR_ANENABLE | BMCR_ANRESTART);
13039 }
1da177e4
LT
13040 }
13041
13042skip_phy_reset:
79eb6904 13043 if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
1da177e4
LT
13044 err = tg3_init_5401phy_dsp(tp);
13045 if (err)
13046 return err;
1da177e4 13047
1da177e4
LT
13048 err = tg3_init_5401phy_dsp(tp);
13049 }
13050
1da177e4
LT
13051 return err;
13052}
13053
184b8904 13054static void __devinit tg3_read_vpd(struct tg3 *tp)
1da177e4 13055{
a4a8bb15 13056 u8 *vpd_data;
4181b2c8 13057 unsigned int block_end, rosize, len;
184b8904 13058 int j, i = 0;
a4a8bb15 13059
c3e94500 13060 vpd_data = (u8 *)tg3_vpd_readblock(tp);
a4a8bb15
MC
13061 if (!vpd_data)
13062 goto out_no_vpd;
1da177e4 13063
4181b2c8
MC
13064 i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
13065 PCI_VPD_LRDT_RO_DATA);
13066 if (i < 0)
13067 goto out_not_found;
1da177e4 13068
4181b2c8
MC
13069 rosize = pci_vpd_lrdt_size(&vpd_data[i]);
13070 block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
13071 i += PCI_VPD_LRDT_TAG_SIZE;
1da177e4 13072
4181b2c8
MC
13073 if (block_end > TG3_NVM_VPD_LEN)
13074 goto out_not_found;
af2c6a4a 13075
184b8904
MC
13076 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13077 PCI_VPD_RO_KEYWORD_MFR_ID);
13078 if (j > 0) {
13079 len = pci_vpd_info_field_size(&vpd_data[j]);
13080
13081 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13082 if (j + len > block_end || len != 4 ||
13083 memcmp(&vpd_data[j], "1028", 4))
13084 goto partno;
13085
13086 j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13087 PCI_VPD_RO_KEYWORD_VENDOR0);
13088 if (j < 0)
13089 goto partno;
13090
13091 len = pci_vpd_info_field_size(&vpd_data[j]);
13092
13093 j += PCI_VPD_INFO_FLD_HDR_SIZE;
13094 if (j + len > block_end)
13095 goto partno;
13096
13097 memcpy(tp->fw_ver, &vpd_data[j], len);
13098 strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
13099 }
13100
13101partno:
4181b2c8
MC
13102 i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
13103 PCI_VPD_RO_KEYWORD_PARTNO);
13104 if (i < 0)
13105 goto out_not_found;
af2c6a4a 13106
4181b2c8 13107 len = pci_vpd_info_field_size(&vpd_data[i]);
1da177e4 13108
4181b2c8
MC
13109 i += PCI_VPD_INFO_FLD_HDR_SIZE;
13110 if (len > TG3_BPN_SIZE ||
13111 (len + i) > TG3_NVM_VPD_LEN)
13112 goto out_not_found;
1da177e4 13113
4181b2c8 13114 memcpy(tp->board_part_number, &vpd_data[i], len);
1da177e4 13115
1da177e4 13116out_not_found:
a4a8bb15 13117 kfree(vpd_data);
37a949c5 13118 if (tp->board_part_number[0])
a4a8bb15
MC
13119 return;
13120
13121out_no_vpd:
37a949c5
MC
13122 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
13123 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
13124 strcpy(tp->board_part_number, "BCM5717");
13125 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
13126 strcpy(tp->board_part_number, "BCM5718");
13127 else
13128 goto nomatch;
13129 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
13130 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
13131 strcpy(tp->board_part_number, "BCM57780");
13132 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
13133 strcpy(tp->board_part_number, "BCM57760");
13134 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
13135 strcpy(tp->board_part_number, "BCM57790");
13136 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
13137 strcpy(tp->board_part_number, "BCM57788");
13138 else
13139 goto nomatch;
13140 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
13141 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
13142 strcpy(tp->board_part_number, "BCM57761");
13143 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
13144 strcpy(tp->board_part_number, "BCM57765");
13145 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
13146 strcpy(tp->board_part_number, "BCM57781");
13147 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
13148 strcpy(tp->board_part_number, "BCM57785");
13149 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
13150 strcpy(tp->board_part_number, "BCM57791");
13151 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13152 strcpy(tp->board_part_number, "BCM57795");
13153 else
13154 goto nomatch;
13155 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
b5d3772c 13156 strcpy(tp->board_part_number, "BCM95906");
37a949c5
MC
13157 } else {
13158nomatch:
b5d3772c 13159 strcpy(tp->board_part_number, "none");
37a949c5 13160 }
1da177e4
LT
13161}
13162
9c8a620e
MC
13163static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
13164{
13165 u32 val;
13166
e4f34110 13167 if (tg3_nvram_read(tp, offset, &val) ||
9c8a620e 13168 (val & 0xfc000000) != 0x0c000000 ||
e4f34110 13169 tg3_nvram_read(tp, offset + 4, &val) ||
9c8a620e
MC
13170 val != 0)
13171 return 0;
13172
13173 return 1;
13174}
13175
acd9c119
MC
13176static void __devinit tg3_read_bc_ver(struct tg3 *tp)
13177{
ff3a7cb2 13178 u32 val, offset, start, ver_offset;
75f9936e 13179 int i, dst_off;
ff3a7cb2 13180 bool newver = false;
acd9c119
MC
13181
13182 if (tg3_nvram_read(tp, 0xc, &offset) ||
13183 tg3_nvram_read(tp, 0x4, &start))
13184 return;
13185
13186 offset = tg3_nvram_logical_addr(tp, offset);
13187
ff3a7cb2 13188 if (tg3_nvram_read(tp, offset, &val))
acd9c119
MC
13189 return;
13190
ff3a7cb2
MC
13191 if ((val & 0xfc000000) == 0x0c000000) {
13192 if (tg3_nvram_read(tp, offset + 4, &val))
acd9c119
MC
13193 return;
13194
ff3a7cb2
MC
13195 if (val == 0)
13196 newver = true;
13197 }
13198
75f9936e
MC
13199 dst_off = strlen(tp->fw_ver);
13200
ff3a7cb2 13201 if (newver) {
75f9936e
MC
13202 if (TG3_VER_SIZE - dst_off < 16 ||
13203 tg3_nvram_read(tp, offset + 8, &ver_offset))
ff3a7cb2
MC
13204 return;
13205
13206 offset = offset + ver_offset - start;
13207 for (i = 0; i < 16; i += 4) {
13208 __be32 v;
13209 if (tg3_nvram_read_be32(tp, offset + i, &v))
13210 return;
13211
75f9936e 13212 memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
ff3a7cb2
MC
13213 }
13214 } else {
13215 u32 major, minor;
13216
13217 if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
13218 return;
13219
13220 major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
13221 TG3_NVM_BCVER_MAJSFT;
13222 minor = ver_offset & TG3_NVM_BCVER_MINMSK;
75f9936e
MC
13223 snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
13224 "v%d.%02d", major, minor);
acd9c119
MC
13225 }
13226}
13227
a6f6cb1c
MC
13228static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
13229{
13230 u32 val, major, minor;
13231
13232 /* Use native endian representation */
13233 if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
13234 return;
13235
13236 major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
13237 TG3_NVM_HWSB_CFG1_MAJSFT;
13238 minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
13239 TG3_NVM_HWSB_CFG1_MINSFT;
13240
13241 snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
13242}
13243
dfe00d7d
MC
13244static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
13245{
13246 u32 offset, major, minor, build;
13247
75f9936e 13248 strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
dfe00d7d
MC
13249
13250 if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
13251 return;
13252
13253 switch (val & TG3_EEPROM_SB_REVISION_MASK) {
13254 case TG3_EEPROM_SB_REVISION_0:
13255 offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
13256 break;
13257 case TG3_EEPROM_SB_REVISION_2:
13258 offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
13259 break;
13260 case TG3_EEPROM_SB_REVISION_3:
13261 offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
13262 break;
a4153d40
MC
13263 case TG3_EEPROM_SB_REVISION_4:
13264 offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
13265 break;
13266 case TG3_EEPROM_SB_REVISION_5:
13267 offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
13268 break;
bba226ac
MC
13269 case TG3_EEPROM_SB_REVISION_6:
13270 offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
13271 break;
dfe00d7d
MC
13272 default:
13273 return;
13274 }
13275
e4f34110 13276 if (tg3_nvram_read(tp, offset, &val))
dfe00d7d
MC
13277 return;
13278
13279 build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
13280 TG3_EEPROM_SB_EDH_BLD_SHFT;
13281 major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
13282 TG3_EEPROM_SB_EDH_MAJ_SHFT;
13283 minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
13284
13285 if (minor > 99 || build > 26)
13286 return;
13287
75f9936e
MC
13288 offset = strlen(tp->fw_ver);
13289 snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
13290 " v%d.%02d", major, minor);
dfe00d7d
MC
13291
13292 if (build > 0) {
75f9936e
MC
13293 offset = strlen(tp->fw_ver);
13294 if (offset < TG3_VER_SIZE - 1)
13295 tp->fw_ver[offset] = 'a' + build - 1;
dfe00d7d
MC
13296 }
13297}
13298
acd9c119 13299static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
c4e6575c
MC
13300{
13301 u32 val, offset, start;
acd9c119 13302 int i, vlen;
9c8a620e
MC
13303
13304 for (offset = TG3_NVM_DIR_START;
13305 offset < TG3_NVM_DIR_END;
13306 offset += TG3_NVM_DIRENT_SIZE) {
e4f34110 13307 if (tg3_nvram_read(tp, offset, &val))
c4e6575c
MC
13308 return;
13309
9c8a620e
MC
13310 if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
13311 break;
13312 }
13313
13314 if (offset == TG3_NVM_DIR_END)
13315 return;
13316
63c3a66f 13317 if (!tg3_flag(tp, 5705_PLUS))
9c8a620e 13318 start = 0x08000000;
e4f34110 13319 else if (tg3_nvram_read(tp, offset - 4, &start))
9c8a620e
MC
13320 return;
13321
e4f34110 13322 if (tg3_nvram_read(tp, offset + 4, &offset) ||
9c8a620e 13323 !tg3_fw_img_is_valid(tp, offset) ||
e4f34110 13324 tg3_nvram_read(tp, offset + 8, &val))
9c8a620e
MC
13325 return;
13326
13327 offset += val - start;
13328
acd9c119 13329 vlen = strlen(tp->fw_ver);
9c8a620e 13330
acd9c119
MC
13331 tp->fw_ver[vlen++] = ',';
13332 tp->fw_ver[vlen++] = ' ';
9c8a620e
MC
13333
13334 for (i = 0; i < 4; i++) {
a9dc529d
MC
13335 __be32 v;
13336 if (tg3_nvram_read_be32(tp, offset, &v))
c4e6575c
MC
13337 return;
13338
b9fc7dc5 13339 offset += sizeof(v);
c4e6575c 13340
acd9c119
MC
13341 if (vlen > TG3_VER_SIZE - sizeof(v)) {
13342 memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
9c8a620e 13343 break;
c4e6575c 13344 }
9c8a620e 13345
acd9c119
MC
13346 memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
13347 vlen += sizeof(v);
c4e6575c 13348 }
acd9c119
MC
13349}
13350
7fd76445
MC
13351static void __devinit tg3_read_dash_ver(struct tg3 *tp)
13352{
13353 int vlen;
13354 u32 apedata;
ecc79648 13355 char *fwtype;
7fd76445 13356
63c3a66f 13357 if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
7fd76445
MC
13358 return;
13359
13360 apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
13361 if (apedata != APE_SEG_SIG_MAGIC)
13362 return;
13363
13364 apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
13365 if (!(apedata & APE_FW_STATUS_READY))
13366 return;
13367
13368 apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
13369
dc6d0744 13370 if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
63c3a66f 13371 tg3_flag_set(tp, APE_HAS_NCSI);
ecc79648 13372 fwtype = "NCSI";
dc6d0744 13373 } else {
ecc79648 13374 fwtype = "DASH";
dc6d0744 13375 }
ecc79648 13376
7fd76445
MC
13377 vlen = strlen(tp->fw_ver);
13378
ecc79648
MC
13379 snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
13380 fwtype,
7fd76445
MC
13381 (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
13382 (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
13383 (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
13384 (apedata & APE_FW_VERSION_BLDMSK));
13385}
13386
acd9c119
MC
13387static void __devinit tg3_read_fw_ver(struct tg3 *tp)
13388{
13389 u32 val;
75f9936e 13390 bool vpd_vers = false;
acd9c119 13391
75f9936e
MC
13392 if (tp->fw_ver[0] != 0)
13393 vpd_vers = true;
df259d8c 13394
63c3a66f 13395 if (tg3_flag(tp, NO_NVRAM)) {
75f9936e 13396 strcat(tp->fw_ver, "sb");
df259d8c
MC
13397 return;
13398 }
13399
acd9c119
MC
13400 if (tg3_nvram_read(tp, 0, &val))
13401 return;
13402
13403 if (val == TG3_EEPROM_MAGIC)
13404 tg3_read_bc_ver(tp);
13405 else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
13406 tg3_read_sb_ver(tp, val);
a6f6cb1c
MC
13407 else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
13408 tg3_read_hwsb_ver(tp);
acd9c119
MC
13409 else
13410 return;
13411
63c3a66f 13412 if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
75f9936e 13413 goto done;
acd9c119
MC
13414
13415 tg3_read_mgmtfw_ver(tp);
9c8a620e 13416
75f9936e 13417done:
9c8a620e 13418 tp->fw_ver[TG3_VER_SIZE - 1] = 0;
c4e6575c
MC
13419}
13420
7544b097
MC
13421static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
13422
7cb32cf2
MC
13423static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
13424{
63c3a66f 13425 if (tg3_flag(tp, LRG_PROD_RING_CAP))
de9f5230 13426 return TG3_RX_RET_MAX_SIZE_5717;
63c3a66f 13427 else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
de9f5230 13428 return TG3_RX_RET_MAX_SIZE_5700;
7cb32cf2 13429 else
de9f5230 13430 return TG3_RX_RET_MAX_SIZE_5705;
7cb32cf2
MC
13431}
13432
4143470c 13433static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
895950c2
JP
13434 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
13435 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
13436 { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
13437 { },
13438};
13439
1da177e4
LT
13440static int __devinit tg3_get_invariants(struct tg3 *tp)
13441{
1da177e4 13442 u32 misc_ctrl_reg;
1da177e4
LT
13443 u32 pci_state_reg, grc_misc_cfg;
13444 u32 val;
13445 u16 pci_cmd;
5e7dfd0f 13446 int err;
1da177e4 13447
1da177e4
LT
13448 /* Force memory write invalidate off. If we leave it on,
13449 * then on 5700_BX chips we have to enable a workaround.
13450 * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
13451 * to match the cacheline size. The Broadcom driver have this
13452 * workaround but turns MWI off all the times so never uses
13453 * it. This seems to suggest that the workaround is insufficient.
13454 */
13455 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13456 pci_cmd &= ~PCI_COMMAND_INVALIDATE;
13457 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13458
13459 /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
13460 * has the register indirect write enable bit set before
13461 * we try to access any of the MMIO registers. It is also
13462 * critical that the PCI-X hw workaround situation is decided
13463 * before that as well.
13464 */
13465 pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13466 &misc_ctrl_reg);
13467
13468 tp->pci_chip_rev_id = (misc_ctrl_reg >>
13469 MISC_HOST_CTRL_CHIPREV_SHIFT);
795d01c5
MC
13470 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
13471 u32 prod_id_asic_rev;
13472
5001e2f6
MC
13473 if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
13474 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
d78b59f5
MC
13475 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
13476 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
f6eb9b1f
MC
13477 pci_read_config_dword(tp->pdev,
13478 TG3PCI_GEN2_PRODID_ASICREV,
13479 &prod_id_asic_rev);
b703df6f
MC
13480 else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
13481 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
13482 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
13483 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
13484 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
13485 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
13486 pci_read_config_dword(tp->pdev,
13487 TG3PCI_GEN15_PRODID_ASICREV,
13488 &prod_id_asic_rev);
f6eb9b1f
MC
13489 else
13490 pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
13491 &prod_id_asic_rev);
13492
321d32a0 13493 tp->pci_chip_rev_id = prod_id_asic_rev;
795d01c5 13494 }
1da177e4 13495
ff645bec
MC
13496 /* Wrong chip ID in 5752 A0. This code can be removed later
13497 * as A0 is not in production.
13498 */
13499 if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
13500 tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
13501
6892914f
MC
13502 /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
13503 * we need to disable memory and use config. cycles
13504 * only to access all registers. The 5702/03 chips
13505 * can mistakenly decode the special cycles from the
13506 * ICH chipsets as memory write cycles, causing corruption
13507 * of register and memory space. Only certain ICH bridges
13508 * will drive special cycles with non-zero data during the
13509 * address phase which can fall within the 5703's address
13510 * range. This is not an ICH bug as the PCI spec allows
13511 * non-zero address during special cycles. However, only
13512 * these ICH bridges are known to drive non-zero addresses
13513 * during special cycles.
13514 *
13515 * Since special cycles do not cross PCI bridges, we only
13516 * enable this workaround if the 5703 is on the secondary
13517 * bus of these ICH bridges.
13518 */
13519 if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
13520 (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
13521 static struct tg3_dev_id {
13522 u32 vendor;
13523 u32 device;
13524 u32 rev;
13525 } ich_chipsets[] = {
13526 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
13527 PCI_ANY_ID },
13528 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
13529 PCI_ANY_ID },
13530 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
13531 0xa },
13532 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
13533 PCI_ANY_ID },
13534 { },
13535 };
13536 struct tg3_dev_id *pci_id = &ich_chipsets[0];
13537 struct pci_dev *bridge = NULL;
13538
13539 while (pci_id->vendor != 0) {
13540 bridge = pci_get_device(pci_id->vendor, pci_id->device,
13541 bridge);
13542 if (!bridge) {
13543 pci_id++;
13544 continue;
13545 }
13546 if (pci_id->rev != PCI_ANY_ID) {
44c10138 13547 if (bridge->revision > pci_id->rev)
6892914f
MC
13548 continue;
13549 }
13550 if (bridge->subordinate &&
13551 (bridge->subordinate->number ==
13552 tp->pdev->bus->number)) {
63c3a66f 13553 tg3_flag_set(tp, ICH_WORKAROUND);
6892914f
MC
13554 pci_dev_put(bridge);
13555 break;
13556 }
13557 }
13558 }
13559
6ff6f81d 13560 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
41588ba1
MC
13561 static struct tg3_dev_id {
13562 u32 vendor;
13563 u32 device;
13564 } bridge_chipsets[] = {
13565 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
13566 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
13567 { },
13568 };
13569 struct tg3_dev_id *pci_id = &bridge_chipsets[0];
13570 struct pci_dev *bridge = NULL;
13571
13572 while (pci_id->vendor != 0) {
13573 bridge = pci_get_device(pci_id->vendor,
13574 pci_id->device,
13575 bridge);
13576 if (!bridge) {
13577 pci_id++;
13578 continue;
13579 }
13580 if (bridge->subordinate &&
13581 (bridge->subordinate->number <=
13582 tp->pdev->bus->number) &&
13583 (bridge->subordinate->subordinate >=
13584 tp->pdev->bus->number)) {
63c3a66f 13585 tg3_flag_set(tp, 5701_DMA_BUG);
41588ba1
MC
13586 pci_dev_put(bridge);
13587 break;
13588 }
13589 }
13590 }
13591
4a29cc2e
MC
13592 /* The EPB bridge inside 5714, 5715, and 5780 cannot support
13593 * DMA addresses > 40-bit. This bridge may have other additional
13594 * 57xx devices behind it in some 4-port NIC designs for example.
13595 * Any tg3 device found behind the bridge will also need the 40-bit
13596 * DMA workaround.
13597 */
a4e2b347
MC
13598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
13599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
63c3a66f
JP
13600 tg3_flag_set(tp, 5780_CLASS);
13601 tg3_flag_set(tp, 40BIT_DMA_BUG);
4cf78e4f 13602 tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
859a5887 13603 } else {
4a29cc2e
MC
13604 struct pci_dev *bridge = NULL;
13605
13606 do {
13607 bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
13608 PCI_DEVICE_ID_SERVERWORKS_EPB,
13609 bridge);
13610 if (bridge && bridge->subordinate &&
13611 (bridge->subordinate->number <=
13612 tp->pdev->bus->number) &&
13613 (bridge->subordinate->subordinate >=
13614 tp->pdev->bus->number)) {
63c3a66f 13615 tg3_flag_set(tp, 40BIT_DMA_BUG);
4a29cc2e
MC
13616 pci_dev_put(bridge);
13617 break;
13618 }
13619 } while (bridge);
13620 }
4cf78e4f 13621
1da177e4
LT
13622 /* Initialize misc host control in PCI block. */
13623 tp->misc_host_ctrl |= (misc_ctrl_reg &
13624 MISC_HOST_CTRL_CHIPREV);
13625 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
13626 tp->misc_host_ctrl);
13627
f6eb9b1f
MC
13628 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
13629 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
d78b59f5
MC
13630 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
13631 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
7544b097
MC
13632 tp->pdev_peer = tg3_find_peer(tp);
13633
c885e824 13634 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
d78b59f5
MC
13635 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
63c3a66f 13637 tg3_flag_set(tp, 5717_PLUS);
0a58d668
MC
13638
13639 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
63c3a66f
JP
13640 tg3_flag(tp, 5717_PLUS))
13641 tg3_flag_set(tp, 57765_PLUS);
c885e824 13642
321d32a0
MC
13643 /* Intentionally exclude ASIC_REV_5906 */
13644 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d9ab5ad1 13645 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
d30cdd28 13646 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
9936bcf6 13647 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c 13648 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13649 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13650 tg3_flag(tp, 57765_PLUS))
13651 tg3_flag_set(tp, 5755_PLUS);
321d32a0
MC
13652
13653 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
13654 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
b5d3772c 13655 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
63c3a66f
JP
13656 tg3_flag(tp, 5755_PLUS) ||
13657 tg3_flag(tp, 5780_CLASS))
13658 tg3_flag_set(tp, 5750_PLUS);
6708e5cc 13659
6ff6f81d 13660 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
63c3a66f
JP
13661 tg3_flag(tp, 5750_PLUS))
13662 tg3_flag_set(tp, 5705_PLUS);
1b440c56 13663
507399f1 13664 /* Determine TSO capabilities */
2866d956 13665 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
4d163b75 13666 ; /* Do nothing. HW bug. */
63c3a66f
JP
13667 else if (tg3_flag(tp, 57765_PLUS))
13668 tg3_flag_set(tp, HW_TSO_3);
13669 else if (tg3_flag(tp, 5755_PLUS) ||
e849cdc3 13670 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
63c3a66f
JP
13671 tg3_flag_set(tp, HW_TSO_2);
13672 else if (tg3_flag(tp, 5750_PLUS)) {
13673 tg3_flag_set(tp, HW_TSO_1);
13674 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13675 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
13676 tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
63c3a66f 13677 tg3_flag_clear(tp, TSO_BUG);
507399f1
MC
13678 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
13679 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
13680 tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
63c3a66f 13681 tg3_flag_set(tp, TSO_BUG);
507399f1
MC
13682 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
13683 tp->fw_needed = FIRMWARE_TG3TSO5;
13684 else
13685 tp->fw_needed = FIRMWARE_TG3TSO;
13686 }
13687
dabc5c67 13688 /* Selectively allow TSO based on operating conditions */
6ff6f81d
MC
13689 if (tg3_flag(tp, HW_TSO_1) ||
13690 tg3_flag(tp, HW_TSO_2) ||
13691 tg3_flag(tp, HW_TSO_3) ||
dabc5c67
MC
13692 (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
13693 tg3_flag_set(tp, TSO_CAPABLE);
13694 else {
13695 tg3_flag_clear(tp, TSO_CAPABLE);
13696 tg3_flag_clear(tp, TSO_BUG);
13697 tp->fw_needed = NULL;
13698 }
13699
13700 if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
13701 tp->fw_needed = FIRMWARE_TG3;
13702
507399f1
MC
13703 tp->irq_max = 1;
13704
63c3a66f
JP
13705 if (tg3_flag(tp, 5750_PLUS)) {
13706 tg3_flag_set(tp, SUPPORT_MSI);
7544b097
MC
13707 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
13708 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
13709 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
13710 tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
13711 tp->pdev_peer == tp->pdev))
63c3a66f 13712 tg3_flag_clear(tp, SUPPORT_MSI);
7544b097 13713
63c3a66f 13714 if (tg3_flag(tp, 5755_PLUS) ||
b5d3772c 13715 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
63c3a66f 13716 tg3_flag_set(tp, 1SHOT_MSI);
52c0fd83 13717 }
4f125f42 13718
63c3a66f
JP
13719 if (tg3_flag(tp, 57765_PLUS)) {
13720 tg3_flag_set(tp, SUPPORT_MSIX);
507399f1
MC
13721 tp->irq_max = TG3_IRQ_MAX_VECS;
13722 }
f6eb9b1f 13723 }
0e1406dd 13724
2ffcc981 13725 if (tg3_flag(tp, 5755_PLUS))
63c3a66f 13726 tg3_flag_set(tp, SHORT_DMA_BUG);
f6eb9b1f 13727
63c3a66f
JP
13728 if (tg3_flag(tp, 5717_PLUS))
13729 tg3_flag_set(tp, LRG_PROD_RING_CAP);
de9f5230 13730
63c3a66f 13731 if (tg3_flag(tp, 57765_PLUS) &&
2866d956 13732 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
63c3a66f 13733 tg3_flag_set(tp, USE_JUMBO_BDFLAG);
b703df6f 13734
63c3a66f
JP
13735 if (!tg3_flag(tp, 5705_PLUS) ||
13736 tg3_flag(tp, 5780_CLASS) ||
13737 tg3_flag(tp, USE_JUMBO_BDFLAG))
13738 tg3_flag_set(tp, JUMBO_CAPABLE);
0f893dc6 13739
52f4490c
MC
13740 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
13741 &pci_state_reg);
13742
5e7dfd0f
MC
13743 tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
13744 if (tp->pcie_cap != 0) {
13745 u16 lnkctl;
13746
63c3a66f 13747 tg3_flag_set(tp, PCI_EXPRESS);
5f5c51e3 13748
cf79003d 13749 tp->pcie_readrq = 4096;
d78b59f5
MC
13750 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
13751 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
b4495ed8 13752 tp->pcie_readrq = 2048;
cf79003d
MC
13753
13754 pcie_set_readrq(tp->pdev, tp->pcie_readrq);
5f5c51e3 13755
5e7dfd0f
MC
13756 pci_read_config_word(tp->pdev,
13757 tp->pcie_cap + PCI_EXP_LNKCTL,
13758 &lnkctl);
13759 if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
7196cd6c
MC
13760 if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
13761 ASIC_REV_5906) {
63c3a66f 13762 tg3_flag_clear(tp, HW_TSO_2);
dabc5c67 13763 tg3_flag_clear(tp, TSO_CAPABLE);
7196cd6c 13764 }
5e7dfd0f 13765 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
321d32a0 13766 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
9cf74ebb
MC
13767 tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
13768 tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
63c3a66f 13769 tg3_flag_set(tp, CLKREQ_BUG);
614b0590 13770 } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
63c3a66f 13771 tg3_flag_set(tp, L1PLLPD_EN);
c7835a77 13772 }
52f4490c 13773 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
63c3a66f
JP
13774 tg3_flag_set(tp, PCI_EXPRESS);
13775 } else if (!tg3_flag(tp, 5705_PLUS) ||
13776 tg3_flag(tp, 5780_CLASS)) {
52f4490c
MC
13777 tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
13778 if (!tp->pcix_cap) {
2445e461
MC
13779 dev_err(&tp->pdev->dev,
13780 "Cannot find PCI-X capability, aborting\n");
52f4490c
MC
13781 return -EIO;
13782 }
13783
13784 if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
63c3a66f 13785 tg3_flag_set(tp, PCIX_MODE);
52f4490c 13786 }
1da177e4 13787
399de50b
MC
13788 /* If we have an AMD 762 or VIA K8T800 chipset, write
13789 * reordering to the mailbox registers done by the host
13790 * controller can cause major troubles. We read back from
13791 * every mailbox register write to force the writes to be
13792 * posted to the chip in order.
13793 */
4143470c 13794 if (pci_dev_present(tg3_write_reorder_chipsets) &&
63c3a66f
JP
13795 !tg3_flag(tp, PCI_EXPRESS))
13796 tg3_flag_set(tp, MBOX_WRITE_REORDER);
399de50b 13797
69fc4053
MC
13798 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
13799 &tp->pci_cacheline_sz);
13800 pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13801 &tp->pci_lat_timer);
1da177e4
LT
13802 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
13803 tp->pci_lat_timer < 64) {
13804 tp->pci_lat_timer = 64;
69fc4053
MC
13805 pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
13806 tp->pci_lat_timer);
1da177e4
LT
13807 }
13808
52f4490c
MC
13809 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
13810 /* 5700 BX chips need to have their TX producer index
13811 * mailboxes written twice to workaround a bug.
13812 */
63c3a66f 13813 tg3_flag_set(tp, TXD_MBOX_HWBUG);
1da177e4 13814
52f4490c 13815 /* If we are in PCI-X mode, enable register write workaround.
1da177e4
LT
13816 *
13817 * The workaround is to use indirect register accesses
13818 * for all chip writes not to mailbox registers.
13819 */
63c3a66f 13820 if (tg3_flag(tp, PCIX_MODE)) {
1da177e4 13821 u32 pm_reg;
1da177e4 13822
63c3a66f 13823 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
13824
13825 /* The chip can have it's power management PCI config
13826 * space registers clobbered due to this bug.
13827 * So explicitly force the chip into D0 here.
13828 */
9974a356
MC
13829 pci_read_config_dword(tp->pdev,
13830 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13831 &pm_reg);
13832 pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
13833 pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
9974a356
MC
13834 pci_write_config_dword(tp->pdev,
13835 tp->pm_cap + PCI_PM_CTRL,
1da177e4
LT
13836 pm_reg);
13837
13838 /* Also, force SERR#/PERR# in PCI command. */
13839 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13840 pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
13841 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13842 }
13843 }
13844
1da177e4 13845 if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
63c3a66f 13846 tg3_flag_set(tp, PCI_HIGH_SPEED);
1da177e4 13847 if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
63c3a66f 13848 tg3_flag_set(tp, PCI_32BIT);
1da177e4
LT
13849
13850 /* Chip-specific fixup from Broadcom driver */
13851 if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
13852 (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
13853 pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
13854 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
13855 }
13856
1ee582d8 13857 /* Default fast path register access methods */
20094930 13858 tp->read32 = tg3_read32;
1ee582d8 13859 tp->write32 = tg3_write32;
09ee929c 13860 tp->read32_mbox = tg3_read32;
20094930 13861 tp->write32_mbox = tg3_write32;
1ee582d8
MC
13862 tp->write32_tx_mbox = tg3_write32;
13863 tp->write32_rx_mbox = tg3_write32;
13864
13865 /* Various workaround register access methods */
63c3a66f 13866 if (tg3_flag(tp, PCIX_TARGET_HWBUG))
1ee582d8 13867 tp->write32 = tg3_write_indirect_reg32;
98efd8a6 13868 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
63c3a66f 13869 (tg3_flag(tp, PCI_EXPRESS) &&
98efd8a6
MC
13870 tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
13871 /*
13872 * Back to back register writes can cause problems on these
13873 * chips, the workaround is to read back all reg writes
13874 * except those to mailbox regs.
13875 *
13876 * See tg3_write_indirect_reg32().
13877 */
1ee582d8 13878 tp->write32 = tg3_write_flush_reg32;
98efd8a6
MC
13879 }
13880
63c3a66f 13881 if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
1ee582d8 13882 tp->write32_tx_mbox = tg3_write32_tx_mbox;
63c3a66f 13883 if (tg3_flag(tp, MBOX_WRITE_REORDER))
1ee582d8
MC
13884 tp->write32_rx_mbox = tg3_write_flush_reg32;
13885 }
20094930 13886
63c3a66f 13887 if (tg3_flag(tp, ICH_WORKAROUND)) {
6892914f
MC
13888 tp->read32 = tg3_read_indirect_reg32;
13889 tp->write32 = tg3_write_indirect_reg32;
13890 tp->read32_mbox = tg3_read_indirect_mbox;
13891 tp->write32_mbox = tg3_write_indirect_mbox;
13892 tp->write32_tx_mbox = tg3_write_indirect_mbox;
13893 tp->write32_rx_mbox = tg3_write_indirect_mbox;
13894
13895 iounmap(tp->regs);
22abe310 13896 tp->regs = NULL;
6892914f
MC
13897
13898 pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
13899 pci_cmd &= ~PCI_COMMAND_MEMORY;
13900 pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
13901 }
b5d3772c
MC
13902 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
13903 tp->read32_mbox = tg3_read32_mbox_5906;
13904 tp->write32_mbox = tg3_write32_mbox_5906;
13905 tp->write32_tx_mbox = tg3_write32_mbox_5906;
13906 tp->write32_rx_mbox = tg3_write32_mbox_5906;
13907 }
6892914f 13908
bbadf503 13909 if (tp->write32 == tg3_write_indirect_reg32 ||
63c3a66f 13910 (tg3_flag(tp, PCIX_MODE) &&
bbadf503 13911 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
f49639e6 13912 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
63c3a66f 13913 tg3_flag_set(tp, SRAM_USE_CONFIG);
bbadf503 13914
7d0c41ef 13915 /* Get eeprom hw config before calling tg3_set_power_state().
63c3a66f 13916 * In particular, the TG3_FLAG_IS_NIC flag must be
7d0c41ef
MC
13917 * determined before calling tg3_set_power_state() so that
13918 * we know whether or not to switch out of Vaux power.
13919 * When the flag is set, it means that GPIO1 is used for eeprom
13920 * write protect and also implies that it is a LOM where GPIOs
13921 * are not used to switch power.
6aa20a22 13922 */
7d0c41ef
MC
13923 tg3_get_eeprom_hw_cfg(tp);
13924
63c3a66f 13925 if (tg3_flag(tp, ENABLE_APE)) {
0d3031d9
MC
13926 /* Allow reads and writes to the
13927 * APE register and memory space.
13928 */
13929 pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
f92d9dc1
MC
13930 PCISTATE_ALLOW_APE_SHMEM_WR |
13931 PCISTATE_ALLOW_APE_PSPACE_WR;
0d3031d9
MC
13932 pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
13933 pci_state_reg);
13934 }
13935
9936bcf6 13936 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
57e6983c 13937 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
321d32a0 13938 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
f6eb9b1f 13939 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
63c3a66f
JP
13940 tg3_flag(tp, 57765_PLUS))
13941 tg3_flag_set(tp, CPMU_PRESENT);
d30cdd28 13942
bea8a63b 13943 /* Set up tp->grc_local_ctrl before calling tg3_power_up().
314fba34
MC
13944 * GPIO1 driven high will bring 5700's external PHY out of reset.
13945 * It is also used as eeprom write protect on LOMs.
13946 */
13947 tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
6ff6f81d 13948 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
63c3a66f 13949 tg3_flag(tp, EEPROM_WRITE_PROT))
314fba34
MC
13950 tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
13951 GRC_LCLCTRL_GPIO_OUTPUT1);
3e7d83bc
MC
13952 /* Unused GPIO3 must be driven as output on 5752 because there
13953 * are no pull-up resistors on unused GPIO pins.
13954 */
13955 else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
13956 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
314fba34 13957
321d32a0 13958 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
cb4ed1fd
MC
13959 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
13960 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
af36e6b6
MC
13961 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
13962
8d519ab2
MC
13963 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
13964 tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
5f0c4a3c
MC
13965 /* Turn off the debug UART. */
13966 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
63c3a66f 13967 if (tg3_flag(tp, IS_NIC))
5f0c4a3c
MC
13968 /* Keep VMain power. */
13969 tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
13970 GRC_LCLCTRL_GPIO_OUTPUT0;
13971 }
13972
1da177e4 13973 /* Force the chip into D0. */
c866b7ea 13974 err = tg3_power_up(tp);
1da177e4 13975 if (err) {
2445e461 13976 dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
1da177e4
LT
13977 return err;
13978 }
13979
1da177e4
LT
13980 /* Derive initial jumbo mode from MTU assigned in
13981 * ether_setup() via the alloc_etherdev() call
13982 */
63c3a66f
JP
13983 if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
13984 tg3_flag_set(tp, JUMBO_RING_ENABLE);
1da177e4
LT
13985
13986 /* Determine WakeOnLan speed to use. */
13987 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
13988 tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
13989 tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
13990 tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
63c3a66f 13991 tg3_flag_clear(tp, WOL_SPEED_100MB);
1da177e4 13992 } else {
63c3a66f 13993 tg3_flag_set(tp, WOL_SPEED_100MB);
1da177e4
LT
13994 }
13995
7f97a4bd 13996 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
f07e9af3 13997 tp->phy_flags |= TG3_PHYFLG_IS_FET;
7f97a4bd 13998
1da177e4 13999 /* A few boards don't want Ethernet@WireSpeed phy feature */
6ff6f81d
MC
14000 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14001 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
1da177e4 14002 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
747e8f8b 14003 (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
f07e9af3
MC
14004 (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
14005 (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
14006 tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
1da177e4
LT
14007
14008 if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
14009 GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
f07e9af3 14010 tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
1da177e4 14011 if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
f07e9af3 14012 tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
1da177e4 14013
63c3a66f 14014 if (tg3_flag(tp, 5705_PLUS) &&
f07e9af3 14015 !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
321d32a0 14016 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
f6eb9b1f 14017 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
63c3a66f 14018 !tg3_flag(tp, 57765_PLUS)) {
c424cb24 14019 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
d30cdd28 14020 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
9936bcf6
MC
14021 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
14022 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
d4011ada
MC
14023 if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
14024 tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
f07e9af3 14025 tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
c1d2a196 14026 if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
f07e9af3 14027 tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
321d32a0 14028 } else
f07e9af3 14029 tp->phy_flags |= TG3_PHYFLG_BER_BUG;
c424cb24 14030 }
1da177e4 14031
b2a5c19c
MC
14032 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
14033 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
14034 tp->phy_otp = tg3_read_otp_phycfg(tp);
14035 if (tp->phy_otp == 0)
14036 tp->phy_otp = TG3_OTP_DEFAULT;
14037 }
14038
63c3a66f 14039 if (tg3_flag(tp, CPMU_PRESENT))
8ef21428
MC
14040 tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
14041 else
14042 tp->mi_mode = MAC_MI_MODE_BASE;
14043
1da177e4 14044 tp->coalesce_mode = 0;
1da177e4
LT
14045 if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
14046 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
14047 tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
14048
4d958473
MC
14049 /* Set these bits to enable statistics workaround. */
14050 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
14051 tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
14052 tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
14053 tp->coalesce_mode |= HOSTCC_MODE_ATTN;
14054 tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
14055 }
14056
321d32a0
MC
14057 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
14058 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
63c3a66f 14059 tg3_flag_set(tp, USE_PHYLIB);
57e6983c 14060
158d7abd
MC
14061 err = tg3_mdio_init(tp);
14062 if (err)
14063 return err;
1da177e4
LT
14064
14065 /* Initialize data/descriptor byte/word swapping. */
14066 val = tr32(GRC_MODE);
f2096f94
MC
14067 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
14068 val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
14069 GRC_MODE_WORD_SWAP_B2HRX_DATA |
14070 GRC_MODE_B2HRX_ENABLE |
14071 GRC_MODE_HTX2B_ENABLE |
14072 GRC_MODE_HOST_STACKUP);
14073 else
14074 val &= GRC_MODE_HOST_STACKUP;
14075
1da177e4
LT
14076 tw32(GRC_MODE, val | tp->grc_mode);
14077
14078 tg3_switch_clocks(tp);
14079
14080 /* Clear this out for sanity. */
14081 tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
14082
14083 pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
14084 &pci_state_reg);
14085 if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
63c3a66f 14086 !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
1da177e4
LT
14087 u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
14088
14089 if (chiprevid == CHIPREV_ID_5701_A0 ||
14090 chiprevid == CHIPREV_ID_5701_B0 ||
14091 chiprevid == CHIPREV_ID_5701_B2 ||
14092 chiprevid == CHIPREV_ID_5701_B5) {
14093 void __iomem *sram_base;
14094
14095 /* Write some dummy words into the SRAM status block
14096 * area, see if it reads back correctly. If the return
14097 * value is bad, force enable the PCIX workaround.
14098 */
14099 sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
14100
14101 writel(0x00000000, sram_base);
14102 writel(0x00000000, sram_base + 4);
14103 writel(0xffffffff, sram_base + 4);
14104 if (readl(sram_base) != 0x00000000)
63c3a66f 14105 tg3_flag_set(tp, PCIX_TARGET_HWBUG);
1da177e4
LT
14106 }
14107 }
14108
14109 udelay(50);
14110 tg3_nvram_init(tp);
14111
14112 grc_misc_cfg = tr32(GRC_MISC_CFG);
14113 grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
14114
1da177e4
LT
14115 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14116 (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
14117 grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
63c3a66f 14118 tg3_flag_set(tp, IS_5788);
1da177e4 14119
63c3a66f 14120 if (!tg3_flag(tp, IS_5788) &&
6ff6f81d 14121 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
63c3a66f
JP
14122 tg3_flag_set(tp, TAGGED_STATUS);
14123 if (tg3_flag(tp, TAGGED_STATUS)) {
fac9b83e
DM
14124 tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
14125 HOSTCC_MODE_CLRTICK_TXBD);
14126
14127 tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
14128 pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
14129 tp->misc_host_ctrl);
14130 }
14131
3bda1258 14132 /* Preserve the APE MAC_MODE bits */
63c3a66f 14133 if (tg3_flag(tp, ENABLE_APE))
d2394e6b 14134 tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
3bda1258
MC
14135 else
14136 tp->mac_mode = TG3_DEF_MAC_MODE;
14137
1da177e4
LT
14138 /* these are limited to 10/100 only */
14139 if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
14140 (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
14141 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
14142 tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14143 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
14144 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
14145 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
14146 (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
14147 (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
676917d4
MC
14148 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
14149 tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
321d32a0 14150 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
d1101142
MC
14151 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
14152 tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
f07e9af3
MC
14153 (tp->phy_flags & TG3_PHYFLG_IS_FET))
14154 tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
1da177e4
LT
14155
14156 err = tg3_phy_probe(tp);
14157 if (err) {
2445e461 14158 dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
1da177e4 14159 /* ... but do not return immediately ... */
b02fd9e3 14160 tg3_mdio_fini(tp);
1da177e4
LT
14161 }
14162
184b8904 14163 tg3_read_vpd(tp);
c4e6575c 14164 tg3_read_fw_ver(tp);
1da177e4 14165
f07e9af3
MC
14166 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
14167 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14168 } else {
14169 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
f07e9af3 14170 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4 14171 else
f07e9af3 14172 tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
1da177e4
LT
14173 }
14174
14175 /* 5700 {AX,BX} chips have a broken status block link
14176 * change bit implementation, so we must use the
14177 * status register in those cases.
14178 */
14179 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
63c3a66f 14180 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4 14181 else
63c3a66f 14182 tg3_flag_clear(tp, USE_LINKCHG_REG);
1da177e4
LT
14183
14184 /* The led_ctrl is set during tg3_phy_probe, here we might
14185 * have to force the link status polling mechanism based
14186 * upon subsystem IDs.
14187 */
14188 if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
007a880d 14189 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
f07e9af3
MC
14190 !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
14191 tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
63c3a66f 14192 tg3_flag_set(tp, USE_LINKCHG_REG);
1da177e4
LT
14193 }
14194
14195 /* For all SERDES we poll the MAC status register. */
f07e9af3 14196 if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
63c3a66f 14197 tg3_flag_set(tp, POLL_SERDES);
1da177e4 14198 else
63c3a66f 14199 tg3_flag_clear(tp, POLL_SERDES);
1da177e4 14200
bf933c80 14201 tp->rx_offset = NET_IP_ALIGN;
d2757fc4 14202 tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
1da177e4 14203 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
63c3a66f 14204 tg3_flag(tp, PCIX_MODE)) {
bf933c80 14205 tp->rx_offset = 0;
d2757fc4 14206#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
9dc7a113 14207 tp->rx_copy_thresh = ~(u16)0;
d2757fc4
MC
14208#endif
14209 }
1da177e4 14210
2c49a44d
MC
14211 tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
14212 tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
7cb32cf2
MC
14213 tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
14214
2c49a44d 14215 tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
f92905de
MC
14216
14217 /* Increment the rx prod index on the rx std ring by at most
14218 * 8 for these chips to workaround hw errata.
14219 */
14220 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
14221 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
14222 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
14223 tp->rx_std_max_post = 8;
14224
63c3a66f 14225 if (tg3_flag(tp, ASPM_WORKAROUND))
8ed5d97e
MC
14226 tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
14227 PCIE_PWR_MGMT_L1_THRESH_MSK;
14228
1da177e4
LT
14229 return err;
14230}
14231
49b6e95f 14232#ifdef CONFIG_SPARC
1da177e4
LT
14233static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
14234{
14235 struct net_device *dev = tp->dev;
14236 struct pci_dev *pdev = tp->pdev;
49b6e95f 14237 struct device_node *dp = pci_device_to_OF_node(pdev);
374d4cac 14238 const unsigned char *addr;
49b6e95f
DM
14239 int len;
14240
14241 addr = of_get_property(dp, "local-mac-address", &len);
14242 if (addr && len == 6) {
14243 memcpy(dev->dev_addr, addr, 6);
14244 memcpy(dev->perm_addr, dev->dev_addr, 6);
14245 return 0;
1da177e4
LT
14246 }
14247 return -ENODEV;
14248}
14249
14250static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
14251{
14252 struct net_device *dev = tp->dev;
14253
14254 memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
2ff43697 14255 memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
1da177e4
LT
14256 return 0;
14257}
14258#endif
14259
14260static int __devinit tg3_get_device_address(struct tg3 *tp)
14261{
14262 struct net_device *dev = tp->dev;
14263 u32 hi, lo, mac_offset;
008652b3 14264 int addr_ok = 0;
1da177e4 14265
49b6e95f 14266#ifdef CONFIG_SPARC
1da177e4
LT
14267 if (!tg3_get_macaddr_sparc(tp))
14268 return 0;
14269#endif
14270
14271 mac_offset = 0x7c;
6ff6f81d 14272 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
63c3a66f 14273 tg3_flag(tp, 5780_CLASS)) {
1da177e4
LT
14274 if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
14275 mac_offset = 0xcc;
14276 if (tg3_nvram_lock(tp))
14277 tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
14278 else
14279 tg3_nvram_unlock(tp);
63c3a66f 14280 } else if (tg3_flag(tp, 5717_PLUS)) {
a50d0796 14281 if (PCI_FUNC(tp->pdev->devfn) & 1)
a1b950d5 14282 mac_offset = 0xcc;
a50d0796
MC
14283 if (PCI_FUNC(tp->pdev->devfn) > 1)
14284 mac_offset += 0x18c;
a1b950d5 14285 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
b5d3772c 14286 mac_offset = 0x10;
1da177e4
LT
14287
14288 /* First try to get it from MAC address mailbox. */
14289 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
14290 if ((hi >> 16) == 0x484b) {
14291 dev->dev_addr[0] = (hi >> 8) & 0xff;
14292 dev->dev_addr[1] = (hi >> 0) & 0xff;
14293
14294 tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
14295 dev->dev_addr[2] = (lo >> 24) & 0xff;
14296 dev->dev_addr[3] = (lo >> 16) & 0xff;
14297 dev->dev_addr[4] = (lo >> 8) & 0xff;
14298 dev->dev_addr[5] = (lo >> 0) & 0xff;
1da177e4 14299
008652b3
MC
14300 /* Some old bootcode may report a 0 MAC address in SRAM */
14301 addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
14302 }
14303 if (!addr_ok) {
14304 /* Next, try NVRAM. */
63c3a66f 14305 if (!tg3_flag(tp, NO_NVRAM) &&
df259d8c 14306 !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
6d348f2c 14307 !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
62cedd11
MC
14308 memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
14309 memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
008652b3
MC
14310 }
14311 /* Finally just fetch it out of the MAC control regs. */
14312 else {
14313 hi = tr32(MAC_ADDR_0_HIGH);
14314 lo = tr32(MAC_ADDR_0_LOW);
14315
14316 dev->dev_addr[5] = lo & 0xff;
14317 dev->dev_addr[4] = (lo >> 8) & 0xff;
14318 dev->dev_addr[3] = (lo >> 16) & 0xff;
14319 dev->dev_addr[2] = (lo >> 24) & 0xff;
14320 dev->dev_addr[1] = hi & 0xff;
14321 dev->dev_addr[0] = (hi >> 8) & 0xff;
14322 }
1da177e4
LT
14323 }
14324
14325 if (!is_valid_ether_addr(&dev->dev_addr[0])) {
7582a335 14326#ifdef CONFIG_SPARC
1da177e4
LT
14327 if (!tg3_get_default_macaddr_sparc(tp))
14328 return 0;
14329#endif
14330 return -EINVAL;
14331 }
2ff43697 14332 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
1da177e4
LT
14333 return 0;
14334}
14335
59e6b434
DM
14336#define BOUNDARY_SINGLE_CACHELINE 1
14337#define BOUNDARY_MULTI_CACHELINE 2
14338
14339static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
14340{
14341 int cacheline_size;
14342 u8 byte;
14343 int goal;
14344
14345 pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
14346 if (byte == 0)
14347 cacheline_size = 1024;
14348 else
14349 cacheline_size = (int) byte * 4;
14350
14351 /* On 5703 and later chips, the boundary bits have no
14352 * effect.
14353 */
14354 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14355 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
63c3a66f 14356 !tg3_flag(tp, PCI_EXPRESS))
59e6b434
DM
14357 goto out;
14358
14359#if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
14360 goal = BOUNDARY_MULTI_CACHELINE;
14361#else
14362#if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
14363 goal = BOUNDARY_SINGLE_CACHELINE;
14364#else
14365 goal = 0;
14366#endif
14367#endif
14368
63c3a66f 14369 if (tg3_flag(tp, 57765_PLUS)) {
cbf9ca6c
MC
14370 val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
14371 goto out;
14372 }
14373
59e6b434
DM
14374 if (!goal)
14375 goto out;
14376
14377 /* PCI controllers on most RISC systems tend to disconnect
14378 * when a device tries to burst across a cache-line boundary.
14379 * Therefore, letting tg3 do so just wastes PCI bandwidth.
14380 *
14381 * Unfortunately, for PCI-E there are only limited
14382 * write-side controls for this, and thus for reads
14383 * we will still get the disconnects. We'll also waste
14384 * these PCI cycles for both read and write for chips
14385 * other than 5700 and 5701 which do not implement the
14386 * boundary bits.
14387 */
63c3a66f 14388 if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14389 switch (cacheline_size) {
14390 case 16:
14391 case 32:
14392 case 64:
14393 case 128:
14394 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14395 val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
14396 DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
14397 } else {
14398 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14399 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14400 }
14401 break;
14402
14403 case 256:
14404 val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
14405 DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
14406 break;
14407
14408 default:
14409 val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
14410 DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
14411 break;
855e1111 14412 }
63c3a66f 14413 } else if (tg3_flag(tp, PCI_EXPRESS)) {
59e6b434
DM
14414 switch (cacheline_size) {
14415 case 16:
14416 case 32:
14417 case 64:
14418 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14419 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14420 val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
14421 break;
14422 }
14423 /* fallthrough */
14424 case 128:
14425 default:
14426 val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
14427 val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
14428 break;
855e1111 14429 }
59e6b434
DM
14430 } else {
14431 switch (cacheline_size) {
14432 case 16:
14433 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14434 val |= (DMA_RWCTRL_READ_BNDRY_16 |
14435 DMA_RWCTRL_WRITE_BNDRY_16);
14436 break;
14437 }
14438 /* fallthrough */
14439 case 32:
14440 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14441 val |= (DMA_RWCTRL_READ_BNDRY_32 |
14442 DMA_RWCTRL_WRITE_BNDRY_32);
14443 break;
14444 }
14445 /* fallthrough */
14446 case 64:
14447 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14448 val |= (DMA_RWCTRL_READ_BNDRY_64 |
14449 DMA_RWCTRL_WRITE_BNDRY_64);
14450 break;
14451 }
14452 /* fallthrough */
14453 case 128:
14454 if (goal == BOUNDARY_SINGLE_CACHELINE) {
14455 val |= (DMA_RWCTRL_READ_BNDRY_128 |
14456 DMA_RWCTRL_WRITE_BNDRY_128);
14457 break;
14458 }
14459 /* fallthrough */
14460 case 256:
14461 val |= (DMA_RWCTRL_READ_BNDRY_256 |
14462 DMA_RWCTRL_WRITE_BNDRY_256);
14463 break;
14464 case 512:
14465 val |= (DMA_RWCTRL_READ_BNDRY_512 |
14466 DMA_RWCTRL_WRITE_BNDRY_512);
14467 break;
14468 case 1024:
14469 default:
14470 val |= (DMA_RWCTRL_READ_BNDRY_1024 |
14471 DMA_RWCTRL_WRITE_BNDRY_1024);
14472 break;
855e1111 14473 }
59e6b434
DM
14474 }
14475
14476out:
14477 return val;
14478}
14479
1da177e4
LT
14480static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
14481{
14482 struct tg3_internal_buffer_desc test_desc;
14483 u32 sram_dma_descs;
14484 int i, ret;
14485
14486 sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
14487
14488 tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
14489 tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
14490 tw32(RDMAC_STATUS, 0);
14491 tw32(WDMAC_STATUS, 0);
14492
14493 tw32(BUFMGR_MODE, 0);
14494 tw32(FTQ_RESET, 0);
14495
14496 test_desc.addr_hi = ((u64) buf_dma) >> 32;
14497 test_desc.addr_lo = buf_dma & 0xffffffff;
14498 test_desc.nic_mbuf = 0x00002100;
14499 test_desc.len = size;
14500
14501 /*
14502 * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
14503 * the *second* time the tg3 driver was getting loaded after an
14504 * initial scan.
14505 *
14506 * Broadcom tells me:
14507 * ...the DMA engine is connected to the GRC block and a DMA
14508 * reset may affect the GRC block in some unpredictable way...
14509 * The behavior of resets to individual blocks has not been tested.
14510 *
14511 * Broadcom noted the GRC reset will also reset all sub-components.
14512 */
14513 if (to_device) {
14514 test_desc.cqid_sqid = (13 << 8) | 2;
14515
14516 tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
14517 udelay(40);
14518 } else {
14519 test_desc.cqid_sqid = (16 << 8) | 7;
14520
14521 tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
14522 udelay(40);
14523 }
14524 test_desc.flags = 0x00000005;
14525
14526 for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
14527 u32 val;
14528
14529 val = *(((u32 *)&test_desc) + i);
14530 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
14531 sram_dma_descs + (i * sizeof(u32)));
14532 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
14533 }
14534 pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
14535
859a5887 14536 if (to_device)
1da177e4 14537 tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
859a5887 14538 else
1da177e4 14539 tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
1da177e4
LT
14540
14541 ret = -ENODEV;
14542 for (i = 0; i < 40; i++) {
14543 u32 val;
14544
14545 if (to_device)
14546 val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
14547 else
14548 val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
14549 if ((val & 0xffff) == sram_dma_descs) {
14550 ret = 0;
14551 break;
14552 }
14553
14554 udelay(100);
14555 }
14556
14557 return ret;
14558}
14559
ded7340d 14560#define TEST_BUFFER_SIZE 0x2000
1da177e4 14561
4143470c 14562static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
895950c2
JP
14563 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
14564 { },
14565};
14566
1da177e4
LT
14567static int __devinit tg3_test_dma(struct tg3 *tp)
14568{
14569 dma_addr_t buf_dma;
59e6b434 14570 u32 *buf, saved_dma_rwctrl;
cbf9ca6c 14571 int ret = 0;
1da177e4 14572
4bae65c8
MC
14573 buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
14574 &buf_dma, GFP_KERNEL);
1da177e4
LT
14575 if (!buf) {
14576 ret = -ENOMEM;
14577 goto out_nofree;
14578 }
14579
14580 tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
14581 (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
14582
59e6b434 14583 tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
1da177e4 14584
63c3a66f 14585 if (tg3_flag(tp, 57765_PLUS))
cbf9ca6c
MC
14586 goto out;
14587
63c3a66f 14588 if (tg3_flag(tp, PCI_EXPRESS)) {
1da177e4
LT
14589 /* DMA read watermark not used on PCIE */
14590 tp->dma_rwctrl |= 0x00180000;
63c3a66f 14591 } else if (!tg3_flag(tp, PCIX_MODE)) {
85e94ced
MC
14592 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
14593 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
1da177e4
LT
14594 tp->dma_rwctrl |= 0x003f0000;
14595 else
14596 tp->dma_rwctrl |= 0x003f000f;
14597 } else {
14598 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14599 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
14600 u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
49afdeb6 14601 u32 read_water = 0x7;
1da177e4 14602
4a29cc2e
MC
14603 /* If the 5704 is behind the EPB bridge, we can
14604 * do the less restrictive ONE_DMA workaround for
14605 * better performance.
14606 */
63c3a66f 14607 if (tg3_flag(tp, 40BIT_DMA_BUG) &&
4a29cc2e
MC
14608 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14609 tp->dma_rwctrl |= 0x8000;
14610 else if (ccval == 0x6 || ccval == 0x7)
1da177e4
LT
14611 tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
14612
49afdeb6
MC
14613 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
14614 read_water = 4;
59e6b434 14615 /* Set bit 23 to enable PCIX hw bug fix */
49afdeb6
MC
14616 tp->dma_rwctrl |=
14617 (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
14618 (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
14619 (1 << 23);
4cf78e4f
MC
14620 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
14621 /* 5780 always in PCIX mode */
14622 tp->dma_rwctrl |= 0x00144000;
a4e2b347
MC
14623 } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
14624 /* 5714 always in PCIX mode */
14625 tp->dma_rwctrl |= 0x00148000;
1da177e4
LT
14626 } else {
14627 tp->dma_rwctrl |= 0x001b000f;
14628 }
14629 }
14630
14631 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
14632 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
14633 tp->dma_rwctrl &= 0xfffffff0;
14634
14635 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
14636 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
14637 /* Remove this if it causes problems for some boards. */
14638 tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
14639
14640 /* On 5700/5701 chips, we need to set this bit.
14641 * Otherwise the chip will issue cacheline transactions
14642 * to streamable DMA memory with not all the byte
14643 * enables turned on. This is an error on several
14644 * RISC PCI controllers, in particular sparc64.
14645 *
14646 * On 5703/5704 chips, this bit has been reassigned
14647 * a different meaning. In particular, it is used
14648 * on those chips to enable a PCI-X workaround.
14649 */
14650 tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
14651 }
14652
14653 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14654
14655#if 0
14656 /* Unneeded, already done by tg3_get_invariants. */
14657 tg3_switch_clocks(tp);
14658#endif
14659
1da177e4
LT
14660 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
14661 GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
14662 goto out;
14663
59e6b434
DM
14664 /* It is best to perform DMA test with maximum write burst size
14665 * to expose the 5700/5701 write DMA bug.
14666 */
14667 saved_dma_rwctrl = tp->dma_rwctrl;
14668 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14669 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14670
1da177e4
LT
14671 while (1) {
14672 u32 *p = buf, i;
14673
14674 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
14675 p[i] = i;
14676
14677 /* Send the buffer to the chip. */
14678 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
14679 if (ret) {
2445e461
MC
14680 dev_err(&tp->pdev->dev,
14681 "%s: Buffer write failed. err = %d\n",
14682 __func__, ret);
1da177e4
LT
14683 break;
14684 }
14685
14686#if 0
14687 /* validate data reached card RAM correctly. */
14688 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14689 u32 val;
14690 tg3_read_mem(tp, 0x2100 + (i*4), &val);
14691 if (le32_to_cpu(val) != p[i]) {
2445e461
MC
14692 dev_err(&tp->pdev->dev,
14693 "%s: Buffer corrupted on device! "
14694 "(%d != %d)\n", __func__, val, i);
1da177e4
LT
14695 /* ret = -ENODEV here? */
14696 }
14697 p[i] = 0;
14698 }
14699#endif
14700 /* Now read it back. */
14701 ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
14702 if (ret) {
5129c3a3
MC
14703 dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
14704 "err = %d\n", __func__, ret);
1da177e4
LT
14705 break;
14706 }
14707
14708 /* Verify it. */
14709 for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
14710 if (p[i] == i)
14711 continue;
14712
59e6b434
DM
14713 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14714 DMA_RWCTRL_WRITE_BNDRY_16) {
14715 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
1da177e4
LT
14716 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
14717 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14718 break;
14719 } else {
2445e461
MC
14720 dev_err(&tp->pdev->dev,
14721 "%s: Buffer corrupted on read back! "
14722 "(%d != %d)\n", __func__, p[i], i);
1da177e4
LT
14723 ret = -ENODEV;
14724 goto out;
14725 }
14726 }
14727
14728 if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
14729 /* Success. */
14730 ret = 0;
14731 break;
14732 }
14733 }
59e6b434
DM
14734 if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
14735 DMA_RWCTRL_WRITE_BNDRY_16) {
14736 /* DMA test passed without adjusting DMA boundary,
6d1cfbab
MC
14737 * now look for chipsets that are known to expose the
14738 * DMA bug without failing the test.
59e6b434 14739 */
4143470c 14740 if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
6d1cfbab
MC
14741 tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
14742 tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
859a5887 14743 } else {
6d1cfbab
MC
14744 /* Safe to use the calculated DMA boundary. */
14745 tp->dma_rwctrl = saved_dma_rwctrl;
859a5887 14746 }
6d1cfbab 14747
59e6b434
DM
14748 tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
14749 }
1da177e4
LT
14750
14751out:
4bae65c8 14752 dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
1da177e4
LT
14753out_nofree:
14754 return ret;
14755}
14756
1da177e4
LT
14757static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
14758{
63c3a66f 14759 if (tg3_flag(tp, 57765_PLUS)) {
666bc831
MC
14760 tp->bufmgr_config.mbuf_read_dma_low_water =
14761 DEFAULT_MB_RDMA_LOW_WATER_5705;
14762 tp->bufmgr_config.mbuf_mac_rx_low_water =
14763 DEFAULT_MB_MACRX_LOW_WATER_57765;
14764 tp->bufmgr_config.mbuf_high_water =
14765 DEFAULT_MB_HIGH_WATER_57765;
14766
14767 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14768 DEFAULT_MB_RDMA_LOW_WATER_5705;
14769 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14770 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
14771 tp->bufmgr_config.mbuf_high_water_jumbo =
14772 DEFAULT_MB_HIGH_WATER_JUMBO_57765;
63c3a66f 14773 } else if (tg3_flag(tp, 5705_PLUS)) {
fdfec172
MC
14774 tp->bufmgr_config.mbuf_read_dma_low_water =
14775 DEFAULT_MB_RDMA_LOW_WATER_5705;
14776 tp->bufmgr_config.mbuf_mac_rx_low_water =
14777 DEFAULT_MB_MACRX_LOW_WATER_5705;
14778 tp->bufmgr_config.mbuf_high_water =
14779 DEFAULT_MB_HIGH_WATER_5705;
b5d3772c
MC
14780 if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
14781 tp->bufmgr_config.mbuf_mac_rx_low_water =
14782 DEFAULT_MB_MACRX_LOW_WATER_5906;
14783 tp->bufmgr_config.mbuf_high_water =
14784 DEFAULT_MB_HIGH_WATER_5906;
14785 }
fdfec172
MC
14786
14787 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14788 DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
14789 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14790 DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
14791 tp->bufmgr_config.mbuf_high_water_jumbo =
14792 DEFAULT_MB_HIGH_WATER_JUMBO_5780;
14793 } else {
14794 tp->bufmgr_config.mbuf_read_dma_low_water =
14795 DEFAULT_MB_RDMA_LOW_WATER;
14796 tp->bufmgr_config.mbuf_mac_rx_low_water =
14797 DEFAULT_MB_MACRX_LOW_WATER;
14798 tp->bufmgr_config.mbuf_high_water =
14799 DEFAULT_MB_HIGH_WATER;
14800
14801 tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
14802 DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
14803 tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
14804 DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
14805 tp->bufmgr_config.mbuf_high_water_jumbo =
14806 DEFAULT_MB_HIGH_WATER_JUMBO;
14807 }
1da177e4
LT
14808
14809 tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
14810 tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
14811}
14812
14813static char * __devinit tg3_phy_string(struct tg3 *tp)
14814{
79eb6904
MC
14815 switch (tp->phy_id & TG3_PHY_ID_MASK) {
14816 case TG3_PHY_ID_BCM5400: return "5400";
14817 case TG3_PHY_ID_BCM5401: return "5401";
14818 case TG3_PHY_ID_BCM5411: return "5411";
14819 case TG3_PHY_ID_BCM5701: return "5701";
14820 case TG3_PHY_ID_BCM5703: return "5703";
14821 case TG3_PHY_ID_BCM5704: return "5704";
14822 case TG3_PHY_ID_BCM5705: return "5705";
14823 case TG3_PHY_ID_BCM5750: return "5750";
14824 case TG3_PHY_ID_BCM5752: return "5752";
14825 case TG3_PHY_ID_BCM5714: return "5714";
14826 case TG3_PHY_ID_BCM5780: return "5780";
14827 case TG3_PHY_ID_BCM5755: return "5755";
14828 case TG3_PHY_ID_BCM5787: return "5787";
14829 case TG3_PHY_ID_BCM5784: return "5784";
14830 case TG3_PHY_ID_BCM5756: return "5722/5756";
14831 case TG3_PHY_ID_BCM5906: return "5906";
14832 case TG3_PHY_ID_BCM5761: return "5761";
14833 case TG3_PHY_ID_BCM5718C: return "5718C";
14834 case TG3_PHY_ID_BCM5718S: return "5718S";
14835 case TG3_PHY_ID_BCM57765: return "57765";
302b500b 14836 case TG3_PHY_ID_BCM5719C: return "5719C";
6418f2c1 14837 case TG3_PHY_ID_BCM5720C: return "5720C";
79eb6904 14838 case TG3_PHY_ID_BCM8002: return "8002/serdes";
1da177e4
LT
14839 case 0: return "serdes";
14840 default: return "unknown";
855e1111 14841 }
1da177e4
LT
14842}
14843
f9804ddb
MC
14844static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
14845{
63c3a66f 14846 if (tg3_flag(tp, PCI_EXPRESS)) {
f9804ddb
MC
14847 strcpy(str, "PCI Express");
14848 return str;
63c3a66f 14849 } else if (tg3_flag(tp, PCIX_MODE)) {
f9804ddb
MC
14850 u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
14851
14852 strcpy(str, "PCIX:");
14853
14854 if ((clock_ctrl == 7) ||
14855 ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
14856 GRC_MISC_CFG_BOARD_ID_5704CIOBE))
14857 strcat(str, "133MHz");
14858 else if (clock_ctrl == 0)
14859 strcat(str, "33MHz");
14860 else if (clock_ctrl == 2)
14861 strcat(str, "50MHz");
14862 else if (clock_ctrl == 4)
14863 strcat(str, "66MHz");
14864 else if (clock_ctrl == 6)
14865 strcat(str, "100MHz");
f9804ddb
MC
14866 } else {
14867 strcpy(str, "PCI:");
63c3a66f 14868 if (tg3_flag(tp, PCI_HIGH_SPEED))
f9804ddb
MC
14869 strcat(str, "66MHz");
14870 else
14871 strcat(str, "33MHz");
14872 }
63c3a66f 14873 if (tg3_flag(tp, PCI_32BIT))
f9804ddb
MC
14874 strcat(str, ":32-bit");
14875 else
14876 strcat(str, ":64-bit");
14877 return str;
14878}
14879
8c2dc7e1 14880static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
1da177e4
LT
14881{
14882 struct pci_dev *peer;
14883 unsigned int func, devnr = tp->pdev->devfn & ~7;
14884
14885 for (func = 0; func < 8; func++) {
14886 peer = pci_get_slot(tp->pdev->bus, devnr | func);
14887 if (peer && peer != tp->pdev)
14888 break;
14889 pci_dev_put(peer);
14890 }
16fe9d74
MC
14891 /* 5704 can be configured in single-port mode, set peer to
14892 * tp->pdev in that case.
14893 */
14894 if (!peer) {
14895 peer = tp->pdev;
14896 return peer;
14897 }
1da177e4
LT
14898
14899 /*
14900 * We don't need to keep the refcount elevated; there's no way
14901 * to remove one half of this device without removing the other
14902 */
14903 pci_dev_put(peer);
14904
14905 return peer;
14906}
14907
15f9850d
DM
14908static void __devinit tg3_init_coal(struct tg3 *tp)
14909{
14910 struct ethtool_coalesce *ec = &tp->coal;
14911
14912 memset(ec, 0, sizeof(*ec));
14913 ec->cmd = ETHTOOL_GCOALESCE;
14914 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
14915 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
14916 ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
14917 ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
14918 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
14919 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
14920 ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
14921 ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
14922 ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
14923
14924 if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
14925 HOSTCC_MODE_CLRTICK_TXBD)) {
14926 ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
14927 ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
14928 ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
14929 ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
14930 }
d244c892 14931
63c3a66f 14932 if (tg3_flag(tp, 5705_PLUS)) {
d244c892
MC
14933 ec->rx_coalesce_usecs_irq = 0;
14934 ec->tx_coalesce_usecs_irq = 0;
14935 ec->stats_block_coalesce_usecs = 0;
14936 }
15f9850d
DM
14937}
14938
7c7d64b8
SH
14939static const struct net_device_ops tg3_netdev_ops = {
14940 .ndo_open = tg3_open,
14941 .ndo_stop = tg3_close,
00829823 14942 .ndo_start_xmit = tg3_start_xmit,
511d2224 14943 .ndo_get_stats64 = tg3_get_stats64,
00829823
SH
14944 .ndo_validate_addr = eth_validate_addr,
14945 .ndo_set_multicast_list = tg3_set_rx_mode,
14946 .ndo_set_mac_address = tg3_set_mac_addr,
14947 .ndo_do_ioctl = tg3_ioctl,
14948 .ndo_tx_timeout = tg3_tx_timeout,
14949 .ndo_change_mtu = tg3_change_mtu,
dc668910 14950 .ndo_fix_features = tg3_fix_features,
06c03c02 14951 .ndo_set_features = tg3_set_features,
00829823
SH
14952#ifdef CONFIG_NET_POLL_CONTROLLER
14953 .ndo_poll_controller = tg3_poll_controller,
14954#endif
14955};
14956
1da177e4
LT
14957static int __devinit tg3_init_one(struct pci_dev *pdev,
14958 const struct pci_device_id *ent)
14959{
1da177e4
LT
14960 struct net_device *dev;
14961 struct tg3 *tp;
646c9edd
MC
14962 int i, err, pm_cap;
14963 u32 sndmbx, rcvmbx, intmbx;
f9804ddb 14964 char str[40];
72f2afb8 14965 u64 dma_mask, persist_dma_mask;
0da0606f 14966 u32 features = 0;
1da177e4 14967
05dbe005 14968 printk_once(KERN_INFO "%s\n", version);
1da177e4
LT
14969
14970 err = pci_enable_device(pdev);
14971 if (err) {
2445e461 14972 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
1da177e4
LT
14973 return err;
14974 }
14975
1da177e4
LT
14976 err = pci_request_regions(pdev, DRV_MODULE_NAME);
14977 if (err) {
2445e461 14978 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
1da177e4
LT
14979 goto err_out_disable_pdev;
14980 }
14981
14982 pci_set_master(pdev);
14983
14984 /* Find power-management capability. */
14985 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
14986 if (pm_cap == 0) {
2445e461
MC
14987 dev_err(&pdev->dev,
14988 "Cannot find Power Management capability, aborting\n");
1da177e4
LT
14989 err = -EIO;
14990 goto err_out_free_res;
14991 }
14992
fe5f5787 14993 dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
1da177e4 14994 if (!dev) {
2445e461 14995 dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
1da177e4
LT
14996 err = -ENOMEM;
14997 goto err_out_free_res;
14998 }
14999
1da177e4
LT
15000 SET_NETDEV_DEV(dev, &pdev->dev);
15001
1da177e4
LT
15002 tp = netdev_priv(dev);
15003 tp->pdev = pdev;
15004 tp->dev = dev;
15005 tp->pm_cap = pm_cap;
1da177e4
LT
15006 tp->rx_mode = TG3_DEF_RX_MODE;
15007 tp->tx_mode = TG3_DEF_TX_MODE;
8ef21428 15008
1da177e4
LT
15009 if (tg3_debug > 0)
15010 tp->msg_enable = tg3_debug;
15011 else
15012 tp->msg_enable = TG3_DEF_MSG_ENABLE;
15013
15014 /* The word/byte swap controls here control register access byte
15015 * swapping. DMA data byte swapping is controlled in the GRC_MODE
15016 * setting below.
15017 */
15018 tp->misc_host_ctrl =
15019 MISC_HOST_CTRL_MASK_PCI_INT |
15020 MISC_HOST_CTRL_WORD_SWAP |
15021 MISC_HOST_CTRL_INDIR_ACCESS |
15022 MISC_HOST_CTRL_PCISTATE_RW;
15023
15024 /* The NONFRM (non-frame) byte/word swap controls take effect
15025 * on descriptor entries, anything which isn't packet data.
15026 *
15027 * The StrongARM chips on the board (one for tx, one for rx)
15028 * are running in big-endian mode.
15029 */
15030 tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
15031 GRC_MODE_WSWAP_NONFRM_DATA);
15032#ifdef __BIG_ENDIAN
15033 tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
15034#endif
15035 spin_lock_init(&tp->lock);
1da177e4 15036 spin_lock_init(&tp->indirect_lock);
c4028958 15037 INIT_WORK(&tp->reset_task, tg3_reset_task);
1da177e4 15038
d5fe488a 15039 tp->regs = pci_ioremap_bar(pdev, BAR_0);
ab0049b4 15040 if (!tp->regs) {
ab96b241 15041 dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
1da177e4
LT
15042 err = -ENOMEM;
15043 goto err_out_free_dev;
15044 }
15045
1da177e4
LT
15046 tp->rx_pending = TG3_DEF_RX_RING_PENDING;
15047 tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
1da177e4 15048
1da177e4 15049 dev->ethtool_ops = &tg3_ethtool_ops;
1da177e4 15050 dev->watchdog_timeo = TG3_TX_TIMEOUT;
2ffcc981 15051 dev->netdev_ops = &tg3_netdev_ops;
1da177e4 15052 dev->irq = pdev->irq;
1da177e4
LT
15053
15054 err = tg3_get_invariants(tp);
15055 if (err) {
ab96b241
MC
15056 dev_err(&pdev->dev,
15057 "Problem fetching invariants of chip, aborting\n");
1da177e4
LT
15058 goto err_out_iounmap;
15059 }
15060
4a29cc2e
MC
15061 /* The EPB bridge inside 5714, 5715, and 5780 and any
15062 * device behind the EPB cannot support DMA addresses > 40-bit.
72f2afb8
MC
15063 * On 64-bit systems with IOMMU, use 40-bit dma_mask.
15064 * On 64-bit systems without IOMMU, use 64-bit dma_mask and
15065 * do DMA address check in tg3_start_xmit().
15066 */
63c3a66f 15067 if (tg3_flag(tp, IS_5788))
284901a9 15068 persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
63c3a66f 15069 else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
50cf156a 15070 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
72f2afb8 15071#ifdef CONFIG_HIGHMEM
6a35528a 15072 dma_mask = DMA_BIT_MASK(64);
72f2afb8 15073#endif
4a29cc2e 15074 } else
6a35528a 15075 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
72f2afb8
MC
15076
15077 /* Configure DMA attributes. */
284901a9 15078 if (dma_mask > DMA_BIT_MASK(32)) {
72f2afb8
MC
15079 err = pci_set_dma_mask(pdev, dma_mask);
15080 if (!err) {
0da0606f 15081 features |= NETIF_F_HIGHDMA;
72f2afb8
MC
15082 err = pci_set_consistent_dma_mask(pdev,
15083 persist_dma_mask);
15084 if (err < 0) {
ab96b241
MC
15085 dev_err(&pdev->dev, "Unable to obtain 64 bit "
15086 "DMA for consistent allocations\n");
72f2afb8
MC
15087 goto err_out_iounmap;
15088 }
15089 }
15090 }
284901a9
YH
15091 if (err || dma_mask == DMA_BIT_MASK(32)) {
15092 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
72f2afb8 15093 if (err) {
ab96b241
MC
15094 dev_err(&pdev->dev,
15095 "No usable DMA configuration, aborting\n");
72f2afb8
MC
15096 goto err_out_iounmap;
15097 }
15098 }
15099
fdfec172 15100 tg3_init_bufmgr_config(tp);
1da177e4 15101
0da0606f
MC
15102 features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
15103
15104 /* 5700 B0 chips do not support checksumming correctly due
15105 * to hardware bugs.
15106 */
15107 if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
15108 features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
15109
15110 if (tg3_flag(tp, 5755_PLUS))
15111 features |= NETIF_F_IPV6_CSUM;
15112 }
15113
4e3a7aaa
MC
15114 /* TSO is on by default on chips that support hardware TSO.
15115 * Firmware TSO on older chips gives lower performance, so it
15116 * is off by default, but can be enabled using ethtool.
15117 */
63c3a66f
JP
15118 if ((tg3_flag(tp, HW_TSO_1) ||
15119 tg3_flag(tp, HW_TSO_2) ||
15120 tg3_flag(tp, HW_TSO_3)) &&
0da0606f
MC
15121 (features & NETIF_F_IP_CSUM))
15122 features |= NETIF_F_TSO;
63c3a66f 15123 if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
0da0606f
MC
15124 if (features & NETIF_F_IPV6_CSUM)
15125 features |= NETIF_F_TSO6;
63c3a66f 15126 if (tg3_flag(tp, HW_TSO_3) ||
e849cdc3 15127 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
57e6983c
MC
15128 (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
15129 GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
63c3a66f 15130 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
dc668910 15131 GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
0da0606f 15132 features |= NETIF_F_TSO_ECN;
b0026624 15133 }
1da177e4 15134
d542fe27
MC
15135 dev->features |= features;
15136 dev->vlan_features |= features;
15137
06c03c02
MB
15138 /*
15139 * Add loopback capability only for a subset of devices that support
15140 * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
15141 * loopback for the remaining devices.
15142 */
15143 if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
15144 !tg3_flag(tp, CPMU_PRESENT))
15145 /* Add the loopback capability */
0da0606f
MC
15146 features |= NETIF_F_LOOPBACK;
15147
0da0606f 15148 dev->hw_features |= features;
06c03c02 15149
1da177e4 15150 if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
63c3a66f 15151 !tg3_flag(tp, TSO_CAPABLE) &&
1da177e4 15152 !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
63c3a66f 15153 tg3_flag_set(tp, MAX_RXPEND_64);
1da177e4
LT
15154 tp->rx_pending = 63;
15155 }
15156
1da177e4
LT
15157 err = tg3_get_device_address(tp);
15158 if (err) {
ab96b241
MC
15159 dev_err(&pdev->dev,
15160 "Could not obtain valid ethernet address, aborting\n");
026a6c21 15161 goto err_out_iounmap;
1da177e4
LT
15162 }
15163
63c3a66f 15164 if (tg3_flag(tp, ENABLE_APE)) {
63532394 15165 tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
79ea13ce 15166 if (!tp->aperegs) {
ab96b241
MC
15167 dev_err(&pdev->dev,
15168 "Cannot map APE registers, aborting\n");
c88864df 15169 err = -ENOMEM;
026a6c21 15170 goto err_out_iounmap;
c88864df
MC
15171 }
15172
15173 tg3_ape_lock_init(tp);
7fd76445 15174
63c3a66f 15175 if (tg3_flag(tp, ENABLE_ASF))
7fd76445 15176 tg3_read_dash_ver(tp);
c88864df
MC
15177 }
15178
1da177e4
LT
15179 /*
15180 * Reset chip in case UNDI or EFI driver did not shutdown
15181 * DMA self test will enable WDMAC and we'll see (spurious)
15182 * pending DMA on the PCI bus at that point.
15183 */
15184 if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
15185 (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
1da177e4 15186 tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
944d980e 15187 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
1da177e4
LT
15188 }
15189
15190 err = tg3_test_dma(tp);
15191 if (err) {
ab96b241 15192 dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
c88864df 15193 goto err_out_apeunmap;
1da177e4
LT
15194 }
15195
78f90dcf
MC
15196 intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
15197 rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
15198 sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
6fd45cb8 15199 for (i = 0; i < tp->irq_max; i++) {
78f90dcf
MC
15200 struct tg3_napi *tnapi = &tp->napi[i];
15201
15202 tnapi->tp = tp;
15203 tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
15204
15205 tnapi->int_mbox = intmbx;
15206 if (i < 4)
15207 intmbx += 0x8;
15208 else
15209 intmbx += 0x4;
15210
15211 tnapi->consmbox = rcvmbx;
15212 tnapi->prodmbox = sndmbx;
15213
66cfd1bd 15214 if (i)
78f90dcf 15215 tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
66cfd1bd 15216 else
78f90dcf 15217 tnapi->coal_now = HOSTCC_MODE_NOW;
78f90dcf 15218
63c3a66f 15219 if (!tg3_flag(tp, SUPPORT_MSIX))
78f90dcf
MC
15220 break;
15221
15222 /*
15223 * If we support MSIX, we'll be using RSS. If we're using
15224 * RSS, the first vector only handles link interrupts and the
15225 * remaining vectors handle rx and tx interrupts. Reuse the
15226 * mailbox values for the next iteration. The values we setup
15227 * above are still useful for the single vectored mode.
15228 */
15229 if (!i)
15230 continue;
15231
15232 rcvmbx += 0x8;
15233
15234 if (sndmbx & 0x4)
15235 sndmbx -= 0x4;
15236 else
15237 sndmbx += 0xc;
15238 }
15239
15f9850d
DM
15240 tg3_init_coal(tp);
15241
c49a1561
MC
15242 pci_set_drvdata(pdev, dev);
15243
1da177e4
LT
15244 err = register_netdev(dev);
15245 if (err) {
ab96b241 15246 dev_err(&pdev->dev, "Cannot register net device, aborting\n");
0d3031d9 15247 goto err_out_apeunmap;
1da177e4
LT
15248 }
15249
05dbe005
JP
15250 netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
15251 tp->board_part_number,
15252 tp->pci_chip_rev_id,
15253 tg3_bus_string(tp, str),
15254 dev->dev_addr);
1da177e4 15255
f07e9af3 15256 if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
3f0e3ad7
MC
15257 struct phy_device *phydev;
15258 phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
5129c3a3
MC
15259 netdev_info(dev,
15260 "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
05dbe005 15261 phydev->drv->name, dev_name(&phydev->dev));
f07e9af3
MC
15262 } else {
15263 char *ethtype;
15264
15265 if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
15266 ethtype = "10/100Base-TX";
15267 else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
15268 ethtype = "1000Base-SX";
15269 else
15270 ethtype = "10/100/1000Base-T";
15271
5129c3a3 15272 netdev_info(dev, "attached PHY is %s (%s Ethernet) "
47007831
MC
15273 "(WireSpeed[%d], EEE[%d])\n",
15274 tg3_phy_string(tp), ethtype,
15275 (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
15276 (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
f07e9af3 15277 }
05dbe005
JP
15278
15279 netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
dc668910 15280 (dev->features & NETIF_F_RXCSUM) != 0,
63c3a66f 15281 tg3_flag(tp, USE_LINKCHG_REG) != 0,
f07e9af3 15282 (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
63c3a66f
JP
15283 tg3_flag(tp, ENABLE_ASF) != 0,
15284 tg3_flag(tp, TSO_CAPABLE) != 0);
05dbe005
JP
15285 netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
15286 tp->dma_rwctrl,
15287 pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
15288 ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
1da177e4 15289
b45aa2f6
MC
15290 pci_save_state(pdev);
15291
1da177e4
LT
15292 return 0;
15293
0d3031d9
MC
15294err_out_apeunmap:
15295 if (tp->aperegs) {
15296 iounmap(tp->aperegs);
15297 tp->aperegs = NULL;
15298 }
15299
1da177e4 15300err_out_iounmap:
6892914f
MC
15301 if (tp->regs) {
15302 iounmap(tp->regs);
22abe310 15303 tp->regs = NULL;
6892914f 15304 }
1da177e4
LT
15305
15306err_out_free_dev:
15307 free_netdev(dev);
15308
15309err_out_free_res:
15310 pci_release_regions(pdev);
15311
15312err_out_disable_pdev:
15313 pci_disable_device(pdev);
15314 pci_set_drvdata(pdev, NULL);
15315 return err;
15316}
15317
15318static void __devexit tg3_remove_one(struct pci_dev *pdev)
15319{
15320 struct net_device *dev = pci_get_drvdata(pdev);
15321
15322 if (dev) {
15323 struct tg3 *tp = netdev_priv(dev);
15324
077f849d
JSR
15325 if (tp->fw)
15326 release_firmware(tp->fw);
15327
23f333a2 15328 cancel_work_sync(&tp->reset_task);
158d7abd 15329
63c3a66f 15330 if (!tg3_flag(tp, USE_PHYLIB)) {
b02fd9e3 15331 tg3_phy_fini(tp);
158d7abd 15332 tg3_mdio_fini(tp);
b02fd9e3 15333 }
158d7abd 15334
1da177e4 15335 unregister_netdev(dev);
0d3031d9
MC
15336 if (tp->aperegs) {
15337 iounmap(tp->aperegs);
15338 tp->aperegs = NULL;
15339 }
6892914f
MC
15340 if (tp->regs) {
15341 iounmap(tp->regs);
22abe310 15342 tp->regs = NULL;
6892914f 15343 }
1da177e4
LT
15344 free_netdev(dev);
15345 pci_release_regions(pdev);
15346 pci_disable_device(pdev);
15347 pci_set_drvdata(pdev, NULL);
15348 }
15349}
15350
aa6027ca 15351#ifdef CONFIG_PM_SLEEP
c866b7ea 15352static int tg3_suspend(struct device *device)
1da177e4 15353{
c866b7ea 15354 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15355 struct net_device *dev = pci_get_drvdata(pdev);
15356 struct tg3 *tp = netdev_priv(dev);
15357 int err;
15358
15359 if (!netif_running(dev))
15360 return 0;
15361
23f333a2 15362 flush_work_sync(&tp->reset_task);
b02fd9e3 15363 tg3_phy_stop(tp);
1da177e4
LT
15364 tg3_netif_stop(tp);
15365
15366 del_timer_sync(&tp->timer);
15367
f47c11ee 15368 tg3_full_lock(tp, 1);
1da177e4 15369 tg3_disable_ints(tp);
f47c11ee 15370 tg3_full_unlock(tp);
1da177e4
LT
15371
15372 netif_device_detach(dev);
15373
f47c11ee 15374 tg3_full_lock(tp, 0);
944d980e 15375 tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
63c3a66f 15376 tg3_flag_clear(tp, INIT_COMPLETE);
f47c11ee 15377 tg3_full_unlock(tp);
1da177e4 15378
c866b7ea 15379 err = tg3_power_down_prepare(tp);
1da177e4 15380 if (err) {
b02fd9e3
MC
15381 int err2;
15382
f47c11ee 15383 tg3_full_lock(tp, 0);
1da177e4 15384
63c3a66f 15385 tg3_flag_set(tp, INIT_COMPLETE);
b02fd9e3
MC
15386 err2 = tg3_restart_hw(tp, 1);
15387 if (err2)
b9ec6c1b 15388 goto out;
1da177e4
LT
15389
15390 tp->timer.expires = jiffies + tp->timer_offset;
15391 add_timer(&tp->timer);
15392
15393 netif_device_attach(dev);
15394 tg3_netif_start(tp);
15395
b9ec6c1b 15396out:
f47c11ee 15397 tg3_full_unlock(tp);
b02fd9e3
MC
15398
15399 if (!err2)
15400 tg3_phy_start(tp);
1da177e4
LT
15401 }
15402
15403 return err;
15404}
15405
c866b7ea 15406static int tg3_resume(struct device *device)
1da177e4 15407{
c866b7ea 15408 struct pci_dev *pdev = to_pci_dev(device);
1da177e4
LT
15409 struct net_device *dev = pci_get_drvdata(pdev);
15410 struct tg3 *tp = netdev_priv(dev);
15411 int err;
15412
15413 if (!netif_running(dev))
15414 return 0;
15415
1da177e4
LT
15416 netif_device_attach(dev);
15417
f47c11ee 15418 tg3_full_lock(tp, 0);
1da177e4 15419
63c3a66f 15420 tg3_flag_set(tp, INIT_COMPLETE);
b9ec6c1b
MC
15421 err = tg3_restart_hw(tp, 1);
15422 if (err)
15423 goto out;
1da177e4
LT
15424
15425 tp->timer.expires = jiffies + tp->timer_offset;
15426 add_timer(&tp->timer);
15427
1da177e4
LT
15428 tg3_netif_start(tp);
15429
b9ec6c1b 15430out:
f47c11ee 15431 tg3_full_unlock(tp);
1da177e4 15432
b02fd9e3
MC
15433 if (!err)
15434 tg3_phy_start(tp);
15435
b9ec6c1b 15436 return err;
1da177e4
LT
15437}
15438
c866b7ea 15439static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
aa6027ca
ED
15440#define TG3_PM_OPS (&tg3_pm_ops)
15441
15442#else
15443
15444#define TG3_PM_OPS NULL
15445
15446#endif /* CONFIG_PM_SLEEP */
c866b7ea 15447
b45aa2f6
MC
15448/**
15449 * tg3_io_error_detected - called when PCI error is detected
15450 * @pdev: Pointer to PCI device
15451 * @state: The current pci connection state
15452 *
15453 * This function is called after a PCI bus error affecting
15454 * this device has been detected.
15455 */
15456static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
15457 pci_channel_state_t state)
15458{
15459 struct net_device *netdev = pci_get_drvdata(pdev);
15460 struct tg3 *tp = netdev_priv(netdev);
15461 pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
15462
15463 netdev_info(netdev, "PCI I/O error detected\n");
15464
15465 rtnl_lock();
15466
15467 if (!netif_running(netdev))
15468 goto done;
15469
15470 tg3_phy_stop(tp);
15471
15472 tg3_netif_stop(tp);
15473
15474 del_timer_sync(&tp->timer);
63c3a66f 15475 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15476
15477 /* Want to make sure that the reset task doesn't run */
15478 cancel_work_sync(&tp->reset_task);
63c3a66f
JP
15479 tg3_flag_clear(tp, TX_RECOVERY_PENDING);
15480 tg3_flag_clear(tp, RESTART_TIMER);
b45aa2f6
MC
15481
15482 netif_device_detach(netdev);
15483
15484 /* Clean up software state, even if MMIO is blocked */
15485 tg3_full_lock(tp, 0);
15486 tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
15487 tg3_full_unlock(tp);
15488
15489done:
15490 if (state == pci_channel_io_perm_failure)
15491 err = PCI_ERS_RESULT_DISCONNECT;
15492 else
15493 pci_disable_device(pdev);
15494
15495 rtnl_unlock();
15496
15497 return err;
15498}
15499
15500/**
15501 * tg3_io_slot_reset - called after the pci bus has been reset.
15502 * @pdev: Pointer to PCI device
15503 *
15504 * Restart the card from scratch, as if from a cold-boot.
15505 * At this point, the card has exprienced a hard reset,
15506 * followed by fixups by BIOS, and has its config space
15507 * set up identically to what it was at cold boot.
15508 */
15509static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
15510{
15511 struct net_device *netdev = pci_get_drvdata(pdev);
15512 struct tg3 *tp = netdev_priv(netdev);
15513 pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
15514 int err;
15515
15516 rtnl_lock();
15517
15518 if (pci_enable_device(pdev)) {
15519 netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
15520 goto done;
15521 }
15522
15523 pci_set_master(pdev);
15524 pci_restore_state(pdev);
15525 pci_save_state(pdev);
15526
15527 if (!netif_running(netdev)) {
15528 rc = PCI_ERS_RESULT_RECOVERED;
15529 goto done;
15530 }
15531
15532 err = tg3_power_up(tp);
15533 if (err) {
15534 netdev_err(netdev, "Failed to restore register access.\n");
15535 goto done;
15536 }
15537
15538 rc = PCI_ERS_RESULT_RECOVERED;
15539
15540done:
15541 rtnl_unlock();
15542
15543 return rc;
15544}
15545
15546/**
15547 * tg3_io_resume - called when traffic can start flowing again.
15548 * @pdev: Pointer to PCI device
15549 *
15550 * This callback is called when the error recovery driver tells
15551 * us that its OK to resume normal operation.
15552 */
15553static void tg3_io_resume(struct pci_dev *pdev)
15554{
15555 struct net_device *netdev = pci_get_drvdata(pdev);
15556 struct tg3 *tp = netdev_priv(netdev);
15557 int err;
15558
15559 rtnl_lock();
15560
15561 if (!netif_running(netdev))
15562 goto done;
15563
15564 tg3_full_lock(tp, 0);
63c3a66f 15565 tg3_flag_set(tp, INIT_COMPLETE);
b45aa2f6
MC
15566 err = tg3_restart_hw(tp, 1);
15567 tg3_full_unlock(tp);
15568 if (err) {
15569 netdev_err(netdev, "Cannot restart hardware after reset.\n");
15570 goto done;
15571 }
15572
15573 netif_device_attach(netdev);
15574
15575 tp->timer.expires = jiffies + tp->timer_offset;
15576 add_timer(&tp->timer);
15577
15578 tg3_netif_start(tp);
15579
15580 tg3_phy_start(tp);
15581
15582done:
15583 rtnl_unlock();
15584}
15585
15586static struct pci_error_handlers tg3_err_handler = {
15587 .error_detected = tg3_io_error_detected,
15588 .slot_reset = tg3_io_slot_reset,
15589 .resume = tg3_io_resume
15590};
15591
1da177e4
LT
15592static struct pci_driver tg3_driver = {
15593 .name = DRV_MODULE_NAME,
15594 .id_table = tg3_pci_tbl,
15595 .probe = tg3_init_one,
15596 .remove = __devexit_p(tg3_remove_one),
b45aa2f6 15597 .err_handler = &tg3_err_handler,
aa6027ca 15598 .driver.pm = TG3_PM_OPS,
1da177e4
LT
15599};
15600
15601static int __init tg3_init(void)
15602{
29917620 15603 return pci_register_driver(&tg3_driver);
1da177e4
LT
15604}
15605
15606static void __exit tg3_cleanup(void)
15607{
15608 pci_unregister_driver(&tg3_driver);
15609}
15610
15611module_init(tg3_init);
15612module_exit(tg3_cleanup);