mac80211: convert to %pM away from print_mac
[linux-2.6-block.git] / drivers / net / sunbmac.c
CommitLineData
8ef2175c 1/* sunbmac.c: Driver for Sparc BigMAC 100baseT ethernet adapters.
1da177e4 2 *
8ef2175c 3 * Copyright (C) 1997, 1998, 1999, 2003, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 */
5
6#include <linux/module.h>
7
8#include <linux/kernel.h>
9#include <linux/types.h>
10#include <linux/fcntl.h>
11#include <linux/interrupt.h>
12#include <linux/ioport.h>
13#include <linux/in.h>
14#include <linux/slab.h>
15#include <linux/string.h>
16#include <linux/delay.h>
17#include <linux/init.h>
18#include <linux/crc32.h>
19#include <linux/errno.h>
20#include <linux/ethtool.h>
21#include <linux/netdevice.h>
22#include <linux/etherdevice.h>
23#include <linux/skbuff.h>
24#include <linux/bitops.h>
738f2b7b 25#include <linux/dma-mapping.h>
8ef2175c
DM
26#include <linux/of.h>
27#include <linux/of_device.h>
1da177e4
LT
28
29#include <asm/auxio.h>
30#include <asm/byteorder.h>
31#include <asm/dma.h>
32#include <asm/idprom.h>
33#include <asm/io.h>
34#include <asm/openprom.h>
35#include <asm/oplib.h>
36#include <asm/pgtable.h>
1da177e4
LT
37#include <asm/system.h>
38
39#include "sunbmac.h"
40
10158286 41#define DRV_NAME "sunbmac"
8ef2175c
DM
42#define DRV_VERSION "2.1"
43#define DRV_RELDATE "August 26, 2008"
44#define DRV_AUTHOR "David S. Miller (davem@davemloft.net)"
10158286 45
b48194bf 46static char version[] =
10158286
TC
47 DRV_NAME ".c:v" DRV_VERSION " " DRV_RELDATE " " DRV_AUTHOR "\n";
48
49MODULE_VERSION(DRV_VERSION);
50MODULE_AUTHOR(DRV_AUTHOR);
51MODULE_DESCRIPTION("Sun BigMAC 100baseT ethernet driver");
52MODULE_LICENSE("GPL");
1da177e4
LT
53
54#undef DEBUG_PROBE
55#undef DEBUG_TX
56#undef DEBUG_IRQ
57
58#ifdef DEBUG_PROBE
59#define DP(x) printk x
60#else
61#define DP(x)
62#endif
63
64#ifdef DEBUG_TX
65#define DTX(x) printk x
66#else
67#define DTX(x)
68#endif
69
70#ifdef DEBUG_IRQ
71#define DIRQ(x) printk x
72#else
73#define DIRQ(x)
74#endif
75
1da177e4
LT
76#define DEFAULT_JAMSIZE 4 /* Toe jam */
77
78#define QEC_RESET_TRIES 200
79
80static int qec_global_reset(void __iomem *gregs)
81{
82 int tries = QEC_RESET_TRIES;
83
84 sbus_writel(GLOB_CTRL_RESET, gregs + GLOB_CTRL);
85 while (--tries) {
86 if (sbus_readl(gregs + GLOB_CTRL) & GLOB_CTRL_RESET) {
87 udelay(20);
88 continue;
89 }
90 break;
91 }
92 if (tries)
93 return 0;
94 printk(KERN_ERR "BigMAC: Cannot reset the QEC.\n");
95 return -1;
96}
97
98static void qec_init(struct bigmac *bp)
99{
8ef2175c 100 struct of_device *qec_op = bp->qec_op;
1da177e4 101 void __iomem *gregs = bp->gregs;
1da177e4
LT
102 u8 bsizes = bp->bigmac_bursts;
103 u32 regval;
104
105 /* 64byte bursts do not work at the moment, do
106 * not even try to enable them. -DaveM
107 */
108 if (bsizes & DMA_BURST32)
109 regval = GLOB_CTRL_B32;
110 else
111 regval = GLOB_CTRL_B16;
112 sbus_writel(regval | GLOB_CTRL_BMODE, gregs + GLOB_CTRL);
113 sbus_writel(GLOB_PSIZE_2048, gregs + GLOB_PSIZE);
114
115 /* All of memsize is given to bigmac. */
8ef2175c 116 sbus_writel(resource_size(&qec_op->resource[1]),
1da177e4
LT
117 gregs + GLOB_MSIZE);
118
119 /* Half to the transmitter, half to the receiver. */
8ef2175c 120 sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
1da177e4 121 gregs + GLOB_TSIZE);
8ef2175c 122 sbus_writel(resource_size(&qec_op->resource[1]) >> 1,
1da177e4
LT
123 gregs + GLOB_RSIZE);
124}
125
126#define TX_RESET_TRIES 32
127#define RX_RESET_TRIES 32
128
129static void bigmac_tx_reset(void __iomem *bregs)
130{
131 int tries = TX_RESET_TRIES;
132
133 sbus_writel(0, bregs + BMAC_TXCFG);
134
135 /* The fifo threshold bit is read-only and does
136 * not clear. -DaveM
137 */
138 while ((sbus_readl(bregs + BMAC_TXCFG) & ~(BIGMAC_TXCFG_FIFO)) != 0 &&
139 --tries != 0)
140 udelay(20);
141
142 if (!tries) {
143 printk(KERN_ERR "BIGMAC: Transmitter will not reset.\n");
144 printk(KERN_ERR "BIGMAC: tx_cfg is %08x\n",
145 sbus_readl(bregs + BMAC_TXCFG));
146 }
147}
148
149static void bigmac_rx_reset(void __iomem *bregs)
150{
151 int tries = RX_RESET_TRIES;
152
153 sbus_writel(0, bregs + BMAC_RXCFG);
154 while (sbus_readl(bregs + BMAC_RXCFG) && --tries)
155 udelay(20);
156
157 if (!tries) {
158 printk(KERN_ERR "BIGMAC: Receiver will not reset.\n");
159 printk(KERN_ERR "BIGMAC: rx_cfg is %08x\n",
160 sbus_readl(bregs + BMAC_RXCFG));
161 }
162}
163
164/* Reset the transmitter and receiver. */
165static void bigmac_stop(struct bigmac *bp)
166{
167 bigmac_tx_reset(bp->bregs);
168 bigmac_rx_reset(bp->bregs);
169}
170
171static void bigmac_get_counters(struct bigmac *bp, void __iomem *bregs)
172{
173 struct net_device_stats *stats = &bp->enet_stats;
174
175 stats->rx_crc_errors += sbus_readl(bregs + BMAC_RCRCECTR);
176 sbus_writel(0, bregs + BMAC_RCRCECTR);
177
178 stats->rx_frame_errors += sbus_readl(bregs + BMAC_UNALECTR);
179 sbus_writel(0, bregs + BMAC_UNALECTR);
180
181 stats->rx_length_errors += sbus_readl(bregs + BMAC_GLECTR);
182 sbus_writel(0, bregs + BMAC_GLECTR);
183
184 stats->tx_aborted_errors += sbus_readl(bregs + BMAC_EXCTR);
185
186 stats->collisions +=
187 (sbus_readl(bregs + BMAC_EXCTR) +
188 sbus_readl(bregs + BMAC_LTCTR));
189 sbus_writel(0, bregs + BMAC_EXCTR);
190 sbus_writel(0, bregs + BMAC_LTCTR);
191}
192
193static void bigmac_clean_rings(struct bigmac *bp)
194{
195 int i;
196
197 for (i = 0; i < RX_RING_SIZE; i++) {
198 if (bp->rx_skbs[i] != NULL) {
199 dev_kfree_skb_any(bp->rx_skbs[i]);
200 bp->rx_skbs[i] = NULL;
201 }
202 }
203
204 for (i = 0; i < TX_RING_SIZE; i++) {
205 if (bp->tx_skbs[i] != NULL) {
206 dev_kfree_skb_any(bp->tx_skbs[i]);
207 bp->tx_skbs[i] = NULL;
208 }
209 }
210}
211
212static void bigmac_init_rings(struct bigmac *bp, int from_irq)
213{
214 struct bmac_init_block *bb = bp->bmac_block;
215 struct net_device *dev = bp->dev;
9e24974d
AV
216 int i;
217 gfp_t gfp_flags = GFP_KERNEL;
1da177e4
LT
218
219 if (from_irq || in_interrupt())
220 gfp_flags = GFP_ATOMIC;
221
222 bp->rx_new = bp->rx_old = bp->tx_new = bp->tx_old = 0;
223
224 /* Free any skippy bufs left around in the rings. */
225 bigmac_clean_rings(bp);
226
227 /* Now get new skbufs for the receive ring. */
228 for (i = 0; i < RX_RING_SIZE; i++) {
229 struct sk_buff *skb;
230
231 skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, gfp_flags);
232 if (!skb)
233 continue;
234
235 bp->rx_skbs[i] = skb;
236 skb->dev = dev;
237
238 /* Because we reserve afterwards. */
239 skb_put(skb, ETH_FRAME_LEN);
240 skb_reserve(skb, 34);
241
242 bb->be_rxd[i].rx_addr =
8ef2175c 243 dma_map_single(&bp->bigmac_op->dev,
738f2b7b
DM
244 skb->data,
245 RX_BUF_ALLOC_SIZE - 34,
246 DMA_FROM_DEVICE);
1da177e4
LT
247 bb->be_rxd[i].rx_flags =
248 (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
249 }
250
251 for (i = 0; i < TX_RING_SIZE; i++)
252 bb->be_txd[i].tx_flags = bb->be_txd[i].tx_addr = 0;
253}
254
255#define MGMT_CLKON (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB|MGMT_PAL_DCLOCK)
256#define MGMT_CLKOFF (MGMT_PAL_INT_MDIO|MGMT_PAL_EXT_MDIO|MGMT_PAL_OENAB)
257
258static void idle_transceiver(void __iomem *tregs)
259{
260 int i = 20;
261
262 while (i--) {
263 sbus_writel(MGMT_CLKOFF, tregs + TCVR_MPAL);
264 sbus_readl(tregs + TCVR_MPAL);
265 sbus_writel(MGMT_CLKON, tregs + TCVR_MPAL);
266 sbus_readl(tregs + TCVR_MPAL);
267 }
268}
269
270static void write_tcvr_bit(struct bigmac *bp, void __iomem *tregs, int bit)
271{
272 if (bp->tcvr_type == internal) {
273 bit = (bit & 1) << 3;
274 sbus_writel(bit | (MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO),
275 tregs + TCVR_MPAL);
276 sbus_readl(tregs + TCVR_MPAL);
277 sbus_writel(bit | MGMT_PAL_OENAB | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
278 tregs + TCVR_MPAL);
279 sbus_readl(tregs + TCVR_MPAL);
280 } else if (bp->tcvr_type == external) {
281 bit = (bit & 1) << 2;
282 sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB,
283 tregs + TCVR_MPAL);
284 sbus_readl(tregs + TCVR_MPAL);
285 sbus_writel(bit | MGMT_PAL_INT_MDIO | MGMT_PAL_OENAB | MGMT_PAL_DCLOCK,
286 tregs + TCVR_MPAL);
287 sbus_readl(tregs + TCVR_MPAL);
288 } else {
289 printk(KERN_ERR "write_tcvr_bit: No transceiver type known!\n");
290 }
291}
292
293static int read_tcvr_bit(struct bigmac *bp, void __iomem *tregs)
294{
295 int retval = 0;
296
297 if (bp->tcvr_type == internal) {
298 sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
299 sbus_readl(tregs + TCVR_MPAL);
300 sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
301 tregs + TCVR_MPAL);
302 sbus_readl(tregs + TCVR_MPAL);
303 retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
304 } else if (bp->tcvr_type == external) {
305 sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
306 sbus_readl(tregs + TCVR_MPAL);
307 sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
308 sbus_readl(tregs + TCVR_MPAL);
309 retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
310 } else {
311 printk(KERN_ERR "read_tcvr_bit: No transceiver type known!\n");
312 }
313 return retval;
314}
315
316static int read_tcvr_bit2(struct bigmac *bp, void __iomem *tregs)
317{
318 int retval = 0;
319
320 if (bp->tcvr_type == internal) {
321 sbus_writel(MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
322 sbus_readl(tregs + TCVR_MPAL);
323 retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_INT_MDIO) >> 3;
324 sbus_writel(MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
325 sbus_readl(tregs + TCVR_MPAL);
326 } else if (bp->tcvr_type == external) {
327 sbus_writel(MGMT_PAL_INT_MDIO, tregs + TCVR_MPAL);
328 sbus_readl(tregs + TCVR_MPAL);
329 retval = (sbus_readl(tregs + TCVR_MPAL) & MGMT_PAL_EXT_MDIO) >> 2;
330 sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_DCLOCK, tregs + TCVR_MPAL);
331 sbus_readl(tregs + TCVR_MPAL);
332 } else {
333 printk(KERN_ERR "read_tcvr_bit2: No transceiver type known!\n");
334 }
335 return retval;
336}
337
338static void put_tcvr_byte(struct bigmac *bp,
339 void __iomem *tregs,
340 unsigned int byte)
341{
342 int shift = 4;
343
344 do {
345 write_tcvr_bit(bp, tregs, ((byte >> shift) & 1));
346 shift -= 1;
347 } while (shift >= 0);
348}
349
350static void bigmac_tcvr_write(struct bigmac *bp, void __iomem *tregs,
351 int reg, unsigned short val)
352{
353 int shift;
354
355 reg &= 0xff;
356 val &= 0xffff;
357 switch(bp->tcvr_type) {
358 case internal:
359 case external:
360 break;
361
362 default:
363 printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
364 return;
365 };
366
367 idle_transceiver(tregs);
368 write_tcvr_bit(bp, tregs, 0);
369 write_tcvr_bit(bp, tregs, 1);
370 write_tcvr_bit(bp, tregs, 0);
371 write_tcvr_bit(bp, tregs, 1);
372
373 put_tcvr_byte(bp, tregs,
374 ((bp->tcvr_type == internal) ?
375 BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
376
377 put_tcvr_byte(bp, tregs, reg);
378
379 write_tcvr_bit(bp, tregs, 1);
380 write_tcvr_bit(bp, tregs, 0);
381
382 shift = 15;
383 do {
384 write_tcvr_bit(bp, tregs, (val >> shift) & 1);
385 shift -= 1;
386 } while (shift >= 0);
387}
388
389static unsigned short bigmac_tcvr_read(struct bigmac *bp,
390 void __iomem *tregs,
391 int reg)
392{
393 unsigned short retval = 0;
394
395 reg &= 0xff;
396 switch(bp->tcvr_type) {
397 case internal:
398 case external:
399 break;
400
401 default:
402 printk(KERN_ERR "bigmac_tcvr_read: Whoops, no known transceiver type.\n");
403 return 0xffff;
404 };
405
406 idle_transceiver(tregs);
407 write_tcvr_bit(bp, tregs, 0);
408 write_tcvr_bit(bp, tregs, 1);
409 write_tcvr_bit(bp, tregs, 1);
410 write_tcvr_bit(bp, tregs, 0);
411
412 put_tcvr_byte(bp, tregs,
413 ((bp->tcvr_type == internal) ?
414 BIGMAC_PHY_INTERNAL : BIGMAC_PHY_EXTERNAL));
415
416 put_tcvr_byte(bp, tregs, reg);
417
418 if (bp->tcvr_type == external) {
419 int shift = 15;
420
421 (void) read_tcvr_bit2(bp, tregs);
422 (void) read_tcvr_bit2(bp, tregs);
423
424 do {
425 int tmp;
426
427 tmp = read_tcvr_bit2(bp, tregs);
428 retval |= ((tmp & 1) << shift);
429 shift -= 1;
430 } while (shift >= 0);
431
432 (void) read_tcvr_bit2(bp, tregs);
433 (void) read_tcvr_bit2(bp, tregs);
434 (void) read_tcvr_bit2(bp, tregs);
435 } else {
436 int shift = 15;
437
438 (void) read_tcvr_bit(bp, tregs);
439 (void) read_tcvr_bit(bp, tregs);
440
441 do {
442 int tmp;
443
444 tmp = read_tcvr_bit(bp, tregs);
445 retval |= ((tmp & 1) << shift);
446 shift -= 1;
447 } while (shift >= 0);
448
449 (void) read_tcvr_bit(bp, tregs);
450 (void) read_tcvr_bit(bp, tregs);
451 (void) read_tcvr_bit(bp, tregs);
452 }
453 return retval;
454}
455
456static void bigmac_tcvr_init(struct bigmac *bp)
457{
458 void __iomem *tregs = bp->tregs;
459 u32 mpal;
460
461 idle_transceiver(tregs);
462 sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO | MGMT_PAL_DCLOCK,
463 tregs + TCVR_MPAL);
464 sbus_readl(tregs + TCVR_MPAL);
465
466 /* Only the bit for the present transceiver (internal or
467 * external) will stick, set them both and see what stays.
468 */
469 sbus_writel(MGMT_PAL_INT_MDIO | MGMT_PAL_EXT_MDIO, tregs + TCVR_MPAL);
470 sbus_readl(tregs + TCVR_MPAL);
471 udelay(20);
472
473 mpal = sbus_readl(tregs + TCVR_MPAL);
474 if (mpal & MGMT_PAL_EXT_MDIO) {
475 bp->tcvr_type = external;
476 sbus_writel(~(TCVR_PAL_EXTLBACK | TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
477 tregs + TCVR_TPAL);
478 sbus_readl(tregs + TCVR_TPAL);
479 } else if (mpal & MGMT_PAL_INT_MDIO) {
480 bp->tcvr_type = internal;
481 sbus_writel(~(TCVR_PAL_SERIAL | TCVR_PAL_EXTLBACK |
482 TCVR_PAL_MSENSE | TCVR_PAL_LTENABLE),
483 tregs + TCVR_TPAL);
484 sbus_readl(tregs + TCVR_TPAL);
485 } else {
486 printk(KERN_ERR "BIGMAC: AIEEE, neither internal nor "
487 "external MDIO available!\n");
488 printk(KERN_ERR "BIGMAC: mgmt_pal[%08x] tcvr_pal[%08x]\n",
489 sbus_readl(tregs + TCVR_MPAL),
490 sbus_readl(tregs + TCVR_TPAL));
491 }
492}
493
52a34c7f 494static int bigmac_init_hw(struct bigmac *, int);
1da177e4
LT
495
496static int try_next_permutation(struct bigmac *bp, void __iomem *tregs)
497{
498 if (bp->sw_bmcr & BMCR_SPEED100) {
499 int timeout;
500
501 /* Reset the PHY. */
502 bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
503 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
504 bp->sw_bmcr = (BMCR_RESET);
505 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
506
507 timeout = 64;
508 while (--timeout) {
509 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
510 if ((bp->sw_bmcr & BMCR_RESET) == 0)
511 break;
512 udelay(20);
513 }
514 if (timeout == 0)
515 printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
516
517 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
518
519 /* Now we try 10baseT. */
520 bp->sw_bmcr &= ~(BMCR_SPEED100);
521 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
522 return 0;
523 }
524
525 /* We've tried them all. */
526 return -1;
527}
528
529static void bigmac_timer(unsigned long data)
530{
531 struct bigmac *bp = (struct bigmac *) data;
532 void __iomem *tregs = bp->tregs;
533 int restart_timer = 0;
534
535 bp->timer_ticks++;
536 if (bp->timer_state == ltrywait) {
537 bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMSR);
538 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
539 if (bp->sw_bmsr & BMSR_LSTATUS) {
540 printk(KERN_INFO "%s: Link is now up at %s.\n",
541 bp->dev->name,
542 (bp->sw_bmcr & BMCR_SPEED100) ?
543 "100baseT" : "10baseT");
544 bp->timer_state = asleep;
545 restart_timer = 0;
546 } else {
547 if (bp->timer_ticks >= 4) {
548 int ret;
549
550 ret = try_next_permutation(bp, tregs);
551 if (ret == -1) {
552 printk(KERN_ERR "%s: Link down, cable problem?\n",
553 bp->dev->name);
52a34c7f 554 ret = bigmac_init_hw(bp, 0);
1da177e4
LT
555 if (ret) {
556 printk(KERN_ERR "%s: Error, cannot re-init the "
557 "BigMAC.\n", bp->dev->name);
558 }
559 return;
560 }
561 bp->timer_ticks = 0;
562 restart_timer = 1;
563 } else {
564 restart_timer = 1;
565 }
566 }
567 } else {
568 /* Can't happens.... */
569 printk(KERN_ERR "%s: Aieee, link timer is asleep but we got one anyways!\n",
570 bp->dev->name);
571 restart_timer = 0;
572 bp->timer_ticks = 0;
573 bp->timer_state = asleep; /* foo on you */
574 }
575
576 if (restart_timer != 0) {
577 bp->bigmac_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2 sec. */
578 add_timer(&bp->bigmac_timer);
579 }
580}
581
582/* Well, really we just force the chip into 100baseT then
583 * 10baseT, each time checking for a link status.
584 */
585static void bigmac_begin_auto_negotiation(struct bigmac *bp)
586{
587 void __iomem *tregs = bp->tregs;
588 int timeout;
589
590 /* Grab new software copies of PHY registers. */
591 bp->sw_bmsr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMSR);
592 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
593
594 /* Reset the PHY. */
595 bp->sw_bmcr = (BMCR_ISOLATE | BMCR_PDOWN | BMCR_LOOPBACK);
596 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
597 bp->sw_bmcr = (BMCR_RESET);
598 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
599
600 timeout = 64;
601 while (--timeout) {
602 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
603 if ((bp->sw_bmcr & BMCR_RESET) == 0)
604 break;
605 udelay(20);
606 }
607 if (timeout == 0)
608 printk(KERN_ERR "%s: PHY reset failed.\n", bp->dev->name);
609
610 bp->sw_bmcr = bigmac_tcvr_read(bp, tregs, BIGMAC_BMCR);
611
612 /* First we try 100baseT. */
613 bp->sw_bmcr |= BMCR_SPEED100;
614 bigmac_tcvr_write(bp, tregs, BIGMAC_BMCR, bp->sw_bmcr);
615
616 bp->timer_state = ltrywait;
617 bp->timer_ticks = 0;
618 bp->bigmac_timer.expires = jiffies + (12 * HZ) / 10;
619 bp->bigmac_timer.data = (unsigned long) bp;
620 bp->bigmac_timer.function = &bigmac_timer;
621 add_timer(&bp->bigmac_timer);
622}
623
52a34c7f 624static int bigmac_init_hw(struct bigmac *bp, int from_irq)
1da177e4
LT
625{
626 void __iomem *gregs = bp->gregs;
627 void __iomem *cregs = bp->creg;
628 void __iomem *bregs = bp->bregs;
629 unsigned char *e = &bp->dev->dev_addr[0];
630
631 /* Latch current counters into statistics. */
632 bigmac_get_counters(bp, bregs);
633
634 /* Reset QEC. */
635 qec_global_reset(gregs);
636
637 /* Init QEC. */
638 qec_init(bp);
639
640 /* Alloc and reset the tx/rx descriptor chains. */
641 bigmac_init_rings(bp, from_irq);
642
643 /* Initialize the PHY. */
644 bigmac_tcvr_init(bp);
645
646 /* Stop transmitter and receiver. */
647 bigmac_stop(bp);
648
649 /* Set hardware ethernet address. */
650 sbus_writel(((e[4] << 8) | e[5]), bregs + BMAC_MACADDR2);
651 sbus_writel(((e[2] << 8) | e[3]), bregs + BMAC_MACADDR1);
652 sbus_writel(((e[0] << 8) | e[1]), bregs + BMAC_MACADDR0);
653
654 /* Clear the hash table until mc upload occurs. */
655 sbus_writel(0, bregs + BMAC_HTABLE3);
656 sbus_writel(0, bregs + BMAC_HTABLE2);
657 sbus_writel(0, bregs + BMAC_HTABLE1);
658 sbus_writel(0, bregs + BMAC_HTABLE0);
659
660 /* Enable Big Mac hash table filter. */
661 sbus_writel(BIGMAC_RXCFG_HENABLE | BIGMAC_RXCFG_FIFO,
662 bregs + BMAC_RXCFG);
663 udelay(20);
664
665 /* Ok, configure the Big Mac transmitter. */
666 sbus_writel(BIGMAC_TXCFG_FIFO, bregs + BMAC_TXCFG);
667
668 /* The HME docs recommend to use the 10LSB of our MAC here. */
669 sbus_writel(((e[5] | e[4] << 8) & 0x3ff),
670 bregs + BMAC_RSEED);
671
672 /* Enable the output drivers no matter what. */
673 sbus_writel(BIGMAC_XCFG_ODENABLE | BIGMAC_XCFG_RESV,
674 bregs + BMAC_XIFCFG);
675
676 /* Tell the QEC where the ring descriptors are. */
677 sbus_writel(bp->bblock_dvma + bib_offset(be_rxd, 0),
678 cregs + CREG_RXDS);
679 sbus_writel(bp->bblock_dvma + bib_offset(be_txd, 0),
680 cregs + CREG_TXDS);
681
682 /* Setup the FIFO pointers into QEC local memory. */
683 sbus_writel(0, cregs + CREG_RXRBUFPTR);
684 sbus_writel(0, cregs + CREG_RXWBUFPTR);
685 sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
686 cregs + CREG_TXRBUFPTR);
687 sbus_writel(sbus_readl(gregs + GLOB_RSIZE),
688 cregs + CREG_TXWBUFPTR);
689
690 /* Tell bigmac what interrupts we don't want to hear about. */
691 sbus_writel(BIGMAC_IMASK_GOTFRAME | BIGMAC_IMASK_SENTFRAME,
692 bregs + BMAC_IMASK);
693
694 /* Enable the various other irq's. */
695 sbus_writel(0, cregs + CREG_RIMASK);
696 sbus_writel(0, cregs + CREG_TIMASK);
697 sbus_writel(0, cregs + CREG_QMASK);
698 sbus_writel(0, cregs + CREG_BMASK);
699
700 /* Set jam size to a reasonable default. */
701 sbus_writel(DEFAULT_JAMSIZE, bregs + BMAC_JSIZE);
702
703 /* Clear collision counter. */
704 sbus_writel(0, cregs + CREG_CCNT);
705
706 /* Enable transmitter and receiver. */
707 sbus_writel(sbus_readl(bregs + BMAC_TXCFG) | BIGMAC_TXCFG_ENABLE,
708 bregs + BMAC_TXCFG);
709 sbus_writel(sbus_readl(bregs + BMAC_RXCFG) | BIGMAC_RXCFG_ENABLE,
710 bregs + BMAC_RXCFG);
711
712 /* Ok, start detecting link speed/duplex. */
713 bigmac_begin_auto_negotiation(bp);
714
715 /* Success. */
716 return 0;
717}
718
719/* Error interrupts get sent here. */
720static void bigmac_is_medium_rare(struct bigmac *bp, u32 qec_status, u32 bmac_status)
721{
722 printk(KERN_ERR "bigmac_is_medium_rare: ");
723 if (qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) {
724 if (qec_status & GLOB_STAT_ER)
725 printk("QEC_ERROR, ");
726 if (qec_status & GLOB_STAT_BM)
727 printk("QEC_BMAC_ERROR, ");
728 }
729 if (bmac_status & CREG_STAT_ERRORS) {
730 if (bmac_status & CREG_STAT_BERROR)
731 printk("BMAC_ERROR, ");
732 if (bmac_status & CREG_STAT_TXDERROR)
733 printk("TXD_ERROR, ");
734 if (bmac_status & CREG_STAT_TXLERR)
735 printk("TX_LATE_ERROR, ");
736 if (bmac_status & CREG_STAT_TXPERR)
737 printk("TX_PARITY_ERROR, ");
738 if (bmac_status & CREG_STAT_TXSERR)
739 printk("TX_SBUS_ERROR, ");
740
741 if (bmac_status & CREG_STAT_RXDROP)
742 printk("RX_DROP_ERROR, ");
743
744 if (bmac_status & CREG_STAT_RXSMALL)
745 printk("RX_SMALL_ERROR, ");
746 if (bmac_status & CREG_STAT_RXLERR)
747 printk("RX_LATE_ERROR, ");
748 if (bmac_status & CREG_STAT_RXPERR)
749 printk("RX_PARITY_ERROR, ");
750 if (bmac_status & CREG_STAT_RXSERR)
751 printk("RX_SBUS_ERROR, ");
752 }
753
754 printk(" RESET\n");
52a34c7f 755 bigmac_init_hw(bp, 1);
1da177e4
LT
756}
757
758/* BigMAC transmit complete service routines. */
759static void bigmac_tx(struct bigmac *bp)
760{
761 struct be_txd *txbase = &bp->bmac_block->be_txd[0];
762 struct net_device *dev = bp->dev;
763 int elem;
764
765 spin_lock(&bp->lock);
766
767 elem = bp->tx_old;
768 DTX(("bigmac_tx: tx_old[%d] ", elem));
769 while (elem != bp->tx_new) {
770 struct sk_buff *skb;
771 struct be_txd *this = &txbase[elem];
772
773 DTX(("this(%p) [flags(%08x)addr(%08x)]",
774 this, this->tx_flags, this->tx_addr));
775
776 if (this->tx_flags & TXD_OWN)
777 break;
778 skb = bp->tx_skbs[elem];
779 bp->enet_stats.tx_packets++;
780 bp->enet_stats.tx_bytes += skb->len;
8ef2175c 781 dma_unmap_single(&bp->bigmac_op->dev,
738f2b7b
DM
782 this->tx_addr, skb->len,
783 DMA_TO_DEVICE);
1da177e4
LT
784
785 DTX(("skb(%p) ", skb));
786 bp->tx_skbs[elem] = NULL;
787 dev_kfree_skb_irq(skb);
788
789 elem = NEXT_TX(elem);
790 }
791 DTX((" DONE, tx_old=%d\n", elem));
792 bp->tx_old = elem;
793
794 if (netif_queue_stopped(dev) &&
795 TX_BUFFS_AVAIL(bp) > 0)
796 netif_wake_queue(bp->dev);
797
798 spin_unlock(&bp->lock);
799}
800
801/* BigMAC receive complete service routines. */
802static void bigmac_rx(struct bigmac *bp)
803{
804 struct be_rxd *rxbase = &bp->bmac_block->be_rxd[0];
805 struct be_rxd *this;
806 int elem = bp->rx_new, drops = 0;
807 u32 flags;
808
809 this = &rxbase[elem];
810 while (!((flags = this->rx_flags) & RXD_OWN)) {
811 struct sk_buff *skb;
812 int len = (flags & RXD_LENGTH); /* FCS not included */
813
814 /* Check for errors. */
815 if (len < ETH_ZLEN) {
816 bp->enet_stats.rx_errors++;
817 bp->enet_stats.rx_length_errors++;
818
819 drop_it:
820 /* Return it to the BigMAC. */
821 bp->enet_stats.rx_dropped++;
822 this->rx_flags =
823 (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
824 goto next;
825 }
826 skb = bp->rx_skbs[elem];
827 if (len > RX_COPY_THRESHOLD) {
828 struct sk_buff *new_skb;
829
830 /* Now refill the entry, if we can. */
831 new_skb = big_mac_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
832 if (new_skb == NULL) {
833 drops++;
834 goto drop_it;
835 }
8ef2175c 836 dma_unmap_single(&bp->bigmac_op->dev,
738f2b7b
DM
837 this->rx_addr,
838 RX_BUF_ALLOC_SIZE - 34,
839 DMA_FROM_DEVICE);
1da177e4
LT
840 bp->rx_skbs[elem] = new_skb;
841 new_skb->dev = bp->dev;
842 skb_put(new_skb, ETH_FRAME_LEN);
843 skb_reserve(new_skb, 34);
7a715f46 844 this->rx_addr =
8ef2175c 845 dma_map_single(&bp->bigmac_op->dev,
738f2b7b
DM
846 new_skb->data,
847 RX_BUF_ALLOC_SIZE - 34,
848 DMA_FROM_DEVICE);
1da177e4
LT
849 this->rx_flags =
850 (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
851
852 /* Trim the original skb for the netif. */
853 skb_trim(skb, len);
854 } else {
855 struct sk_buff *copy_skb = dev_alloc_skb(len + 2);
856
857 if (copy_skb == NULL) {
858 drops++;
859 goto drop_it;
860 }
1da177e4
LT
861 skb_reserve(copy_skb, 2);
862 skb_put(copy_skb, len);
8ef2175c 863 dma_sync_single_for_cpu(&bp->bigmac_op->dev,
738f2b7b
DM
864 this->rx_addr, len,
865 DMA_FROM_DEVICE);
8c7b7faa 866 skb_copy_to_linear_data(copy_skb, (unsigned char *)skb->data, len);
8ef2175c 867 dma_sync_single_for_device(&bp->bigmac_op->dev,
738f2b7b
DM
868 this->rx_addr, len,
869 DMA_FROM_DEVICE);
1da177e4
LT
870
871 /* Reuse original ring buffer. */
872 this->rx_flags =
873 (RXD_OWN | ((RX_BUF_ALLOC_SIZE - 34) & RXD_LENGTH));
874
875 skb = copy_skb;
876 }
877
878 /* No checksums done by the BigMAC ;-( */
879 skb->protocol = eth_type_trans(skb, bp->dev);
880 netif_rx(skb);
881 bp->dev->last_rx = jiffies;
882 bp->enet_stats.rx_packets++;
883 bp->enet_stats.rx_bytes += len;
884 next:
885 elem = NEXT_RX(elem);
886 this = &rxbase[elem];
887 }
888 bp->rx_new = elem;
889 if (drops)
890 printk(KERN_NOTICE "%s: Memory squeeze, deferring packet.\n", bp->dev->name);
891}
892
7d12e780 893static irqreturn_t bigmac_interrupt(int irq, void *dev_id)
1da177e4
LT
894{
895 struct bigmac *bp = (struct bigmac *) dev_id;
896 u32 qec_status, bmac_status;
897
898 DIRQ(("bigmac_interrupt: "));
899
900 /* Latch status registers now. */
901 bmac_status = sbus_readl(bp->creg + CREG_STAT);
902 qec_status = sbus_readl(bp->gregs + GLOB_STAT);
903
904 DIRQ(("qec_status=%08x bmac_status=%08x\n", qec_status, bmac_status));
905 if ((qec_status & (GLOB_STAT_ER | GLOB_STAT_BM)) ||
906 (bmac_status & CREG_STAT_ERRORS))
907 bigmac_is_medium_rare(bp, qec_status, bmac_status);
908
909 if (bmac_status & CREG_STAT_TXIRQ)
910 bigmac_tx(bp);
911
912 if (bmac_status & CREG_STAT_RXIRQ)
913 bigmac_rx(bp);
914
915 return IRQ_HANDLED;
916}
917
918static int bigmac_open(struct net_device *dev)
919{
920 struct bigmac *bp = (struct bigmac *) dev->priv;
921 int ret;
922
1fb9df5d 923 ret = request_irq(dev->irq, &bigmac_interrupt, IRQF_SHARED, dev->name, bp);
1da177e4
LT
924 if (ret) {
925 printk(KERN_ERR "BIGMAC: Can't order irq %d to go.\n", dev->irq);
926 return ret;
927 }
928 init_timer(&bp->bigmac_timer);
52a34c7f 929 ret = bigmac_init_hw(bp, 0);
1da177e4
LT
930 if (ret)
931 free_irq(dev->irq, bp);
932 return ret;
933}
934
935static int bigmac_close(struct net_device *dev)
936{
937 struct bigmac *bp = (struct bigmac *) dev->priv;
938
939 del_timer(&bp->bigmac_timer);
940 bp->timer_state = asleep;
941 bp->timer_ticks = 0;
942
943 bigmac_stop(bp);
944 bigmac_clean_rings(bp);
945 free_irq(dev->irq, bp);
946 return 0;
947}
948
949static void bigmac_tx_timeout(struct net_device *dev)
950{
951 struct bigmac *bp = (struct bigmac *) dev->priv;
952
52a34c7f 953 bigmac_init_hw(bp, 0);
1da177e4
LT
954 netif_wake_queue(dev);
955}
956
957/* Put a packet on the wire. */
958static int bigmac_start_xmit(struct sk_buff *skb, struct net_device *dev)
959{
960 struct bigmac *bp = (struct bigmac *) dev->priv;
961 int len, entry;
962 u32 mapping;
963
964 len = skb->len;
8ef2175c 965 mapping = dma_map_single(&bp->bigmac_op->dev, skb->data,
738f2b7b 966 len, DMA_TO_DEVICE);
1da177e4
LT
967
968 /* Avoid a race... */
969 spin_lock_irq(&bp->lock);
970 entry = bp->tx_new;
971 DTX(("bigmac_start_xmit: len(%d) entry(%d)\n", len, entry));
972 bp->bmac_block->be_txd[entry].tx_flags = TXD_UPDATE;
973 bp->tx_skbs[entry] = skb;
974 bp->bmac_block->be_txd[entry].tx_addr = mapping;
975 bp->bmac_block->be_txd[entry].tx_flags =
976 (TXD_OWN | TXD_SOP | TXD_EOP | (len & TXD_LENGTH));
977 bp->tx_new = NEXT_TX(entry);
978 if (TX_BUFFS_AVAIL(bp) <= 0)
979 netif_stop_queue(dev);
980 spin_unlock_irq(&bp->lock);
981
982 /* Get it going. */
983 sbus_writel(CREG_CTRL_TWAKEUP, bp->creg + CREG_CTRL);
984
985
986 dev->trans_start = jiffies;
987
988 return 0;
989}
990
991static struct net_device_stats *bigmac_get_stats(struct net_device *dev)
992{
993 struct bigmac *bp = (struct bigmac *) dev->priv;
994
995 bigmac_get_counters(bp, bp->bregs);
996 return &bp->enet_stats;
997}
998
999static void bigmac_set_multicast(struct net_device *dev)
1000{
1001 struct bigmac *bp = (struct bigmac *) dev->priv;
1002 void __iomem *bregs = bp->bregs;
1003 struct dev_mc_list *dmi = dev->mc_list;
1004 char *addrs;
1005 int i;
1006 u32 tmp, crc;
1007
1008 /* Disable the receiver. The bit self-clears when
1009 * the operation is complete.
1010 */
1011 tmp = sbus_readl(bregs + BMAC_RXCFG);
1012 tmp &= ~(BIGMAC_RXCFG_ENABLE);
1013 sbus_writel(tmp, bregs + BMAC_RXCFG);
1014 while ((sbus_readl(bregs + BMAC_RXCFG) & BIGMAC_RXCFG_ENABLE) != 0)
1015 udelay(20);
1016
1017 if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
1018 sbus_writel(0xffff, bregs + BMAC_HTABLE0);
1019 sbus_writel(0xffff, bregs + BMAC_HTABLE1);
1020 sbus_writel(0xffff, bregs + BMAC_HTABLE2);
1021 sbus_writel(0xffff, bregs + BMAC_HTABLE3);
1022 } else if (dev->flags & IFF_PROMISC) {
1023 tmp = sbus_readl(bregs + BMAC_RXCFG);
1024 tmp |= BIGMAC_RXCFG_PMISC;
1025 sbus_writel(tmp, bregs + BMAC_RXCFG);
1026 } else {
1027 u16 hash_table[4];
1028
1029 for (i = 0; i < 4; i++)
1030 hash_table[i] = 0;
1031
1032 for (i = 0; i < dev->mc_count; i++) {
1033 addrs = dmi->dmi_addr;
1034 dmi = dmi->next;
1035
1036 if (!(*addrs & 1))
1037 continue;
1038
1039 crc = ether_crc_le(6, addrs);
1040 crc >>= 26;
1041 hash_table[crc >> 4] |= 1 << (crc & 0xf);
1042 }
1043 sbus_writel(hash_table[0], bregs + BMAC_HTABLE0);
1044 sbus_writel(hash_table[1], bregs + BMAC_HTABLE1);
1045 sbus_writel(hash_table[2], bregs + BMAC_HTABLE2);
1046 sbus_writel(hash_table[3], bregs + BMAC_HTABLE3);
1047 }
1048
1049 /* Re-enable the receiver. */
1050 tmp = sbus_readl(bregs + BMAC_RXCFG);
1051 tmp |= BIGMAC_RXCFG_ENABLE;
1052 sbus_writel(tmp, bregs + BMAC_RXCFG);
1053}
1054
1055/* Ethtool support... */
1056static void bigmac_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
1057{
1da177e4
LT
1058 strcpy(info->driver, "sunbmac");
1059 strcpy(info->version, "2.0");
1da177e4
LT
1060}
1061
1062static u32 bigmac_get_link(struct net_device *dev)
1063{
1064 struct bigmac *bp = dev->priv;
1065
1066 spin_lock_irq(&bp->lock);
1067 bp->sw_bmsr = bigmac_tcvr_read(bp, bp->tregs, BIGMAC_BMSR);
1068 spin_unlock_irq(&bp->lock);
1069
1070 return (bp->sw_bmsr & BMSR_LSTATUS);
1071}
1072
7282d491 1073static const struct ethtool_ops bigmac_ethtool_ops = {
1da177e4
LT
1074 .get_drvinfo = bigmac_get_drvinfo,
1075 .get_link = bigmac_get_link,
1076};
1077
8ef2175c
DM
1078static int __devinit bigmac_ether_init(struct of_device *op,
1079 struct of_device *qec_op)
1da177e4 1080{
1da177e4 1081 static int version_printed;
8ef2175c 1082 struct net_device *dev;
1da177e4 1083 u8 bsizes, bsizes_more;
0795af57 1084 DECLARE_MAC_BUF(mac);
8ef2175c
DM
1085 struct bigmac *bp;
1086 int i;
1da177e4
LT
1087
1088 /* Get a new device struct for this interface. */
1089 dev = alloc_etherdev(sizeof(struct bigmac));
1090 if (!dev)
1091 return -ENOMEM;
1da177e4
LT
1092
1093 if (version_printed++ == 0)
1094 printk(KERN_INFO "%s", version);
1095
1da177e4
LT
1096 for (i = 0; i < 6; i++)
1097 dev->dev_addr[i] = idprom->id_ethaddr[i];
1098
1099 /* Setup softc, with backpointers to QEC and BigMAC SBUS device structs. */
8ef2175c
DM
1100 bp = netdev_priv(dev);
1101 bp->qec_op = qec_op;
1102 bp->bigmac_op = op;
1da177e4 1103
8ef2175c 1104 SET_NETDEV_DEV(dev, &op->dev);
52a34c7f 1105
1da177e4
LT
1106 spin_lock_init(&bp->lock);
1107
1da177e4 1108 /* Map in QEC global control registers. */
8ef2175c
DM
1109 bp->gregs = of_ioremap(&qec_op->resource[0], 0,
1110 GLOB_REG_SIZE, "BigMAC QEC GLobal Regs");
1da177e4
LT
1111 if (!bp->gregs) {
1112 printk(KERN_ERR "BIGMAC: Cannot map QEC global registers.\n");
1113 goto fail_and_cleanup;
1114 }
1115
1116 /* Make sure QEC is in BigMAC mode. */
1117 if ((sbus_readl(bp->gregs + GLOB_CTRL) & 0xf0000000) != GLOB_CTRL_BMODE) {
1118 printk(KERN_ERR "BigMAC: AIEEE, QEC is not in BigMAC mode!\n");
1119 goto fail_and_cleanup;
1120 }
1121
1122 /* Reset the QEC. */
1123 if (qec_global_reset(bp->gregs))
1124 goto fail_and_cleanup;
1125
1126 /* Get supported SBUS burst sizes. */
8ef2175c
DM
1127 bsizes = of_getintprop_default(qec_op->node, "burst-sizes", 0xff);
1128 bsizes_more = of_getintprop_default(qec_op->node, "burst-sizes", 0xff);
1da177e4
LT
1129
1130 bsizes &= 0xff;
1131 if (bsizes_more != 0xff)
1132 bsizes &= bsizes_more;
1133 if (bsizes == 0xff || (bsizes & DMA_BURST16) == 0 ||
1134 (bsizes & DMA_BURST32) == 0)
1135 bsizes = (DMA_BURST32 - 1);
1136 bp->bigmac_bursts = bsizes;
1137
1138 /* Perform QEC initialization. */
1139 qec_init(bp);
1140
1141 /* Map in the BigMAC channel registers. */
8ef2175c
DM
1142 bp->creg = of_ioremap(&op->resource[0], 0,
1143 CREG_REG_SIZE, "BigMAC QEC Channel Regs");
1da177e4
LT
1144 if (!bp->creg) {
1145 printk(KERN_ERR "BIGMAC: Cannot map QEC channel registers.\n");
1146 goto fail_and_cleanup;
1147 }
1148
1149 /* Map in the BigMAC control registers. */
8ef2175c
DM
1150 bp->bregs = of_ioremap(&op->resource[1], 0,
1151 BMAC_REG_SIZE, "BigMAC Primary Regs");
1da177e4
LT
1152 if (!bp->bregs) {
1153 printk(KERN_ERR "BIGMAC: Cannot map BigMAC primary registers.\n");
1154 goto fail_and_cleanup;
1155 }
1156
1157 /* Map in the BigMAC transceiver registers, this is how you poke at
1158 * the BigMAC's PHY.
1159 */
8ef2175c
DM
1160 bp->tregs = of_ioremap(&op->resource[2], 0,
1161 TCVR_REG_SIZE, "BigMAC Transceiver Regs");
1da177e4
LT
1162 if (!bp->tregs) {
1163 printk(KERN_ERR "BIGMAC: Cannot map BigMAC transceiver registers.\n");
1164 goto fail_and_cleanup;
1165 }
1166
1167 /* Stop the BigMAC. */
1168 bigmac_stop(bp);
1169
1170 /* Allocate transmit/receive descriptor DVMA block. */
8ef2175c 1171 bp->bmac_block = dma_alloc_coherent(&bp->bigmac_op->dev,
738f2b7b
DM
1172 PAGE_SIZE,
1173 &bp->bblock_dvma, GFP_ATOMIC);
1da177e4
LT
1174 if (bp->bmac_block == NULL || bp->bblock_dvma == 0) {
1175 printk(KERN_ERR "BIGMAC: Cannot allocate consistent DMA.\n");
1176 goto fail_and_cleanup;
1177 }
1178
1179 /* Get the board revision of this BigMAC. */
8ef2175c
DM
1180 bp->board_rev = of_getintprop_default(bp->bigmac_op->node,
1181 "board-version", 1);
1da177e4
LT
1182
1183 /* Init auto-negotiation timer state. */
1184 init_timer(&bp->bigmac_timer);
1185 bp->timer_state = asleep;
1186 bp->timer_ticks = 0;
1187
1188 /* Backlink to generic net device struct. */
1189 bp->dev = dev;
1190
1191 /* Set links to our BigMAC open and close routines. */
1192 dev->open = &bigmac_open;
1193 dev->stop = &bigmac_close;
1194 dev->hard_start_xmit = &bigmac_start_xmit;
1195 dev->ethtool_ops = &bigmac_ethtool_ops;
1196
1197 /* Set links to BigMAC statistic and multi-cast loading code. */
1198 dev->get_stats = &bigmac_get_stats;
1199 dev->set_multicast_list = &bigmac_set_multicast;
1200
1201 dev->tx_timeout = &bigmac_tx_timeout;
1202 dev->watchdog_timeo = 5*HZ;
1203
1204 /* Finish net device registration. */
8ef2175c 1205 dev->irq = bp->bigmac_op->irqs[0];
1da177e4
LT
1206 dev->dma = 0;
1207
1208 if (register_netdev(dev)) {
1209 printk(KERN_ERR "BIGMAC: Cannot register device.\n");
1210 goto fail_and_cleanup;
1211 }
1212
8ef2175c 1213 dev_set_drvdata(&bp->bigmac_op->dev, bp);
1da177e4 1214
0795af57
JP
1215 printk(KERN_INFO "%s: BigMAC 100baseT Ethernet %s\n",
1216 dev->name, print_mac(mac, dev->dev_addr));
1da177e4
LT
1217
1218 return 0;
1219
1220fail_and_cleanup:
1221 /* Something went wrong, undo whatever we did so far. */
1222 /* Free register mappings if any. */
1223 if (bp->gregs)
8ef2175c 1224 of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
1da177e4 1225 if (bp->creg)
8ef2175c 1226 of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
1da177e4 1227 if (bp->bregs)
8ef2175c 1228 of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
1da177e4 1229 if (bp->tregs)
8ef2175c 1230 of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
1da177e4
LT
1231
1232 if (bp->bmac_block)
8ef2175c 1233 dma_free_coherent(&bp->bigmac_op->dev,
738f2b7b
DM
1234 PAGE_SIZE,
1235 bp->bmac_block,
1236 bp->bblock_dvma);
1da177e4
LT
1237
1238 /* This also frees the co-located 'dev->priv' */
1239 free_netdev(dev);
1240 return -ENODEV;
1241}
1242
8ef2175c
DM
1243/* QEC can be the parent of either QuadEthernet or a BigMAC. We want
1244 * the latter.
1da177e4 1245 */
8ef2175c
DM
1246static int __devinit bigmac_sbus_probe(struct of_device *op,
1247 const struct of_device_id *match)
1da177e4 1248{
8ef2175c
DM
1249 struct device *parent = op->dev.parent;
1250 struct of_device *qec_op;
1da177e4 1251
8ef2175c 1252 qec_op = to_of_device(parent);
1da177e4 1253
8ef2175c 1254 return bigmac_ether_init(op, qec_op);
1da177e4
LT
1255}
1256
8ef2175c 1257static int __devexit bigmac_sbus_remove(struct of_device *op)
1da177e4 1258{
8ef2175c
DM
1259 struct bigmac *bp = dev_get_drvdata(&op->dev);
1260 struct device *parent = op->dev.parent;
52a34c7f 1261 struct net_device *net_dev = bp->dev;
8ef2175c
DM
1262 struct of_device *qec_op;
1263
1264 qec_op = to_of_device(parent);
52a34c7f 1265
7afb9dc9 1266 unregister_netdev(net_dev);
52a34c7f 1267
8ef2175c
DM
1268 of_iounmap(&qec_op->resource[0], bp->gregs, GLOB_REG_SIZE);
1269 of_iounmap(&op->resource[0], bp->creg, CREG_REG_SIZE);
1270 of_iounmap(&op->resource[1], bp->bregs, BMAC_REG_SIZE);
1271 of_iounmap(&op->resource[2], bp->tregs, TCVR_REG_SIZE);
1272 dma_free_coherent(&op->dev,
738f2b7b
DM
1273 PAGE_SIZE,
1274 bp->bmac_block,
1275 bp->bblock_dvma);
52a34c7f
DM
1276
1277 free_netdev(net_dev);
1278
8ef2175c 1279 dev_set_drvdata(&op->dev, NULL);
52a34c7f 1280
1da177e4
LT
1281 return 0;
1282}
1283
fd098316 1284static const struct of_device_id bigmac_sbus_match[] = {
52a34c7f
DM
1285 {
1286 .name = "be",
1287 },
1288 {},
1289};
1da177e4 1290
52a34c7f 1291MODULE_DEVICE_TABLE(of, bigmac_sbus_match);
1da177e4 1292
52a34c7f
DM
1293static struct of_platform_driver bigmac_sbus_driver = {
1294 .name = "sunbmac",
1295 .match_table = bigmac_sbus_match,
1296 .probe = bigmac_sbus_probe,
1297 .remove = __devexit_p(bigmac_sbus_remove),
1298};
1299
1300static int __init bigmac_init(void)
1301{
8ef2175c 1302 return of_register_driver(&bigmac_sbus_driver, &of_bus_type);
52a34c7f
DM
1303}
1304
1305static void __exit bigmac_exit(void)
1306{
1307 of_unregister_driver(&bigmac_sbus_driver);
1da177e4
LT
1308}
1309
52a34c7f
DM
1310module_init(bigmac_init);
1311module_exit(bigmac_exit);