ixgbe: merge reset task into service task
[linux-2.6-block.git] / drivers / net / ixgbe / ixgbe.h
CommitLineData
9a799d71
AK
1/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
a52055e0 4 Copyright(c) 1999 - 2011 Intel Corporation.
9a799d71
AK
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
9a799d71
AK
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _IXGBE_H_
29#define _IXGBE_H_
30
f62bbb5e 31#include <linux/bitops.h>
9a799d71
AK
32#include <linux/types.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
b25ebfd2 35#include <linux/cpumask.h>
6fabd715 36#include <linux/aer.h>
f62bbb5e 37#include <linux/if_vlan.h>
9a799d71
AK
38
39#include "ixgbe_type.h"
40#include "ixgbe_common.h"
2f90b865 41#include "ixgbe_dcb.h"
eacd73f7
YZ
42#if defined(CONFIG_FCOE) || defined(CONFIG_FCOE_MODULE)
43#define IXGBE_FCOE
44#include "ixgbe_fcoe.h"
45#endif /* CONFIG_FCOE or CONFIG_FCOE_MODULE */
5dd2d332 46#ifdef CONFIG_IXGBE_DCA
bd0362dd
JC
47#include <linux/dca.h>
48#endif
9a799d71 49
849c4542
ET
50/* common prefix used by pr_<> macros */
51#undef pr_fmt
52#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9a799d71
AK
53
54/* TX/RX descriptor defines */
6bacb300 55#define IXGBE_DEFAULT_TXD 512
9a799d71
AK
56#define IXGBE_MAX_TXD 4096
57#define IXGBE_MIN_TXD 64
58
6bacb300 59#define IXGBE_DEFAULT_RXD 512
9a799d71
AK
60#define IXGBE_MAX_RXD 4096
61#define IXGBE_MIN_RXD 64
62
9a799d71 63/* flow control */
2b9ade93 64#define IXGBE_MIN_FCRTL 0x40
9a799d71 65#define IXGBE_MAX_FCRTL 0x7FF80
2b9ade93 66#define IXGBE_MIN_FCRTH 0x600
9a799d71 67#define IXGBE_MAX_FCRTH 0x7FFF0
2b9ade93 68#define IXGBE_DEFAULT_FCPAUSE 0xFFFF
9a799d71
AK
69#define IXGBE_MIN_FCPAUSE 0
70#define IXGBE_MAX_FCPAUSE 0xFFFF
71
72/* Supported Rx Buffer Sizes */
13958070 73#define IXGBE_RXBUFFER_512 512 /* Used for packet split */
9a799d71 74#define IXGBE_RXBUFFER_2048 2048
e76678dd
AD
75#define IXGBE_RXBUFFER_4096 4096
76#define IXGBE_RXBUFFER_8192 8192
32344a39 77#define IXGBE_MAX_RXBUFFER 16384 /* largest size for a single descriptor */
9a799d71 78
13958070
AD
79/*
80 * NOTE: netdev_alloc_skb reserves up to 64 bytes, NET_IP_ALIGN mans we
81 * reserve 2 more, and skb_shared_info adds an additional 384 bytes more,
82 * this adds up to 512 bytes of extra data meaning the smallest allocation
83 * we could have is 1K.
84 * i.e. RXBUFFER_512 --> size-1024 slab
85 */
86#define IXGBE_RX_HDR_SIZE IXGBE_RXBUFFER_512
9a799d71
AK
87
88#define MAXIMUM_ETHERNET_VLAN_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
89
9a799d71
AK
90/* How many Rx Buffers do we bundle into one write to the hardware ? */
91#define IXGBE_RX_BUFFER_WRITE 16 /* Must be power of 2 */
92
93#define IXGBE_TX_FLAGS_CSUM (u32)(1)
94#define IXGBE_TX_FLAGS_VLAN (u32)(1 << 1)
95#define IXGBE_TX_FLAGS_TSO (u32)(1 << 2)
96#define IXGBE_TX_FLAGS_IPV4 (u32)(1 << 3)
eacd73f7
YZ
97#define IXGBE_TX_FLAGS_FCOE (u32)(1 << 4)
98#define IXGBE_TX_FLAGS_FSO (u32)(1 << 5)
9a799d71 99#define IXGBE_TX_FLAGS_VLAN_MASK 0xffff0000
2f90b865 100#define IXGBE_TX_FLAGS_VLAN_PRIO_MASK 0x0000e000
9a799d71
AK
101#define IXGBE_TX_FLAGS_VLAN_SHIFT 16
102
0a924578
PWJ
103#define IXGBE_MAX_RSC_INT_RATE 162760
104
7f870475
GR
105#define IXGBE_MAX_VF_MC_ENTRIES 30
106#define IXGBE_MAX_VF_FUNCTIONS 64
107#define IXGBE_MAX_VFTA_ENTRIES 128
108#define MAX_EMULATION_MAC_ADDRS 16
a1cbb15c 109#define IXGBE_MAX_PF_MACVLANS 15
7f870475
GR
110#define VMDQ_P(p) ((p) + adapter->num_vfs)
111
112struct vf_data_storage {
113 unsigned char vf_mac_addresses[ETH_ALEN];
114 u16 vf_mc_hashes[IXGBE_MAX_VF_MC_ENTRIES];
115 u16 num_vf_mc_hashes;
116 u16 default_vf_vlan_id;
117 u16 vlans_enabled;
7f870475 118 bool clear_to_send;
7f01648a 119 bool pf_set_mac;
7f01648a
GR
120 u16 pf_vlan; /* When set, guest VLAN config not allowed. */
121 u16 pf_qos;
ff4ab206 122 u16 tx_rate;
7f870475
GR
123};
124
a1cbb15c
GR
125struct vf_macvlans {
126 struct list_head l;
127 int vf;
128 int rar_entry;
129 bool free;
130 bool is_macvlan;
131 u8 vf_macvlan[ETH_ALEN];
132};
133
9a799d71
AK
134/* wrapper around a pointer to a socket buffer,
135 * so a DMA handle can be stored along with the buffer */
136struct ixgbe_tx_buffer {
137 struct sk_buff *skb;
138 dma_addr_t dma;
139 unsigned long time_stamp;
140 u16 length;
141 u16 next_to_watch;
8ad494b0
AD
142 unsigned int bytecount;
143 u16 gso_segs;
144 u8 mapped_as_page;
9a799d71
AK
145};
146
147struct ixgbe_rx_buffer {
148 struct sk_buff *skb;
149 dma_addr_t dma;
150 struct page *page;
151 dma_addr_t page_dma;
762f4c57 152 unsigned int page_offset;
9a799d71
AK
153};
154
155struct ixgbe_queue_stats {
156 u64 packets;
157 u64 bytes;
158};
159
5b7da515
AD
160struct ixgbe_tx_queue_stats {
161 u64 restart_queue;
162 u64 tx_busy;
c84d324c
JF
163 u64 completed;
164 u64 tx_done_old;
5b7da515
AD
165};
166
167struct ixgbe_rx_queue_stats {
168 u64 rsc_count;
169 u64 rsc_flush;
170 u64 non_eop_descs;
171 u64 alloc_rx_page_failed;
172 u64 alloc_rx_buff_failed;
173};
174
7d637bcc
AD
175enum ixbge_ring_state_t {
176 __IXGBE_TX_FDIR_INIT_DONE,
177 __IXGBE_TX_DETECT_HANG,
c84d324c 178 __IXGBE_HANG_CHECK_ARMED,
7d637bcc
AD
179 __IXGBE_RX_PS_ENABLED,
180 __IXGBE_RX_RSC_ENABLED,
181};
182
183#define ring_is_ps_enabled(ring) \
184 test_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
185#define set_ring_ps_enabled(ring) \
186 set_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
187#define clear_ring_ps_enabled(ring) \
188 clear_bit(__IXGBE_RX_PS_ENABLED, &(ring)->state)
189#define check_for_tx_hang(ring) \
190 test_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
191#define set_check_for_tx_hang(ring) \
192 set_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
193#define clear_check_for_tx_hang(ring) \
194 clear_bit(__IXGBE_TX_DETECT_HANG, &(ring)->state)
195#define ring_is_rsc_enabled(ring) \
196 test_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
197#define set_ring_rsc_enabled(ring) \
198 set_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
199#define clear_ring_rsc_enabled(ring) \
200 clear_bit(__IXGBE_RX_RSC_ENABLED, &(ring)->state)
9a799d71 201struct ixgbe_ring {
9a799d71 202 void *desc; /* descriptor ring memory */
b6ec895e 203 struct device *dev; /* device for DMA mapping */
fc77dc3c 204 struct net_device *netdev; /* netdev ring belongs to */
9a799d71
AK
205 union {
206 struct ixgbe_tx_buffer *tx_buffer_info;
207 struct ixgbe_rx_buffer *rx_buffer_info;
208 };
7d637bcc 209 unsigned long state;
ae540af1
JB
210 u8 atr_sample_rate;
211 u8 atr_count;
212 u16 count; /* amount of descriptors */
213 u16 rx_buf_len;
214 u16 next_to_use;
215 u16 next_to_clean;
216
217 u8 queue_index; /* needed for multiqueue queue management */
7d637bcc
AD
218 u8 reg_idx; /* holds the special value that gets
219 * the hardware register offset
220 * associated with this ring, which is
221 * different for DCB and RSS modes
222 */
e5b64635 223 u8 dcb_tc;
7d637bcc
AD
224
225 u16 work_limit; /* max work per interrupt */
9a799d71 226
84ea2591 227 u8 __iomem *tail;
9a799d71 228
f494e8fa
AV
229 unsigned int total_bytes;
230 unsigned int total_packets;
9a799d71
AK
231
232 struct ixgbe_queue_stats stats;
de1036b1 233 struct u64_stats_sync syncp;
5b7da515
AD
234 union {
235 struct ixgbe_tx_queue_stats tx_stats;
236 struct ixgbe_rx_queue_stats rx_stats;
237 };
5b7da515 238 int numa_node;
ae540af1
JB
239 unsigned int size; /* length in bytes */
240 dma_addr_t dma; /* phys. address of descriptor ring */
1a51502b 241 struct rcu_head rcu;
33cf09c9 242 struct ixgbe_q_vector *q_vector; /* back-pointer to host q_vector */
7ca3bc58 243} ____cacheline_internodealigned_in_smp;
9a799d71 244
c7e4358a
SN
245enum ixgbe_ring_f_enum {
246 RING_F_NONE = 0,
247 RING_F_DCB,
7f870475 248 RING_F_VMDQ, /* SR-IOV uses the same ring feature */
c7e4358a 249 RING_F_RSS,
c4cf55e5 250 RING_F_FDIR,
0331a832
YZ
251#ifdef IXGBE_FCOE
252 RING_F_FCOE,
253#endif /* IXGBE_FCOE */
c7e4358a
SN
254
255 RING_F_ARRAY_SIZE /* must be last in enum set */
256};
257
e5b64635 258#define IXGBE_MAX_DCB_INDICES 64
021230d4 259#define IXGBE_MAX_RSS_INDICES 16
7f870475 260#define IXGBE_MAX_VMDQ_INDICES 64
c4cf55e5 261#define IXGBE_MAX_FDIR_INDICES 64
0331a832
YZ
262#ifdef IXGBE_FCOE
263#define IXGBE_MAX_FCOE_INDICES 8
e0fce695
JF
264#define MAX_RX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
265#define MAX_TX_QUEUES (IXGBE_MAX_FDIR_INDICES + IXGBE_MAX_FCOE_INDICES)
266#else
267#define MAX_RX_QUEUES IXGBE_MAX_FDIR_INDICES
268#define MAX_TX_QUEUES IXGBE_MAX_FDIR_INDICES
0331a832 269#endif /* IXGBE_FCOE */
021230d4
AV
270struct ixgbe_ring_feature {
271 int indices;
272 int mask;
7ca3bc58 273} ____cacheline_internodealigned_in_smp;
021230d4 274
021230d4 275
2f90b865
AD
276#define MAX_RX_PACKET_BUFFERS ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) \
277 ? 8 : 1)
278#define MAX_TX_PACKET_BUFFERS MAX_RX_PACKET_BUFFERS
279
021230d4
AV
280/* MAX_MSIX_Q_VECTORS of these are allocated,
281 * but we only use one per queue-specific vector.
282 */
283struct ixgbe_q_vector {
284 struct ixgbe_adapter *adapter;
fe49f04a
AD
285 unsigned int v_idx; /* index of q_vector within array, also used for
286 * finding the bit in EICR and friends that
287 * represents the vector for this ring */
33cf09c9
AD
288#ifdef CONFIG_IXGBE_DCA
289 int cpu; /* CPU for DCA */
290#endif
021230d4
AV
291 struct napi_struct napi;
292 DECLARE_BITMAP(rxr_idx, MAX_RX_QUEUES); /* Rx ring indices */
293 DECLARE_BITMAP(txr_idx, MAX_TX_QUEUES); /* Tx ring indices */
294 u8 rxr_count; /* Rx ring count assigned to this vector */
295 u8 txr_count; /* Tx ring count assigned to this vector */
30efa5a3
JB
296 u8 tx_itr;
297 u8 rx_itr;
021230d4 298 u32 eitr;
b25ebfd2 299 cpumask_var_t affinity_mask;
d0759ebb 300 char name[IFNAMSIZ + 9];
021230d4
AV
301};
302
9a799d71 303/* Helper macros to switch between ints/sec and what the register uses.
509ee935
JB
304 * And yes, it's the same math going both ways. The lowest value
305 * supported by all of the ixgbe hardware is 8.
9a799d71
AK
306 */
307#define EITR_INTS_PER_SEC_TO_REG(_eitr) \
509ee935 308 ((_eitr) ? (1000000000 / ((_eitr) * 256)) : 8)
9a799d71
AK
309#define EITR_REG_TO_INTS_PER_SEC EITR_INTS_PER_SEC_TO_REG
310
311#define IXGBE_DESC_UNUSED(R) \
312 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
313 (R)->next_to_clean - (R)->next_to_use - 1)
314
315#define IXGBE_RX_DESC_ADV(R, i) \
31f05a2d 316 (&(((union ixgbe_adv_rx_desc *)((R)->desc))[i]))
9a799d71 317#define IXGBE_TX_DESC_ADV(R, i) \
31f05a2d 318 (&(((union ixgbe_adv_tx_desc *)((R)->desc))[i]))
9a799d71 319#define IXGBE_TX_CTXTDESC_ADV(R, i) \
31f05a2d 320 (&(((struct ixgbe_adv_tx_context_desc *)((R)->desc))[i]))
9a799d71
AK
321
322#define IXGBE_MAX_JUMBO_FRAME_SIZE 16128
63f39bd1
YZ
323#ifdef IXGBE_FCOE
324/* Use 3K as the baby jumbo frame size for FCoE */
325#define IXGBE_FCOE_JUMBO_FRAME_SIZE 3072
326#endif /* IXGBE_FCOE */
9a799d71 327
021230d4
AV
328#define OTHER_VECTOR 1
329#define NON_Q_VECTORS (OTHER_VECTOR)
330
e8e26350
PW
331#define MAX_MSIX_VECTORS_82599 64
332#define MAX_MSIX_Q_VECTORS_82599 64
eb7f139c
PWJ
333#define MAX_MSIX_VECTORS_82598 18
334#define MAX_MSIX_Q_VECTORS_82598 16
335
e8e26350
PW
336#define MAX_MSIX_Q_VECTORS MAX_MSIX_Q_VECTORS_82599
337#define MAX_MSIX_COUNT MAX_MSIX_VECTORS_82599
eb7f139c 338
021230d4 339#define MIN_MSIX_Q_VECTORS 2
021230d4
AV
340#define MIN_MSIX_COUNT (MIN_MSIX_Q_VECTORS + NON_Q_VECTORS)
341
9a799d71
AK
342/* board specific private data structure */
343struct ixgbe_adapter {
e606bfe7
AD
344 unsigned long state;
345
346 /* Some features need tri-state capability,
347 * thus the additional *_CAPABLE flags.
348 */
349 u32 flags;
350#define IXGBE_FLAG_RX_CSUM_ENABLED (u32)(1)
351#define IXGBE_FLAG_MSI_CAPABLE (u32)(1 << 1)
352#define IXGBE_FLAG_MSI_ENABLED (u32)(1 << 2)
353#define IXGBE_FLAG_MSIX_CAPABLE (u32)(1 << 3)
354#define IXGBE_FLAG_MSIX_ENABLED (u32)(1 << 4)
355#define IXGBE_FLAG_RX_1BUF_CAPABLE (u32)(1 << 6)
356#define IXGBE_FLAG_RX_PS_CAPABLE (u32)(1 << 7)
357#define IXGBE_FLAG_RX_PS_ENABLED (u32)(1 << 8)
358#define IXGBE_FLAG_IN_NETPOLL (u32)(1 << 9)
359#define IXGBE_FLAG_DCA_ENABLED (u32)(1 << 10)
360#define IXGBE_FLAG_DCA_CAPABLE (u32)(1 << 11)
361#define IXGBE_FLAG_IMIR_ENABLED (u32)(1 << 12)
362#define IXGBE_FLAG_MQ_CAPABLE (u32)(1 << 13)
363#define IXGBE_FLAG_DCB_ENABLED (u32)(1 << 14)
364#define IXGBE_FLAG_RSS_ENABLED (u32)(1 << 16)
365#define IXGBE_FLAG_RSS_CAPABLE (u32)(1 << 17)
366#define IXGBE_FLAG_VMDQ_CAPABLE (u32)(1 << 18)
367#define IXGBE_FLAG_VMDQ_ENABLED (u32)(1 << 19)
368#define IXGBE_FLAG_FAN_FAIL_CAPABLE (u32)(1 << 20)
369#define IXGBE_FLAG_NEED_LINK_UPDATE (u32)(1 << 22)
7086400d
AD
370#define IXGBE_FLAG_NEED_LINK_CONFIG (u32)(1 << 23)
371#define IXGBE_FLAG_FDIR_HASH_CAPABLE (u32)(1 << 24)
372#define IXGBE_FLAG_FDIR_PERFECT_CAPABLE (u32)(1 << 25)
373#define IXGBE_FLAG_FCOE_CAPABLE (u32)(1 << 26)
374#define IXGBE_FLAG_FCOE_ENABLED (u32)(1 << 27)
375#define IXGBE_FLAG_SRIOV_CAPABLE (u32)(1 << 28)
376#define IXGBE_FLAG_SRIOV_ENABLED (u32)(1 << 29)
e606bfe7
AD
377
378 u32 flags2;
379#define IXGBE_FLAG2_RSC_CAPABLE (u32)(1)
380#define IXGBE_FLAG2_RSC_ENABLED (u32)(1 << 1)
381#define IXGBE_FLAG2_TEMP_SENSOR_CAPABLE (u32)(1 << 2)
7086400d
AD
382#define IXGBE_FLAG2_SEARCH_FOR_SFP (u32)(1 << 4)
383#define IXGBE_FLAG2_SFP_NEEDS_RESET (u32)(1 << 5)
c83c6cbd 384#define IXGBE_FLAG2_RESET_REQUESTED (u32)(1 << 6)
e606bfe7 385
f62bbb5e 386 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
9a799d71 387 u16 bd_number;
7a921c93 388 struct ixgbe_q_vector *q_vector[MAX_MSIX_Q_VECTORS];
d033d526
JF
389
390 /* DCB parameters */
391 struct ieee_pfc *ixgbe_ieee_pfc;
392 struct ieee_ets *ixgbe_ieee_ets;
2f90b865
AD
393 struct ixgbe_dcb_config dcb_cfg;
394 struct ixgbe_dcb_config temp_dcb_cfg;
395 u8 dcb_set_bitmap;
3032309b 396 u8 dcbx_cap;
264857b8 397 enum ixgbe_fc_mode last_lfc_mode;
9a799d71 398
f494e8fa 399 /* Interrupt Throttle Rate */
f7554a2b
NS
400 u32 rx_itr_setting;
401 u32 tx_itr_setting;
f494e8fa
AV
402 u16 eitr_low;
403 u16 eitr_high;
404
9a799d71 405 /* TX */
4a0b9ca0 406 struct ixgbe_ring *tx_ring[MAX_TX_QUEUES] ____cacheline_aligned_in_smp;
30efa5a3 407 int num_tx_queues;
9a799d71
AK
408 u32 tx_timeout_count;
409 bool detect_tx_hung;
410
7ca3bc58
JB
411 u64 restart_queue;
412 u64 lsc_int;
413
9a799d71 414 /* RX */
4a0b9ca0 415 struct ixgbe_ring *rx_ring[MAX_RX_QUEUES] ____cacheline_aligned_in_smp;
30efa5a3 416 int num_rx_queues;
7f870475
GR
417 int num_rx_pools; /* == num_rx_queues in 82598 */
418 int num_rx_queues_per_pool; /* 1 if 82598, can be many if 82599 */
9a799d71 419 u64 hw_csum_rx_error;
e8e26350 420 u64 hw_rx_no_dma_resources;
9a799d71 421 u64 non_eop_descs;
021230d4 422 int num_msix_vectors;
eb7f139c 423 int max_msix_q_vectors; /* true count of q_vectors for device */
c7e4358a 424 struct ixgbe_ring_feature ring_feature[RING_F_ARRAY_SIZE];
9a799d71
AK
425 struct msix_entry *msix_entries;
426
9a799d71
AK
427 u32 alloc_rx_page_failed;
428 u32 alloc_rx_buff_failed;
429
96b0e0f6
JB
430/* default to trying for four seconds */
431#define IXGBE_TRY_LINK_TIMEOUT (4 * HZ)
9a799d71
AK
432
433 /* OS defined structs */
434 struct net_device *netdev;
435 struct pci_dev *pdev;
9a799d71 436
da4dd0f7
PWJ
437 u32 test_icr;
438 struct ixgbe_ring test_tx_ring;
439 struct ixgbe_ring test_rx_ring;
440
9a799d71
AK
441 /* structs defined in ixgbe_hw.h */
442 struct ixgbe_hw hw;
443 u16 msg_enable;
444 struct ixgbe_hw_stats stats;
021230d4
AV
445
446 /* Interrupt Throttle Rate */
f7554a2b
NS
447 u32 rx_eitr_param;
448 u32 tx_eitr_param;
9a799d71 449
9a799d71 450 u64 tx_busy;
30efa5a3
JB
451 unsigned int tx_ring_count;
452 unsigned int rx_ring_count;
cf8280ee
JB
453
454 u32 link_speed;
455 bool link_up;
456 unsigned long link_check_timeout;
457
e606bfe7
AD
458 struct work_struct fdir_reinit_task;
459 struct work_struct check_overtemp_task;
7086400d 460 struct work_struct service_task;
7086400d 461 struct timer_list service_timer;
c4cf55e5
PWJ
462 u32 fdir_pballoc;
463 u32 atr_sample_rate;
464 spinlock_t fdir_perfect_lock;
d0ed8937
YZ
465#ifdef IXGBE_FCOE
466 struct ixgbe_fcoe fcoe;
467#endif /* IXGBE_FCOE */
94b982b2
MC
468 u64 rsc_total_count;
469 u64 rsc_total_flush;
e8e26350 470 u32 wol;
34b0368c 471 u16 eeprom_version;
7f870475 472
1a6c14a2 473 int node;
66e6961c 474 u32 led_reg;
119fc60a 475 u32 interrupt_event;
d0759ebb 476 char lsc_int_name[IFNAMSIZ + 9];
1a6c14a2 477
7f870475
GR
478 /* SR-IOV */
479 DECLARE_BITMAP(active_vfs, IXGBE_MAX_VF_FUNCTIONS);
480 unsigned int num_vfs;
481 struct vf_data_storage *vfinfo;
ff4ab206 482 int vf_rate_link_speed;
a1cbb15c
GR
483 struct vf_macvlans vf_mvs;
484 struct vf_macvlans *mv_list;
485 bool antispoofing_enabled;
9a799d71
AK
486};
487
488enum ixbge_state_t {
489 __IXGBE_TESTING,
490 __IXGBE_RESETTING,
c4900be0 491 __IXGBE_DOWN,
7086400d
AD
492 __IXGBE_SERVICE_SCHED,
493 __IXGBE_IN_SFP_INIT,
9a799d71
AK
494};
495
aa80175a
AD
496struct ixgbe_rsc_cb {
497 dma_addr_t dma;
498 u16 skb_cnt;
499 bool delay_unmap;
500};
501#define IXGBE_RSC_CB(skb) ((struct ixgbe_rsc_cb *)(skb)->cb)
502
9a799d71 503enum ixgbe_boards {
3957d63d 504 board_82598,
e8e26350 505 board_82599,
fe15e8e1 506 board_X540,
9a799d71
AK
507};
508
3957d63d 509extern struct ixgbe_info ixgbe_82598_info;
e8e26350 510extern struct ixgbe_info ixgbe_82599_info;
fe15e8e1 511extern struct ixgbe_info ixgbe_X540_info;
7a6b6f51 512#ifdef CONFIG_IXGBE_DCB
32953543 513extern const struct dcbnl_rtnl_ops dcbnl_ops;
2f90b865
AD
514extern int ixgbe_copy_dcb_cfg(struct ixgbe_dcb_config *src_dcb_cfg,
515 struct ixgbe_dcb_config *dst_dcb_cfg,
516 int tc_max);
517#endif
9a799d71
AK
518
519extern char ixgbe_driver_name[];
9c8eb720 520extern const char ixgbe_driver_version[];
9a799d71
AK
521
522extern int ixgbe_up(struct ixgbe_adapter *adapter);
523extern void ixgbe_down(struct ixgbe_adapter *adapter);
d4f80882 524extern void ixgbe_reinit_locked(struct ixgbe_adapter *adapter);
9a799d71 525extern void ixgbe_reset(struct ixgbe_adapter *adapter);
9a799d71 526extern void ixgbe_set_ethtool_ops(struct net_device *netdev);
b6ec895e
AD
527extern int ixgbe_setup_rx_resources(struct ixgbe_ring *);
528extern int ixgbe_setup_tx_resources(struct ixgbe_ring *);
529extern void ixgbe_free_rx_resources(struct ixgbe_ring *);
530extern void ixgbe_free_tx_resources(struct ixgbe_ring *);
84418e3b
AD
531extern void ixgbe_configure_rx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
532extern void ixgbe_configure_tx_ring(struct ixgbe_adapter *,struct ixgbe_ring *);
2d39d576
YZ
533extern void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
534 struct ixgbe_ring *);
b4617240 535extern void ixgbe_update_stats(struct ixgbe_adapter *adapter);
2f90b865 536extern int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter);
7a921c93 537extern void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter);
84418e3b 538extern netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *,
84418e3b
AD
539 struct ixgbe_adapter *,
540 struct ixgbe_ring *);
b6ec895e 541extern void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *,
84418e3b 542 struct ixgbe_tx_buffer *);
fc77dc3c 543extern void ixgbe_alloc_rx_buffers(struct ixgbe_ring *, u16);
fe49f04a
AD
544extern void ixgbe_write_eitr(struct ixgbe_q_vector *);
545extern int ethtool_ioctl(struct ifreq *ifr);
ffff4772
PWJ
546extern s32 ixgbe_reinit_fdir_tables_82599(struct ixgbe_hw *hw);
547extern s32 ixgbe_init_fdir_signature_82599(struct ixgbe_hw *hw, u32 pballoc);
548extern s32 ixgbe_init_fdir_perfect_82599(struct ixgbe_hw *hw, u32 pballoc);
549extern s32 ixgbe_fdir_add_signature_filter_82599(struct ixgbe_hw *hw,
69830529
AD
550 union ixgbe_atr_hash_dword input,
551 union ixgbe_atr_hash_dword common,
ffff4772 552 u8 queue);
9a713e7c 553extern s32 ixgbe_fdir_add_perfect_filter_82599(struct ixgbe_hw *hw,
905e4a41 554 union ixgbe_atr_input *input,
9a713e7c
PW
555 struct ixgbe_atr_input_masks *input_masks,
556 u16 soft_id, u8 queue);
b93a2226
DS
557extern void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
558 struct ixgbe_ring *ring);
559extern void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
560 struct ixgbe_ring *ring);
7f870475 561extern void ixgbe_set_rx_mode(struct net_device *netdev);
e5b64635 562extern int ixgbe_setup_tc(struct net_device *dev, u8 tc);
eacd73f7
YZ
563#ifdef IXGBE_FCOE
564extern void ixgbe_configure_fcoe(struct ixgbe_adapter *adapter);
565extern int ixgbe_fso(struct ixgbe_adapter *adapter,
566 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
567 u32 tx_flags, u8 *hdr_len);
332d4a7d
YZ
568extern void ixgbe_cleanup_fcoe(struct ixgbe_adapter *adapter);
569extern int ixgbe_fcoe_ddp(struct ixgbe_adapter *adapter,
570 union ixgbe_adv_rx_desc *rx_desc,
571 struct sk_buff *skb);
572extern int ixgbe_fcoe_ddp_get(struct net_device *netdev, u16 xid,
573 struct scatterlist *sgl, unsigned int sgc);
68a683cf
YZ
574extern int ixgbe_fcoe_ddp_target(struct net_device *netdev, u16 xid,
575 struct scatterlist *sgl, unsigned int sgc);
332d4a7d 576extern int ixgbe_fcoe_ddp_put(struct net_device *netdev, u16 xid);
8450ff8c
YZ
577extern int ixgbe_fcoe_enable(struct net_device *netdev);
578extern int ixgbe_fcoe_disable(struct net_device *netdev);
6ee16520
YZ
579#ifdef CONFIG_IXGBE_DCB
580extern u8 ixgbe_fcoe_getapp(struct ixgbe_adapter *adapter);
581extern u8 ixgbe_fcoe_setapp(struct ixgbe_adapter *adapter, u8 up);
582#endif /* CONFIG_IXGBE_DCB */
61a1fa10 583extern int ixgbe_fcoe_get_wwn(struct net_device *netdev, u64 *wwn, int type);
eacd73f7 584#endif /* IXGBE_FCOE */
9a799d71
AK
585
586#endif /* _IXGBE_H_ */