qlcnic: 83xx data path routines
[linux-2.6-block.git] / drivers / net / ethernet / qlogic / qlcnic / qlcnic.h
CommitLineData
af19b491 1/*
40839129
SV
2 * QLogic qlcnic NIC Driver
3 * Copyright (c) 2009-2010 QLogic Corporation
af19b491 4 *
40839129 5 * See LICENSE.qlcnic for copyright and licensing details.
af19b491
AKS
6 */
7
8#ifndef _QLCNIC_H_
9#define _QLCNIC_H_
10
11#include <linux/module.h>
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/ioport.h>
15#include <linux/pci.h>
16#include <linux/netdevice.h>
17#include <linux/etherdevice.h>
18#include <linux/ip.h>
19#include <linux/in.h>
20#include <linux/tcp.h>
21#include <linux/skbuff.h>
22#include <linux/firmware.h>
23
24#include <linux/ethtool.h>
25#include <linux/mii.h>
26#include <linux/timer.h>
27
28#include <linux/vmalloc.h>
29
30#include <linux/io.h>
31#include <asm/byteorder.h>
b9796a14
AC
32#include <linux/bitops.h>
33#include <linux/if_vlan.h>
af19b491
AKS
34
35#include "qlcnic_hdr.h"
7f966452
SC
36#include "qlcnic_hw.h"
37#include "qlcnic_83xx_hw.h"
af19b491
AKS
38
39#define _QLCNIC_LINUX_MAJOR 5
40#define _QLCNIC_LINUX_MINOR 0
341abdbe
SSC
41#define _QLCNIC_LINUX_SUBVERSION 30
42#define QLCNIC_LINUX_VERSIONID "5.0.30"
96f8118c 43#define QLCNIC_DRV_IDC_VER 0x01
d4066833
SC
44#define QLCNIC_DRIVER_VERSION ((_QLCNIC_LINUX_MAJOR << 16) |\
45 (_QLCNIC_LINUX_MINOR << 8) | (_QLCNIC_LINUX_SUBVERSION))
af19b491
AKS
46
47#define QLCNIC_VERSION_CODE(a, b, c) (((a) << 24) + ((b) << 16) + (c))
48#define _major(v) (((v) >> 24) & 0xff)
49#define _minor(v) (((v) >> 16) & 0xff)
50#define _build(v) ((v) & 0xffff)
51
52/* version in image has weird encoding:
53 * 7:0 - major
54 * 15:8 - minor
55 * 31:16 - build (little endian)
56 */
57#define QLCNIC_DECODE_VERSION(v) \
58 QLCNIC_VERSION_CODE(((v) & 0xff), (((v) >> 8) & 0xff), ((v) >> 16))
59
8f891387 60#define QLCNIC_MIN_FW_VERSION QLCNIC_VERSION_CODE(4, 4, 2)
af19b491
AKS
61#define QLCNIC_NUM_FLASH_SECTORS (64)
62#define QLCNIC_FLASH_SECTOR_SIZE (64 * 1024)
63#define QLCNIC_FLASH_TOTAL_SIZE (QLCNIC_NUM_FLASH_SECTORS \
64 * QLCNIC_FLASH_SECTOR_SIZE)
65
66#define RCV_DESC_RINGSIZE(rds_ring) \
67 (sizeof(struct rcv_desc) * (rds_ring)->num_desc)
68#define RCV_BUFF_RINGSIZE(rds_ring) \
69 (sizeof(struct qlcnic_rx_buffer) * rds_ring->num_desc)
70#define STATUS_DESC_RINGSIZE(sds_ring) \
71 (sizeof(struct status_desc) * (sds_ring)->num_desc)
72#define TX_BUFF_RINGSIZE(tx_ring) \
73 (sizeof(struct qlcnic_cmd_buffer) * tx_ring->num_desc)
74#define TX_DESC_RINGSIZE(tx_ring) \
75 (sizeof(struct cmd_desc_type0) * tx_ring->num_desc)
76
77#define QLCNIC_P3P_A0 0x50
a2050c7e 78#define QLCNIC_P3P_C0 0x58
af19b491
AKS
79
80#define QLCNIC_IS_REVISION_P3P(REVISION) (REVISION >= QLCNIC_P3P_A0)
81
82#define FIRST_PAGE_GROUP_START 0
83#define FIRST_PAGE_GROUP_END 0x100000
84
ff1b1bf8
SV
85#define P3P_MAX_MTU (9600)
86#define P3P_MIN_MTU (68)
af19b491
AKS
87#define QLCNIC_MAX_ETHERHDR 32 /* This contains some padding */
88
ff1b1bf8
SV
89#define QLCNIC_P3P_RX_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + ETH_DATA_LEN)
90#define QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN (QLCNIC_MAX_ETHERHDR + P3P_MAX_MTU)
af19b491
AKS
91#define QLCNIC_CT_DEFAULT_RX_BUF_LEN 2048
92#define QLCNIC_LRO_BUFFER_EXTRA 2048
93
af19b491 94/* Tx defines */
91a403ca 95#define QLCNIC_MAX_FRAGS_PER_TX 14
ef71ff83
RB
96#define MAX_TSO_HEADER_DESC 2
97#define MGMT_CMD_DESC_RESV 4
98#define TX_STOP_THRESH ((MAX_SKB_FRAGS >> 2) + MAX_TSO_HEADER_DESC \
99 + MGMT_CMD_DESC_RESV)
af19b491 100#define QLCNIC_MAX_TX_TIMEOUTS 2
af19b491
AKS
101/*
102 * Following are the states of the Phantom. Phantom will set them and
103 * Host will read to check if the fields are correct.
104 */
105#define PHAN_INITIALIZE_FAILED 0xffff
106#define PHAN_INITIALIZE_COMPLETE 0xff01
107
108/* Host writes the following to notify that it has done the init-handshake */
109#define PHAN_INITIALIZE_ACK 0xf00f
110#define PHAN_PEG_RCV_INITIALIZED 0xff01
111
112#define NUM_RCV_DESC_RINGS 3
af19b491
AKS
113
114#define RCV_RING_NORMAL 0
115#define RCV_RING_JUMBO 1
af19b491
AKS
116
117#define MIN_CMD_DESCRIPTORS 64
118#define MIN_RCV_DESCRIPTORS 64
119#define MIN_JUMBO_DESCRIPTORS 32
120
121#define MAX_CMD_DESCRIPTORS 1024
122#define MAX_RCV_DESCRIPTORS_1G 4096
123#define MAX_RCV_DESCRIPTORS_10G 8192
90d19005 124#define MAX_RCV_DESCRIPTORS_VF 2048
af19b491
AKS
125#define MAX_JUMBO_RCV_DESCRIPTORS_1G 512
126#define MAX_JUMBO_RCV_DESCRIPTORS_10G 1024
af19b491
AKS
127
128#define DEFAULT_RCV_DESCRIPTORS_1G 2048
129#define DEFAULT_RCV_DESCRIPTORS_10G 4096
90d19005 130#define DEFAULT_RCV_DESCRIPTORS_VF 1024
251b036a 131#define MAX_RDS_RINGS 2
af19b491
AKS
132
133#define get_next_index(index, length) \
134 (((index) + 1) & ((length) - 1))
135
af19b491
AKS
136/*
137 * Following data structures describe the descriptors that will be used.
138 * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when
139 * we are doing LSO (above the 1500 size packet) only.
140 */
af19b491
AKS
141struct cmd_desc_type0 {
142 u8 tcp_hdr_offset; /* For LSO only */
143 u8 ip_hdr_offset; /* For LSO only */
144 __le16 flags_opcode; /* 15:13 unused, 12:7 opcode, 6:0 flags */
145 __le32 nfrags__length; /* 31:8 total len, 7:0 frag count */
146
147 __le64 addr_buffer2;
148
149 __le16 reference_handle;
150 __le16 mss;
151 u8 port_ctxid; /* 7:4 ctxid 3:0 port */
152 u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */
153 __le16 conn_id; /* IPSec offoad only */
154
155 __le64 addr_buffer3;
156 __le64 addr_buffer1;
157
158 __le16 buffer_length[4];
159
160 __le64 addr_buffer4;
161
2e9d722d 162 u8 eth_addr[ETH_ALEN];
af19b491
AKS
163 __le16 vlan_TCI;
164
165} __attribute__ ((aligned(64)));
166
167/* Note: sizeof(rcv_desc) should always be a mutliple of 2 */
168struct rcv_desc {
169 __le16 reference_handle;
170 __le16 reserved;
171 __le32 buffer_length; /* allocated buffer length (usually 2K) */
172 __le64 addr_buffer;
b1fc6d3c 173} __packed;
af19b491 174
af19b491
AKS
175struct status_desc {
176 __le64 status_desc_data[2];
177} __attribute__ ((aligned(16)));
178
179/* UNIFIED ROMIMAGE */
180#define QLCNIC_UNI_FW_MIN_SIZE 0xc8000
181#define QLCNIC_UNI_DIR_SECT_PRODUCT_TBL 0x0
182#define QLCNIC_UNI_DIR_SECT_BOOTLD 0x6
183#define QLCNIC_UNI_DIR_SECT_FW 0x7
184
185/*Offsets */
186#define QLCNIC_UNI_CHIP_REV_OFF 10
187#define QLCNIC_UNI_FLAGS_OFF 11
188#define QLCNIC_UNI_BIOS_VERSION_OFF 12
189#define QLCNIC_UNI_BOOTLD_IDX_OFF 27
190#define QLCNIC_UNI_FIRMWARE_IDX_OFF 29
191
192struct uni_table_desc{
63507592
SS
193 __le32 findex;
194 __le32 num_entries;
195 __le32 entry_size;
196 __le32 reserved[5];
af19b491
AKS
197};
198
199struct uni_data_desc{
63507592
SS
200 __le32 findex;
201 __le32 size;
202 __le32 reserved[5];
af19b491
AKS
203};
204
0e5f20b6 205/* Flash Defines and Structures */
206#define QLCNIC_FLT_LOCATION 0x3F1000
a2050c7e
SV
207#define QLCNIC_B0_FW_IMAGE_REGION 0x74
208#define QLCNIC_C0_FW_IMAGE_REGION 0x97
f8d54811 209#define QLCNIC_BOOTLD_REGION 0X72
0e5f20b6 210struct qlcnic_flt_header {
211 u16 version;
212 u16 len;
213 u16 checksum;
214 u16 reserved;
215};
216
217struct qlcnic_flt_entry {
218 u8 region;
219 u8 reserved0;
220 u8 attrib;
221 u8 reserved1;
222 u32 size;
223 u32 start_addr;
f8d54811 224 u32 end_addr;
0e5f20b6 225};
226
af19b491
AKS
227/* Magic number to let user know flash is programmed */
228#define QLCNIC_BDINFO_MAGIC 0x12345678
229
ff1b1bf8
SV
230#define QLCNIC_BRDTYPE_P3P_REF_QG 0x0021
231#define QLCNIC_BRDTYPE_P3P_HMEZ 0x0022
232#define QLCNIC_BRDTYPE_P3P_10G_CX4_LP 0x0023
233#define QLCNIC_BRDTYPE_P3P_4_GB 0x0024
234#define QLCNIC_BRDTYPE_P3P_IMEZ 0x0025
235#define QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS 0x0026
236#define QLCNIC_BRDTYPE_P3P_10000_BASE_T 0x0027
237#define QLCNIC_BRDTYPE_P3P_XG_LOM 0x0028
238#define QLCNIC_BRDTYPE_P3P_4_GB_MM 0x0029
239#define QLCNIC_BRDTYPE_P3P_10G_SFP_CT 0x002a
240#define QLCNIC_BRDTYPE_P3P_10G_SFP_QT 0x002b
241#define QLCNIC_BRDTYPE_P3P_10G_CX4 0x0031
242#define QLCNIC_BRDTYPE_P3P_10G_XFP 0x0032
243#define QLCNIC_BRDTYPE_P3P_10G_TP 0x0080
af19b491 244
2e9d722d
AC
245#define QLCNIC_MSIX_TABLE_OFFSET 0x44
246
af19b491
AKS
247/* Flash memory map */
248#define QLCNIC_BRDCFG_START 0x4000 /* board config */
249#define QLCNIC_BOOTLD_START 0x10000 /* bootld */
250#define QLCNIC_IMAGE_START 0x43000 /* compressed image */
251#define QLCNIC_USER_START 0x3E8000 /* Firmare info */
252
253#define QLCNIC_FW_VERSION_OFFSET (QLCNIC_USER_START+0x408)
254#define QLCNIC_FW_SIZE_OFFSET (QLCNIC_USER_START+0x40c)
255#define QLCNIC_FW_SERIAL_NUM_OFFSET (QLCNIC_USER_START+0x81c)
256#define QLCNIC_BIOS_VERSION_OFFSET (QLCNIC_USER_START+0x83c)
257
258#define QLCNIC_BRDTYPE_OFFSET (QLCNIC_BRDCFG_START+0x8)
259#define QLCNIC_FW_MAGIC_OFFSET (QLCNIC_BRDCFG_START+0x128)
260
261#define QLCNIC_FW_MIN_SIZE (0x3fffff)
262#define QLCNIC_UNIFIED_ROMIMAGE 0
263#define QLCNIC_FLASH_ROMIMAGE 1
264#define QLCNIC_UNKNOWN_ROMIMAGE 0xff
265
266#define QLCNIC_UNIFIED_ROMIMAGE_NAME "phanfw.bin"
267#define QLCNIC_FLASH_ROMIMAGE_NAME "flash"
268
269extern char qlcnic_driver_name[];
270
271/* Number of status descriptors to handle per interrupt */
272#define MAX_STATUS_HANDLE (64)
273
274/*
275 * qlcnic_skb_frag{} is to contain mapping info for each SG list. This
276 * has to be freed when DMA is complete. This is part of qlcnic_tx_buffer{}.
277 */
278struct qlcnic_skb_frag {
279 u64 dma;
280 u64 length;
281};
282
af19b491
AKS
283/* Following defines are for the state of the buffers */
284#define QLCNIC_BUFFER_FREE 0
285#define QLCNIC_BUFFER_BUSY 1
286
287/*
288 * There will be one qlcnic_buffer per skb packet. These will be
289 * used to save the dma info for pci_unmap_page()
290 */
291struct qlcnic_cmd_buffer {
292 struct sk_buff *skb;
ef71ff83 293 struct qlcnic_skb_frag frag_array[MAX_SKB_FRAGS + 1];
af19b491
AKS
294 u32 frag_count;
295};
296
297/* In rx_buffer, we do not need multiple fragments as is a single buffer */
298struct qlcnic_rx_buffer {
b1fc6d3c 299 u16 ref_handle;
af19b491 300 struct sk_buff *skb;
b1fc6d3c 301 struct list_head list;
af19b491 302 u64 dma;
af19b491
AKS
303};
304
305/* Board types */
306#define QLCNIC_GBE 0x01
307#define QLCNIC_XGBE 0x02
308
8816d009
AC
309/*
310 * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is
311 * adjusted based on configured MTU.
312 */
313#define QLCNIC_DEFAULT_INTR_COALESCE_RX_TIME_US 3
314#define QLCNIC_DEFAULT_INTR_COALESCE_RX_PACKETS 256
315
316#define QLCNIC_INTR_DEFAULT 0x04
317#define QLCNIC_CONFIG_INTR_COALESCE 3
318
319struct qlcnic_nic_intr_coalesce {
320 u8 type;
321 u8 sts_ring_mask;
322 u16 rx_packets;
323 u16 rx_time_us;
324 u16 flag;
325 u32 timer_out;
326};
327
18f2f616 328struct qlcnic_dump_template_hdr {
63507592
SS
329 u32 type;
330 u32 offset;
331 u32 size;
332 u32 cap_mask;
333 u32 num_entries;
334 u32 version;
335 u32 timestamp;
336 u32 checksum;
337 u32 drv_cap_mask;
338 u32 sys_info[3];
339 u32 saved_state[16];
340 u32 cap_sizes[8];
341 u32 rsvd[0];
18f2f616
AC
342};
343
344struct qlcnic_fw_dump {
345 u8 clr; /* flag to indicate if dump is cleared */
9d6a6440 346 u8 enable; /* enable/disable dump */
18f2f616
AC
347 u32 size; /* total size of the dump */
348 void *data; /* dump data area */
349 struct qlcnic_dump_template_hdr *tmpl_hdr;
350};
351
af19b491
AKS
352/*
353 * One hardware_context{} per adapter
354 * contains interrupt info as well shared hardware info.
355 */
356struct qlcnic_hardware_context {
357 void __iomem *pci_base0;
358 void __iomem *ocm_win_crb;
359
360 unsigned long pci_len0;
361
af19b491
AKS
362 rwlock_t crb_lock;
363 struct mutex mem_lock;
364
af19b491
AKS
365 u8 revision_id;
366 u8 pci_func;
367 u8 linkup;
22c8c934 368 u8 loopback_state;
79788450
SC
369 u8 beacon_state;
370 u8 has_link_events;
371 u8 fw_type;
372 u8 physical_port;
373 u8 reset_context;
374 u8 msix_supported;
375 u8 max_mac_filters;
376 u8 mc_enabled;
377 u8 max_mc_count;
378 u8 diag_test;
379 u8 num_msix;
380 u8 nic_mode;
381 char diag_cnt;
382
af19b491
AKS
383 u16 port_type;
384 u16 board_type;
8816d009 385
79788450
SC
386 u16 link_speed;
387 u16 link_duplex;
388 u16 link_autoneg;
389 u16 module_type;
390
391 u16 op_mode;
392 u16 switch_mode;
393 u16 max_tx_ques;
394 u16 max_rx_ques;
395 u16 max_mtu;
396 u32 msg_enable;
397 u16 act_pci_func;
728a98b8 398
79788450
SC
399 u32 capabilities;
400 u32 temp;
401 u32 int_vec_bit;
402 u32 fw_hal_version;
7f966452 403 u32 port_config;
79788450 404 struct qlcnic_hardware_ops *hw_ops;
8816d009 405 struct qlcnic_nic_intr_coalesce coal;
18f2f616 406 struct qlcnic_fw_dump fw_dump;
7f966452 407 struct qlcnic_intrpt_config *intr_tbl;
7e2cf4fe 408 u32 *reg_tbl;
7f966452
SC
409 u32 *ext_reg_tbl;
410 u32 mbox_aen[QLC_83XX_MBX_AEN_CNT];
411 u32 mbox_reg[4];
412 spinlock_t mbx_lock;
af19b491
AKS
413};
414
415struct qlcnic_adapter_stats {
416 u64 xmitcalled;
417 u64 xmitfinished;
418 u64 rxdropped;
419 u64 txdropped;
420 u64 csummed;
421 u64 rx_pkts;
422 u64 lro_pkts;
423 u64 rxbytes;
424 u64 txbytes;
8bfe8b91
SC
425 u64 lrobytes;
426 u64 lso_frames;
427 u64 xmit_on;
428 u64 xmit_off;
429 u64 skb_alloc_failure;
8ae6df97
AKS
430 u64 null_rxbuf;
431 u64 rx_dma_map_error;
432 u64 tx_dma_map_error;
7f966452 433 u64 spurious_intr;
4be41e92 434 u64 mac_filter_limit_overrun;
af19b491
AKS
435};
436
437/*
438 * Rcv Descriptor Context. One such per Rcv Descriptor. There may
439 * be one Rcv Descriptor for normal packets, one for jumbo and may be others.
440 */
441struct qlcnic_host_rds_ring {
036d61f0
AC
442 void __iomem *crb_rcv_producer;
443 struct rcv_desc *desc_head;
444 struct qlcnic_rx_buffer *rx_buf_arr;
af19b491 445 u32 num_desc;
036d61f0 446 u32 producer;
af19b491
AKS
447 u32 dma_size;
448 u32 skb_size;
449 u32 flags;
af19b491
AKS
450 struct list_head free_list;
451 spinlock_t lock;
452 dma_addr_t phys_addr;
036d61f0 453} ____cacheline_internodealigned_in_smp;
af19b491
AKS
454
455struct qlcnic_host_sds_ring {
456 u32 consumer;
457 u32 num_desc;
458 void __iomem *crb_sts_consumer;
af19b491
AKS
459
460 struct status_desc *desc_head;
461 struct qlcnic_adapter *adapter;
462 struct napi_struct napi;
463 struct list_head free_list[NUM_RCV_DESC_RINGS];
464
036d61f0 465 void __iomem *crb_intr_mask;
af19b491
AKS
466 int irq;
467
468 dma_addr_t phys_addr;
469 char name[IFNAMSIZ+4];
036d61f0 470} ____cacheline_internodealigned_in_smp;
af19b491
AKS
471
472struct qlcnic_host_tx_ring {
4be41e92 473 int irq;
7f966452
SC
474 void __iomem *crb_intr_mask;
475 char name[IFNAMSIZ+4];
79788450 476 u16 ctx_id;
af19b491 477 u32 producer;
af19b491 478 u32 sw_consumer;
af19b491 479 u32 num_desc;
036d61f0 480 void __iomem *crb_cmd_producer;
af19b491 481 struct cmd_desc_type0 *desc_head;
4be41e92
SC
482 struct qlcnic_adapter *adapter;
483 struct napi_struct napi;
036d61f0
AC
484 struct qlcnic_cmd_buffer *cmd_buf_arr;
485 __le32 *hw_consumer;
486
af19b491
AKS
487 dma_addr_t phys_addr;
488 dma_addr_t hw_cons_phys_addr;
036d61f0
AC
489 struct netdev_queue *txq;
490} ____cacheline_internodealigned_in_smp;
af19b491
AKS
491
492/*
493 * Receive context. There is one such structure per instance of the
494 * receive processing. Any state information that is relevant to
495 * the receive, and is must be in this structure. The global data may be
496 * present elsewhere.
497 */
498struct qlcnic_recv_context {
b1fc6d3c
AC
499 struct qlcnic_host_rds_ring *rds_rings;
500 struct qlcnic_host_sds_ring *sds_rings;
af19b491
AKS
501 u32 state;
502 u16 context_id;
503 u16 virt_port;
504
af19b491
AKS
505};
506
507/* HW context creation */
508
509#define QLCNIC_OS_CRB_RETRY_COUNT 4000
af19b491
AKS
510
511#define QLCNIC_CDRP_CMD_BIT 0x80000000
512
513/*
514 * All responses must have the QLCNIC_CDRP_CMD_BIT cleared
515 * in the crb QLCNIC_CDRP_CRB_OFFSET.
516 */
517#define QLCNIC_CDRP_FORM_RSP(rsp) (rsp)
518#define QLCNIC_CDRP_IS_RSP(rsp) (((rsp) & QLCNIC_CDRP_CMD_BIT) == 0)
519
520#define QLCNIC_CDRP_RSP_OK 0x00000001
521#define QLCNIC_CDRP_RSP_FAIL 0x00000002
522#define QLCNIC_CDRP_RSP_TIMEOUT 0x00000003
523
524/*
525 * All commands must have the QLCNIC_CDRP_CMD_BIT set in
526 * the crb QLCNIC_CDRP_CRB_OFFSET.
527 */
528#define QLCNIC_CDRP_FORM_CMD(cmd) (QLCNIC_CDRP_CMD_BIT | (cmd))
529#define QLCNIC_CDRP_IS_CMD(cmd) (((cmd) & QLCNIC_CDRP_CMD_BIT) != 0)
530
531#define QLCNIC_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001
532#define QLCNIC_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002
533#define QLCNIC_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003
534#define QLCNIC_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004
535#define QLCNIC_CDRP_CMD_READ_MAX_RX_CTX 0x00000005
536#define QLCNIC_CDRP_CMD_READ_MAX_TX_CTX 0x00000006
537#define QLCNIC_CDRP_CMD_CREATE_RX_CTX 0x00000007
538#define QLCNIC_CDRP_CMD_DESTROY_RX_CTX 0x00000008
539#define QLCNIC_CDRP_CMD_CREATE_TX_CTX 0x00000009
540#define QLCNIC_CDRP_CMD_DESTROY_TX_CTX 0x0000000a
7777de9a 541#define QLCNIC_CDRP_CMD_INTRPT_TEST 0x00000011
af19b491
AKS
542#define QLCNIC_CDRP_CMD_SET_MTU 0x00000012
543#define QLCNIC_CDRP_CMD_READ_PHY 0x00000013
544#define QLCNIC_CDRP_CMD_WRITE_PHY 0x00000014
545#define QLCNIC_CDRP_CMD_READ_HW_REG 0x00000015
546#define QLCNIC_CDRP_CMD_GET_FLOW_CTL 0x00000016
547#define QLCNIC_CDRP_CMD_SET_FLOW_CTL 0x00000017
548#define QLCNIC_CDRP_CMD_READ_MAX_MTU 0x00000018
549#define QLCNIC_CDRP_CMD_READ_MAX_LRO 0x00000019
2e9d722d
AC
550#define QLCNIC_CDRP_CMD_MAC_ADDRESS 0x0000001f
551
552#define QLCNIC_CDRP_CMD_GET_PCI_INFO 0x00000020
553#define QLCNIC_CDRP_CMD_GET_NIC_INFO 0x00000021
554#define QLCNIC_CDRP_CMD_SET_NIC_INFO 0x00000022
2e9d722d
AC
555#define QLCNIC_CDRP_CMD_GET_ESWITCH_CAPABILITY 0x00000024
556#define QLCNIC_CDRP_CMD_TOGGLE_ESWITCH 0x00000025
557#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATUS 0x00000026
558#define QLCNIC_CDRP_CMD_SET_PORTMIRRORING 0x00000027
559#define QLCNIC_CDRP_CMD_CONFIGURE_ESWITCH 0x00000028
4e8acb01 560#define QLCNIC_CDRP_CMD_GET_ESWITCH_PORT_CONFIG 0x00000029
b6021212 561#define QLCNIC_CDRP_CMD_GET_ESWITCH_STATS 0x0000002a
7e610caa 562#define QLCNIC_CDRP_CMD_CONFIG_PORT 0x0000002E
18f2f616
AC
563#define QLCNIC_CDRP_CMD_TEMP_SIZE 0x0000002f
564#define QLCNIC_CDRP_CMD_GET_TEMP_HDR 0x00000030
54a8997c 565#define QLCNIC_CDRP_CMD_GET_MAC_STATS 0x00000037
af19b491
AKS
566
567#define QLCNIC_RCODE_SUCCESS 0
e42ede22 568#define QLCNIC_RCODE_INVALID_ARGS 6
7e610caa 569#define QLCNIC_RCODE_NOT_SUPPORTED 9
e42ede22
JK
570#define QLCNIC_RCODE_NOT_PERMITTED 10
571#define QLCNIC_RCODE_NOT_IMPL 15
572#define QLCNIC_RCODE_INVALID 16
af19b491
AKS
573#define QLCNIC_RCODE_TIMEOUT 17
574#define QLCNIC_DESTROY_CTX_RESET 0
575
576/*
577 * Capabilities Announced
578 */
579#define QLCNIC_CAP0_LEGACY_CONTEXT (1)
580#define QLCNIC_CAP0_LEGACY_MN (1 << 2)
581#define QLCNIC_CAP0_LSO (1 << 6)
582#define QLCNIC_CAP0_JUMBO_CONTIGUOUS (1 << 7)
583#define QLCNIC_CAP0_LRO_CONTIGUOUS (1 << 8)
8f891387 584#define QLCNIC_CAP0_VALIDOFF (1 << 11)
cae82d49 585#define QLCNIC_CAP0_LRO_MSS (1 << 21)
af19b491
AKS
586
587/*
588 * Context state
589 */
d626ad4d 590#define QLCNIC_HOST_CTX_STATE_FREED 0
af19b491
AKS
591#define QLCNIC_HOST_CTX_STATE_ACTIVE 2
592
593/*
594 * Rx context
595 */
596
597struct qlcnic_hostrq_sds_ring {
598 __le64 host_phys_addr; /* Ring base addr */
599 __le32 ring_size; /* Ring entries */
600 __le16 msi_index;
601 __le16 rsvd; /* Padding */
b1fc6d3c 602} __packed;
af19b491
AKS
603
604struct qlcnic_hostrq_rds_ring {
605 __le64 host_phys_addr; /* Ring base addr */
606 __le64 buff_size; /* Packet buffer size */
607 __le32 ring_size; /* Ring entries */
608 __le32 ring_kind; /* Class of ring */
b1fc6d3c 609} __packed;
af19b491
AKS
610
611struct qlcnic_hostrq_rx_ctx {
612 __le64 host_rsp_dma_addr; /* Response dma'd here */
613 __le32 capabilities[4]; /* Flag bit vector */
614 __le32 host_int_crb_mode; /* Interrupt crb usage */
615 __le32 host_rds_crb_mode; /* RDS crb usage */
616 /* These ring offsets are relative to data[0] below */
617 __le32 rds_ring_offset; /* Offset to RDS config */
618 __le32 sds_ring_offset; /* Offset to SDS config */
619 __le16 num_rds_rings; /* Count of RDS rings */
620 __le16 num_sds_rings; /* Count of SDS rings */
8f891387 621 __le16 valid_field_offset;
622 u8 txrx_sds_binding;
623 u8 msix_handler;
624 u8 reserved[128]; /* reserve space for future expansion*/
af19b491
AKS
625 /* MUST BE 64-bit aligned.
626 The following is packed:
627 - N hostrq_rds_rings
628 - N hostrq_sds_rings */
629 char data[0];
b1fc6d3c 630} __packed;
af19b491
AKS
631
632struct qlcnic_cardrsp_rds_ring{
633 __le32 host_producer_crb; /* Crb to use */
634 __le32 rsvd1; /* Padding */
b1fc6d3c 635} __packed;
af19b491
AKS
636
637struct qlcnic_cardrsp_sds_ring {
638 __le32 host_consumer_crb; /* Crb to use */
639 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 640} __packed;
af19b491
AKS
641
642struct qlcnic_cardrsp_rx_ctx {
643 /* These ring offsets are relative to data[0] below */
644 __le32 rds_ring_offset; /* Offset to RDS config */
645 __le32 sds_ring_offset; /* Offset to SDS config */
646 __le32 host_ctx_state; /* Starting State */
647 __le32 num_fn_per_port; /* How many PCI fn share the port */
648 __le16 num_rds_rings; /* Count of RDS rings */
649 __le16 num_sds_rings; /* Count of SDS rings */
650 __le16 context_id; /* Handle for context */
651 u8 phys_port; /* Physical id of port */
652 u8 virt_port; /* Virtual/Logical id of port */
653 u8 reserved[128]; /* save space for future expansion */
654 /* MUST BE 64-bit aligned.
655 The following is packed:
656 - N cardrsp_rds_rings
657 - N cardrs_sds_rings */
658 char data[0];
b1fc6d3c 659} __packed;
af19b491
AKS
660
661#define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \
662 (sizeof(HOSTRQ_RX) + \
663 (rds_rings)*(sizeof(struct qlcnic_hostrq_rds_ring)) + \
664 (sds_rings)*(sizeof(struct qlcnic_hostrq_sds_ring)))
665
666#define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \
667 (sizeof(CARDRSP_RX) + \
668 (rds_rings)*(sizeof(struct qlcnic_cardrsp_rds_ring)) + \
669 (sds_rings)*(sizeof(struct qlcnic_cardrsp_sds_ring)))
670
671/*
672 * Tx context
673 */
674
675struct qlcnic_hostrq_cds_ring {
676 __le64 host_phys_addr; /* Ring base addr */
677 __le32 ring_size; /* Ring entries */
678 __le32 rsvd; /* Padding */
b1fc6d3c 679} __packed;
af19b491
AKS
680
681struct qlcnic_hostrq_tx_ctx {
682 __le64 host_rsp_dma_addr; /* Response dma'd here */
683 __le64 cmd_cons_dma_addr; /* */
684 __le64 dummy_dma_addr; /* */
685 __le32 capabilities[4]; /* Flag bit vector */
686 __le32 host_int_crb_mode; /* Interrupt crb usage */
687 __le32 rsvd1; /* Padding */
688 __le16 rsvd2; /* Padding */
689 __le16 interrupt_ctl;
690 __le16 msi_index;
691 __le16 rsvd3; /* Padding */
692 struct qlcnic_hostrq_cds_ring cds_ring; /* Desc of cds ring */
693 u8 reserved[128]; /* future expansion */
b1fc6d3c 694} __packed;
af19b491
AKS
695
696struct qlcnic_cardrsp_cds_ring {
697 __le32 host_producer_crb; /* Crb to use */
698 __le32 interrupt_crb; /* Crb to use */
b1fc6d3c 699} __packed;
af19b491
AKS
700
701struct qlcnic_cardrsp_tx_ctx {
702 __le32 host_ctx_state; /* Starting state */
703 __le16 context_id; /* Handle for context */
704 u8 phys_port; /* Physical id of port */
705 u8 virt_port; /* Virtual/Logical id of port */
706 struct qlcnic_cardrsp_cds_ring cds_ring; /* Card cds settings */
707 u8 reserved[128]; /* future expansion */
b1fc6d3c 708} __packed;
af19b491
AKS
709
710#define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX))
711#define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX))
712
713/* CRB */
714
715#define QLCNIC_HOST_RDS_CRB_MODE_UNIQUE 0
716#define QLCNIC_HOST_RDS_CRB_MODE_SHARED 1
717#define QLCNIC_HOST_RDS_CRB_MODE_CUSTOM 2
718#define QLCNIC_HOST_RDS_CRB_MODE_MAX 3
719
720#define QLCNIC_HOST_INT_CRB_MODE_UNIQUE 0
721#define QLCNIC_HOST_INT_CRB_MODE_SHARED 1
722#define QLCNIC_HOST_INT_CRB_MODE_NORX 2
723#define QLCNIC_HOST_INT_CRB_MODE_NOTX 3
724#define QLCNIC_HOST_INT_CRB_MODE_NORXTX 4
725
726
727/* MAC */
728
ff1b1bf8 729#define MC_COUNT_P3P 38
af19b491
AKS
730
731#define QLCNIC_MAC_NOOP 0
732#define QLCNIC_MAC_ADD 1
733#define QLCNIC_MAC_DEL 2
03c5d770
AKS
734#define QLCNIC_MAC_VLAN_ADD 3
735#define QLCNIC_MAC_VLAN_DEL 4
af19b491
AKS
736
737struct qlcnic_mac_list_s {
738 struct list_head list;
739 uint8_t mac_addr[ETH_ALEN+2];
740};
741
af19b491
AKS
742#define QLCNIC_HOST_REQUEST 0x13
743#define QLCNIC_REQUEST 0x14
744
745#define QLCNIC_MAC_EVENT 0x1
746
747#define QLCNIC_IP_UP 2
748#define QLCNIC_IP_DOWN 3
749
22c8c934 750#define QLCNIC_ILB_MODE 0x1
e1428d26 751#define QLCNIC_ELB_MODE 0x2
22c8c934
SC
752
753#define QLCNIC_LINKEVENT 0x1
754#define QLCNIC_LB_RESPONSE 0x2
755#define QLCNIC_IS_LB_CONFIGURED(VAL) \
756 (VAL == (QLCNIC_LINKEVENT | QLCNIC_LB_RESPONSE))
757
af19b491
AKS
758/*
759 * Driver --> Firmware
760 */
b1fc6d3c
AC
761#define QLCNIC_H2C_OPCODE_CONFIG_RSS 0x1
762#define QLCNIC_H2C_OPCODE_CONFIG_INTR_COALESCE 0x3
763#define QLCNIC_H2C_OPCODE_CONFIG_LED 0x4
764#define QLCNIC_H2C_OPCODE_LRO_REQUEST 0x7
765#define QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE 0xc
766#define QLCNIC_H2C_OPCODE_CONFIG_IPADDR 0x12
22c8c934 767
b1fc6d3c
AC
768#define QLCNIC_H2C_OPCODE_GET_LINKEVENT 0x15
769#define QLCNIC_H2C_OPCODE_CONFIG_BRIDGING 0x17
770#define QLCNIC_H2C_OPCODE_CONFIG_HW_LRO 0x18
22c8c934
SC
771#define QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK 0x13
772
af19b491
AKS
773/*
774 * Firmware --> Driver
775 */
776
22c8c934 777#define QLCNIC_C2H_OPCODE_CONFIG_LOOPBACK 0x8f
7f966452 778#define QLCNIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 0x8D
af19b491
AKS
779
780#define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */
781#define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */
782#define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */
783
784#define QLCNIC_LRO_REQUEST_CLEANUP 4
785
786/* Capabilites received */
ac8d0c4f
AC
787#define QLCNIC_FW_CAPABILITY_TSO BIT_1
788#define QLCNIC_FW_CAPABILITY_BDG BIT_8
789#define QLCNIC_FW_CAPABILITY_FVLANTX BIT_9
790#define QLCNIC_FW_CAPABILITY_HW_LRO BIT_10
fef0c060 791#define QLCNIC_FW_CAPABILITY_MULTI_LOOPBACK BIT_27
cae82d49
RB
792#define QLCNIC_FW_CAPABILITY_MORE_CAPS BIT_31
793
794#define QLCNIC_FW_CAPABILITY_2_LRO_MAX_TCP_SEG BIT_2
af19b491
AKS
795
796/* module types */
797#define LINKEVENT_MODULE_NOT_PRESENT 1
798#define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2
799#define LINKEVENT_MODULE_OPTICAL_SRLR 3
800#define LINKEVENT_MODULE_OPTICAL_LRM 4
801#define LINKEVENT_MODULE_OPTICAL_SFP_1G 5
802#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6
803#define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7
804#define LINKEVENT_MODULE_TWINAX 8
805
806#define LINKSPEED_10GBPS 10000
807#define LINKSPEED_1GBPS 1000
808#define LINKSPEED_100MBPS 100
809#define LINKSPEED_10MBPS 10
810
811#define LINKSPEED_ENCODED_10MBPS 0
812#define LINKSPEED_ENCODED_100MBPS 1
813#define LINKSPEED_ENCODED_1GBPS 2
814
815#define LINKEVENT_AUTONEG_DISABLED 0
816#define LINKEVENT_AUTONEG_ENABLED 1
817
818#define LINKEVENT_HALF_DUPLEX 0
819#define LINKEVENT_FULL_DUPLEX 1
820
821#define LINKEVENT_LINKSPEED_MBPS 0
822#define LINKEVENT_LINKSPEED_ENCODED 1
823
af19b491
AKS
824/* firmware response header:
825 * 63:58 - message type
826 * 57:56 - owner
827 * 55:53 - desc count
828 * 52:48 - reserved
829 * 47:40 - completion id
830 * 39:32 - opcode
831 * 31:16 - error code
832 * 15:00 - reserved
833 */
834#define qlcnic_get_nic_msg_opcode(msg_hdr) \
835 ((msg_hdr >> 32) & 0xFF)
836
837struct qlcnic_fw_msg {
838 union {
839 struct {
840 u64 hdr;
841 u64 body[7];
842 };
843 u64 words[8];
844 };
845};
846
847struct qlcnic_nic_req {
848 __le64 qhdr;
849 __le64 req_hdr;
850 __le64 words[6];
b1fc6d3c 851} __packed;
af19b491
AKS
852
853struct qlcnic_mac_req {
854 u8 op;
855 u8 tag;
856 u8 mac_addr[6];
857};
858
7e56cac4
SC
859struct qlcnic_vlan_req {
860 __le16 vlan_id;
861 __le16 rsvd[3];
b1fc6d3c 862} __packed;
7e56cac4 863
b501595c
SC
864struct qlcnic_ipaddr {
865 __be32 ipv4;
866 __be32 ipv6[4];
867};
868
af19b491
AKS
869#define QLCNIC_MSI_ENABLED 0x02
870#define QLCNIC_MSIX_ENABLED 0x04
7f966452 871#define QLCNIC_LRO_ENABLED 0x01
24763d80 872#define QLCNIC_LRO_DISABLED 0x00
af19b491
AKS
873#define QLCNIC_BRIDGE_ENABLED 0X10
874#define QLCNIC_DIAG_ENABLED 0x20
0e33c664 875#define QLCNIC_ESWITCH_ENABLED 0x40
0866d96d 876#define QLCNIC_ADAPTER_INITIALIZED 0x80
8cf61f89 877#define QLCNIC_TAGGING_ENABLED 0x100
fe4d434d 878#define QLCNIC_MACSPOOF 0x200
7373373d 879#define QLCNIC_MAC_OVERRIDE_DISABLED 0x400
ee07c1a7 880#define QLCNIC_PROMISC_DISABLED 0x800
b0044bcf 881#define QLCNIC_NEED_FLR 0x1000
602ca6f0 882#define QLCNIC_FW_RESET_OWNER 0x2000
032a13c7 883#define QLCNIC_FW_HANG 0x4000
cae82d49 884#define QLCNIC_FW_LRO_MSS_CAP 0x8000
af19b491
AKS
885#define QLCNIC_IS_MSI_FAMILY(adapter) \
886 ((adapter)->flags & (QLCNIC_MSI_ENABLED | QLCNIC_MSIX_ENABLED))
887
f94bc1e7 888#define QLCNIC_DEF_NUM_STS_DESC_RINGS 4
af19b491
AKS
889#define QLCNIC_MSIX_TBL_SPACE 8192
890#define QLCNIC_PCI_REG_MSIX_TBL 0x44
2e9d722d 891#define QLCNIC_MSIX_TBL_PGSIZE 4096
af19b491
AKS
892
893#define QLCNIC_NETDEV_WEIGHT 128
894#define QLCNIC_ADAPTER_UP_MAGIC 777
895
896#define __QLCNIC_FW_ATTACHED 0
897#define __QLCNIC_DEV_UP 1
898#define __QLCNIC_RESETTING 2
899#define __QLCNIC_START_FW 4
451724c8 900#define __QLCNIC_AER 5
89b4208e 901#define __QLCNIC_DIAG_RES_ALLOC 6
728a98b8 902#define __QLCNIC_LED_ENABLE 7
af19b491 903
7eb9855d 904#define QLCNIC_INTERRUPT_TEST 1
cdaff185 905#define QLCNIC_LOOPBACK_TEST 2
c75822a3 906#define QLCNIC_LED_TEST 3
7eb9855d 907
b5e5492c 908#define QLCNIC_FILTER_AGE 80
e5edb7b1 909#define QLCNIC_READD_AGE 20
b5e5492c 910#define QLCNIC_LB_MAX_FILTERS 64
7f966452 911#define QLCNIC_LB_BUCKET_SIZE 32
b5e5492c 912
fef0c060
AKS
913/* QLCNIC Driver Error Code */
914#define QLCNIC_FW_NOT_RESPOND 51
915#define QLCNIC_TEST_IN_PROGRESS 52
916#define QLCNIC_UNDEFINED_ERROR 53
917#define QLCNIC_LB_CABLE_NOT_CONN 54
918
b5e5492c
AKS
919struct qlcnic_filter {
920 struct hlist_node fnode;
921 u8 faddr[ETH_ALEN];
7e56cac4 922 __le16 vlan_id;
b5e5492c
AKS
923 unsigned long ftime;
924};
925
926struct qlcnic_filter_hash {
927 struct hlist_head *fhead;
928 u8 fnum;
7f966452
SC
929 u16 fmax;
930 u16 fbucket_size;
b5e5492c
AKS
931};
932
af19b491 933struct qlcnic_adapter {
b1fc6d3c
AC
934 struct qlcnic_hardware_context *ahw;
935 struct qlcnic_recv_context *recv_ctx;
936 struct qlcnic_host_tx_ring *tx_ring;
af19b491
AKS
937 struct net_device *netdev;
938 struct pci_dev *pdev;
af19b491 939
b1fc6d3c
AC
940 unsigned long state;
941 u32 flags;
af19b491 942
79788450 943 int max_drv_tx_rings;
af19b491
AKS
944 u16 num_txd;
945 u16 num_rxd;
946 u16 num_jumbo_rxd;
90d19005
SC
947 u16 max_rxd;
948 u16 max_jumbo_rxd;
af19b491
AKS
949
950 u8 max_rds_rings;
951 u8 max_sds_rings;
7f966452 952 u8 rx_csum;
af19b491 953 u8 portnum;
af19b491 954
af19b491
AKS
955 u8 fw_wait_cnt;
956 u8 fw_fail_cnt;
957 u8 tx_timeo_cnt;
958 u8 need_fw_reset;
959
af19b491 960 u16 is_up;
8cf61f89 961 u16 pvid;
2e9d722d 962
af19b491 963 u32 irq;
4e70812b 964 u32 heartbeat;
af19b491
AKS
965
966 u8 dev_state;
aa5e18c0
SC
967 u8 reset_ack_timeo;
968 u8 dev_init_timeo;
af19b491
AKS
969
970 u8 mac_addr[ETH_ALEN];
971
6df900e9 972 u64 dev_rst_time;
e5dcf6dc 973 u8 mac_learn;
b9796a14 974 unsigned long vlans[BITS_TO_LONGS(VLAN_N_VID)];
346fe763 975 struct qlcnic_npar_info *npars;
2e9d722d
AC
976 struct qlcnic_eswitch *eswitch;
977 struct qlcnic_nic_template *nic_ops;
978
af19b491 979 struct qlcnic_adapter_stats stats;
b1fc6d3c 980 struct list_head mac_list;
af19b491
AKS
981
982 void __iomem *tgt_mask_reg;
983 void __iomem *tgt_status_reg;
984 void __iomem *crb_int_state_reg;
985 void __iomem *isr_int_vec;
986
f94bc1e7 987 struct msix_entry *msix_entries;
7f966452 988 struct workqueue_struct *qlcnic_wq;
af19b491 989 struct delayed_work fw_work;
7f966452 990 struct delayed_work idc_aen_work;
af19b491 991
b5e5492c
AKS
992 struct qlcnic_filter_hash fhash;
993
b1fc6d3c
AC
994 spinlock_t tx_clean_lock;
995 spinlock_t mac_learn_lock;
63507592 996 u32 file_prd_off; /*File fw product offset*/
af19b491
AKS
997 u32 fw_version;
998 const struct firmware *fw;
999};
1000
63507592 1001struct qlcnic_info_le {
2e9d722d 1002 __le16 pci_func;
63507592 1003 __le16 op_mode; /* 1 = Priv, 2 = NP, 3 = NP passthru */
2e9d722d 1004 __le16 phys_port;
63507592 1005 __le16 switch_mode; /* 0 = disabled, 1 = int, 2 = ext */
2e9d722d
AC
1006
1007 __le32 capabilities;
1008 u8 max_mac_filters;
1009 u8 reserved1;
1010 __le16 max_mtu;
1011
1012 __le16 max_tx_ques;
1013 __le16 max_rx_ques;
1014 __le16 min_tx_bw;
1015 __le16 max_tx_bw;
7f966452
SC
1016 __le32 op_type;
1017 __le16 max_bw_reg_offset;
1018 __le16 max_linkspeed_reg_offset;
1019 __le32 capability1;
1020 __le32 capability2;
1021 __le32 capability3;
1022 __le16 max_tx_mac_filters;
1023 __le16 max_rx_mcast_mac_filters;
1024 __le16 max_rx_ucast_mac_filters;
1025 __le16 max_rx_ip_addr;
1026 __le16 max_rx_lro_flow;
1027 __le16 max_rx_status_rings;
1028 __le16 max_rx_buf_rings;
1029 __le16 max_tx_vlan_keys;
1030 u8 total_pf;
1031 u8 total_rss_engines;
1032 __le16 max_vports;
1033 u8 reserved2[64];
b1fc6d3c 1034} __packed;
2e9d722d 1035
63507592
SS
1036struct qlcnic_info {
1037 u16 pci_func;
1038 u16 op_mode;
1039 u16 phys_port;
1040 u16 switch_mode;
1041 u32 capabilities;
1042 u8 max_mac_filters;
1043 u8 reserved1;
1044 u16 max_mtu;
1045 u16 max_tx_ques;
1046 u16 max_rx_ques;
1047 u16 min_tx_bw;
1048 u16 max_tx_bw;
7f966452
SC
1049 u32 op_type;
1050 u16 max_bw_reg_offset;
1051 u16 max_linkspeed_reg_offset;
1052 u32 capability1;
1053 u32 capability2;
1054 u32 capability3;
1055 u16 max_tx_mac_filters;
1056 u16 max_rx_mcast_mac_filters;
1057 u16 max_rx_ucast_mac_filters;
1058 u16 max_rx_ip_addr;
1059 u16 max_rx_lro_flow;
1060 u16 max_rx_status_rings;
1061 u16 max_rx_buf_rings;
1062 u16 max_tx_vlan_keys;
1063 u8 total_pf;
1064 u8 total_rss_engines;
1065 u16 max_vports;
63507592 1066};
2e9d722d 1067
63507592
SS
1068struct qlcnic_pci_info_le {
1069 __le16 id; /* pci function id */
1070 __le16 active; /* 1 = Enabled */
1071 __le16 type; /* 1 = NIC, 2 = FCoE, 3 = iSCSI */
1072 __le16 default_port; /* default port number */
1073
1074 __le16 tx_min_bw; /* Multiple of 100mbpc */
2e9d722d
AC
1075 __le16 tx_max_bw;
1076 __le16 reserved1[2];
1077
1078 u8 mac[ETH_ALEN];
7f966452
SC
1079 __le16 func_count;
1080 u8 reserved2[104];
1081
b1fc6d3c 1082} __packed;
2e9d722d 1083
63507592
SS
1084struct qlcnic_pci_info {
1085 u16 id;
1086 u16 active;
1087 u16 type;
1088 u16 default_port;
1089 u16 tx_min_bw;
1090 u16 tx_max_bw;
1091 u8 mac[ETH_ALEN];
7f966452 1092 u16 func_count;
63507592
SS
1093};
1094
346fe763 1095struct qlcnic_npar_info {
4e8acb01 1096 u16 pvid;
cea8975e
AC
1097 u16 min_bw;
1098 u16 max_bw;
346fe763
RB
1099 u8 phy_port;
1100 u8 type;
1101 u8 active;
1102 u8 enable_pm;
1103 u8 dest_npar;
346fe763 1104 u8 discard_tagged;
7373373d 1105 u8 mac_override;
4e8acb01
RB
1106 u8 mac_anti_spoof;
1107 u8 promisc_mode;
1108 u8 offload_flags;
bff57d8e 1109 u8 pci_func;
346fe763 1110};
4e8acb01 1111
2e9d722d
AC
1112struct qlcnic_eswitch {
1113 u8 port;
1114 u8 active_vports;
1115 u8 active_vlans;
1116 u8 active_ucast_filters;
1117 u8 max_ucast_filters;
1118 u8 max_active_vlans;
1119
1120 u32 flags;
1121#define QLCNIC_SWITCH_ENABLE BIT_1
1122#define QLCNIC_SWITCH_VLAN_FILTERING BIT_2
1123#define QLCNIC_SWITCH_PROMISC_MODE BIT_3
1124#define QLCNIC_SWITCH_PORT_MIRRORING BIT_4
1125};
1126
346fe763
RB
1127
1128/* Return codes for Error handling */
1129#define QL_STATUS_INVALID_PARAM -1
1130
2abea2f0 1131#define MAX_BW 100 /* % of link speed */
346fe763
RB
1132#define MAX_VLAN_ID 4095
1133#define MIN_VLAN_ID 2
346fe763
RB
1134#define DEFAULT_MAC_LEARN 1
1135
0184bbba 1136#define IS_VALID_VLAN(vlan) (vlan >= MIN_VLAN_ID && vlan < MAX_VLAN_ID)
2abea2f0 1137#define IS_VALID_BW(bw) (bw <= MAX_BW)
346fe763
RB
1138
1139struct qlcnic_pci_func_cfg {
1140 u16 func_type;
1141 u16 min_bw;
1142 u16 max_bw;
1143 u16 port_num;
1144 u8 pci_func;
1145 u8 func_state;
1146 u8 def_mac_addr[6];
1147};
1148
1149struct qlcnic_npar_func_cfg {
1150 u32 fw_capab;
1151 u16 port_num;
1152 u16 min_bw;
1153 u16 max_bw;
1154 u16 max_tx_queues;
1155 u16 max_rx_queues;
1156 u8 pci_func;
1157 u8 op_mode;
1158};
1159
1160struct qlcnic_pm_func_cfg {
1161 u8 pci_func;
1162 u8 action;
1163 u8 dest_npar;
1164 u8 reserved[5];
1165};
1166
1167struct qlcnic_esw_func_cfg {
1168 u16 vlan_id;
4e8acb01
RB
1169 u8 op_mode;
1170 u8 op_type;
346fe763
RB
1171 u8 pci_func;
1172 u8 host_vlan_tag;
1173 u8 promisc_mode;
1174 u8 discard_tagged;
7373373d 1175 u8 mac_override;
4e8acb01
RB
1176 u8 mac_anti_spoof;
1177 u8 offload_flags;
1178 u8 reserved[5];
346fe763
RB
1179};
1180
b6021212
AKS
1181#define QLCNIC_STATS_VERSION 1
1182#define QLCNIC_STATS_PORT 1
1183#define QLCNIC_STATS_ESWITCH 2
1184#define QLCNIC_QUERY_RX_COUNTER 0
1185#define QLCNIC_QUERY_TX_COUNTER 1
54a8997c
JK
1186#define QLCNIC_STATS_NOT_AVAIL 0xffffffffffffffffULL
1187#define QLCNIC_FILL_STATS(VAL1) \
1188 (((VAL1) == QLCNIC_STATS_NOT_AVAIL) ? 0 : VAL1)
1189#define QLCNIC_MAC_STATS 1
1190#define QLCNIC_ESW_STATS 2
ef182805
AKS
1191
1192#define QLCNIC_ADD_ESW_STATS(VAL1, VAL2)\
1193do { \
54a8997c
JK
1194 if (((VAL1) == QLCNIC_STATS_NOT_AVAIL) && \
1195 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805 1196 (VAL1) = (VAL2); \
54a8997c
JK
1197 else if (((VAL1) != QLCNIC_STATS_NOT_AVAIL) && \
1198 ((VAL2) != QLCNIC_STATS_NOT_AVAIL)) \
ef182805
AKS
1199 (VAL1) += (VAL2); \
1200} while (0)
1201
63507592 1202struct qlcnic_mac_statistics_le {
54a8997c
JK
1203 __le64 mac_tx_frames;
1204 __le64 mac_tx_bytes;
1205 __le64 mac_tx_mcast_pkts;
1206 __le64 mac_tx_bcast_pkts;
1207 __le64 mac_tx_pause_cnt;
1208 __le64 mac_tx_ctrl_pkt;
1209 __le64 mac_tx_lt_64b_pkts;
1210 __le64 mac_tx_lt_127b_pkts;
1211 __le64 mac_tx_lt_255b_pkts;
1212 __le64 mac_tx_lt_511b_pkts;
1213 __le64 mac_tx_lt_1023b_pkts;
1214 __le64 mac_tx_lt_1518b_pkts;
1215 __le64 mac_tx_gt_1518b_pkts;
1216 __le64 rsvd1[3];
1217
1218 __le64 mac_rx_frames;
1219 __le64 mac_rx_bytes;
1220 __le64 mac_rx_mcast_pkts;
1221 __le64 mac_rx_bcast_pkts;
1222 __le64 mac_rx_pause_cnt;
1223 __le64 mac_rx_ctrl_pkt;
1224 __le64 mac_rx_lt_64b_pkts;
1225 __le64 mac_rx_lt_127b_pkts;
1226 __le64 mac_rx_lt_255b_pkts;
1227 __le64 mac_rx_lt_511b_pkts;
1228 __le64 mac_rx_lt_1023b_pkts;
1229 __le64 mac_rx_lt_1518b_pkts;
1230 __le64 mac_rx_gt_1518b_pkts;
1231 __le64 rsvd2[3];
1232
1233 __le64 mac_rx_length_error;
1234 __le64 mac_rx_length_small;
1235 __le64 mac_rx_length_large;
1236 __le64 mac_rx_jabber;
1237 __le64 mac_rx_dropped;
1238 __le64 mac_rx_crc_error;
1239 __le64 mac_align_error;
1240} __packed;
1241
63507592
SS
1242struct qlcnic_mac_statistics {
1243 u64 mac_tx_frames;
1244 u64 mac_tx_bytes;
1245 u64 mac_tx_mcast_pkts;
1246 u64 mac_tx_bcast_pkts;
1247 u64 mac_tx_pause_cnt;
1248 u64 mac_tx_ctrl_pkt;
1249 u64 mac_tx_lt_64b_pkts;
1250 u64 mac_tx_lt_127b_pkts;
1251 u64 mac_tx_lt_255b_pkts;
1252 u64 mac_tx_lt_511b_pkts;
1253 u64 mac_tx_lt_1023b_pkts;
1254 u64 mac_tx_lt_1518b_pkts;
1255 u64 mac_tx_gt_1518b_pkts;
1256 u64 rsvd1[3];
1257 u64 mac_rx_frames;
1258 u64 mac_rx_bytes;
1259 u64 mac_rx_mcast_pkts;
1260 u64 mac_rx_bcast_pkts;
1261 u64 mac_rx_pause_cnt;
1262 u64 mac_rx_ctrl_pkt;
1263 u64 mac_rx_lt_64b_pkts;
1264 u64 mac_rx_lt_127b_pkts;
1265 u64 mac_rx_lt_255b_pkts;
1266 u64 mac_rx_lt_511b_pkts;
1267 u64 mac_rx_lt_1023b_pkts;
1268 u64 mac_rx_lt_1518b_pkts;
1269 u64 mac_rx_gt_1518b_pkts;
1270 u64 rsvd2[3];
1271 u64 mac_rx_length_error;
1272 u64 mac_rx_length_small;
1273 u64 mac_rx_length_large;
1274 u64 mac_rx_jabber;
1275 u64 mac_rx_dropped;
1276 u64 mac_rx_crc_error;
1277 u64 mac_align_error;
1278};
1279
1280struct qlcnic_esw_stats_le {
b6021212
AKS
1281 __le16 context_id;
1282 __le16 version;
1283 __le16 size;
1284 __le16 unused;
1285 __le64 unicast_frames;
1286 __le64 multicast_frames;
1287 __le64 broadcast_frames;
1288 __le64 dropped_frames;
1289 __le64 errors;
1290 __le64 local_frames;
1291 __le64 numbytes;
1292 __le64 rsvd[3];
b1fc6d3c 1293} __packed;
b6021212 1294
63507592
SS
1295struct __qlcnic_esw_statistics {
1296 u16 context_id;
1297 u16 version;
1298 u16 size;
1299 u16 unused;
1300 u64 unicast_frames;
1301 u64 multicast_frames;
1302 u64 broadcast_frames;
1303 u64 dropped_frames;
1304 u64 errors;
1305 u64 local_frames;
1306 u64 numbytes;
1307 u64 rsvd[3];
1308};
1309
b6021212
AKS
1310struct qlcnic_esw_statistics {
1311 struct __qlcnic_esw_statistics rx;
1312 struct __qlcnic_esw_statistics tx;
1313};
1314
40522998 1315#define QLCNIC_DUMP_MASK_DEF 0x1f
18f2f616 1316#define QLCNIC_FORCE_FW_DUMP_KEY 0xdeadfeed
9d6a6440
AC
1317#define QLCNIC_ENABLE_FW_DUMP 0xaddfeed
1318#define QLCNIC_DISABLE_FW_DUMP 0xbadfeed
3d46512c 1319#define QLCNIC_FORCE_FW_RESET 0xdeaddead
b43e5ee7
SC
1320#define QLCNIC_SET_QUIESCENT 0xadd00010
1321#define QLCNIC_RESET_QUIESCENT 0xadd00020
18f2f616 1322
7777de9a 1323struct _cdrp_cmd {
7e2cf4fe
SC
1324 u32 num;
1325 u32 *arg;
7777de9a
AC
1326};
1327
1328struct qlcnic_cmd_args {
1329 struct _cdrp_cmd req;
1330 struct _cdrp_cmd rsp;
1331};
1332
18f2f616 1333int qlcnic_fw_cmd_get_minidump_temp(struct qlcnic_adapter *adapter);
7e610caa 1334int qlcnic_fw_cmd_set_port(struct qlcnic_adapter *adapter, u32 config);
af19b491
AKS
1335int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *, u64 off, u64 data);
1336int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *, u64 off, u64 *data);
897e8c7c
DP
1337void qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *, u64, u64 *);
1338void qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *, u64, u64);
1339
1340#define ADDR_IN_RANGE(addr, low, high) \
1341 (((addr) < (high)) && ((addr) >= (low)))
af19b491
AKS
1342
1343#define QLCRD32(adapter, off) \
7e2cf4fe
SC
1344 (adapter->ahw->hw_ops->read_reg)(adapter, off)
1345
af19b491 1346#define QLCWR32(adapter, off, val) \
7e2cf4fe 1347 adapter->ahw->hw_ops->write_reg(adapter, off, val)
af19b491
AKS
1348
1349int qlcnic_pcie_sem_lock(struct qlcnic_adapter *, int, u32);
1350void qlcnic_pcie_sem_unlock(struct qlcnic_adapter *, int);
1351
1352#define qlcnic_rom_lock(a) \
1353 qlcnic_pcie_sem_lock((a), 2, QLCNIC_ROM_LOCK_ID)
1354#define qlcnic_rom_unlock(a) \
1355 qlcnic_pcie_sem_unlock((a), 2)
1356#define qlcnic_phy_lock(a) \
1357 qlcnic_pcie_sem_lock((a), 3, QLCNIC_PHY_LOCK_ID)
1358#define qlcnic_phy_unlock(a) \
1359 qlcnic_pcie_sem_unlock((a), 3)
af19b491
AKS
1360#define qlcnic_sw_lock(a) \
1361 qlcnic_pcie_sem_lock((a), 6, 0)
1362#define qlcnic_sw_unlock(a) \
1363 qlcnic_pcie_sem_unlock((a), 6)
1364#define crb_win_lock(a) \
1365 qlcnic_pcie_sem_lock((a), 7, QLCNIC_CRB_WIN_LOCK_ID)
1366#define crb_win_unlock(a) \
1367 qlcnic_pcie_sem_unlock((a), 7)
1368
728a98b8
SC
1369#define __QLCNIC_MAX_LED_RATE 0xf
1370#define __QLCNIC_MAX_LED_STATE 0x2
1371
58634e74
SC
1372#define MAX_CTL_CHECK 1000
1373
af19b491 1374int qlcnic_wol_supported(struct qlcnic_adapter *adapter);
b5e5492c
AKS
1375void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter);
1376void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter);
18f2f616 1377int qlcnic_dump_fw(struct qlcnic_adapter *);
af19b491
AKS
1378
1379/* Functions from qlcnic_init.c */
af19b491
AKS
1380int qlcnic_load_firmware(struct qlcnic_adapter *adapter);
1381int qlcnic_need_fw_reset(struct qlcnic_adapter *adapter);
1382void qlcnic_request_firmware(struct qlcnic_adapter *adapter);
1383void qlcnic_release_firmware(struct qlcnic_adapter *adapter);
1384int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter);
b3a24649 1385int qlcnic_setup_idc_param(struct qlcnic_adapter *adapter);
8f891387 1386int qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter);
af19b491 1387
18f2f616 1388int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp);
af19b491
AKS
1389int qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
1390 u8 *bytes, size_t size);
1391int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter);
1392void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter);
1393
15087c2b 1394void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *, u32);
af19b491
AKS
1395
1396int qlcnic_alloc_hw_resources(struct qlcnic_adapter *adapter);
1397void qlcnic_free_hw_resources(struct qlcnic_adapter *adapter);
1398
8a15ad1f
AKS
1399int qlcnic_fw_create_ctx(struct qlcnic_adapter *adapter);
1400void qlcnic_fw_destroy_ctx(struct qlcnic_adapter *adapter);
1401
1402void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1403void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter);
1404void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter);
1405
d4066833 1406int qlcnic_check_fw_status(struct qlcnic_adapter *adapter);
af19b491 1407void qlcnic_watchdog_task(struct work_struct *work);
b1fc6d3c 1408void qlcnic_post_rx_buffers(struct qlcnic_adapter *adapter,
4be41e92 1409 struct qlcnic_host_rds_ring *rds_ring, u8 ring_id);
af19b491
AKS
1410int qlcnic_process_rcv_ring(struct qlcnic_host_sds_ring *sds_ring, int max);
1411void qlcnic_set_multi(struct net_device *netdev);
1412void qlcnic_free_mac_list(struct qlcnic_adapter *adapter);
af19b491
AKS
1413
1414int qlcnic_fw_cmd_set_mtu(struct qlcnic_adapter *adapter, int mtu);
1415int qlcnic_change_mtu(struct net_device *netdev, int new_mtu);
c8f44aff
MM
1416netdev_features_t qlcnic_fix_features(struct net_device *netdev,
1417 netdev_features_t features);
1418int qlcnic_set_features(struct net_device *netdev, netdev_features_t features);
2e9d722d 1419int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable);
af19b491 1420int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter);
5ad6ff9d 1421void qlcnic_update_cmd_producer(struct qlcnic_host_tx_ring *);
22c8c934
SC
1422
1423/* Functions from qlcnic_ethtool.c */
1424int qlcnic_check_loopback_buff(unsigned char *data, u8 mac[]);
af19b491
AKS
1425
1426/* Functions from qlcnic_main.c */
1427int qlcnic_reset_context(struct qlcnic_adapter *);
7eb9855d
AKS
1428void qlcnic_diag_free_res(struct net_device *netdev, int max_sds_rings);
1429int qlcnic_diag_alloc_res(struct net_device *netdev, int test);
cdaff185 1430netdev_tx_t qlcnic_xmit_frame(struct sk_buff *skb, struct net_device *netdev);
f94bc1e7 1431int qlcnic_set_max_rss(struct qlcnic_adapter *adapter, u8 data);
7e2cf4fe 1432int qlcnic_validate_max_rss(struct net_device *netdev, u8, u8);
e5dcf6dc 1433void qlcnic_alloc_lb_filters_mem(struct qlcnic_adapter *adapter);
7f966452 1434int qlcnic_enable_msix(struct qlcnic_adapter *, u32);
af19b491 1435
2e9d722d 1436/* eSwitch management functions */
4e8acb01
RB
1437int qlcnic_config_switch_port(struct qlcnic_adapter *,
1438 struct qlcnic_esw_func_cfg *);
1439int qlcnic_get_eswitch_port_config(struct qlcnic_adapter *,
1440 struct qlcnic_esw_func_cfg *);
2e9d722d 1441int qlcnic_config_port_mirroring(struct qlcnic_adapter *, u8, u8, u8);
b6021212
AKS
1442int qlcnic_get_port_stats(struct qlcnic_adapter *, const u8, const u8,
1443 struct __qlcnic_esw_statistics *);
1444int qlcnic_get_eswitch_stats(struct qlcnic_adapter *, const u8, u8,
1445 struct __qlcnic_esw_statistics *);
1446int qlcnic_clear_esw_stats(struct qlcnic_adapter *adapter, u8, u8, u8);
54a8997c 1447int qlcnic_get_mac_stats(struct qlcnic_adapter *, struct qlcnic_mac_statistics *);
2e9d722d 1448
7e2cf4fe 1449void qlcnic_free_mbx_args(struct qlcnic_cmd_args *cmd);
7e2cf4fe 1450
c70001a9
SC
1451int qlcnic_alloc_sds_rings(struct qlcnic_recv_context *, int);
1452void qlcnic_free_sds_rings(struct qlcnic_recv_context *);
7f966452 1453void qlcnic_advert_link_change(struct qlcnic_adapter *, int);
c70001a9
SC
1454void qlcnic_free_tx_rings(struct qlcnic_adapter *);
1455int qlcnic_alloc_tx_rings(struct qlcnic_adapter *, struct net_device *);
1456
ec079a07
SC
1457void qlcnic_create_sysfs_entries(struct qlcnic_adapter *adapter);
1458void qlcnic_remove_sysfs_entries(struct qlcnic_adapter *adapter);
1459void qlcnic_create_diag_entries(struct qlcnic_adapter *adapter);
1460void qlcnic_remove_diag_entries(struct qlcnic_adapter *adapter);
7e2cf4fe
SC
1461void qlcnic_82xx_add_sysfs(struct qlcnic_adapter *adapter);
1462void qlcnic_82xx_remove_sysfs(struct qlcnic_adapter *adapter);
1463
ec079a07
SC
1464int qlcnicvf_config_bridged_mode(struct qlcnic_adapter *, u32);
1465int qlcnicvf_config_led(struct qlcnic_adapter *, u32, u32);
1466void qlcnic_set_vlan_config(struct qlcnic_adapter *,
1467 struct qlcnic_esw_func_cfg *);
1468void qlcnic_set_eswitch_port_features(struct qlcnic_adapter *,
1469 struct qlcnic_esw_func_cfg *);
1470
af19b491
AKS
1471/*
1472 * QLOGIC Board information
1473 */
1474
02420be6 1475#define QLCNIC_MAX_BOARD_NAME_LEN 100
22999798 1476struct qlcnic_board_info {
af19b491
AKS
1477 unsigned short vendor;
1478 unsigned short device;
1479 unsigned short sub_vendor;
1480 unsigned short sub_device;
1481 char short_name[QLCNIC_MAX_BOARD_NAME_LEN];
1482};
1483
af19b491
AKS
1484static inline u32 qlcnic_tx_avail(struct qlcnic_host_tx_ring *tx_ring)
1485{
036d61f0 1486 if (likely(tx_ring->producer < tx_ring->sw_consumer))
af19b491
AKS
1487 return tx_ring->sw_consumer - tx_ring->producer;
1488 else
1489 return tx_ring->sw_consumer + tx_ring->num_desc -
1490 tx_ring->producer;
1491}
1492
7e2cf4fe
SC
1493struct qlcnic_nic_template {
1494 int (*config_bridged_mode) (struct qlcnic_adapter *, u32);
1495 int (*config_led) (struct qlcnic_adapter *, u32, u32);
1496 int (*start_firmware) (struct qlcnic_adapter *);
1497 int (*init_driver) (struct qlcnic_adapter *);
1498 void (*request_reset) (struct qlcnic_adapter *, u32);
1499 void (*cancel_idc_work) (struct qlcnic_adapter *);
1500 int (*napi_add)(struct qlcnic_adapter *, struct net_device *);
4be41e92 1501 void (*napi_del)(struct qlcnic_adapter *);
7e2cf4fe
SC
1502 void (*config_ipaddr)(struct qlcnic_adapter *, __be32, int);
1503 irqreturn_t (*clear_legacy_intr)(struct qlcnic_adapter *);
1504};
1505
1506/* Adapter hardware abstraction */
1507struct qlcnic_hardware_ops {
1508 void (*read_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1509 void (*write_crb) (struct qlcnic_adapter *, char *, loff_t, size_t);
1510 int (*read_reg) (struct qlcnic_adapter *, ulong);
1511 int (*write_reg) (struct qlcnic_adapter *, ulong, u32);
1512 void (*get_ocm_win) (struct qlcnic_hardware_context *);
1513 int (*get_mac_address) (struct qlcnic_adapter *, u8 *);
1514 int (*setup_intr) (struct qlcnic_adapter *, u8);
1515 int (*alloc_mbx_args)(struct qlcnic_cmd_args *,
1516 struct qlcnic_adapter *, u32);
1517 int (*mbx_cmd) (struct qlcnic_adapter *, struct qlcnic_cmd_args *);
1518 void (*get_func_no) (struct qlcnic_adapter *);
1519 int (*api_lock) (struct qlcnic_adapter *);
1520 void (*api_unlock) (struct qlcnic_adapter *);
1521 void (*add_sysfs) (struct qlcnic_adapter *);
1522 void (*remove_sysfs) (struct qlcnic_adapter *);
1523 void (*process_lb_rcv_ring_diag) (struct qlcnic_host_sds_ring *);
1524 int (*create_rx_ctx) (struct qlcnic_adapter *);
1525 int (*create_tx_ctx) (struct qlcnic_adapter *,
1526 struct qlcnic_host_tx_ring *, int);
1527 int (*setup_link_event) (struct qlcnic_adapter *, int);
1528 int (*get_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *, u8);
1529 int (*get_pci_info) (struct qlcnic_adapter *, struct qlcnic_pci_info *);
1530 int (*set_nic_info) (struct qlcnic_adapter *, struct qlcnic_info *);
1531 int (*change_macvlan) (struct qlcnic_adapter *, u8*, __le16, u8);
1532 void (*napi_enable) (struct qlcnic_adapter *);
1533 void (*napi_disable) (struct qlcnic_adapter *);
1534 void (*config_intr_coal) (struct qlcnic_adapter *);
1535 int (*config_rss) (struct qlcnic_adapter *, int);
1536 int (*config_hw_lro) (struct qlcnic_adapter *, int);
1537 int (*config_loopback) (struct qlcnic_adapter *, u8);
1538 int (*clear_loopback) (struct qlcnic_adapter *, u8);
1539 int (*config_promisc_mode) (struct qlcnic_adapter *, u32);
1540 void (*change_l2_filter) (struct qlcnic_adapter *, u64 *, __le16);
1541 int (*get_board_info) (struct qlcnic_adapter *);
1542};
1543
1544extern struct qlcnic_nic_template qlcnic_vf_ops;
1545
1546static inline int qlcnic_start_firmware(struct qlcnic_adapter *adapter)
1547{
1548 return adapter->nic_ops->start_firmware(adapter);
1549}
1550
1551static inline void qlcnic_read_crb(struct qlcnic_adapter *adapter, char *buf,
1552 loff_t offset, size_t size)
1553{
1554 adapter->ahw->hw_ops->read_crb(adapter, buf, offset, size);
1555}
1556
1557static inline void qlcnic_write_crb(struct qlcnic_adapter *adapter, char *buf,
1558 loff_t offset, size_t size)
1559{
1560 adapter->ahw->hw_ops->write_crb(adapter, buf, offset, size);
1561}
1562
7f966452 1563static inline int qlcnic_hw_read_wx_2M(struct qlcnic_adapter *adapter,
7e2cf4fe
SC
1564 ulong off)
1565{
1566 return adapter->ahw->hw_ops->read_reg(adapter, off);
1567}
1568
1569static inline int qlcnic_hw_write_wx_2M(struct qlcnic_adapter *adapter,
1570 ulong off, u32 data)
1571{
1572 return adapter->ahw->hw_ops->write_reg(adapter, off, data);
1573}
1574
1575static inline int qlcnic_get_mac_address(struct qlcnic_adapter *adapter,
1576 u8 *mac)
1577{
1578 return adapter->ahw->hw_ops->get_mac_address(adapter, mac);
1579}
1580
1581static inline int qlcnic_setup_intr(struct qlcnic_adapter *adapter, u8 num_intr)
1582{
1583 return adapter->ahw->hw_ops->setup_intr(adapter, num_intr);
1584}
1585
1586static inline int qlcnic_alloc_mbx_args(struct qlcnic_cmd_args *mbx,
1587 struct qlcnic_adapter *adapter, u32 arg)
1588{
1589 return adapter->ahw->hw_ops->alloc_mbx_args(mbx, adapter, arg);
1590}
1591
1592static inline int qlcnic_issue_cmd(struct qlcnic_adapter *adapter,
1593 struct qlcnic_cmd_args *cmd)
1594{
1595 return adapter->ahw->hw_ops->mbx_cmd(adapter, cmd);
1596}
1597
1598static inline void qlcnic_get_func_no(struct qlcnic_adapter *adapter)
1599{
1600 adapter->ahw->hw_ops->get_func_no(adapter);
1601}
1602
1603static inline int qlcnic_api_lock(struct qlcnic_adapter *adapter)
1604{
1605 return adapter->ahw->hw_ops->api_lock(adapter);
1606}
1607
1608static inline void qlcnic_api_unlock(struct qlcnic_adapter *adapter)
1609{
1610 adapter->ahw->hw_ops->api_unlock(adapter);
1611}
1612
1613static inline void qlcnic_add_sysfs(struct qlcnic_adapter *adapter)
1614{
1615 adapter->ahw->hw_ops->add_sysfs(adapter);
1616}
1617
1618static inline void qlcnic_remove_sysfs(struct qlcnic_adapter *adapter)
1619{
1620 adapter->ahw->hw_ops->remove_sysfs(adapter);
1621}
1622
1623static inline void
1624qlcnic_process_rcv_ring_diag(struct qlcnic_host_sds_ring *sds_ring)
1625{
1626 sds_ring->adapter->ahw->hw_ops->process_lb_rcv_ring_diag(sds_ring);
1627}
1628
1629static inline int qlcnic_fw_cmd_create_rx_ctx(struct qlcnic_adapter *adapter)
1630{
1631 return adapter->ahw->hw_ops->create_rx_ctx(adapter);
1632}
1633
1634static inline int qlcnic_fw_cmd_create_tx_ctx(struct qlcnic_adapter *adapter,
1635 struct qlcnic_host_tx_ring *ptr,
1636 int ring)
1637{
1638 return adapter->ahw->hw_ops->create_tx_ctx(adapter, ptr, ring);
1639}
1640
1641static inline int qlcnic_linkevent_request(struct qlcnic_adapter *adapter,
1642 int enable)
1643{
1644 return adapter->ahw->hw_ops->setup_link_event(adapter, enable);
1645}
1646
1647static inline int qlcnic_get_nic_info(struct qlcnic_adapter *adapter,
1648 struct qlcnic_info *info, u8 id)
1649{
1650 return adapter->ahw->hw_ops->get_nic_info(adapter, info, id);
1651}
1652
1653static inline int qlcnic_get_pci_info(struct qlcnic_adapter *adapter,
1654 struct qlcnic_pci_info *info)
1655{
1656 return adapter->ahw->hw_ops->get_pci_info(adapter, info);
1657}
1658
1659static inline int qlcnic_set_nic_info(struct qlcnic_adapter *adapter,
1660 struct qlcnic_info *info)
1661{
1662 return adapter->ahw->hw_ops->set_nic_info(adapter, info);
1663}
1664
1665static inline int qlcnic_sre_macaddr_change(struct qlcnic_adapter *adapter,
1666 u8 *addr, __le16 id, u8 cmd)
1667{
1668 return adapter->ahw->hw_ops->change_macvlan(adapter, addr, id, cmd);
1669}
1670
1671static inline int qlcnic_napi_add(struct qlcnic_adapter *adapter,
1672 struct net_device *netdev)
1673{
1674 return adapter->nic_ops->napi_add(adapter, netdev);
1675}
1676
4be41e92
SC
1677static inline void qlcnic_napi_del(struct qlcnic_adapter *adapter)
1678{
1679 adapter->nic_ops->napi_del(adapter);
1680}
1681
7e2cf4fe
SC
1682static inline void qlcnic_napi_enable(struct qlcnic_adapter *adapter)
1683{
1684 adapter->ahw->hw_ops->napi_enable(adapter);
1685}
1686
1687static inline void qlcnic_napi_disable(struct qlcnic_adapter *adapter)
1688{
1689 adapter->ahw->hw_ops->napi_disable(adapter);
1690}
1691
1692static inline void qlcnic_config_intr_coalesce(struct qlcnic_adapter *adapter)
1693{
1694 adapter->ahw->hw_ops->config_intr_coal(adapter);
1695}
1696
1697static inline int qlcnic_config_rss(struct qlcnic_adapter *adapter, int enable)
1698{
1699 return adapter->ahw->hw_ops->config_rss(adapter, enable);
1700}
1701
1702static inline int qlcnic_config_hw_lro(struct qlcnic_adapter *adapter,
1703 int enable)
1704{
1705 return adapter->ahw->hw_ops->config_hw_lro(adapter, enable);
1706}
1707
1708static inline int qlcnic_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1709{
1710 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1711}
1712
1713static inline int qlcnic_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
1714{
1715 return adapter->ahw->hw_ops->config_loopback(adapter, mode);
1716}
1717
1718static inline int qlcnic_nic_set_promisc(struct qlcnic_adapter *adapter,
1719 u32 mode)
1720{
1721 return adapter->ahw->hw_ops->config_promisc_mode(adapter, mode);
1722}
1723
1724static inline void qlcnic_change_filter(struct qlcnic_adapter *adapter,
1725 u64 *addr, __le16 id)
1726{
1727 adapter->ahw->hw_ops->change_l2_filter(adapter, addr, id);
1728}
1729
1730static inline int qlcnic_get_board_info(struct qlcnic_adapter *adapter)
1731{
1732 return adapter->ahw->hw_ops->get_board_info(adapter);
1733}
1734
1735static inline void qlcnic_dev_request_reset(struct qlcnic_adapter *adapter,
1736 u32 key)
1737{
1738 adapter->nic_ops->request_reset(adapter, key);
1739}
1740
1741static inline void qlcnic_cancel_idc_work(struct qlcnic_adapter *adapter)
1742{
1743 adapter->nic_ops->cancel_idc_work(adapter);
1744}
1745
1746static inline irqreturn_t
1747qlcnic_clear_legacy_intr(struct qlcnic_adapter *adapter)
1748{
1749 return adapter->nic_ops->clear_legacy_intr(adapter);
1750}
1751
1752static inline int qlcnic_config_led(struct qlcnic_adapter *adapter, u32 state,
1753 u32 rate)
1754{
1755 return adapter->nic_ops->config_led(adapter, state, rate);
1756}
1757
1758static inline void qlcnic_config_ipaddr(struct qlcnic_adapter *adapter,
1759 __be32 ip, int cmd)
1760{
1761 adapter->nic_ops->config_ipaddr(adapter, ip, cmd);
1762}
1763
c70001a9
SC
1764static inline void qlcnic_disable_int(struct qlcnic_host_sds_ring *sds_ring)
1765{
1766 writel(0, sds_ring->crb_intr_mask);
1767}
1768
1769static inline void qlcnic_enable_int(struct qlcnic_host_sds_ring *sds_ring)
1770{
1771 struct qlcnic_adapter *adapter = sds_ring->adapter;
1772
1773 writel(0x1, sds_ring->crb_intr_mask);
1774
1775 if (!QLCNIC_IS_MSI_FAMILY(adapter))
1776 writel(0xfbff, adapter->tgt_mask_reg);
1777}
1778
af19b491 1779extern const struct ethtool_ops qlcnic_ethtool_ops;
b43e5ee7 1780extern const struct ethtool_ops qlcnic_ethtool_failed_ops;
af19b491 1781
65b5b420 1782#define QLCDB(adapter, lvl, _fmt, _args...) do { \
79788450 1783 if (NETIF_MSG_##lvl & adapter->ahw->msg_enable) \
65b5b420
AKS
1784 printk(KERN_INFO "%s: %s: " _fmt, \
1785 dev_name(&adapter->pdev->dev), \
1786 __func__, ##_args); \
1787 } while (0)
1788
7f966452 1789#define PCI_DEVICE_ID_QLOGIC_QLE834X 0x8030
97ee45eb
SC
1790#define PCI_DEVICE_ID_QLOGIC_QLE824X 0x8020
1791static inline bool qlcnic_82xx_check(struct qlcnic_adapter *adapter)
1792{
1793 unsigned short device = adapter->pdev->device;
1794 return (device == PCI_DEVICE_ID_QLOGIC_QLE824X) ? true : false;
1795}
1796
7f966452
SC
1797static inline bool qlcnic_83xx_check(struct qlcnic_adapter *adapter)
1798{
1799 unsigned short device = adapter->pdev->device;
1800 return (device == PCI_DEVICE_ID_QLOGIC_QLE834X) ? true : false;
1801}
1802
1803
af19b491 1804#endif /* __QLCNIC_H_ */