cpumask: Utility function to set n'th cpu - local cpu first
[linux-2.6-block.git] / drivers / net / ethernet / mellanox / mlx4 / mlx4_en.h
CommitLineData
c27a02cd
YP
1/*
2 * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 *
32 */
33
34#ifndef _MLX4_EN_H_
35#define _MLX4_EN_H_
36
f1b553fb 37#include <linux/bitops.h>
c27a02cd
YP
38#include <linux/compiler.h>
39#include <linux/list.h>
40#include <linux/mutex.h>
41#include <linux/netdevice.h>
f1b553fb 42#include <linux/if_vlan.h>
ec693d47 43#include <linux/net_tstamp.h>
564c274c
AV
44#ifdef CONFIG_MLX4_EN_DCB
45#include <linux/dcbnl.h>
46#endif
1eb8c695 47#include <linux/cpu_rmap.h>
ad7d4eae 48#include <linux/ptp_clock_kernel.h>
c27a02cd
YP
49
50#include <linux/mlx4/device.h>
51#include <linux/mlx4/qp.h>
52#include <linux/mlx4/cq.h>
53#include <linux/mlx4/srq.h>
54#include <linux/mlx4/doorbell.h>
e7c1c2c4 55#include <linux/mlx4/cmd.h>
c27a02cd
YP
56
57#include "en_port.h"
58
59#define DRV_NAME "mlx4_en"
169a1d85
AV
60#define DRV_VERSION "2.2-1"
61#define DRV_RELDATE "Feb 2014"
c27a02cd 62
c27a02cd
YP
63#define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
64
c27a02cd
YP
65/*
66 * Device constants
67 */
68
69
70#define MLX4_EN_PAGE_SHIFT 12
71#define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
d317966b
AV
72#define DEF_RX_RINGS 16
73#define MAX_RX_RINGS 128
1fb9876e 74#define MIN_RX_RINGS 4
c27a02cd
YP
75#define TXBB_SIZE 64
76#define HEADROOM (2048 / TXBB_SIZE + 1)
c27a02cd
YP
77#define STAMP_STRIDE 64
78#define STAMP_DWORDS (STAMP_STRIDE / 4)
79#define STAMP_SHIFT 31
80#define STAMP_VAL 0x7fffffff
81#define STATS_DELAY (HZ / 4)
b6c39bfc 82#define SERVICE_TASK_DELAY (HZ / 4)
82067281 83#define MAX_NUM_OF_FS_RULES 256
c27a02cd 84
1eb8c695
AV
85#define MLX4_EN_FILTER_HASH_SHIFT 4
86#define MLX4_EN_FILTER_EXPIRY_QUOTA 60
87
c27a02cd
YP
88/* Typical TSO descriptor with 16 gather entries is 352 bytes... */
89#define MAX_DESC_SIZE 512
90#define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
91
92/*
93 * OS related constants and tunables
94 */
95
96#define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
97
117980c4
TLSC
98/* Use the maximum between 16384 and a single page */
99#define MLX4_EN_ALLOC_SIZE PAGE_ALIGN(16384)
51151a16
ED
100
101#define MLX4_EN_ALLOC_PREFER_ORDER PAGE_ALLOC_COSTLY_ORDER
c27a02cd 102
e6309cff 103/* Receive fragment sizes; we use at most 3 fragments (for 9600 byte MTU
c27a02cd
YP
104 * and 4K allocations) */
105enum {
e6309cff
ED
106 FRAG_SZ0 = 1536 - NET_IP_ALIGN,
107 FRAG_SZ1 = 4096,
c27a02cd
YP
108 FRAG_SZ2 = 4096,
109 FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
110};
111#define MLX4_EN_MAX_RX_FRAGS 4
112
bd531e36
YP
113/* Maximum ring sizes */
114#define MLX4_EN_MAX_TX_SIZE 8192
115#define MLX4_EN_MAX_RX_SIZE 8192
116
4cce66cd 117/* Minimum ring size for our page-allocation scheme to work */
c27a02cd
YP
118#define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
119#define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
120
f813cad8 121#define MLX4_EN_SMALL_PKT_SIZE 64
bc6a4744 122#define MLX4_EN_MAX_TX_RING_P_UP 32
564c274c 123#define MLX4_EN_NUM_UP 8
f813cad8 124#define MLX4_EN_DEF_TX_RING_SIZE 512
c27a02cd 125#define MLX4_EN_DEF_RX_RING_SIZE 1024
d317966b
AV
126#define MAX_TX_RINGS (MLX4_EN_MAX_TX_RING_P_UP * \
127 MLX4_EN_NUM_UP)
c27a02cd 128
3db36fb2
YP
129/* Target number of packets to coalesce with interrupt moderation */
130#define MLX4_EN_RX_COAL_TARGET 44
c27a02cd
YP
131#define MLX4_EN_RX_COAL_TIME 0x10
132
e22979d9 133#define MLX4_EN_TX_COAL_PKTS 16
ecfd2ce1 134#define MLX4_EN_TX_COAL_TIME 0x10
c27a02cd
YP
135
136#define MLX4_EN_RX_RATE_LOW 400000
137#define MLX4_EN_RX_COAL_TIME_LOW 0
138#define MLX4_EN_RX_RATE_HIGH 450000
139#define MLX4_EN_RX_COAL_TIME_HIGH 128
140#define MLX4_EN_RX_SIZE_THRESH 1024
141#define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
142#define MLX4_EN_SAMPLE_INTERVAL 0
46afd0fb 143#define MLX4_EN_AVG_PKT_SMALL 256
c27a02cd
YP
144
145#define MLX4_EN_AUTO_CONF 0xffff
146
147#define MLX4_EN_DEF_RX_PAUSE 1
148#define MLX4_EN_DEF_TX_PAUSE 1
149
af901ca1 150/* Interval between successive polls in the Tx routine when polling is used
c27a02cd
YP
151 instead of interrupts (in per-core Tx rings) - should be power of 2 */
152#define MLX4_EN_TX_POLL_MODER 16
153#define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
154
155#define ETH_LLC_SNAP_SIZE 8
156
157#define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
158#define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
e7c1c2c4 159#define MLX4_LOOPBACK_TEST_PAYLOAD (HEADER_COPY_SIZE - ETH_HLEN)
c27a02cd
YP
160
161#define MLX4_EN_MIN_MTU 46
162#define ETH_BCAST 0xffffffffffffULL
163
e7c1c2c4
YP
164#define MLX4_EN_LOOPBACK_RETRIES 5
165#define MLX4_EN_LOOPBACK_TIMEOUT 100
166
c27a02cd
YP
167#ifdef MLX4_EN_PERF_STAT
168/* Number of samples to 'average' */
169#define AVG_SIZE 128
170#define AVG_FACTOR 1024
171#define NUM_PERF_STATS NUM_PERF_COUNTERS
172
173#define INC_PERF_COUNTER(cnt) (++(cnt))
174#define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
175#define AVG_PERF_COUNTER(cnt, sample) \
176 ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
177#define GET_PERF_COUNTER(cnt) (cnt)
178#define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
179
180#else
181
182#define NUM_PERF_STATS 0
183#define INC_PERF_COUNTER(cnt) do {} while (0)
184#define ADD_PERF_COUNTER(cnt, add) do {} while (0)
185#define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
186#define GET_PERF_COUNTER(cnt) (0)
187#define GET_AVG_PERF_COUNTER(cnt) (0)
188#endif /* MLX4_EN_PERF_STAT */
189
b97b33a3
EE
190/* Constants for TX flow */
191enum {
192 MAX_INLINE = 104, /* 128 - 16 - 4 - 4 */
193 MAX_BF = 256,
194 MIN_PKT_LEN = 17,
195};
196
c27a02cd
YP
197/*
198 * Configurables
199 */
200
201enum cq_type {
202 RX = 0,
203 TX = 1,
204};
205
206
207/*
208 * Useful macros
209 */
210#define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
211#define XNOR(x, y) (!(x) == !(y))
c27a02cd
YP
212
213
214struct mlx4_en_tx_info {
215 struct sk_buff *skb;
216 u32 nr_txbb;
5b263f53 217 u32 nr_bytes;
c27a02cd
YP
218 u8 linear;
219 u8 data_offset;
41efea5a 220 u8 inl;
ec693d47 221 u8 ts_requested;
c27a02cd
YP
222};
223
224
225#define MLX4_EN_BIT_DESC_OWN 0x80000000
226#define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
227#define MLX4_EN_MEMTYPE_PAD 0x100
228#define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
229
230
231struct mlx4_en_tx_desc {
232 struct mlx4_wqe_ctrl_seg ctrl;
233 union {
234 struct mlx4_wqe_data_seg data; /* at least one data segment */
235 struct mlx4_wqe_lso_seg lso;
236 struct mlx4_wqe_inline_seg inl;
237 };
238};
239
240#define MLX4_EN_USE_SRQ 0x01000000
241
725c8999
YP
242#define MLX4_EN_CX3_LOW_ID 0x1000
243#define MLX4_EN_CX3_HIGH_ID 0x1005
244
c27a02cd 245struct mlx4_en_rx_alloc {
51151a16
ED
246 struct page *page;
247 dma_addr_t dma;
70fbe079
AV
248 u32 page_offset;
249 u32 page_size;
c27a02cd
YP
250};
251
252struct mlx4_en_tx_ring {
253 struct mlx4_hwq_resources wqres;
254 u32 size ; /* number of TXBBs */
255 u32 size_mask;
256 u16 stride;
257 u16 cqn; /* index of port CQ associated with this ring */
258 u32 prod;
259 u32 cons;
260 u32 buf_size;
261 u32 doorbell_qpn;
262 void *buf;
263 u16 poll_cnt;
c27a02cd
YP
264 struct mlx4_en_tx_info *tx_info;
265 u8 *bounce_buf;
d03a68f8
IS
266 u8 queue_index;
267 cpumask_t affinity_mask;
c27a02cd
YP
268 u32 last_nr_txbb;
269 struct mlx4_qp qp;
270 struct mlx4_qp_context context;
271 int qpn;
272 enum mlx4_qp_state qp_state;
273 struct mlx4_srq dummy;
274 unsigned long bytes;
275 unsigned long packets;
ad04378c 276 unsigned long tx_csum;
15bffdff
EE
277 unsigned long queue_stopped;
278 unsigned long wake_queue;
87a5c389
YP
279 struct mlx4_bf bf;
280 bool bf_enabled;
5b263f53 281 struct netdev_queue *tx_queue;
ec693d47 282 int hwtstamp_tx_type;
b97b33a3 283 int inline_thold;
c27a02cd
YP
284};
285
286struct mlx4_en_rx_desc {
c27a02cd
YP
287 /* actual number of entries depends on rx ring stride */
288 struct mlx4_wqe_data_seg data[0];
289};
290
291struct mlx4_en_rx_ring {
c27a02cd
YP
292 struct mlx4_hwq_resources wqres;
293 struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
c27a02cd
YP
294 u32 size ; /* number of Rx descs*/
295 u32 actual_size;
296 u32 size_mask;
297 u16 stride;
298 u16 log_stride;
299 u16 cqn; /* index of port CQ associated with this ring */
300 u32 prod;
301 u32 cons;
302 u32 buf_size;
4a5f4dd8 303 u8 fcs_del;
c27a02cd
YP
304 void *buf;
305 void *rx_info;
306 unsigned long bytes;
307 unsigned long packets;
e0d1095a 308#ifdef CONFIG_NET_RX_BUSY_POLL
8501841a
AV
309 unsigned long yields;
310 unsigned long misses;
311 unsigned long cleaned;
312#endif
ad04378c
YP
313 unsigned long csum_ok;
314 unsigned long csum_none;
ec693d47 315 int hwtstamp_rx_filter;
c27a02cd
YP
316};
317
c27a02cd
YP
318struct mlx4_en_cq {
319 struct mlx4_cq mcq;
320 struct mlx4_hwq_resources wqres;
321 int ring;
c27a02cd
YP
322 struct net_device *dev;
323 struct napi_struct napi;
c27a02cd
YP
324 int size;
325 int buf_size;
326 unsigned vector;
327 enum cq_type is_tx;
328 u16 moder_time;
329 u16 moder_cnt;
c27a02cd
YP
330 struct mlx4_cqe *buf;
331#define MLX4_EN_OPCODE_ERROR 0x1e
9e77a2b8 332
e0d1095a 333#ifdef CONFIG_NET_RX_BUSY_POLL
9e77a2b8
AV
334 unsigned int state;
335#define MLX4_EN_CQ_STATE_IDLE 0
336#define MLX4_EN_CQ_STATE_NAPI 1 /* NAPI owns this CQ */
337#define MLX4_EN_CQ_STATE_POLL 2 /* poll owns this CQ */
338#define MLX4_CQ_LOCKED (MLX4_EN_CQ_STATE_NAPI | MLX4_EN_CQ_STATE_POLL)
339#define MLX4_EN_CQ_STATE_NAPI_YIELD 4 /* NAPI yielded this CQ */
340#define MLX4_EN_CQ_STATE_POLL_YIELD 8 /* poll yielded this CQ */
341#define CQ_YIELD (MLX4_EN_CQ_STATE_NAPI_YIELD | MLX4_EN_CQ_STATE_POLL_YIELD)
342#define CQ_USER_PEND (MLX4_EN_CQ_STATE_POLL | MLX4_EN_CQ_STATE_POLL_YIELD)
343 spinlock_t poll_lock; /* protects from LLS/napi conflicts */
e0d1095a 344#endif /* CONFIG_NET_RX_BUSY_POLL */
c27a02cd
YP
345};
346
347struct mlx4_en_port_profile {
348 u32 flags;
349 u32 tx_ring_num;
350 u32 rx_ring_num;
351 u32 tx_ring_size;
352 u32 rx_ring_size;
d53b93f2
YP
353 u8 rx_pause;
354 u8 rx_ppp;
355 u8 tx_pause;
356 u8 tx_ppp;
93d3e367 357 int rss_rings;
b97b33a3 358 int inline_thold;
c27a02cd
YP
359};
360
361struct mlx4_en_profile {
362 int rss_xor;
0533943c 363 int udp_rss;
c27a02cd
YP
364 u8 rss_mask;
365 u32 active_ports;
366 u32 small_pkt_int;
c27a02cd 367 u8 no_reset;
bc6a4744 368 u8 num_tx_rings_p_up;
c27a02cd
YP
369 struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
370};
371
372struct mlx4_en_dev {
373 struct mlx4_dev *dev;
374 struct pci_dev *pdev;
375 struct mutex state_lock;
376 struct net_device *pndev[MLX4_MAX_PORTS + 1];
377 u32 port_cnt;
378 bool device_up;
379 struct mlx4_en_profile profile;
380 u32 LSO_support;
381 struct workqueue_struct *workqueue;
382 struct device *dma_device;
383 void __iomem *uar_map;
384 struct mlx4_uar priv_uar;
385 struct mlx4_mr mr;
386 u32 priv_pdn;
387 spinlock_t uar_lock;
d7e1a487 388 u8 mac_removed[MLX4_MAX_PORTS + 1];
ad7d4eae
SB
389 rwlock_t clock_lock;
390 u32 nominal_c_mult;
ec693d47
AV
391 struct cyclecounter cycles;
392 struct timecounter clock;
393 unsigned long last_overflow_check;
b6c39bfc 394 unsigned long overflow_period;
ad7d4eae
SB
395 struct ptp_clock *ptp_clock;
396 struct ptp_clock_info ptp_clock_info;
c27a02cd
YP
397};
398
399
400struct mlx4_en_rss_map {
c27a02cd 401 int base_qpn;
b6b912e0
YP
402 struct mlx4_qp qps[MAX_RX_RINGS];
403 enum mlx4_qp_state state[MAX_RX_RINGS];
c27a02cd
YP
404 struct mlx4_qp indir_qp;
405 enum mlx4_qp_state indir_state;
406};
407
e7c1c2c4
YP
408struct mlx4_en_port_state {
409 int link_state;
410 int link_speed;
411 int transciver;
412};
413
c27a02cd
YP
414struct mlx4_en_pkt_stats {
415 unsigned long broadcast;
416 unsigned long rx_prio[8];
417 unsigned long tx_prio[8];
418#define NUM_PKT_STATS 17
419};
420
421struct mlx4_en_port_stats {
c27a02cd
YP
422 unsigned long tso_packets;
423 unsigned long queue_stopped;
424 unsigned long wake_queue;
425 unsigned long tx_timeout;
426 unsigned long rx_alloc_failed;
427 unsigned long rx_chksum_good;
428 unsigned long rx_chksum_none;
429 unsigned long tx_chksum_offload;
d61702f1 430#define NUM_PORT_STATS 8
c27a02cd
YP
431};
432
433struct mlx4_en_perf_stats {
434 u32 tx_poll;
435 u64 tx_pktsz_avg;
436 u32 inflight_avg;
437 u16 tx_coal_avg;
438 u16 rx_coal_avg;
439 u32 napi_quota;
440#define NUM_PERF_COUNTERS 6
441};
442
6d199937
YP
443enum mlx4_en_mclist_act {
444 MCLIST_NONE,
445 MCLIST_REM,
446 MCLIST_ADD,
447};
448
449struct mlx4_en_mc_list {
450 struct list_head list;
451 enum mlx4_en_mclist_act action;
452 u8 addr[ETH_ALEN];
0ff1fb65 453 u64 reg_id;
837052d0 454 u64 tunnel_reg_id;
6d199937
YP
455};
456
c27a02cd
YP
457struct mlx4_en_frag_info {
458 u16 frag_size;
459 u16 frag_prefix_size;
460 u16 frag_stride;
461 u16 frag_align;
c27a02cd
YP
462};
463
564c274c
AV
464#ifdef CONFIG_MLX4_EN_DCB
465/* Minimal TC BW - setting to 0 will block traffic */
466#define MLX4_EN_BW_MIN 1
467#define MLX4_EN_BW_MAX 100 /* Utilize 100% of the line */
468
469#define MLX4_EN_TC_ETS 7
470
471#endif
472
82067281 473struct ethtool_flow_id {
0d256c0e 474 struct list_head list;
82067281
HHZ
475 struct ethtool_rx_flow_spec flow_spec;
476 u64 id;
477};
478
79aeaccd
YB
479enum {
480 MLX4_EN_FLAG_PROMISC = (1 << 0),
481 MLX4_EN_FLAG_MC_PROMISC = (1 << 1),
482 /* whether we need to enable hardware loopback by putting dmac
483 * in Tx WQE
484 */
485 MLX4_EN_FLAG_ENABLE_HW_LOOPBACK = (1 << 2),
486 /* whether we need to drop packets that hardware loopback-ed */
cc5387f7
YB
487 MLX4_EN_FLAG_RX_FILTER_NEEDED = (1 << 3),
488 MLX4_EN_FLAG_FORCE_PROMISC = (1 << 4)
79aeaccd
YB
489};
490
c07cb4b0
YB
491#define MLX4_EN_MAC_HASH_SIZE (1 << BITS_PER_BYTE)
492#define MLX4_EN_MAC_HASH_IDX 5
493
c27a02cd
YP
494struct mlx4_en_priv {
495 struct mlx4_en_dev *mdev;
496 struct mlx4_en_port_profile *prof;
497 struct net_device *dev;
f1b553fb 498 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
c27a02cd
YP
499 struct net_device_stats stats;
500 struct net_device_stats ret_stats;
e7c1c2c4 501 struct mlx4_en_port_state port_state;
c27a02cd 502 spinlock_t stats_lock;
82067281 503 struct ethtool_flow_id ethtool_rules[MAX_NUM_OF_FS_RULES];
0d256c0e
HHZ
504 /* To allow rules removal while port is going down */
505 struct list_head ethtool_list;
c27a02cd 506
6b4d8d9f 507 unsigned long last_moder_packets[MAX_RX_RINGS];
c27a02cd 508 unsigned long last_moder_tx_packets;
6b4d8d9f 509 unsigned long last_moder_bytes[MAX_RX_RINGS];
c27a02cd 510 unsigned long last_moder_jiffies;
6b4d8d9f 511 int last_moder_time[MAX_RX_RINGS];
c27a02cd
YP
512 u16 rx_usecs;
513 u16 rx_frames;
514 u16 tx_usecs;
515 u16 tx_frames;
516 u32 pkt_rate_low;
517 u16 rx_usecs_low;
518 u32 pkt_rate_high;
519 u16 rx_usecs_high;
520 u16 sample_interval;
521 u16 adaptive_rx_coal;
522 u32 msg_enable;
e7c1c2c4
YP
523 u32 loopback_ok;
524 u32 validate_loopback;
c27a02cd
YP
525
526 struct mlx4_hwq_resources res;
527 int link_state;
528 int last_link_state;
529 bool port_up;
530 int port;
531 int registered;
532 int allocated;
533 int stride;
6bbb6d99 534 unsigned char prev_mac[ETH_ALEN + 2];
c27a02cd
YP
535 int mac_index;
536 unsigned max_mtu;
537 int base_qpn;
08ff3235 538 int cqe_factor;
c27a02cd
YP
539
540 struct mlx4_en_rss_map rss_map;
4ef2a435 541 __be32 ctrl_flags;
c27a02cd 542 u32 flags;
d317966b 543 u8 num_tx_rings_p_up;
c27a02cd
YP
544 u32 tx_ring_num;
545 u32 rx_ring_num;
546 u32 rx_skb_size;
547 struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
548 u16 num_frags;
549 u16 log_rx_info;
550
41d942d5
EE
551 struct mlx4_en_tx_ring **tx_ring;
552 struct mlx4_en_rx_ring *rx_ring[MAX_RX_RINGS];
553 struct mlx4_en_cq **tx_cq;
554 struct mlx4_en_cq *rx_cq[MAX_RX_RINGS];
cabdc8ee 555 struct mlx4_qp drop_qp;
0eb74fdd 556 struct work_struct rx_mode_task;
c27a02cd
YP
557 struct work_struct watchdog_task;
558 struct work_struct linkstate_task;
559 struct delayed_work stats_task;
b6c39bfc 560 struct delayed_work service_task;
a66132f3 561#ifdef CONFIG_MLX4_EN_VXLAN
1b136de1
OG
562 struct work_struct vxlan_add_task;
563 struct work_struct vxlan_del_task;
a66132f3 564#endif
c27a02cd
YP
565 struct mlx4_en_perf_stats pstats;
566 struct mlx4_en_pkt_stats pkstats;
567 struct mlx4_en_port_stats port_stats;
93ece0c1 568 u64 stats_bitmap;
6d199937
YP
569 struct list_head mc_list;
570 struct list_head curr_list;
0ff1fb65 571 u64 broadcast_id;
c27a02cd 572 struct mlx4_en_stat_out_mbox hw_stats;
4c3eb3ca 573 int vids[128];
14c07b13 574 bool wol;
ebf8c9aa 575 struct device *ddev;
044ca2a5 576 int base_tx_qpn;
c07cb4b0 577 struct hlist_head mac_hash[MLX4_EN_MAC_HASH_SIZE];
ec693d47 578 struct hwtstamp_config hwtstamp_config;
564c274c
AV
579
580#ifdef CONFIG_MLX4_EN_DCB
581 struct ieee_ets ets;
109d2446 582 u16 maxrate[IEEE_8021QAZ_MAX_TCS];
564c274c 583#endif
1eb8c695
AV
584#ifdef CONFIG_RFS_ACCEL
585 spinlock_t filters_lock;
586 int last_filter_id;
587 struct list_head filters;
588 struct hlist_head filter_hash[1 << MLX4_EN_FILTER_HASH_SHIFT];
589#endif
837052d0 590 u64 tunnel_reg_id;
1b136de1 591 __be16 vxlan_port;
14c07b13
YP
592};
593
594enum mlx4_en_wol {
595 MLX4_EN_WOL_MAGIC = (1ULL << 61),
596 MLX4_EN_WOL_ENABLED = (1ULL << 62),
c27a02cd
YP
597};
598
16a10ffd 599struct mlx4_mac_entry {
c07cb4b0 600 struct hlist_node hlist;
16a10ffd
YB
601 unsigned char mac[ETH_ALEN + 2];
602 u64 reg_id;
c07cb4b0 603 struct rcu_head rcu;
16a10ffd
YB
604};
605
e0d1095a 606#ifdef CONFIG_NET_RX_BUSY_POLL
9e77a2b8
AV
607static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
608{
609 spin_lock_init(&cq->poll_lock);
610 cq->state = MLX4_EN_CQ_STATE_IDLE;
611}
612
613/* called from the device poll rutine to get ownership of a cq */
614static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
615{
616 int rc = true;
617 spin_lock(&cq->poll_lock);
618 if (cq->state & MLX4_CQ_LOCKED) {
619 WARN_ON(cq->state & MLX4_EN_CQ_STATE_NAPI);
620 cq->state |= MLX4_EN_CQ_STATE_NAPI_YIELD;
621 rc = false;
622 } else
623 /* we don't care if someone yielded */
624 cq->state = MLX4_EN_CQ_STATE_NAPI;
625 spin_unlock(&cq->poll_lock);
626 return rc;
627}
628
629/* returns true is someone tried to get the cq while napi had it */
630static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
631{
632 int rc = false;
633 spin_lock(&cq->poll_lock);
634 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_POLL |
635 MLX4_EN_CQ_STATE_NAPI_YIELD));
636
637 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
638 rc = true;
639 cq->state = MLX4_EN_CQ_STATE_IDLE;
640 spin_unlock(&cq->poll_lock);
641 return rc;
642}
643
644/* called from mlx4_en_low_latency_poll() */
645static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
646{
647 int rc = true;
648 spin_lock_bh(&cq->poll_lock);
649 if ((cq->state & MLX4_CQ_LOCKED)) {
650 struct net_device *dev = cq->dev;
651 struct mlx4_en_priv *priv = netdev_priv(dev);
41d942d5 652 struct mlx4_en_rx_ring *rx_ring = priv->rx_ring[cq->ring];
9e77a2b8
AV
653
654 cq->state |= MLX4_EN_CQ_STATE_POLL_YIELD;
655 rc = false;
8501841a 656 rx_ring->yields++;
9e77a2b8
AV
657 } else
658 /* preserve yield marks */
659 cq->state |= MLX4_EN_CQ_STATE_POLL;
660 spin_unlock_bh(&cq->poll_lock);
661 return rc;
662}
663
664/* returns true if someone tried to get the cq while it was locked */
665static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
666{
667 int rc = false;
668 spin_lock_bh(&cq->poll_lock);
669 WARN_ON(cq->state & (MLX4_EN_CQ_STATE_NAPI));
670
671 if (cq->state & MLX4_EN_CQ_STATE_POLL_YIELD)
672 rc = true;
673 cq->state = MLX4_EN_CQ_STATE_IDLE;
674 spin_unlock_bh(&cq->poll_lock);
675 return rc;
676}
677
678/* true if a socket is polling, even if it did not get the lock */
e6a76758 679static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
9e77a2b8
AV
680{
681 WARN_ON(!(cq->state & MLX4_CQ_LOCKED));
682 return cq->state & CQ_USER_PEND;
683}
684#else
685static inline void mlx4_en_cq_init_lock(struct mlx4_en_cq *cq)
686{
687}
688
689static inline bool mlx4_en_cq_lock_napi(struct mlx4_en_cq *cq)
690{
691 return true;
692}
693
694static inline bool mlx4_en_cq_unlock_napi(struct mlx4_en_cq *cq)
695{
696 return false;
697}
698
699static inline bool mlx4_en_cq_lock_poll(struct mlx4_en_cq *cq)
700{
701 return false;
702}
703
704static inline bool mlx4_en_cq_unlock_poll(struct mlx4_en_cq *cq)
705{
706 return false;
707}
708
e6a76758 709static inline bool mlx4_en_cq_busy_polling(struct mlx4_en_cq *cq)
9e77a2b8
AV
710{
711 return false;
712}
e0d1095a 713#endif /* CONFIG_NET_RX_BUSY_POLL */
9e77a2b8 714
0d9fdaa9 715#define MLX4_EN_WOL_DO_MODIFY (1ULL << 63)
c27a02cd 716
79aeaccd
YB
717void mlx4_en_update_loopback_state(struct net_device *dev,
718 netdev_features_t features);
719
c27a02cd
YP
720void mlx4_en_destroy_netdev(struct net_device *dev);
721int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
722 struct mlx4_en_port_profile *prof);
723
18cc42a3 724int mlx4_en_start_port(struct net_device *dev);
3484aac1 725void mlx4_en_stop_port(struct net_device *dev, int detach);
18cc42a3 726
fe0af03c 727void mlx4_en_free_resources(struct mlx4_en_priv *priv);
18cc42a3
YP
728int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
729
41d942d5 730int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq,
163561a4 731 int entries, int ring, enum cq_type mode, int node);
41d942d5 732void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq **pcq);
76532d0c
AG
733int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
734 int cq_idx);
c27a02cd
YP
735void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
736int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
737int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
738
c27a02cd 739void mlx4_en_tx_irq(struct mlx4_cq *mcq);
f663dd9a 740u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb,
99932d4f 741 void *accel_priv, select_queue_fallback_t fallback);
61357325 742netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
c27a02cd 743
41d942d5
EE
744int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv,
745 struct mlx4_en_tx_ring **pring,
d03a68f8
IS
746 int qpn, u32 size, u16 stride,
747 int node, int queue_index);
41d942d5
EE
748void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv,
749 struct mlx4_en_tx_ring **pring);
c27a02cd
YP
750int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
751 struct mlx4_en_tx_ring *ring,
0e98b523 752 int cq, int user_prio);
c27a02cd
YP
753void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
754 struct mlx4_en_tx_ring *ring);
02512482 755void mlx4_en_set_num_rx_rings(struct mlx4_en_dev *mdev);
c27a02cd 756int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
41d942d5 757 struct mlx4_en_rx_ring **pring,
163561a4 758 u32 size, u16 stride, int node);
c27a02cd 759void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
41d942d5 760 struct mlx4_en_rx_ring **pring,
68355f71 761 u32 size, u16 stride);
c27a02cd
YP
762int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
763void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
764 struct mlx4_en_rx_ring *ring);
765int mlx4_en_process_rx_cq(struct net_device *dev,
766 struct mlx4_en_cq *cq,
767 int budget);
768int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
0276a330 769int mlx4_en_poll_tx_cq(struct napi_struct *napi, int budget);
c27a02cd 770void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
0e98b523
AV
771 int is_tx, int rss, int qpn, int cqn, int user_prio,
772 struct mlx4_qp_context *context);
966508f7 773void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
c27a02cd
YP
774int mlx4_en_map_buffer(struct mlx4_buf *buf);
775void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
776
777void mlx4_en_calc_rx_buf(struct net_device *dev);
c27a02cd
YP
778int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
779void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
cabdc8ee
HHZ
780int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv);
781void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv);
c27a02cd 782int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
c27a02cd
YP
783void mlx4_en_rx_irq(struct mlx4_cq *mcq);
784
785int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
f1b553fb 786int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, struct mlx4_en_priv *priv);
c27a02cd
YP
787
788int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
e7c1c2c4
YP
789int mlx4_en_QUERY_PORT(struct mlx4_en_dev *mdev, u8 port);
790
564c274c
AV
791#ifdef CONFIG_MLX4_EN_DCB
792extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_ops;
540b3a39 793extern const struct dcbnl_rtnl_ops mlx4_en_dcbnl_pfc_ops;
564c274c
AV
794#endif
795
d317966b
AV
796int mlx4_en_setup_tc(struct net_device *dev, u8 up);
797
1eb8c695 798#ifdef CONFIG_RFS_ACCEL
41d942d5 799void mlx4_en_cleanup_filters(struct mlx4_en_priv *priv);
1eb8c695
AV
800#endif
801
e7c1c2c4
YP
802#define MLX4_EN_NUM_SELF_TEST 5
803void mlx4_en_ex_selftest(struct net_device *dev, u32 *flags, u64 *buf);
b6c39bfc 804void mlx4_en_ptp_overflow_check(struct mlx4_en_dev *mdev);
c27a02cd
YP
805
806/*
ec693d47
AV
807 * Functions for time stamping
808 */
809u64 mlx4_en_get_cqe_ts(struct mlx4_cqe *cqe);
810void mlx4_en_fill_hwtstamps(struct mlx4_en_dev *mdev,
811 struct skb_shared_hwtstamps *hwts,
812 u64 timestamp);
813void mlx4_en_init_timestamp(struct mlx4_en_dev *mdev);
ad7d4eae 814void mlx4_en_remove_timestamp(struct mlx4_en_dev *mdev);
ec693d47
AV
815int mlx4_en_timestamp_config(struct net_device *dev,
816 int tx_type,
817 int rx_filter);
818
819/* Globals
c27a02cd
YP
820 */
821extern const struct ethtool_ops mlx4_en_ethtool_ops;
0a645e80
JP
822
823
824
825/*
826 * printk / logging functions
827 */
828
b9075fa9 829__printf(3, 4)
0a645e80 830int en_print(const char *level, const struct mlx4_en_priv *priv,
b9075fa9 831 const char *format, ...);
0a645e80 832
1a91de28
JP
833#define en_dbg(mlevel, priv, format, ...) \
834do { \
835 if (NETIF_MSG_##mlevel & (priv)->msg_enable) \
836 en_print(KERN_DEBUG, priv, format, ##__VA_ARGS__); \
0a645e80 837} while (0)
1a91de28
JP
838#define en_warn(priv, format, ...) \
839 en_print(KERN_WARNING, priv, format, ##__VA_ARGS__)
840#define en_err(priv, format, ...) \
841 en_print(KERN_ERR, priv, format, ##__VA_ARGS__)
842#define en_info(priv, format, ...) \
843 en_print(KERN_INFO, priv, format, ##__VA_ARGS__)
844
845#define mlx4_err(mdev, format, ...) \
846 pr_err(DRV_NAME " %s: " format, \
847 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
848#define mlx4_info(mdev, format, ...) \
849 pr_info(DRV_NAME " %s: " format, \
850 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
851#define mlx4_warn(mdev, format, ...) \
852 pr_warn(DRV_NAME " %s: " format, \
853 dev_name(&(mdev)->pdev->dev), ##__VA_ARGS__)
0a645e80 854
c27a02cd 855#endif